117d50d1dSVasanthakumar Thiagarajan /* 217d50d1dSVasanthakumar Thiagarajan * Copyright (c) 2009 Atheros Communications Inc. 317d50d1dSVasanthakumar Thiagarajan * 417d50d1dSVasanthakumar Thiagarajan * Permission to use, copy, modify, and/or distribute this software for any 517d50d1dSVasanthakumar Thiagarajan * purpose with or without fee is hereby granted, provided that the above 617d50d1dSVasanthakumar Thiagarajan * copyright notice and this permission notice appear in all copies. 717d50d1dSVasanthakumar Thiagarajan * 817d50d1dSVasanthakumar Thiagarajan * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 917d50d1dSVasanthakumar Thiagarajan * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1017d50d1dSVasanthakumar Thiagarajan * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1117d50d1dSVasanthakumar Thiagarajan * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1217d50d1dSVasanthakumar Thiagarajan * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1317d50d1dSVasanthakumar Thiagarajan * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1417d50d1dSVasanthakumar Thiagarajan * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1517d50d1dSVasanthakumar Thiagarajan */ 1617d50d1dSVasanthakumar Thiagarajan 1717d50d1dSVasanthakumar Thiagarajan #include "ath9k.h" 1817d50d1dSVasanthakumar Thiagarajan 191773912bSVasanthakumar Thiagarajan static const struct ath_btcoex_config ath_bt_config = { 0, true, true, 201773912bSVasanthakumar Thiagarajan ATH_BT_COEX_MODE_SLOTTED, true, true, 2, 5, true }; 211773912bSVasanthakumar Thiagarajan 22fe12946eSVasanthakumar Thiagarajan static const u16 ath_subsysid_tbl[] = { 23fe12946eSVasanthakumar Thiagarajan AR9280_COEX2WIRE_SUBSYSID, 24fe12946eSVasanthakumar Thiagarajan AT9285_COEX3WIRE_SA_SUBSYSID, 25fe12946eSVasanthakumar Thiagarajan AT9285_COEX3WIRE_DA_SUBSYSID 26fe12946eSVasanthakumar Thiagarajan }; 27fe12946eSVasanthakumar Thiagarajan 28fe12946eSVasanthakumar Thiagarajan /* 29fe12946eSVasanthakumar Thiagarajan * Checks the subsystem id of the device to see if it 30fe12946eSVasanthakumar Thiagarajan * supports btcoex 31fe12946eSVasanthakumar Thiagarajan */ 32fe12946eSVasanthakumar Thiagarajan bool ath_btcoex_supported(u16 subsysid) 33fe12946eSVasanthakumar Thiagarajan { 34fe12946eSVasanthakumar Thiagarajan int i; 35fe12946eSVasanthakumar Thiagarajan 36fe12946eSVasanthakumar Thiagarajan if (!subsysid) 37fe12946eSVasanthakumar Thiagarajan return false; 38fe12946eSVasanthakumar Thiagarajan 39fe12946eSVasanthakumar Thiagarajan for (i = 0; i < ARRAY_SIZE(ath_subsysid_tbl); i++) 40fe12946eSVasanthakumar Thiagarajan if (subsysid == ath_subsysid_tbl[i]) 41fe12946eSVasanthakumar Thiagarajan return true; 42fe12946eSVasanthakumar Thiagarajan 43fe12946eSVasanthakumar Thiagarajan return false; 44fe12946eSVasanthakumar Thiagarajan } 451773912bSVasanthakumar Thiagarajan 46*766ec4a9SLuis R. Rodriguez void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum) 47af03abecSLuis R. Rodriguez { 48*766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 491773912bSVasanthakumar Thiagarajan u32 i; 501773912bSVasanthakumar Thiagarajan 51*766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode = 52*766ec4a9SLuis R. Rodriguez (btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) | 531773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) | 541773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) | 551773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) | 561773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_mode, AR_BT_MODE) | 571773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) | 581773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) | 591773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) | 601773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) | 611773912bSVasanthakumar Thiagarajan SM(qnum, AR_BT_QCU_THRESH); 621773912bSVasanthakumar Thiagarajan 63*766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode2 = 641773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) | 651773912bSVasanthakumar Thiagarajan SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) | 661773912bSVasanthakumar Thiagarajan AR_BT_DISABLE_BT_ANT; 671773912bSVasanthakumar Thiagarajan 681773912bSVasanthakumar Thiagarajan for (i = 0; i < 32; i++) 69af03abecSLuis R. Rodriguez ah->hw_gen_timers.gen_timer_index[(debruijn32 << i) >> 27] = i; 701773912bSVasanthakumar Thiagarajan } 711773912bSVasanthakumar Thiagarajan 7275d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah) 7317d50d1dSVasanthakumar Thiagarajan { 74*766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 75f14462c6SVasanthakumar Thiagarajan 7617d50d1dSVasanthakumar Thiagarajan /* connect bt_active to baseband */ 7717d50d1dSVasanthakumar Thiagarajan REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL, 7817d50d1dSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF | 7917d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF)); 8017d50d1dSVasanthakumar Thiagarajan 8117d50d1dSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 8217d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB); 8317d50d1dSVasanthakumar Thiagarajan 8417d50d1dSVasanthakumar Thiagarajan /* Set input mux for bt_active to gpio pin */ 8517d50d1dSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 8617d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 87*766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 8817d50d1dSVasanthakumar Thiagarajan 8917d50d1dSVasanthakumar Thiagarajan /* Configure the desired gpio port for input */ 90*766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 917a2f0f58SLuis R. Rodriguez } 927a2f0f58SLuis R. Rodriguez 9375d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah) 947a2f0f58SLuis R. Rodriguez { 95*766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 967a2f0f58SLuis R. Rodriguez 971773912bSVasanthakumar Thiagarajan /* btcoex 3-wire */ 981773912bSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 991773912bSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB | 1001773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB)); 1011773912bSVasanthakumar Thiagarajan 1021773912bSVasanthakumar Thiagarajan /* Set input mux for bt_prority_async and 1031773912bSVasanthakumar Thiagarajan * bt_active_async to GPIO pins */ 1041773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1051773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 106*766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 1071773912bSVasanthakumar Thiagarajan 1081773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1091773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_PRIORITY, 110*766ec4a9SLuis R. Rodriguez btcoex_hw->btpriority_gpio); 1111773912bSVasanthakumar Thiagarajan 1121773912bSVasanthakumar Thiagarajan /* Configure the desired GPIO ports for input */ 1131773912bSVasanthakumar Thiagarajan 114*766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 115*766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio); 1167a2f0f58SLuis R. Rodriguez } 1171773912bSVasanthakumar Thiagarajan 118bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah) 11917d50d1dSVasanthakumar Thiagarajan { 120*766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 121f14462c6SVasanthakumar Thiagarajan 12217d50d1dSVasanthakumar Thiagarajan /* Configure the desired GPIO port for TX_FRAME output */ 123*766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 12417d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_TX_FRAME); 125bc74bf8fSLuis R. Rodriguez } 126bc74bf8fSLuis R. Rodriguez 127bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah) 128bc74bf8fSLuis R. Rodriguez { 129*766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 130bc74bf8fSLuis R. Rodriguez 1311773912bSVasanthakumar Thiagarajan /* 1321773912bSVasanthakumar Thiagarajan * Program coex mode and weight registers to 1331773912bSVasanthakumar Thiagarajan * enable coex 3-wire 1341773912bSVasanthakumar Thiagarajan */ 135*766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_MODE, btcoex_hw->bt_coex_mode); 136*766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex_hw->bt_coex_weights); 137*766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex_hw->bt_coex_mode2); 1381773912bSVasanthakumar Thiagarajan 139bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1); 140bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0); 1411773912bSVasanthakumar Thiagarajan 142*766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 1431773912bSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL); 1441773912bSVasanthakumar Thiagarajan } 1451773912bSVasanthakumar Thiagarajan 146bc74bf8fSLuis R. Rodriguez void ath9k_hw_btcoex_enable(struct ath_hw *ah) 147bc74bf8fSLuis R. Rodriguez { 148*766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 149bc74bf8fSLuis R. Rodriguez 150*766ec4a9SLuis R. Rodriguez switch (btcoex_hw->scheme) { 151bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_NONE: 152bc74bf8fSLuis R. Rodriguez break; 153bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_2WIRE: 154bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_2wire(ah); 155bc74bf8fSLuis R. Rodriguez break; 156bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_3WIRE: 157bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_3wire(ah); 158bc74bf8fSLuis R. Rodriguez break; 159bc74bf8fSLuis R. Rodriguez } 160bc74bf8fSLuis R. Rodriguez 1611773912bSVasanthakumar Thiagarajan REG_RMW(ah, AR_GPIO_PDPU, 162*766ec4a9SLuis R. Rodriguez (0x2 << (btcoex_hw->btactive_gpio * 2)), 163*766ec4a9SLuis R. Rodriguez (0x3 << (btcoex_hw->btactive_gpio * 2))); 16417d50d1dSVasanthakumar Thiagarajan 165*766ec4a9SLuis R. Rodriguez ah->btcoex_hw.enabled = true; 16617d50d1dSVasanthakumar Thiagarajan } 16717d50d1dSVasanthakumar Thiagarajan 16817d50d1dSVasanthakumar Thiagarajan void ath9k_hw_btcoex_disable(struct ath_hw *ah) 16917d50d1dSVasanthakumar Thiagarajan { 170*766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 17117d50d1dSVasanthakumar Thiagarajan 172*766ec4a9SLuis R. Rodriguez ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0); 173f14462c6SVasanthakumar Thiagarajan 174*766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 17517d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_OUTPUT); 17617d50d1dSVasanthakumar Thiagarajan 177*766ec4a9SLuis R. Rodriguez if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) { 1781773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE); 1791773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0); 1801773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE2, 0); 1811773912bSVasanthakumar Thiagarajan } 1821773912bSVasanthakumar Thiagarajan 183*766ec4a9SLuis R. Rodriguez ah->btcoex_hw.enabled = false; 18417d50d1dSVasanthakumar Thiagarajan } 185