19c9cb10fSSujith Manoharan /*
29c9cb10fSSujith Manoharan * Copyright (c) 2012 Qualcomm Atheros, Inc.
39c9cb10fSSujith Manoharan *
49c9cb10fSSujith Manoharan * Permission to use, copy, modify, and/or distribute this software for any
59c9cb10fSSujith Manoharan * purpose with or without fee is hereby granted, provided that the above
69c9cb10fSSujith Manoharan * copyright notice and this permission notice appear in all copies.
79c9cb10fSSujith Manoharan *
89c9cb10fSSujith Manoharan * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
99c9cb10fSSujith Manoharan * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
109c9cb10fSSujith Manoharan * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
119c9cb10fSSujith Manoharan * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
129c9cb10fSSujith Manoharan * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
139c9cb10fSSujith Manoharan * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
149c9cb10fSSujith Manoharan * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
159c9cb10fSSujith Manoharan */
169c9cb10fSSujith Manoharan
179c9cb10fSSujith Manoharan #include <linux/export.h>
189c9cb10fSSujith Manoharan #include "ath9k.h"
199c9cb10fSSujith Manoharan #include "reg.h"
20ce6e982bSSujith Manoharan #include "reg_wow.h"
219c9cb10fSSujith Manoharan #include "hw-ops.h"
229c9cb10fSSujith Manoharan
ath9k_hw_set_sta_powersave(struct ath_hw * ah)23b39adc63SSujith Manoharan static void ath9k_hw_set_sta_powersave(struct ath_hw *ah)
24b39adc63SSujith Manoharan {
25b39adc63SSujith Manoharan if (!ath9k_hw_mci_is_enabled(ah))
26b39adc63SSujith Manoharan goto set;
27b39adc63SSujith Manoharan /*
28b39adc63SSujith Manoharan * If MCI is being used, set PWR_SAV only when MCI's
29b39adc63SSujith Manoharan * PS state is disabled.
30b39adc63SSujith Manoharan */
31b39adc63SSujith Manoharan if (ar9003_mci_state(ah, MCI_STATE_GET_WLAN_PS_STATE) != MCI_PS_DISABLE)
32b39adc63SSujith Manoharan return;
33b39adc63SSujith Manoharan set:
34b39adc63SSujith Manoharan REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
35b39adc63SSujith Manoharan }
36b39adc63SSujith Manoharan
ath9k_hw_set_powermode_wow_sleep(struct ath_hw * ah)379c9cb10fSSujith Manoharan static void ath9k_hw_set_powermode_wow_sleep(struct ath_hw *ah)
389c9cb10fSSujith Manoharan {
399c9cb10fSSujith Manoharan struct ath_common *common = ath9k_hw_common(ah);
409c9cb10fSSujith Manoharan
41b39adc63SSujith Manoharan ath9k_hw_set_sta_powersave(ah);
429c9cb10fSSujith Manoharan
439c9cb10fSSujith Manoharan /* set rx disable bit */
449c9cb10fSSujith Manoharan REG_WRITE(ah, AR_CR, AR_CR_RXD);
459c9cb10fSSujith Manoharan
46*b3a663f0SWenli Looi if (!ath9k_hw_wait(ah, AR_CR, AR_CR_RXE(ah), 0, AH_WAIT_TIMEOUT)) {
479c9cb10fSSujith Manoharan ath_err(common, "Failed to stop Rx DMA in 10ms AR_CR=0x%08x AR_DIAG_SW=0x%08x\n",
489c9cb10fSSujith Manoharan REG_READ(ah, AR_CR), REG_READ(ah, AR_DIAG_SW));
499c9cb10fSSujith Manoharan return;
509c9cb10fSSujith Manoharan }
519c9cb10fSSujith Manoharan
5223ee7c33SSujith Manoharan if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
5323ee7c33SSujith Manoharan if (!REG_READ(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL))
5423ee7c33SSujith Manoharan REG_CLR_BIT(ah, AR_DIRECT_CONNECT, AR_DC_TSF2_ENABLE);
5523ee7c33SSujith Manoharan } else if (AR_SREV_9485(ah)){
5623ee7c33SSujith Manoharan if (!(REG_READ(ah, AR_NDP2_TIMER_MODE) &
5723ee7c33SSujith Manoharan AR_GEN_TIMERS2_MODE_ENABLE_MASK))
5823ee7c33SSujith Manoharan REG_CLR_BIT(ah, AR_DIRECT_CONNECT, AR_DC_TSF2_ENABLE);
5923ee7c33SSujith Manoharan }
6023ee7c33SSujith Manoharan
610d35024cSSujith Manoharan if (ath9k_hw_mci_is_enabled(ah))
620d35024cSSujith Manoharan REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
630d35024cSSujith Manoharan
64*b3a663f0SWenli Looi REG_WRITE(ah, AR_RTC_FORCE_WAKE(ah), AR_RTC_FORCE_WAKE_ON_INT);
659c9cb10fSSujith Manoharan }
669c9cb10fSSujith Manoharan
ath9k_wow_create_keep_alive_pattern(struct ath_hw * ah)679c9cb10fSSujith Manoharan static void ath9k_wow_create_keep_alive_pattern(struct ath_hw *ah)
689c9cb10fSSujith Manoharan {
699c9cb10fSSujith Manoharan struct ath_common *common = ath9k_hw_common(ah);
709c9cb10fSSujith Manoharan u8 sta_mac_addr[ETH_ALEN], ap_mac_addr[ETH_ALEN];
719c9cb10fSSujith Manoharan u32 ctl[13] = {0};
729c9cb10fSSujith Manoharan u32 data_word[KAL_NUM_DATA_WORDS];
739c9cb10fSSujith Manoharan u8 i;
749c9cb10fSSujith Manoharan u32 wow_ka_data_word0;
759c9cb10fSSujith Manoharan
769c9cb10fSSujith Manoharan memcpy(sta_mac_addr, common->macaddr, ETH_ALEN);
779c9cb10fSSujith Manoharan memcpy(ap_mac_addr, common->curbssid, ETH_ALEN);
789c9cb10fSSujith Manoharan
799c9cb10fSSujith Manoharan /* set the transmit buffer */
809c9cb10fSSujith Manoharan ctl[0] = (KAL_FRAME_LEN | (MAX_RATE_POWER << 16));
819c9cb10fSSujith Manoharan ctl[1] = 0;
829c9cb10fSSujith Manoharan ctl[4] = 0;
839c9cb10fSSujith Manoharan ctl[7] = (ah->txchainmask) << 2;
849c9cb10fSSujith Manoharan ctl[2] = 0xf << 16; /* tx_tries 0 */
859c9cb10fSSujith Manoharan
86c20bbda3SSujith Manoharan if (IS_CHAN_2GHZ(ah->curchan))
87c20bbda3SSujith Manoharan ctl[3] = 0x1b; /* CCK_1M */
88c20bbda3SSujith Manoharan else
89c20bbda3SSujith Manoharan ctl[3] = 0xb; /* OFDM_6M */
90c20bbda3SSujith Manoharan
919c9cb10fSSujith Manoharan for (i = 0; i < KAL_NUM_DESC_WORDS; i++)
929c9cb10fSSujith Manoharan REG_WRITE(ah, (AR_WOW_KA_DESC_WORD2 + i * 4), ctl[i]);
939c9cb10fSSujith Manoharan
949c9cb10fSSujith Manoharan data_word[0] = (KAL_FRAME_TYPE << 2) | (KAL_FRAME_SUB_TYPE << 4) |
959c9cb10fSSujith Manoharan (KAL_TO_DS << 8) | (KAL_DURATION_ID << 16);
969c9cb10fSSujith Manoharan data_word[1] = (ap_mac_addr[3] << 24) | (ap_mac_addr[2] << 16) |
979c9cb10fSSujith Manoharan (ap_mac_addr[1] << 8) | (ap_mac_addr[0]);
989c9cb10fSSujith Manoharan data_word[2] = (sta_mac_addr[1] << 24) | (sta_mac_addr[0] << 16) |
999c9cb10fSSujith Manoharan (ap_mac_addr[5] << 8) | (ap_mac_addr[4]);
1009c9cb10fSSujith Manoharan data_word[3] = (sta_mac_addr[5] << 24) | (sta_mac_addr[4] << 16) |
1019c9cb10fSSujith Manoharan (sta_mac_addr[3] << 8) | (sta_mac_addr[2]);
1029c9cb10fSSujith Manoharan data_word[4] = (ap_mac_addr[3] << 24) | (ap_mac_addr[2] << 16) |
1039c9cb10fSSujith Manoharan (ap_mac_addr[1] << 8) | (ap_mac_addr[0]);
1049c9cb10fSSujith Manoharan data_word[5] = (ap_mac_addr[5] << 8) | (ap_mac_addr[4]);
1059c9cb10fSSujith Manoharan
1062a0eef1aSSujith Manoharan if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565(ah)) {
1072a0eef1aSSujith Manoharan /*
1082a0eef1aSSujith Manoharan * AR9462 2.0 and AR9565 have an extra descriptor word
1092a0eef1aSSujith Manoharan * (time based discard) compared to other chips.
1102a0eef1aSSujith Manoharan */
1119c9cb10fSSujith Manoharan REG_WRITE(ah, (AR_WOW_KA_DESC_WORD2 + (12 * 4)), 0);
1129c9cb10fSSujith Manoharan wow_ka_data_word0 = AR_WOW_TXBUF(13);
1139c9cb10fSSujith Manoharan } else {
1149c9cb10fSSujith Manoharan wow_ka_data_word0 = AR_WOW_TXBUF(12);
1159c9cb10fSSujith Manoharan }
1169c9cb10fSSujith Manoharan
1179c9cb10fSSujith Manoharan for (i = 0; i < KAL_NUM_DATA_WORDS; i++)
1189c9cb10fSSujith Manoharan REG_WRITE(ah, (wow_ka_data_word0 + i*4), data_word[i]);
1199c9cb10fSSujith Manoharan }
1209c9cb10fSSujith Manoharan
ath9k_hw_wow_apply_pattern(struct ath_hw * ah,u8 * user_pattern,u8 * user_mask,int pattern_count,int pattern_len)1216af75e4dSSujith Manoharan int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1229c9cb10fSSujith Manoharan u8 *user_mask, int pattern_count,
1239c9cb10fSSujith Manoharan int pattern_len)
1249c9cb10fSSujith Manoharan {
1259c9cb10fSSujith Manoharan int i;
1269c9cb10fSSujith Manoharan u32 pattern_val, mask_val;
1279c9cb10fSSujith Manoharan u32 set, clr;
1289c9cb10fSSujith Manoharan
1296af75e4dSSujith Manoharan if (pattern_count >= ah->wow.max_patterns)
1306af75e4dSSujith Manoharan return -ENOSPC;
1319c9cb10fSSujith Manoharan
132a28815dbSSujith Manoharan if (pattern_count < MAX_NUM_PATTERN_LEGACY)
1339c9cb10fSSujith Manoharan REG_SET_BIT(ah, AR_WOW_PATTERN, BIT(pattern_count));
134a28815dbSSujith Manoharan else
135a28815dbSSujith Manoharan REG_SET_BIT(ah, AR_MAC_PCU_WOW4, BIT(pattern_count - 8));
1369c9cb10fSSujith Manoharan
1379c9cb10fSSujith Manoharan for (i = 0; i < MAX_PATTERN_SIZE; i += 4) {
1389c9cb10fSSujith Manoharan memcpy(&pattern_val, user_pattern, 4);
1399c9cb10fSSujith Manoharan REG_WRITE(ah, (AR_WOW_TB_PATTERN(pattern_count) + i),
1409c9cb10fSSujith Manoharan pattern_val);
1419c9cb10fSSujith Manoharan user_pattern += 4;
1429c9cb10fSSujith Manoharan }
1439c9cb10fSSujith Manoharan
1449c9cb10fSSujith Manoharan for (i = 0; i < MAX_PATTERN_MASK_SIZE; i += 4) {
1459c9cb10fSSujith Manoharan memcpy(&mask_val, user_mask, 4);
1469c9cb10fSSujith Manoharan REG_WRITE(ah, (AR_WOW_TB_MASK(pattern_count) + i), mask_val);
1479c9cb10fSSujith Manoharan user_mask += 4;
1489c9cb10fSSujith Manoharan }
1499c9cb10fSSujith Manoharan
150a28815dbSSujith Manoharan if (pattern_count < MAX_NUM_PATTERN_LEGACY)
151a28815dbSSujith Manoharan ah->wow.wow_event_mask |=
152a28815dbSSujith Manoharan BIT(pattern_count + AR_WOW_PAT_FOUND_SHIFT);
153a28815dbSSujith Manoharan else
154a28815dbSSujith Manoharan ah->wow.wow_event_mask2 |=
155a28815dbSSujith Manoharan BIT((pattern_count - 8) + AR_WOW_PAT_FOUND_SHIFT);
1569c9cb10fSSujith Manoharan
1579c9cb10fSSujith Manoharan if (pattern_count < 4) {
1589c9cb10fSSujith Manoharan set = (pattern_len & AR_WOW_LENGTH_MAX) <<
1599c9cb10fSSujith Manoharan AR_WOW_LEN1_SHIFT(pattern_count);
1609c9cb10fSSujith Manoharan clr = AR_WOW_LENGTH1_MASK(pattern_count);
1619c9cb10fSSujith Manoharan REG_RMW(ah, AR_WOW_LENGTH1, set, clr);
162a28815dbSSujith Manoharan } else if (pattern_count < 8) {
1639c9cb10fSSujith Manoharan set = (pattern_len & AR_WOW_LENGTH_MAX) <<
1649c9cb10fSSujith Manoharan AR_WOW_LEN2_SHIFT(pattern_count);
1659c9cb10fSSujith Manoharan clr = AR_WOW_LENGTH2_MASK(pattern_count);
1669c9cb10fSSujith Manoharan REG_RMW(ah, AR_WOW_LENGTH2, set, clr);
167a28815dbSSujith Manoharan } else if (pattern_count < 12) {
168a28815dbSSujith Manoharan set = (pattern_len & AR_WOW_LENGTH_MAX) <<
169a28815dbSSujith Manoharan AR_WOW_LEN3_SHIFT(pattern_count);
170a28815dbSSujith Manoharan clr = AR_WOW_LENGTH3_MASK(pattern_count);
171a28815dbSSujith Manoharan REG_RMW(ah, AR_WOW_LENGTH3, set, clr);
172a28815dbSSujith Manoharan } else if (pattern_count < MAX_NUM_PATTERN) {
173a28815dbSSujith Manoharan set = (pattern_len & AR_WOW_LENGTH_MAX) <<
174a28815dbSSujith Manoharan AR_WOW_LEN4_SHIFT(pattern_count);
175a28815dbSSujith Manoharan clr = AR_WOW_LENGTH4_MASK(pattern_count);
176a28815dbSSujith Manoharan REG_RMW(ah, AR_WOW_LENGTH4, set, clr);
1779c9cb10fSSujith Manoharan }
1789c9cb10fSSujith Manoharan
1796af75e4dSSujith Manoharan return 0;
1809c9cb10fSSujith Manoharan }
1819c9cb10fSSujith Manoharan EXPORT_SYMBOL(ath9k_hw_wow_apply_pattern);
1829c9cb10fSSujith Manoharan
ath9k_hw_wow_wakeup(struct ath_hw * ah)1839c9cb10fSSujith Manoharan u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1849c9cb10fSSujith Manoharan {
1859c9cb10fSSujith Manoharan u32 wow_status = 0;
1869c9cb10fSSujith Manoharan u32 val = 0, rval;
1879c9cb10fSSujith Manoharan
1889c9cb10fSSujith Manoharan /*
1896aaefab6SSujith Manoharan * Read the WoW status register to know
1906aaefab6SSujith Manoharan * the wakeup reason.
1919c9cb10fSSujith Manoharan */
1929c9cb10fSSujith Manoharan rval = REG_READ(ah, AR_WOW_PATTERN);
1939c9cb10fSSujith Manoharan val = AR_WOW_STATUS(rval);
1949c9cb10fSSujith Manoharan
1959c9cb10fSSujith Manoharan /*
1966aaefab6SSujith Manoharan * Mask only the WoW events that we have enabled. Sometimes
1979c9cb10fSSujith Manoharan * we have spurious WoW events from the AR_WOW_PATTERN
1989c9cb10fSSujith Manoharan * register. This mask will clean it up.
1999c9cb10fSSujith Manoharan */
20041fe8837SSujith Manoharan val &= ah->wow.wow_event_mask;
2019c9cb10fSSujith Manoharan
2029c9cb10fSSujith Manoharan if (val) {
2039c9cb10fSSujith Manoharan if (val & AR_WOW_MAGIC_PAT_FOUND)
2049c9cb10fSSujith Manoharan wow_status |= AH_WOW_MAGIC_PATTERN_EN;
2059c9cb10fSSujith Manoharan if (AR_WOW_PATTERN_FOUND(val))
2069c9cb10fSSujith Manoharan wow_status |= AH_WOW_USER_PATTERN_EN;
2079c9cb10fSSujith Manoharan if (val & AR_WOW_KEEP_ALIVE_FAIL)
2089c9cb10fSSujith Manoharan wow_status |= AH_WOW_LINK_CHANGE;
2099c9cb10fSSujith Manoharan if (val & AR_WOW_BEACON_FAIL)
2109c9cb10fSSujith Manoharan wow_status |= AH_WOW_BEACON_MISS;
2119c9cb10fSSujith Manoharan }
2129c9cb10fSSujith Manoharan
2136aaefab6SSujith Manoharan rval = REG_READ(ah, AR_MAC_PCU_WOW4);
2146aaefab6SSujith Manoharan val = AR_WOW_STATUS2(rval);
2156aaefab6SSujith Manoharan val &= ah->wow.wow_event_mask2;
2166aaefab6SSujith Manoharan
2176aaefab6SSujith Manoharan if (val) {
2186aaefab6SSujith Manoharan if (AR_WOW2_PATTERN_FOUND(val))
2196aaefab6SSujith Manoharan wow_status |= AH_WOW_USER_PATTERN_EN;
2206aaefab6SSujith Manoharan }
2216aaefab6SSujith Manoharan
2229c9cb10fSSujith Manoharan /*
2239c9cb10fSSujith Manoharan * set and clear WOW_PME_CLEAR registers for the chip to
2249c9cb10fSSujith Manoharan * generate next wow signal.
2259c9cb10fSSujith Manoharan * disable D3 before accessing other registers ?
2269c9cb10fSSujith Manoharan */
2279c9cb10fSSujith Manoharan
2289c9cb10fSSujith Manoharan /* do we need to check the bit value 0x01000000 (7-10) ?? */
229*b3a663f0SWenli Looi REG_RMW(ah, AR_PCIE_PM_CTRL(ah), AR_PMCTRL_WOW_PME_CLR,
2309c9cb10fSSujith Manoharan AR_PMCTRL_PWR_STATE_D1D3);
2319c9cb10fSSujith Manoharan
2329c9cb10fSSujith Manoharan /*
2333277b202SSujith Manoharan * Clear all events.
2349c9cb10fSSujith Manoharan */
2359c9cb10fSSujith Manoharan REG_WRITE(ah, AR_WOW_PATTERN,
2369c9cb10fSSujith Manoharan AR_WOW_CLEAR_EVENTS(REG_READ(ah, AR_WOW_PATTERN)));
2373277b202SSujith Manoharan REG_WRITE(ah, AR_MAC_PCU_WOW4,
2383277b202SSujith Manoharan AR_WOW_CLEAR_EVENTS2(REG_READ(ah, AR_MAC_PCU_WOW4)));
2399c9cb10fSSujith Manoharan
2409c9cb10fSSujith Manoharan /*
2419c9cb10fSSujith Manoharan * restore the beacon threshold to init value
2429c9cb10fSSujith Manoharan */
2439c9cb10fSSujith Manoharan REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2449c9cb10fSSujith Manoharan
2459c9cb10fSSujith Manoharan /*
2469c9cb10fSSujith Manoharan * Restore the way the PCI-E reset, Power-On-Reset, external
2479c9cb10fSSujith Manoharan * PCIE_POR_SHORT pins are tied to its original value.
2489c9cb10fSSujith Manoharan * Previously just before WoW sleep, we untie the PCI-E
2499c9cb10fSSujith Manoharan * reset to our Chip's Power On Reset so that any PCI-E
2509c9cb10fSSujith Manoharan * reset from the bus will not reset our chip
2519c9cb10fSSujith Manoharan */
2529c9cb10fSSujith Manoharan if (ah->is_pciexpress)
2539c9cb10fSSujith Manoharan ath9k_hw_configpcipowersave(ah, false);
2549c9cb10fSSujith Manoharan
255aa96af82SSujith Manoharan if (AR_SREV_9462(ah) || AR_SREV_9565(ah) || AR_SREV_9485(ah)) {
256aa96af82SSujith Manoharan u32 dc = REG_READ(ah, AR_DIRECT_CONNECT);
257aa96af82SSujith Manoharan
258aa96af82SSujith Manoharan if (!(dc & AR_DC_TSF2_ENABLE))
259aa96af82SSujith Manoharan ath9k_hw_gen_timer_start_tsf2(ah);
260aa96af82SSujith Manoharan }
261aa96af82SSujith Manoharan
26241fe8837SSujith Manoharan ah->wow.wow_event_mask = 0;
2633277b202SSujith Manoharan ah->wow.wow_event_mask2 = 0;
2649c9cb10fSSujith Manoharan
2659c9cb10fSSujith Manoharan return wow_status;
2669c9cb10fSSujith Manoharan }
2679c9cb10fSSujith Manoharan EXPORT_SYMBOL(ath9k_hw_wow_wakeup);
2689c9cb10fSSujith Manoharan
ath9k_hw_wow_set_arwr_reg(struct ath_hw * ah)269b6f68b1eSSujith Manoharan static void ath9k_hw_wow_set_arwr_reg(struct ath_hw *ah)
270b6f68b1eSSujith Manoharan {
271b6f68b1eSSujith Manoharan u32 wa_reg;
272b6f68b1eSSujith Manoharan
273b6f68b1eSSujith Manoharan if (!ah->is_pciexpress)
274b6f68b1eSSujith Manoharan return;
275b6f68b1eSSujith Manoharan
276b6f68b1eSSujith Manoharan /*
277b6f68b1eSSujith Manoharan * We need to untie the internal POR (power-on-reset)
278b6f68b1eSSujith Manoharan * to the external PCI-E reset. We also need to tie
279b6f68b1eSSujith Manoharan * the PCI-E Phy reset to the PCI-E reset.
280b6f68b1eSSujith Manoharan */
281*b3a663f0SWenli Looi wa_reg = REG_READ(ah, AR_WA(ah));
282b6f68b1eSSujith Manoharan wa_reg &= ~AR_WA_UNTIE_RESET_EN;
283b6f68b1eSSujith Manoharan wa_reg |= AR_WA_RESET_EN;
284b6f68b1eSSujith Manoharan wa_reg |= AR_WA_POR_SHORT;
285b6f68b1eSSujith Manoharan
286*b3a663f0SWenli Looi REG_WRITE(ah, AR_WA(ah), wa_reg);
287b6f68b1eSSujith Manoharan }
288b6f68b1eSSujith Manoharan
ath9k_hw_wow_enable(struct ath_hw * ah,u32 pattern_enable)2899c9cb10fSSujith Manoharan void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
2909c9cb10fSSujith Manoharan {
2919c9cb10fSSujith Manoharan u32 wow_event_mask;
292bb631314SSujith Manoharan u32 keep_alive, magic_pattern, host_pm_ctrl;
2939c9cb10fSSujith Manoharan
29441fe8837SSujith Manoharan wow_event_mask = ah->wow.wow_event_mask;
2959c9cb10fSSujith Manoharan
2969c9cb10fSSujith Manoharan /*
297bb631314SSujith Manoharan * AR_PMCTRL_HOST_PME_EN - Override PME enable in configuration
298bb631314SSujith Manoharan * space and allow MAC to generate WoW anyway.
299bb631314SSujith Manoharan *
300bb631314SSujith Manoharan * AR_PMCTRL_PWR_PM_CTRL_ENA - ???
301bb631314SSujith Manoharan *
302bb631314SSujith Manoharan * AR_PMCTRL_AUX_PWR_DET - PCI core SYS_AUX_PWR_DET signal,
303bb631314SSujith Manoharan * needs to be set for WoW in PCI mode.
304bb631314SSujith Manoharan *
305bb631314SSujith Manoharan * AR_PMCTRL_WOW_PME_CLR - WoW Clear Signal going to the MAC.
306bb631314SSujith Manoharan *
307bb631314SSujith Manoharan * Set the power states appropriately and enable PME.
308bb631314SSujith Manoharan *
309bb631314SSujith Manoharan * Set and clear WOW_PME_CLEAR for the chip
3109c9cb10fSSujith Manoharan * to generate next wow signal.
3119c9cb10fSSujith Manoharan */
312*b3a663f0SWenli Looi REG_SET_BIT(ah, AR_PCIE_PM_CTRL(ah), AR_PMCTRL_HOST_PME_EN |
313bb631314SSujith Manoharan AR_PMCTRL_PWR_PM_CTRL_ENA |
314bb631314SSujith Manoharan AR_PMCTRL_AUX_PWR_DET |
315bb631314SSujith Manoharan AR_PMCTRL_WOW_PME_CLR);
316*b3a663f0SWenli Looi REG_CLR_BIT(ah, AR_PCIE_PM_CTRL(ah), AR_PMCTRL_WOW_PME_CLR);
3179c9cb10fSSujith Manoharan
3189c9cb10fSSujith Manoharan /*
319bb631314SSujith Manoharan * Random Backoff.
320bb631314SSujith Manoharan *
321bb631314SSujith Manoharan * 31:28 in AR_WOW_PATTERN : Indicates the number of bits used in the
322bb631314SSujith Manoharan * contention window. For value N,
323bb631314SSujith Manoharan * the random backoff will be selected between
324bb631314SSujith Manoharan * 0 and (2 ^ N) - 1.
3259c9cb10fSSujith Manoharan */
326bb631314SSujith Manoharan REG_SET_BIT(ah, AR_WOW_PATTERN,
327bb631314SSujith Manoharan AR_WOW_BACK_OFF_SHIFT(AR_WOW_PAT_BACKOFF));
3289c9cb10fSSujith Manoharan
3299c9cb10fSSujith Manoharan /*
330bb631314SSujith Manoharan * AIFS time, Slot time, Keep Alive count.
3319c9cb10fSSujith Manoharan */
332bb631314SSujith Manoharan REG_SET_BIT(ah, AR_WOW_COUNT, AR_WOW_AIFS_CNT(AR_WOW_CNT_AIFS_CNT) |
3339c9cb10fSSujith Manoharan AR_WOW_SLOT_CNT(AR_WOW_CNT_SLOT_CNT) |
334bb631314SSujith Manoharan AR_WOW_KEEP_ALIVE_CNT(AR_WOW_CNT_KA_CNT));
335bb631314SSujith Manoharan /*
336bb631314SSujith Manoharan * Beacon timeout.
337bb631314SSujith Manoharan */
3389c9cb10fSSujith Manoharan if (pattern_enable & AH_WOW_BEACON_MISS)
339bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_BCN_TIMO, AR_WOW_BEACON_TIMO);
3409c9cb10fSSujith Manoharan else
341bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_BCN_TIMO, AR_WOW_BEACON_TIMO_MAX);
3429c9cb10fSSujith Manoharan
3439c9cb10fSSujith Manoharan /*
344bb631314SSujith Manoharan * Keep alive timeout in ms.
3459c9cb10fSSujith Manoharan */
3469c9cb10fSSujith Manoharan if (!pattern_enable)
347bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE_TIMO, AR_WOW_KEEP_ALIVE_NEVER);
3489c9cb10fSSujith Manoharan else
349bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE_TIMO, KAL_TIMEOUT * 32);
3509c9cb10fSSujith Manoharan
3519c9cb10fSSujith Manoharan /*
352bb631314SSujith Manoharan * Keep alive delay in us.
3539c9cb10fSSujith Manoharan */
354bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE_DELAY, KAL_DELAY * 1000);
3559c9cb10fSSujith Manoharan
3569c9cb10fSSujith Manoharan /*
357bb631314SSujith Manoharan * Create keep alive pattern to respond to beacons.
3589c9cb10fSSujith Manoharan */
3599c9cb10fSSujith Manoharan ath9k_wow_create_keep_alive_pattern(ah);
3609c9cb10fSSujith Manoharan
3619c9cb10fSSujith Manoharan /*
362bb631314SSujith Manoharan * Configure keep alive register.
3639c9cb10fSSujith Manoharan */
364bb631314SSujith Manoharan keep_alive = REG_READ(ah, AR_WOW_KEEP_ALIVE);
365bb631314SSujith Manoharan
3669c9cb10fSSujith Manoharan /* Send keep alive timeouts anyway */
367bb631314SSujith Manoharan keep_alive &= ~AR_WOW_KEEP_ALIVE_AUTO_DIS;
3689c9cb10fSSujith Manoharan
369bb631314SSujith Manoharan if (pattern_enable & AH_WOW_LINK_CHANGE) {
370bb631314SSujith Manoharan keep_alive &= ~AR_WOW_KEEP_ALIVE_FAIL_DIS;
3719c9cb10fSSujith Manoharan wow_event_mask |= AR_WOW_KEEP_ALIVE_FAIL;
372bb631314SSujith Manoharan } else {
373bb631314SSujith Manoharan keep_alive |= AR_WOW_KEEP_ALIVE_FAIL_DIS;
374bb631314SSujith Manoharan }
3759c9cb10fSSujith Manoharan
376bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE, keep_alive);
3779c9cb10fSSujith Manoharan
3789c9cb10fSSujith Manoharan /*
379bb631314SSujith Manoharan * We are relying on a bmiss failure, ensure we have
380bb631314SSujith Manoharan * enough threshold to prevent false positives.
3819c9cb10fSSujith Manoharan */
3829c9cb10fSSujith Manoharan REG_RMW_FIELD(ah, AR_RSSI_THR, AR_RSSI_THR_BM_THR,
3839c9cb10fSSujith Manoharan AR_WOW_BMISSTHRESHOLD);
3849c9cb10fSSujith Manoharan
3859c9cb10fSSujith Manoharan if (pattern_enable & AH_WOW_BEACON_MISS) {
3869c9cb10fSSujith Manoharan wow_event_mask |= AR_WOW_BEACON_FAIL;
387bb631314SSujith Manoharan REG_SET_BIT(ah, AR_WOW_BCN_EN, AR_WOW_BEACON_FAIL_EN);
3889c9cb10fSSujith Manoharan } else {
389bb631314SSujith Manoharan REG_CLR_BIT(ah, AR_WOW_BCN_EN, AR_WOW_BEACON_FAIL_EN);
3909c9cb10fSSujith Manoharan }
3919c9cb10fSSujith Manoharan
3929c9cb10fSSujith Manoharan /*
393bb631314SSujith Manoharan * Enable the magic packet registers.
3949c9cb10fSSujith Manoharan */
395bb631314SSujith Manoharan magic_pattern = REG_READ(ah, AR_WOW_PATTERN);
396bb631314SSujith Manoharan magic_pattern |= AR_WOW_MAC_INTR_EN;
397bb631314SSujith Manoharan
3989c9cb10fSSujith Manoharan if (pattern_enable & AH_WOW_MAGIC_PATTERN_EN) {
399bb631314SSujith Manoharan magic_pattern |= AR_WOW_MAGIC_EN;
4009c9cb10fSSujith Manoharan wow_event_mask |= AR_WOW_MAGIC_PAT_FOUND;
4019c9cb10fSSujith Manoharan } else {
402bb631314SSujith Manoharan magic_pattern &= ~AR_WOW_MAGIC_EN;
4039c9cb10fSSujith Manoharan }
4049c9cb10fSSujith Manoharan
405bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_PATTERN, magic_pattern);
406bb631314SSujith Manoharan
407bb631314SSujith Manoharan /*
408bb631314SSujith Manoharan * Enable pattern matching for packets which are less
409bb631314SSujith Manoharan * than 256 bytes.
410bb631314SSujith Manoharan */
4119c9cb10fSSujith Manoharan REG_WRITE(ah, AR_WOW_PATTERN_MATCH_LT_256B,
4129c9cb10fSSujith Manoharan AR_WOW_PATTERN_SUPPORTED);
4139c9cb10fSSujith Manoharan
4149c9cb10fSSujith Manoharan /*
415bb631314SSujith Manoharan * Set the power states appropriately and enable PME.
4169c9cb10fSSujith Manoharan */
417*b3a663f0SWenli Looi host_pm_ctrl = REG_READ(ah, AR_PCIE_PM_CTRL(ah));
418bb631314SSujith Manoharan host_pm_ctrl |= AR_PMCTRL_PWR_STATE_D1D3 |
419bb631314SSujith Manoharan AR_PMCTRL_HOST_PME_EN |
4209c9cb10fSSujith Manoharan AR_PMCTRL_PWR_PM_CTRL_ENA;
421bb631314SSujith Manoharan host_pm_ctrl &= ~AR_PCIE_PM_CTRL_ENA;
4229c9cb10fSSujith Manoharan
423bb631314SSujith Manoharan if (AR_SREV_9462(ah)) {
424bb631314SSujith Manoharan /*
425bb631314SSujith Manoharan * This is needed to prevent the chip waking up
426bb631314SSujith Manoharan * the host within 3-4 seconds with certain
427bb631314SSujith Manoharan * platform/BIOS.
428bb631314SSujith Manoharan */
429bb631314SSujith Manoharan host_pm_ctrl &= ~AR_PMCTRL_PWR_STATE_D1D3;
430bb631314SSujith Manoharan host_pm_ctrl |= AR_PMCTRL_PWR_STATE_D1D3_REAL;
431bb631314SSujith Manoharan }
432bb631314SSujith Manoharan
433*b3a663f0SWenli Looi REG_WRITE(ah, AR_PCIE_PM_CTRL(ah), host_pm_ctrl);
4349c9cb10fSSujith Manoharan
4359c9cb10fSSujith Manoharan /*
436bb631314SSujith Manoharan * Enable sequence number generation when asleep.
4379c9cb10fSSujith Manoharan */
4389c9cb10fSSujith Manoharan REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
4399c9cb10fSSujith Manoharan
440bb631314SSujith Manoharan /* To bring down WOW power low margin */
441bb631314SSujith Manoharan REG_SET_BIT(ah, AR_PCIE_PHY_REG3, BIT(13));
442bb631314SSujith Manoharan
443b6f68b1eSSujith Manoharan ath9k_hw_wow_set_arwr_reg(ah);
444b6f68b1eSSujith Manoharan
4450d35024cSSujith Manoharan if (ath9k_hw_mci_is_enabled(ah))
4460d35024cSSujith Manoharan REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
4470d35024cSSujith Manoharan
4489c9cb10fSSujith Manoharan /* HW WoW */
449bb631314SSujith Manoharan REG_CLR_BIT(ah, AR_PCU_MISC_MODE3, BIT(5));
4509c9cb10fSSujith Manoharan
4519c9cb10fSSujith Manoharan ath9k_hw_set_powermode_wow_sleep(ah);
45241fe8837SSujith Manoharan ah->wow.wow_event_mask = wow_event_mask;
4539c9cb10fSSujith Manoharan }
4549c9cb10fSSujith Manoharan EXPORT_SYMBOL(ath9k_hw_wow_enable);
455