1203c4805SLuis R. Rodriguez /*
2203c4805SLuis R. Rodriguez * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
3203c4805SLuis R. Rodriguez * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
4203c4805SLuis R. Rodriguez * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org>
5203c4805SLuis R. Rodriguez *
6203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and distribute this software for any
7203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above
8203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies.
9203c4805SLuis R. Rodriguez *
10203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17203c4805SLuis R. Rodriguez *
18203c4805SLuis R. Rodriguez */
19203c4805SLuis R. Rodriguez
20203c4805SLuis R. Rodriguez /******************************\
21203c4805SLuis R. Rodriguez Hardware Descriptor Functions
22203c4805SLuis R. Rodriguez \******************************/
23203c4805SLuis R. Rodriguez
24516304b0SJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
25516304b0SJoe Perches
26203c4805SLuis R. Rodriguez #include "ath5k.h"
27203c4805SLuis R. Rodriguez #include "reg.h"
28203c4805SLuis R. Rodriguez #include "debug.h"
29203c4805SLuis R. Rodriguez
309320b5c4SNick Kossifidis
31c47faa36SNick Kossifidis /**
32c47faa36SNick Kossifidis * DOC: Hardware descriptor functions
33c47faa36SNick Kossifidis *
34c47faa36SNick Kossifidis * Here we handle the processing of the low-level hw descriptors
35c47faa36SNick Kossifidis * that hw reads and writes via DMA for each TX and RX attempt (that means
36c47faa36SNick Kossifidis * we can also have descriptors for failed TX/RX tries). We have two kind of
37c47faa36SNick Kossifidis * descriptors for RX and TX, control descriptors tell the hw how to send or
38c47faa36SNick Kossifidis * receive a packet where to read/write it from/to etc and status descriptors
39c47faa36SNick Kossifidis * that contain information about how the packet was sent or received (errors
40c47faa36SNick Kossifidis * included).
41c47faa36SNick Kossifidis *
42c47faa36SNick Kossifidis * Descriptor format is not exactly the same for each MAC chip version so we
43c47faa36SNick Kossifidis * have function pointers on &struct ath5k_hw we initialize at runtime based on
44c47faa36SNick Kossifidis * the chip used.
45c47faa36SNick Kossifidis */
46c47faa36SNick Kossifidis
47c47faa36SNick Kossifidis
489320b5c4SNick Kossifidis /************************\
499320b5c4SNick Kossifidis * TX Control descriptors *
509320b5c4SNick Kossifidis \************************/
51203c4805SLuis R. Rodriguez
52c47faa36SNick Kossifidis /**
53c47faa36SNick Kossifidis * ath5k_hw_setup_2word_tx_desc() - Initialize a 2-word tx control descriptor
54c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
55c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
56c47faa36SNick Kossifidis * @pkt_len: Frame length in bytes
57c47faa36SNick Kossifidis * @hdr_len: Header length in bytes (only used on AR5210)
58c47faa36SNick Kossifidis * @padsize: Any padding we've added to the frame length
59c47faa36SNick Kossifidis * @type: One of enum ath5k_pkt_type
60c47faa36SNick Kossifidis * @tx_power: Tx power in 0.5dB steps
61c47faa36SNick Kossifidis * @tx_rate0: HW idx for transmission rate
62c47faa36SNick Kossifidis * @tx_tries0: Max number of retransmissions
63c47faa36SNick Kossifidis * @key_index: Index on key table to use for encryption
64c47faa36SNick Kossifidis * @antenna_mode: Which antenna to use (0 for auto)
65c47faa36SNick Kossifidis * @flags: One of AR5K_TXDESC_* flags (desc.h)
66c47faa36SNick Kossifidis * @rtscts_rate: HW idx for RTS/CTS transmission rate
67c47faa36SNick Kossifidis * @rtscts_duration: What to put on duration field on the header of RTS/CTS
68c47faa36SNick Kossifidis *
69c47faa36SNick Kossifidis * Internal function to initialize a 2-Word TX control descriptor
70c47faa36SNick Kossifidis * found on AR5210 and AR5211 MACs chips.
71c47faa36SNick Kossifidis *
72c47faa36SNick Kossifidis * Returns 0 on success or -EINVAL on false input
73203c4805SLuis R. Rodriguez */
74203c4805SLuis R. Rodriguez static int
ath5k_hw_setup_2word_tx_desc(struct ath5k_hw * ah,struct ath5k_desc * desc,unsigned int pkt_len,unsigned int hdr_len,int padsize,enum ath5k_pkt_type type,unsigned int tx_power,unsigned int tx_rate0,unsigned int tx_tries0,unsigned int key_index,unsigned int antenna_mode,unsigned int flags,unsigned int rtscts_rate,unsigned int rtscts_duration)75c47faa36SNick Kossifidis ath5k_hw_setup_2word_tx_desc(struct ath5k_hw *ah,
76c47faa36SNick Kossifidis struct ath5k_desc *desc,
77c47faa36SNick Kossifidis unsigned int pkt_len, unsigned int hdr_len,
78c47faa36SNick Kossifidis int padsize,
798127fbdcSBenoit Papillault enum ath5k_pkt_type type,
80c47faa36SNick Kossifidis unsigned int tx_power,
81c47faa36SNick Kossifidis unsigned int tx_rate0, unsigned int tx_tries0,
82c47faa36SNick Kossifidis unsigned int key_index,
83c47faa36SNick Kossifidis unsigned int antenna_mode,
84c47faa36SNick Kossifidis unsigned int flags,
85203c4805SLuis R. Rodriguez unsigned int rtscts_rate, unsigned int rtscts_duration)
86203c4805SLuis R. Rodriguez {
87203c4805SLuis R. Rodriguez u32 frame_type;
88203c4805SLuis R. Rodriguez struct ath5k_hw_2w_tx_ctl *tx_ctl;
89203c4805SLuis R. Rodriguez unsigned int frame_len;
90203c4805SLuis R. Rodriguez
91203c4805SLuis R. Rodriguez tx_ctl = &desc->ud.ds_tx5210.tx_ctl;
92203c4805SLuis R. Rodriguez
93203c4805SLuis R. Rodriguez /*
94203c4805SLuis R. Rodriguez * Validate input
95203c4805SLuis R. Rodriguez * - Zero retries don't make sense.
9625985edcSLucas De Marchi * - A zero rate will put the HW into a mode where it continuously sends
97203c4805SLuis R. Rodriguez * noise on the channel, so it is important to avoid this.
98203c4805SLuis R. Rodriguez */
99203c4805SLuis R. Rodriguez if (unlikely(tx_tries0 == 0)) {
100e0d687bdSPavel Roskin ATH5K_ERR(ah, "zero retries\n");
101203c4805SLuis R. Rodriguez WARN_ON(1);
102203c4805SLuis R. Rodriguez return -EINVAL;
103203c4805SLuis R. Rodriguez }
104203c4805SLuis R. Rodriguez if (unlikely(tx_rate0 == 0)) {
105e0d687bdSPavel Roskin ATH5K_ERR(ah, "zero rate\n");
106203c4805SLuis R. Rodriguez WARN_ON(1);
107203c4805SLuis R. Rodriguez return -EINVAL;
108203c4805SLuis R. Rodriguez }
109203c4805SLuis R. Rodriguez
110203c4805SLuis R. Rodriguez /* Clear descriptor */
111203c4805SLuis R. Rodriguez memset(&desc->ud.ds_tx5210, 0, sizeof(struct ath5k_hw_5210_tx_desc));
112203c4805SLuis R. Rodriguez
113203c4805SLuis R. Rodriguez /* Setup control descriptor */
114203c4805SLuis R. Rodriguez
115203c4805SLuis R. Rodriguez /* Verify and set frame length */
116203c4805SLuis R. Rodriguez
117203c4805SLuis R. Rodriguez /* remove padding we might have added before */
1188127fbdcSBenoit Papillault frame_len = pkt_len - padsize + FCS_LEN;
119203c4805SLuis R. Rodriguez
120203c4805SLuis R. Rodriguez if (frame_len & ~AR5K_2W_TX_DESC_CTL0_FRAME_LEN)
121203c4805SLuis R. Rodriguez return -EINVAL;
122203c4805SLuis R. Rodriguez
123203c4805SLuis R. Rodriguez tx_ctl->tx_control_0 = frame_len & AR5K_2W_TX_DESC_CTL0_FRAME_LEN;
124203c4805SLuis R. Rodriguez
125203c4805SLuis R. Rodriguez /* Verify and set buffer length */
126203c4805SLuis R. Rodriguez
127203c4805SLuis R. Rodriguez /* NB: beacon's BufLen must be a multiple of 4 bytes */
128203c4805SLuis R. Rodriguez if (type == AR5K_PKT_TYPE_BEACON)
129203c4805SLuis R. Rodriguez pkt_len = roundup(pkt_len, 4);
130203c4805SLuis R. Rodriguez
131203c4805SLuis R. Rodriguez if (pkt_len & ~AR5K_2W_TX_DESC_CTL1_BUF_LEN)
132203c4805SLuis R. Rodriguez return -EINVAL;
133203c4805SLuis R. Rodriguez
134203c4805SLuis R. Rodriguez tx_ctl->tx_control_1 = pkt_len & AR5K_2W_TX_DESC_CTL1_BUF_LEN;
135203c4805SLuis R. Rodriguez
136203c4805SLuis R. Rodriguez /*
1371884a367SBruno Randolf * Verify and set header length (only 5210)
138203c4805SLuis R. Rodriguez */
139203c4805SLuis R. Rodriguez if (ah->ah_version == AR5K_AR5210) {
14003417bc6SBruno Randolf if (hdr_len & ~AR5K_2W_TX_DESC_CTL0_HEADER_LEN_5210)
141203c4805SLuis R. Rodriguez return -EINVAL;
142203c4805SLuis R. Rodriguez tx_ctl->tx_control_0 |=
14303417bc6SBruno Randolf AR5K_REG_SM(hdr_len, AR5K_2W_TX_DESC_CTL0_HEADER_LEN_5210);
144203c4805SLuis R. Rodriguez }
145203c4805SLuis R. Rodriguez
1468127fbdcSBenoit Papillault /*Differences between 5210-5211*/
147203c4805SLuis R. Rodriguez if (ah->ah_version == AR5K_AR5210) {
148203c4805SLuis R. Rodriguez switch (type) {
149203c4805SLuis R. Rodriguez case AR5K_PKT_TYPE_BEACON:
150203c4805SLuis R. Rodriguez case AR5K_PKT_TYPE_PROBE_RESP:
151203c4805SLuis R. Rodriguez frame_type = AR5K_AR5210_TX_DESC_FRAME_TYPE_NO_DELAY;
1523ffca4fcSJoe Perches break;
153203c4805SLuis R. Rodriguez case AR5K_PKT_TYPE_PIFS:
154203c4805SLuis R. Rodriguez frame_type = AR5K_AR5210_TX_DESC_FRAME_TYPE_PIFS;
1553ffca4fcSJoe Perches break;
156203c4805SLuis R. Rodriguez default:
1572237e928SBruno Randolf frame_type = type;
1583ffca4fcSJoe Perches break;
159203c4805SLuis R. Rodriguez }
160203c4805SLuis R. Rodriguez
161203c4805SLuis R. Rodriguez tx_ctl->tx_control_0 |=
16203417bc6SBruno Randolf AR5K_REG_SM(frame_type, AR5K_2W_TX_DESC_CTL0_FRAME_TYPE_5210) |
163203c4805SLuis R. Rodriguez AR5K_REG_SM(tx_rate0, AR5K_2W_TX_DESC_CTL0_XMIT_RATE);
164203c4805SLuis R. Rodriguez
165203c4805SLuis R. Rodriguez } else {
166203c4805SLuis R. Rodriguez tx_ctl->tx_control_0 |=
167203c4805SLuis R. Rodriguez AR5K_REG_SM(tx_rate0, AR5K_2W_TX_DESC_CTL0_XMIT_RATE) |
168203c4805SLuis R. Rodriguez AR5K_REG_SM(antenna_mode,
169203c4805SLuis R. Rodriguez AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT);
170203c4805SLuis R. Rodriguez tx_ctl->tx_control_1 |=
17103417bc6SBruno Randolf AR5K_REG_SM(type, AR5K_2W_TX_DESC_CTL1_FRAME_TYPE_5211);
172203c4805SLuis R. Rodriguez }
1731884a367SBruno Randolf
174203c4805SLuis R. Rodriguez #define _TX_FLAGS(_c, _flag) \
175203c4805SLuis R. Rodriguez if (flags & AR5K_TXDESC_##_flag) { \
176203c4805SLuis R. Rodriguez tx_ctl->tx_control_##_c |= \
177203c4805SLuis R. Rodriguez AR5K_2W_TX_DESC_CTL##_c##_##_flag; \
178203c4805SLuis R. Rodriguez }
1791884a367SBruno Randolf #define _TX_FLAGS_5211(_c, _flag) \
1801884a367SBruno Randolf if (flags & AR5K_TXDESC_##_flag) { \
1811884a367SBruno Randolf tx_ctl->tx_control_##_c |= \
1821884a367SBruno Randolf AR5K_2W_TX_DESC_CTL##_c##_##_flag##_5211; \
1831884a367SBruno Randolf }
184203c4805SLuis R. Rodriguez _TX_FLAGS(0, CLRDMASK);
185203c4805SLuis R. Rodriguez _TX_FLAGS(0, INTREQ);
186203c4805SLuis R. Rodriguez _TX_FLAGS(0, RTSENA);
1871884a367SBruno Randolf
1881884a367SBruno Randolf if (ah->ah_version == AR5K_AR5211) {
1891884a367SBruno Randolf _TX_FLAGS_5211(0, VEOL);
1901884a367SBruno Randolf _TX_FLAGS_5211(1, NOACK);
1911884a367SBruno Randolf }
192203c4805SLuis R. Rodriguez
193203c4805SLuis R. Rodriguez #undef _TX_FLAGS
1941884a367SBruno Randolf #undef _TX_FLAGS_5211
195203c4805SLuis R. Rodriguez
196203c4805SLuis R. Rodriguez /*
197203c4805SLuis R. Rodriguez * WEP crap
198203c4805SLuis R. Rodriguez */
199203c4805SLuis R. Rodriguez if (key_index != AR5K_TXKEYIX_INVALID) {
200203c4805SLuis R. Rodriguez tx_ctl->tx_control_0 |=
201203c4805SLuis R. Rodriguez AR5K_2W_TX_DESC_CTL0_ENCRYPT_KEY_VALID;
202203c4805SLuis R. Rodriguez tx_ctl->tx_control_1 |=
203203c4805SLuis R. Rodriguez AR5K_REG_SM(key_index,
20403417bc6SBruno Randolf AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX);
205203c4805SLuis R. Rodriguez }
206203c4805SLuis R. Rodriguez
207203c4805SLuis R. Rodriguez /*
208203c4805SLuis R. Rodriguez * RTS/CTS Duration [5210 ?]
209203c4805SLuis R. Rodriguez */
210203c4805SLuis R. Rodriguez if ((ah->ah_version == AR5K_AR5210) &&
211203c4805SLuis R. Rodriguez (flags & (AR5K_TXDESC_RTSENA | AR5K_TXDESC_CTSENA)))
212203c4805SLuis R. Rodriguez tx_ctl->tx_control_1 |= rtscts_duration &
21303417bc6SBruno Randolf AR5K_2W_TX_DESC_CTL1_RTS_DURATION_5210;
214203c4805SLuis R. Rodriguez
215203c4805SLuis R. Rodriguez return 0;
216203c4805SLuis R. Rodriguez }
217203c4805SLuis R. Rodriguez
218c47faa36SNick Kossifidis /**
219c47faa36SNick Kossifidis * ath5k_hw_setup_4word_tx_desc() - Initialize a 4-word tx control descriptor
220c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
221c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
222c47faa36SNick Kossifidis * @pkt_len: Frame length in bytes
223c47faa36SNick Kossifidis * @hdr_len: Header length in bytes (only used on AR5210)
224c47faa36SNick Kossifidis * @padsize: Any padding we've added to the frame length
225c47faa36SNick Kossifidis * @type: One of enum ath5k_pkt_type
226c47faa36SNick Kossifidis * @tx_power: Tx power in 0.5dB steps
227c47faa36SNick Kossifidis * @tx_rate0: HW idx for transmission rate
228c47faa36SNick Kossifidis * @tx_tries0: Max number of retransmissions
229c47faa36SNick Kossifidis * @key_index: Index on key table to use for encryption
230c47faa36SNick Kossifidis * @antenna_mode: Which antenna to use (0 for auto)
231c47faa36SNick Kossifidis * @flags: One of AR5K_TXDESC_* flags (desc.h)
232c47faa36SNick Kossifidis * @rtscts_rate: HW idx for RTS/CTS transmission rate
233c47faa36SNick Kossifidis * @rtscts_duration: What to put on duration field on the header of RTS/CTS
234c47faa36SNick Kossifidis *
235c47faa36SNick Kossifidis * Internal function to initialize a 4-Word TX control descriptor
236c47faa36SNick Kossifidis * found on AR5212 and later MACs chips.
237c47faa36SNick Kossifidis *
238c47faa36SNick Kossifidis * Returns 0 on success or -EINVAL on false input
239203c4805SLuis R. Rodriguez */
240c47faa36SNick Kossifidis static int
ath5k_hw_setup_4word_tx_desc(struct ath5k_hw * ah,struct ath5k_desc * desc,unsigned int pkt_len,unsigned int hdr_len,int padsize,enum ath5k_pkt_type type,unsigned int tx_power,unsigned int tx_rate0,unsigned int tx_tries0,unsigned int key_index,unsigned int antenna_mode,unsigned int flags,unsigned int rtscts_rate,unsigned int rtscts_duration)241c47faa36SNick Kossifidis ath5k_hw_setup_4word_tx_desc(struct ath5k_hw *ah,
242c47faa36SNick Kossifidis struct ath5k_desc *desc,
243c47faa36SNick Kossifidis unsigned int pkt_len, unsigned int hdr_len,
2448127fbdcSBenoit Papillault int padsize,
245c47faa36SNick Kossifidis enum ath5k_pkt_type type,
246c47faa36SNick Kossifidis unsigned int tx_power,
247c47faa36SNick Kossifidis unsigned int tx_rate0, unsigned int tx_tries0,
248c47faa36SNick Kossifidis unsigned int key_index,
249c47faa36SNick Kossifidis unsigned int antenna_mode,
250c47faa36SNick Kossifidis unsigned int flags,
251c47faa36SNick Kossifidis unsigned int rtscts_rate, unsigned int rtscts_duration)
252203c4805SLuis R. Rodriguez {
253203c4805SLuis R. Rodriguez struct ath5k_hw_4w_tx_ctl *tx_ctl;
254203c4805SLuis R. Rodriguez unsigned int frame_len;
255203c4805SLuis R. Rodriguez
2568962d871SJohn W. Linville /*
2578962d871SJohn W. Linville * Use local variables for these to reduce load/store access on
2588962d871SJohn W. Linville * uncached memory
2598962d871SJohn W. Linville */
260c5e0a88aSFelix Fietkau u32 txctl0 = 0, txctl1 = 0, txctl2 = 0, txctl3 = 0;
261203c4805SLuis R. Rodriguez
262203c4805SLuis R. Rodriguez tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
263203c4805SLuis R. Rodriguez
264203c4805SLuis R. Rodriguez /*
265203c4805SLuis R. Rodriguez * Validate input
266203c4805SLuis R. Rodriguez * - Zero retries don't make sense.
26725985edcSLucas De Marchi * - A zero rate will put the HW into a mode where it continuously sends
268203c4805SLuis R. Rodriguez * noise on the channel, so it is important to avoid this.
269203c4805SLuis R. Rodriguez */
270203c4805SLuis R. Rodriguez if (unlikely(tx_tries0 == 0)) {
271e0d687bdSPavel Roskin ATH5K_ERR(ah, "zero retries\n");
272203c4805SLuis R. Rodriguez WARN_ON(1);
273203c4805SLuis R. Rodriguez return -EINVAL;
274203c4805SLuis R. Rodriguez }
275203c4805SLuis R. Rodriguez if (unlikely(tx_rate0 == 0)) {
276e0d687bdSPavel Roskin ATH5K_ERR(ah, "zero rate\n");
277203c4805SLuis R. Rodriguez WARN_ON(1);
278203c4805SLuis R. Rodriguez return -EINVAL;
279203c4805SLuis R. Rodriguez }
280203c4805SLuis R. Rodriguez
281203c4805SLuis R. Rodriguez tx_power += ah->ah_txpower.txp_offset;
282203c4805SLuis R. Rodriguez if (tx_power > AR5K_TUNE_MAX_TXPOWER)
283203c4805SLuis R. Rodriguez tx_power = AR5K_TUNE_MAX_TXPOWER;
284203c4805SLuis R. Rodriguez
2858962d871SJohn W. Linville /* Clear descriptor status area */
286c5e0a88aSFelix Fietkau memset(&desc->ud.ds_tx5212.tx_stat, 0,
287c5e0a88aSFelix Fietkau sizeof(desc->ud.ds_tx5212.tx_stat));
288203c4805SLuis R. Rodriguez
289203c4805SLuis R. Rodriguez /* Setup control descriptor */
290203c4805SLuis R. Rodriguez
291203c4805SLuis R. Rodriguez /* Verify and set frame length */
292203c4805SLuis R. Rodriguez
293203c4805SLuis R. Rodriguez /* remove padding we might have added before */
2948127fbdcSBenoit Papillault frame_len = pkt_len - padsize + FCS_LEN;
295203c4805SLuis R. Rodriguez
296203c4805SLuis R. Rodriguez if (frame_len & ~AR5K_4W_TX_DESC_CTL0_FRAME_LEN)
297203c4805SLuis R. Rodriguez return -EINVAL;
298203c4805SLuis R. Rodriguez
299c5e0a88aSFelix Fietkau txctl0 = frame_len & AR5K_4W_TX_DESC_CTL0_FRAME_LEN;
300203c4805SLuis R. Rodriguez
301203c4805SLuis R. Rodriguez /* Verify and set buffer length */
302203c4805SLuis R. Rodriguez
303203c4805SLuis R. Rodriguez /* NB: beacon's BufLen must be a multiple of 4 bytes */
304203c4805SLuis R. Rodriguez if (type == AR5K_PKT_TYPE_BEACON)
305203c4805SLuis R. Rodriguez pkt_len = roundup(pkt_len, 4);
306203c4805SLuis R. Rodriguez
307203c4805SLuis R. Rodriguez if (pkt_len & ~AR5K_4W_TX_DESC_CTL1_BUF_LEN)
308203c4805SLuis R. Rodriguez return -EINVAL;
309203c4805SLuis R. Rodriguez
310c5e0a88aSFelix Fietkau txctl1 = pkt_len & AR5K_4W_TX_DESC_CTL1_BUF_LEN;
311203c4805SLuis R. Rodriguez
312c5e0a88aSFelix Fietkau txctl0 |= AR5K_REG_SM(tx_power, AR5K_4W_TX_DESC_CTL0_XMIT_POWER) |
313203c4805SLuis R. Rodriguez AR5K_REG_SM(antenna_mode, AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT);
314c5e0a88aSFelix Fietkau txctl1 |= AR5K_REG_SM(type, AR5K_4W_TX_DESC_CTL1_FRAME_TYPE);
315c5e0a88aSFelix Fietkau txctl2 = AR5K_REG_SM(tx_tries0, AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0);
316c5e0a88aSFelix Fietkau txctl3 = tx_rate0 & AR5K_4W_TX_DESC_CTL3_XMIT_RATE0;
317203c4805SLuis R. Rodriguez
318203c4805SLuis R. Rodriguez #define _TX_FLAGS(_c, _flag) \
319203c4805SLuis R. Rodriguez if (flags & AR5K_TXDESC_##_flag) { \
320c5e0a88aSFelix Fietkau txctl##_c |= AR5K_4W_TX_DESC_CTL##_c##_##_flag; \
321203c4805SLuis R. Rodriguez }
322203c4805SLuis R. Rodriguez
323203c4805SLuis R. Rodriguez _TX_FLAGS(0, CLRDMASK);
324203c4805SLuis R. Rodriguez _TX_FLAGS(0, VEOL);
325203c4805SLuis R. Rodriguez _TX_FLAGS(0, INTREQ);
326203c4805SLuis R. Rodriguez _TX_FLAGS(0, RTSENA);
327203c4805SLuis R. Rodriguez _TX_FLAGS(0, CTSENA);
328203c4805SLuis R. Rodriguez _TX_FLAGS(1, NOACK);
329203c4805SLuis R. Rodriguez
330203c4805SLuis R. Rodriguez #undef _TX_FLAGS
331203c4805SLuis R. Rodriguez
332203c4805SLuis R. Rodriguez /*
333203c4805SLuis R. Rodriguez * WEP crap
334203c4805SLuis R. Rodriguez */
335203c4805SLuis R. Rodriguez if (key_index != AR5K_TXKEYIX_INVALID) {
336c5e0a88aSFelix Fietkau txctl0 |= AR5K_4W_TX_DESC_CTL0_ENCRYPT_KEY_VALID;
337c5e0a88aSFelix Fietkau txctl1 |= AR5K_REG_SM(key_index,
33803417bc6SBruno Randolf AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_IDX);
339203c4805SLuis R. Rodriguez }
340203c4805SLuis R. Rodriguez
341203c4805SLuis R. Rodriguez /*
342203c4805SLuis R. Rodriguez * RTS/CTS
343203c4805SLuis R. Rodriguez */
344203c4805SLuis R. Rodriguez if (flags & (AR5K_TXDESC_RTSENA | AR5K_TXDESC_CTSENA)) {
345203c4805SLuis R. Rodriguez if ((flags & AR5K_TXDESC_RTSENA) &&
346203c4805SLuis R. Rodriguez (flags & AR5K_TXDESC_CTSENA))
347203c4805SLuis R. Rodriguez return -EINVAL;
348c5e0a88aSFelix Fietkau txctl2 |= rtscts_duration & AR5K_4W_TX_DESC_CTL2_RTS_DURATION;
349c5e0a88aSFelix Fietkau txctl3 |= AR5K_REG_SM(rtscts_rate,
350203c4805SLuis R. Rodriguez AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE);
351203c4805SLuis R. Rodriguez }
352203c4805SLuis R. Rodriguez
353c5e0a88aSFelix Fietkau tx_ctl->tx_control_0 = txctl0;
354c5e0a88aSFelix Fietkau tx_ctl->tx_control_1 = txctl1;
355c5e0a88aSFelix Fietkau tx_ctl->tx_control_2 = txctl2;
356c5e0a88aSFelix Fietkau tx_ctl->tx_control_3 = txctl3;
357c5e0a88aSFelix Fietkau
358203c4805SLuis R. Rodriguez return 0;
359203c4805SLuis R. Rodriguez }
360203c4805SLuis R. Rodriguez
361c47faa36SNick Kossifidis /**
362c47faa36SNick Kossifidis * ath5k_hw_setup_mrr_tx_desc() - Initialize an MRR tx control descriptor
363c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
364c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
365c47faa36SNick Kossifidis * @tx_rate1: HW idx for rate used on transmission series 1
366c47faa36SNick Kossifidis * @tx_tries1: Max number of retransmissions for transmission series 1
367c47faa36SNick Kossifidis * @tx_rate2: HW idx for rate used on transmission series 2
368c47faa36SNick Kossifidis * @tx_tries2: Max number of retransmissions for transmission series 2
369c47faa36SNick Kossifidis * @tx_rate3: HW idx for rate used on transmission series 3
370c47faa36SNick Kossifidis * @tx_tries3: Max number of retransmissions for transmission series 3
371c47faa36SNick Kossifidis *
372c47faa36SNick Kossifidis * Multi rate retry (MRR) tx control descriptors are available only on AR5212
373c47faa36SNick Kossifidis * MACs, they are part of the normal 4-word tx control descriptor (see above)
374c47faa36SNick Kossifidis * but we handle them through a separate function for better abstraction.
375c47faa36SNick Kossifidis *
376c47faa36SNick Kossifidis * Returns 0 on success or -EINVAL on invalid input
377203c4805SLuis R. Rodriguez */
378a6668193SBruno Randolf int
ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw * ah,struct ath5k_desc * desc,u_int tx_rate1,u_int tx_tries1,u_int tx_rate2,u_int tx_tries2,u_int tx_rate3,u_int tx_tries3)379c47faa36SNick Kossifidis ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah,
380c47faa36SNick Kossifidis struct ath5k_desc *desc,
381c47faa36SNick Kossifidis u_int tx_rate1, u_int tx_tries1,
382c47faa36SNick Kossifidis u_int tx_rate2, u_int tx_tries2,
383c47faa36SNick Kossifidis u_int tx_rate3, u_int tx_tries3)
384203c4805SLuis R. Rodriguez {
385203c4805SLuis R. Rodriguez struct ath5k_hw_4w_tx_ctl *tx_ctl;
386203c4805SLuis R. Rodriguez
387a6668193SBruno Randolf /* no mrr support for cards older than 5212 */
388a6668193SBruno Randolf if (ah->ah_version < AR5K_AR5212)
389a6668193SBruno Randolf return 0;
390a6668193SBruno Randolf
391203c4805SLuis R. Rodriguez /*
392203c4805SLuis R. Rodriguez * Rates can be 0 as long as the retry count is 0 too.
393203c4805SLuis R. Rodriguez * A zero rate and nonzero retry count will put the HW into a mode where
39425985edcSLucas De Marchi * it continuously sends noise on the channel, so it is important to
395203c4805SLuis R. Rodriguez * avoid this.
396203c4805SLuis R. Rodriguez */
397203c4805SLuis R. Rodriguez if (unlikely((tx_rate1 == 0 && tx_tries1 != 0) ||
398203c4805SLuis R. Rodriguez (tx_rate2 == 0 && tx_tries2 != 0) ||
399203c4805SLuis R. Rodriguez (tx_rate3 == 0 && tx_tries3 != 0))) {
400e0d687bdSPavel Roskin ATH5K_ERR(ah, "zero rate\n");
401203c4805SLuis R. Rodriguez WARN_ON(1);
402203c4805SLuis R. Rodriguez return -EINVAL;
403203c4805SLuis R. Rodriguez }
404203c4805SLuis R. Rodriguez
405203c4805SLuis R. Rodriguez if (ah->ah_version == AR5K_AR5212) {
406203c4805SLuis R. Rodriguez tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
407203c4805SLuis R. Rodriguez
408203c4805SLuis R. Rodriguez #define _XTX_TRIES(_n) \
409203c4805SLuis R. Rodriguez if (tx_tries##_n) { \
410203c4805SLuis R. Rodriguez tx_ctl->tx_control_2 |= \
411203c4805SLuis R. Rodriguez AR5K_REG_SM(tx_tries##_n, \
412203c4805SLuis R. Rodriguez AR5K_4W_TX_DESC_CTL2_XMIT_TRIES##_n); \
413203c4805SLuis R. Rodriguez tx_ctl->tx_control_3 |= \
414203c4805SLuis R. Rodriguez AR5K_REG_SM(tx_rate##_n, \
415203c4805SLuis R. Rodriguez AR5K_4W_TX_DESC_CTL3_XMIT_RATE##_n); \
416203c4805SLuis R. Rodriguez }
417203c4805SLuis R. Rodriguez
418203c4805SLuis R. Rodriguez _XTX_TRIES(1);
419203c4805SLuis R. Rodriguez _XTX_TRIES(2);
420203c4805SLuis R. Rodriguez _XTX_TRIES(3);
421203c4805SLuis R. Rodriguez
422203c4805SLuis R. Rodriguez #undef _XTX_TRIES
423203c4805SLuis R. Rodriguez
424203c4805SLuis R. Rodriguez return 1;
425203c4805SLuis R. Rodriguez }
426203c4805SLuis R. Rodriguez
427203c4805SLuis R. Rodriguez return 0;
428203c4805SLuis R. Rodriguez }
429203c4805SLuis R. Rodriguez
4309320b5c4SNick Kossifidis
4319320b5c4SNick Kossifidis /***********************\
4329320b5c4SNick Kossifidis * TX Status descriptors *
4339320b5c4SNick Kossifidis \***********************/
4349320b5c4SNick Kossifidis
435c47faa36SNick Kossifidis /**
436c47faa36SNick Kossifidis * ath5k_hw_proc_2word_tx_status() - Process a tx status descriptor on 5210/1
437c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
438c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
439c47faa36SNick Kossifidis * @ts: The &struct ath5k_tx_status
440203c4805SLuis R. Rodriguez */
441c47faa36SNick Kossifidis static int
ath5k_hw_proc_2word_tx_status(struct ath5k_hw * ah,struct ath5k_desc * desc,struct ath5k_tx_status * ts)442c47faa36SNick Kossifidis ath5k_hw_proc_2word_tx_status(struct ath5k_hw *ah,
443c47faa36SNick Kossifidis struct ath5k_desc *desc,
444c47faa36SNick Kossifidis struct ath5k_tx_status *ts)
445203c4805SLuis R. Rodriguez {
446203c4805SLuis R. Rodriguez struct ath5k_hw_tx_status *tx_status;
447203c4805SLuis R. Rodriguez
448203c4805SLuis R. Rodriguez tx_status = &desc->ud.ds_tx5210.tx_stat;
449203c4805SLuis R. Rodriguez
450203c4805SLuis R. Rodriguez /* No frame has been send or error */
451203c4805SLuis R. Rodriguez if (unlikely((tx_status->tx_status_1 & AR5K_DESC_TX_STATUS1_DONE) == 0))
452203c4805SLuis R. Rodriguez return -EINPROGRESS;
453203c4805SLuis R. Rodriguez
454203c4805SLuis R. Rodriguez /*
455203c4805SLuis R. Rodriguez * Get descriptor status
456203c4805SLuis R. Rodriguez */
457203c4805SLuis R. Rodriguez ts->ts_tstamp = AR5K_REG_MS(tx_status->tx_status_0,
458203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP);
459203c4805SLuis R. Rodriguez ts->ts_shortretry = AR5K_REG_MS(tx_status->tx_status_0,
460203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT);
461ed895085SFelix Fietkau ts->ts_final_retry = AR5K_REG_MS(tx_status->tx_status_0,
462203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT);
463203c4805SLuis R. Rodriguez /*TODO: ts->ts_virtcol + test*/
464203c4805SLuis R. Rodriguez ts->ts_seqnum = AR5K_REG_MS(tx_status->tx_status_1,
465203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS1_SEQ_NUM);
466203c4805SLuis R. Rodriguez ts->ts_rssi = AR5K_REG_MS(tx_status->tx_status_1,
467203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH);
468203c4805SLuis R. Rodriguez ts->ts_antenna = 1;
469203c4805SLuis R. Rodriguez ts->ts_status = 0;
470203c4805SLuis R. Rodriguez ts->ts_final_idx = 0;
471203c4805SLuis R. Rodriguez
472203c4805SLuis R. Rodriguez if (!(tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK)) {
473203c4805SLuis R. Rodriguez if (tx_status->tx_status_0 &
474203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES)
475203c4805SLuis R. Rodriguez ts->ts_status |= AR5K_TXERR_XRETRY;
476203c4805SLuis R. Rodriguez
477203c4805SLuis R. Rodriguez if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN)
478203c4805SLuis R. Rodriguez ts->ts_status |= AR5K_TXERR_FIFO;
479203c4805SLuis R. Rodriguez
480203c4805SLuis R. Rodriguez if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FILTERED)
481203c4805SLuis R. Rodriguez ts->ts_status |= AR5K_TXERR_FILT;
482203c4805SLuis R. Rodriguez }
483203c4805SLuis R. Rodriguez
484203c4805SLuis R. Rodriguez return 0;
485203c4805SLuis R. Rodriguez }
486203c4805SLuis R. Rodriguez
487c47faa36SNick Kossifidis /**
488c47faa36SNick Kossifidis * ath5k_hw_proc_4word_tx_status() - Process a tx status descriptor on 5212
489c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
490c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
491c47faa36SNick Kossifidis * @ts: The &struct ath5k_tx_status
492203c4805SLuis R. Rodriguez */
493c47faa36SNick Kossifidis static int
ath5k_hw_proc_4word_tx_status(struct ath5k_hw * ah,struct ath5k_desc * desc,struct ath5k_tx_status * ts)494c47faa36SNick Kossifidis ath5k_hw_proc_4word_tx_status(struct ath5k_hw *ah,
495c47faa36SNick Kossifidis struct ath5k_desc *desc,
496c47faa36SNick Kossifidis struct ath5k_tx_status *ts)
497203c4805SLuis R. Rodriguez {
498203c4805SLuis R. Rodriguez struct ath5k_hw_tx_status *tx_status;
499ed895085SFelix Fietkau u32 txstat0, txstat1;
500203c4805SLuis R. Rodriguez
501203c4805SLuis R. Rodriguez tx_status = &desc->ud.ds_tx5212.tx_stat;
502203c4805SLuis R. Rodriguez
503*6aa7de05SMark Rutland txstat1 = READ_ONCE(tx_status->tx_status_1);
504b161b89fSFelix Fietkau
505203c4805SLuis R. Rodriguez /* No frame has been send or error */
506b161b89fSFelix Fietkau if (unlikely(!(txstat1 & AR5K_DESC_TX_STATUS1_DONE)))
507203c4805SLuis R. Rodriguez return -EINPROGRESS;
508203c4805SLuis R. Rodriguez
509*6aa7de05SMark Rutland txstat0 = READ_ONCE(tx_status->tx_status_0);
510b161b89fSFelix Fietkau
511203c4805SLuis R. Rodriguez /*
512203c4805SLuis R. Rodriguez * Get descriptor status
513203c4805SLuis R. Rodriguez */
514b161b89fSFelix Fietkau ts->ts_tstamp = AR5K_REG_MS(txstat0,
515203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP);
516b161b89fSFelix Fietkau ts->ts_shortretry = AR5K_REG_MS(txstat0,
517203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT);
518ed895085SFelix Fietkau ts->ts_final_retry = AR5K_REG_MS(txstat0,
519203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT);
520b161b89fSFelix Fietkau ts->ts_seqnum = AR5K_REG_MS(txstat1,
521203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS1_SEQ_NUM);
522b161b89fSFelix Fietkau ts->ts_rssi = AR5K_REG_MS(txstat1,
523203c4805SLuis R. Rodriguez AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH);
524b161b89fSFelix Fietkau ts->ts_antenna = (txstat1 &
52503417bc6SBruno Randolf AR5K_DESC_TX_STATUS1_XMIT_ANTENNA_5212) ? 2 : 1;
526203c4805SLuis R. Rodriguez ts->ts_status = 0;
527203c4805SLuis R. Rodriguez
528b161b89fSFelix Fietkau ts->ts_final_idx = AR5K_REG_MS(txstat1,
52903417bc6SBruno Randolf AR5K_DESC_TX_STATUS1_FINAL_TS_IX_5212);
530203c4805SLuis R. Rodriguez
531203c4805SLuis R. Rodriguez /* TX error */
532b161b89fSFelix Fietkau if (!(txstat0 & AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK)) {
533b161b89fSFelix Fietkau if (txstat0 & AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES)
534203c4805SLuis R. Rodriguez ts->ts_status |= AR5K_TXERR_XRETRY;
535203c4805SLuis R. Rodriguez
536b161b89fSFelix Fietkau if (txstat0 & AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN)
537203c4805SLuis R. Rodriguez ts->ts_status |= AR5K_TXERR_FIFO;
538203c4805SLuis R. Rodriguez
539b161b89fSFelix Fietkau if (txstat0 & AR5K_DESC_TX_STATUS0_FILTERED)
540203c4805SLuis R. Rodriguez ts->ts_status |= AR5K_TXERR_FILT;
541203c4805SLuis R. Rodriguez }
542203c4805SLuis R. Rodriguez
543203c4805SLuis R. Rodriguez return 0;
544203c4805SLuis R. Rodriguez }
545203c4805SLuis R. Rodriguez
5469320b5c4SNick Kossifidis
5479320b5c4SNick Kossifidis /****************\
5489320b5c4SNick Kossifidis * RX Descriptors *
5499320b5c4SNick Kossifidis \****************/
550203c4805SLuis R. Rodriguez
551c47faa36SNick Kossifidis /**
552c47faa36SNick Kossifidis * ath5k_hw_setup_rx_desc() - Initialize an rx control descriptor
553c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
554c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
555c47faa36SNick Kossifidis * @size: RX buffer length in bytes
556c47faa36SNick Kossifidis * @flags: One of AR5K_RXDESC_* flags
557203c4805SLuis R. Rodriguez */
558c47faa36SNick Kossifidis int
ath5k_hw_setup_rx_desc(struct ath5k_hw * ah,struct ath5k_desc * desc,u32 size,unsigned int flags)559c47faa36SNick Kossifidis ath5k_hw_setup_rx_desc(struct ath5k_hw *ah,
560c47faa36SNick Kossifidis struct ath5k_desc *desc,
561203c4805SLuis R. Rodriguez u32 size, unsigned int flags)
562203c4805SLuis R. Rodriguez {
563203c4805SLuis R. Rodriguez struct ath5k_hw_rx_ctl *rx_ctl;
564203c4805SLuis R. Rodriguez
565203c4805SLuis R. Rodriguez rx_ctl = &desc->ud.ds_rx.rx_ctl;
566203c4805SLuis R. Rodriguez
567203c4805SLuis R. Rodriguez /*
568203c4805SLuis R. Rodriguez * Clear the descriptor
569203c4805SLuis R. Rodriguez * If we don't clean the status descriptor,
570203c4805SLuis R. Rodriguez * while scanning we get too many results,
571203c4805SLuis R. Rodriguez * most of them virtual, after some secs
572203c4805SLuis R. Rodriguez * of scanning system hangs. M.F.
573203c4805SLuis R. Rodriguez */
574203c4805SLuis R. Rodriguez memset(&desc->ud.ds_rx, 0, sizeof(struct ath5k_hw_all_rx_desc));
575203c4805SLuis R. Rodriguez
5768786123bSBruno Randolf if (unlikely(size & ~AR5K_DESC_RX_CTL1_BUF_LEN))
5778786123bSBruno Randolf return -EINVAL;
5788786123bSBruno Randolf
579203c4805SLuis R. Rodriguez /* Setup descriptor */
580203c4805SLuis R. Rodriguez rx_ctl->rx_control_1 = size & AR5K_DESC_RX_CTL1_BUF_LEN;
581203c4805SLuis R. Rodriguez
582203c4805SLuis R. Rodriguez if (flags & AR5K_RXDESC_INTREQ)
583203c4805SLuis R. Rodriguez rx_ctl->rx_control_1 |= AR5K_DESC_RX_CTL1_INTREQ;
584203c4805SLuis R. Rodriguez
585203c4805SLuis R. Rodriguez return 0;
586203c4805SLuis R. Rodriguez }
587203c4805SLuis R. Rodriguez
588c47faa36SNick Kossifidis /**
589c47faa36SNick Kossifidis * ath5k_hw_proc_5210_rx_status() - Process the rx status descriptor on 5210/1
590c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
591c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
592c47faa36SNick Kossifidis * @rs: The &struct ath5k_rx_status
593c47faa36SNick Kossifidis *
594c47faa36SNick Kossifidis * Internal function used to process an RX status descriptor
595c47faa36SNick Kossifidis * on AR5210/5211 MAC.
596c47faa36SNick Kossifidis *
597c47faa36SNick Kossifidis * Returns 0 on success or -EINPROGRESS in case we haven't received the who;e
598c47faa36SNick Kossifidis * frame yet.
599203c4805SLuis R. Rodriguez */
600c47faa36SNick Kossifidis static int
ath5k_hw_proc_5210_rx_status(struct ath5k_hw * ah,struct ath5k_desc * desc,struct ath5k_rx_status * rs)601c47faa36SNick Kossifidis ath5k_hw_proc_5210_rx_status(struct ath5k_hw *ah,
602c47faa36SNick Kossifidis struct ath5k_desc *desc,
603c47faa36SNick Kossifidis struct ath5k_rx_status *rs)
604203c4805SLuis R. Rodriguez {
605203c4805SLuis R. Rodriguez struct ath5k_hw_rx_status *rx_status;
606203c4805SLuis R. Rodriguez
60762412a8fSBruno Randolf rx_status = &desc->ud.ds_rx.rx_stat;
608203c4805SLuis R. Rodriguez
609203c4805SLuis R. Rodriguez /* No frame received / not ready */
610203c4805SLuis R. Rodriguez if (unlikely(!(rx_status->rx_status_1 &
611203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_DONE)))
612203c4805SLuis R. Rodriguez return -EINPROGRESS;
613203c4805SLuis R. Rodriguez
6148786123bSBruno Randolf memset(rs, 0, sizeof(struct ath5k_rx_status));
6158786123bSBruno Randolf
616203c4805SLuis R. Rodriguez /*
617203c4805SLuis R. Rodriguez * Frame receive status
618203c4805SLuis R. Rodriguez */
619203c4805SLuis R. Rodriguez rs->rs_datalen = rx_status->rx_status_0 &
620203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS0_DATA_LEN;
621203c4805SLuis R. Rodriguez rs->rs_rssi = AR5K_REG_MS(rx_status->rx_status_0,
622203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL);
623203c4805SLuis R. Rodriguez rs->rs_rate = AR5K_REG_MS(rx_status->rx_status_0,
624203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE);
625203c4805SLuis R. Rodriguez rs->rs_more = !!(rx_status->rx_status_0 &
626203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS0_MORE);
6278786123bSBruno Randolf /* TODO: this timestamp is 13 bit, later on we assume 15 bit!
6288786123bSBruno Randolf * also the HAL code for 5210 says the timestamp is bits [10..22] of the
6298786123bSBruno Randolf * TSF, and extends the timestamp here to 15 bit.
6308786123bSBruno Randolf * we need to check on 5210...
6318786123bSBruno Randolf */
632203c4805SLuis R. Rodriguez rs->rs_tstamp = AR5K_REG_MS(rx_status->rx_status_1,
633203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP);
6341884a367SBruno Randolf
6351884a367SBruno Randolf if (ah->ah_version == AR5K_AR5211)
6361884a367SBruno Randolf rs->rs_antenna = AR5K_REG_MS(rx_status->rx_status_0,
6371884a367SBruno Randolf AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5211);
6381884a367SBruno Randolf else
6391884a367SBruno Randolf rs->rs_antenna = (rx_status->rx_status_0 &
6401884a367SBruno Randolf AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5210)
6411884a367SBruno Randolf ? 2 : 1;
6421884a367SBruno Randolf
643203c4805SLuis R. Rodriguez /*
644203c4805SLuis R. Rodriguez * Key table status
645203c4805SLuis R. Rodriguez */
646203c4805SLuis R. Rodriguez if (rx_status->rx_status_1 & AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_VALID)
647203c4805SLuis R. Rodriguez rs->rs_keyix = AR5K_REG_MS(rx_status->rx_status_1,
648203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_KEY_INDEX);
649203c4805SLuis R. Rodriguez else
650203c4805SLuis R. Rodriguez rs->rs_keyix = AR5K_RXKEYIX_INVALID;
651203c4805SLuis R. Rodriguez
652203c4805SLuis R. Rodriguez /*
653203c4805SLuis R. Rodriguez * Receive/descriptor errors
654203c4805SLuis R. Rodriguez */
655203c4805SLuis R. Rodriguez if (!(rx_status->rx_status_1 &
656203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_FRAME_RECEIVE_OK)) {
657203c4805SLuis R. Rodriguez if (rx_status->rx_status_1 &
658203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_CRC_ERROR)
659203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_CRC;
660203c4805SLuis R. Rodriguez
6618786123bSBruno Randolf /* only on 5210 */
6628786123bSBruno Randolf if ((ah->ah_version == AR5K_AR5210) &&
6638786123bSBruno Randolf (rx_status->rx_status_1 &
6648786123bSBruno Randolf AR5K_5210_RX_DESC_STATUS1_FIFO_OVERRUN_5210))
665203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_FIFO;
666203c4805SLuis R. Rodriguez
667203c4805SLuis R. Rodriguez if (rx_status->rx_status_1 &
668203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_PHY_ERROR) {
669203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_PHY;
6708786123bSBruno Randolf rs->rs_phyerr = AR5K_REG_MS(rx_status->rx_status_1,
671203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_PHY_ERROR);
672203c4805SLuis R. Rodriguez }
673203c4805SLuis R. Rodriguez
674203c4805SLuis R. Rodriguez if (rx_status->rx_status_1 &
675203c4805SLuis R. Rodriguez AR5K_5210_RX_DESC_STATUS1_DECRYPT_CRC_ERROR)
676203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_DECRYPT;
677203c4805SLuis R. Rodriguez }
678203c4805SLuis R. Rodriguez
679203c4805SLuis R. Rodriguez return 0;
680203c4805SLuis R. Rodriguez }
681203c4805SLuis R. Rodriguez
682c47faa36SNick Kossifidis /**
683c47faa36SNick Kossifidis * ath5k_hw_proc_5212_rx_status() - Process the rx status descriptor on 5212
684c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
685c47faa36SNick Kossifidis * @desc: The &struct ath5k_desc
686c47faa36SNick Kossifidis * @rs: The &struct ath5k_rx_status
687c47faa36SNick Kossifidis *
688c47faa36SNick Kossifidis * Internal function used to process an RX status descriptor
689c47faa36SNick Kossifidis * on AR5212 and later MAC.
690c47faa36SNick Kossifidis *
691c47faa36SNick Kossifidis * Returns 0 on success or -EINPROGRESS in case we haven't received the who;e
692c47faa36SNick Kossifidis * frame yet.
693203c4805SLuis R. Rodriguez */
694c47faa36SNick Kossifidis static int
ath5k_hw_proc_5212_rx_status(struct ath5k_hw * ah,struct ath5k_desc * desc,struct ath5k_rx_status * rs)695c47faa36SNick Kossifidis ath5k_hw_proc_5212_rx_status(struct ath5k_hw *ah,
6962847109fSBruno Randolf struct ath5k_desc *desc,
6972847109fSBruno Randolf struct ath5k_rx_status *rs)
698203c4805SLuis R. Rodriguez {
699203c4805SLuis R. Rodriguez struct ath5k_hw_rx_status *rx_status;
700b2fd97d0SFelix Fietkau u32 rxstat0, rxstat1;
701203c4805SLuis R. Rodriguez
70262412a8fSBruno Randolf rx_status = &desc->ud.ds_rx.rx_stat;
703*6aa7de05SMark Rutland rxstat1 = READ_ONCE(rx_status->rx_status_1);
704203c4805SLuis R. Rodriguez
705203c4805SLuis R. Rodriguez /* No frame received / not ready */
706b2fd97d0SFelix Fietkau if (unlikely(!(rxstat1 & AR5K_5212_RX_DESC_STATUS1_DONE)))
707203c4805SLuis R. Rodriguez return -EINPROGRESS;
708203c4805SLuis R. Rodriguez
7098786123bSBruno Randolf memset(rs, 0, sizeof(struct ath5k_rx_status));
710*6aa7de05SMark Rutland rxstat0 = READ_ONCE(rx_status->rx_status_0);
7118786123bSBruno Randolf
712203c4805SLuis R. Rodriguez /*
713203c4805SLuis R. Rodriguez * Frame receive status
714203c4805SLuis R. Rodriguez */
715b2fd97d0SFelix Fietkau rs->rs_datalen = rxstat0 & AR5K_5212_RX_DESC_STATUS0_DATA_LEN;
716b2fd97d0SFelix Fietkau rs->rs_rssi = AR5K_REG_MS(rxstat0,
717203c4805SLuis R. Rodriguez AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL);
718b2fd97d0SFelix Fietkau rs->rs_rate = AR5K_REG_MS(rxstat0,
719203c4805SLuis R. Rodriguez AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE);
720b2fd97d0SFelix Fietkau rs->rs_antenna = AR5K_REG_MS(rxstat0,
721203c4805SLuis R. Rodriguez AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA);
722b2fd97d0SFelix Fietkau rs->rs_more = !!(rxstat0 & AR5K_5212_RX_DESC_STATUS0_MORE);
723b2fd97d0SFelix Fietkau rs->rs_tstamp = AR5K_REG_MS(rxstat1,
724203c4805SLuis R. Rodriguez AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP);
725203c4805SLuis R. Rodriguez
726203c4805SLuis R. Rodriguez /*
727203c4805SLuis R. Rodriguez * Key table status
728203c4805SLuis R. Rodriguez */
729b2fd97d0SFelix Fietkau if (rxstat1 & AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_VALID)
730b2fd97d0SFelix Fietkau rs->rs_keyix = AR5K_REG_MS(rxstat1,
731203c4805SLuis R. Rodriguez AR5K_5212_RX_DESC_STATUS1_KEY_INDEX);
732203c4805SLuis R. Rodriguez else
733203c4805SLuis R. Rodriguez rs->rs_keyix = AR5K_RXKEYIX_INVALID;
734203c4805SLuis R. Rodriguez
735203c4805SLuis R. Rodriguez /*
736203c4805SLuis R. Rodriguez * Receive/descriptor errors
737203c4805SLuis R. Rodriguez */
738b2fd97d0SFelix Fietkau if (!(rxstat1 & AR5K_5212_RX_DESC_STATUS1_FRAME_RECEIVE_OK)) {
739b2fd97d0SFelix Fietkau if (rxstat1 & AR5K_5212_RX_DESC_STATUS1_CRC_ERROR)
740203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_CRC;
741203c4805SLuis R. Rodriguez
742b2fd97d0SFelix Fietkau if (rxstat1 & AR5K_5212_RX_DESC_STATUS1_PHY_ERROR) {
743203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_PHY;
744b2fd97d0SFelix Fietkau rs->rs_phyerr = AR5K_REG_MS(rxstat1,
74562412a8fSBruno Randolf AR5K_5212_RX_DESC_STATUS1_PHY_ERROR_CODE);
7466a0076e0SBruno Randolf if (!ah->ah_capabilities.cap_has_phyerr_counters)
7472111ac0dSBruno Randolf ath5k_ani_phy_error_report(ah, rs->rs_phyerr);
748203c4805SLuis R. Rodriguez }
749203c4805SLuis R. Rodriguez
750b2fd97d0SFelix Fietkau if (rxstat1 & AR5K_5212_RX_DESC_STATUS1_DECRYPT_CRC_ERROR)
751203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_DECRYPT;
752203c4805SLuis R. Rodriguez
753b2fd97d0SFelix Fietkau if (rxstat1 & AR5K_5212_RX_DESC_STATUS1_MIC_ERROR)
754203c4805SLuis R. Rodriguez rs->rs_status |= AR5K_RXERR_MIC;
755203c4805SLuis R. Rodriguez }
756203c4805SLuis R. Rodriguez return 0;
757203c4805SLuis R. Rodriguez }
758203c4805SLuis R. Rodriguez
7599320b5c4SNick Kossifidis
7609320b5c4SNick Kossifidis /********\
7619320b5c4SNick Kossifidis * Attach *
7629320b5c4SNick Kossifidis \********/
7639320b5c4SNick Kossifidis
764c47faa36SNick Kossifidis /**
765c47faa36SNick Kossifidis * ath5k_hw_init_desc_functions() - Init function pointers inside ah
766c47faa36SNick Kossifidis * @ah: The &struct ath5k_hw
767c47faa36SNick Kossifidis *
768c47faa36SNick Kossifidis * Maps the internal descriptor functions to the function pointers on ah, used
769c47faa36SNick Kossifidis * from above. This is used as an abstraction layer to handle the various chips
770c47faa36SNick Kossifidis * the same way.
771203c4805SLuis R. Rodriguez */
772c47faa36SNick Kossifidis int
ath5k_hw_init_desc_functions(struct ath5k_hw * ah)773c47faa36SNick Kossifidis ath5k_hw_init_desc_functions(struct ath5k_hw *ah)
774203c4805SLuis R. Rodriguez {
775203c4805SLuis R. Rodriguez if (ah->ah_version == AR5K_AR5212) {
776203c4805SLuis R. Rodriguez ah->ah_setup_tx_desc = ath5k_hw_setup_4word_tx_desc;
777203c4805SLuis R. Rodriguez ah->ah_proc_tx_desc = ath5k_hw_proc_4word_tx_status;
778203c4805SLuis R. Rodriguez ah->ah_proc_rx_desc = ath5k_hw_proc_5212_rx_status;
779a6668193SBruno Randolf } else if (ah->ah_version <= AR5K_AR5211) {
780a6668193SBruno Randolf ah->ah_setup_tx_desc = ath5k_hw_setup_2word_tx_desc;
781a6668193SBruno Randolf ah->ah_proc_tx_desc = ath5k_hw_proc_2word_tx_status;
782203c4805SLuis R. Rodriguez ah->ah_proc_rx_desc = ath5k_hw_proc_5210_rx_status;
783a6668193SBruno Randolf } else
784a6668193SBruno Randolf return -ENOTSUPP;
785203c4805SLuis R. Rodriguez return 0;
786203c4805SLuis R. Rodriguez }
787