xref: /openbmc/linux/drivers/net/wireless/ath/ath12k/hal_tx.c (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
1*d8899132SKalle Valo // SPDX-License-Identifier: BSD-3-Clause-Clear
2*d8899132SKalle Valo /*
3*d8899132SKalle Valo  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
4*d8899132SKalle Valo  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
5*d8899132SKalle Valo  */
6*d8899132SKalle Valo 
7*d8899132SKalle Valo #include "hal_desc.h"
8*d8899132SKalle Valo #include "hal.h"
9*d8899132SKalle Valo #include "hal_tx.h"
10*d8899132SKalle Valo #include "hif.h"
11*d8899132SKalle Valo 
12*d8899132SKalle Valo #define DSCP_TID_MAP_TBL_ENTRY_SIZE 64
13*d8899132SKalle Valo 
14*d8899132SKalle Valo /* dscp_tid_map - Default DSCP-TID mapping
15*d8899132SKalle Valo  *=================
16*d8899132SKalle Valo  * DSCP        TID
17*d8899132SKalle Valo  *=================
18*d8899132SKalle Valo  * 000xxx      0
19*d8899132SKalle Valo  * 001xxx      1
20*d8899132SKalle Valo  * 010xxx      2
21*d8899132SKalle Valo  * 011xxx      3
22*d8899132SKalle Valo  * 100xxx      4
23*d8899132SKalle Valo  * 101xxx      5
24*d8899132SKalle Valo  * 110xxx      6
25*d8899132SKalle Valo  * 111xxx      7
26*d8899132SKalle Valo  */
dscp2tid(u8 dscp)27*d8899132SKalle Valo static inline u8 dscp2tid(u8 dscp)
28*d8899132SKalle Valo {
29*d8899132SKalle Valo 	return dscp >> 3;
30*d8899132SKalle Valo }
31*d8899132SKalle Valo 
ath12k_hal_tx_cmd_desc_setup(struct ath12k_base * ab,struct hal_tcl_data_cmd * tcl_cmd,struct hal_tx_info * ti)32*d8899132SKalle Valo void ath12k_hal_tx_cmd_desc_setup(struct ath12k_base *ab,
33*d8899132SKalle Valo 				  struct hal_tcl_data_cmd *tcl_cmd,
34*d8899132SKalle Valo 				  struct hal_tx_info *ti)
35*d8899132SKalle Valo {
36*d8899132SKalle Valo 	tcl_cmd->buf_addr_info.info0 =
37*d8899132SKalle Valo 		le32_encode_bits(ti->paddr, BUFFER_ADDR_INFO0_ADDR);
38*d8899132SKalle Valo 	tcl_cmd->buf_addr_info.info1 =
39*d8899132SKalle Valo 		le32_encode_bits(((uint64_t)ti->paddr >> HAL_ADDR_MSB_REG_SHIFT),
40*d8899132SKalle Valo 				 BUFFER_ADDR_INFO1_ADDR);
41*d8899132SKalle Valo 	tcl_cmd->buf_addr_info.info1 |=
42*d8899132SKalle Valo 		le32_encode_bits((ti->rbm_id), BUFFER_ADDR_INFO1_RET_BUF_MGR) |
43*d8899132SKalle Valo 		le32_encode_bits(ti->desc_id, BUFFER_ADDR_INFO1_SW_COOKIE);
44*d8899132SKalle Valo 
45*d8899132SKalle Valo 	tcl_cmd->info0 =
46*d8899132SKalle Valo 		le32_encode_bits(ti->type, HAL_TCL_DATA_CMD_INFO0_DESC_TYPE) |
47*d8899132SKalle Valo 		le32_encode_bits(ti->bank_id, HAL_TCL_DATA_CMD_INFO0_BANK_ID);
48*d8899132SKalle Valo 
49*d8899132SKalle Valo 	tcl_cmd->info1 =
50*d8899132SKalle Valo 		le32_encode_bits(ti->meta_data_flags,
51*d8899132SKalle Valo 				 HAL_TCL_DATA_CMD_INFO1_CMD_NUM);
52*d8899132SKalle Valo 
53*d8899132SKalle Valo 	tcl_cmd->info2 = cpu_to_le32(ti->flags0) |
54*d8899132SKalle Valo 		le32_encode_bits(ti->data_len, HAL_TCL_DATA_CMD_INFO2_DATA_LEN) |
55*d8899132SKalle Valo 		le32_encode_bits(ti->pkt_offset, HAL_TCL_DATA_CMD_INFO2_PKT_OFFSET);
56*d8899132SKalle Valo 
57*d8899132SKalle Valo 	tcl_cmd->info3 = cpu_to_le32(ti->flags1) |
58*d8899132SKalle Valo 		le32_encode_bits(ti->tid, HAL_TCL_DATA_CMD_INFO3_TID) |
59*d8899132SKalle Valo 		le32_encode_bits(ti->lmac_id, HAL_TCL_DATA_CMD_INFO3_PMAC_ID) |
60*d8899132SKalle Valo 		le32_encode_bits(ti->vdev_id, HAL_TCL_DATA_CMD_INFO3_VDEV_ID);
61*d8899132SKalle Valo 
62*d8899132SKalle Valo 	tcl_cmd->info4 = le32_encode_bits(ti->bss_ast_idx,
63*d8899132SKalle Valo 					  HAL_TCL_DATA_CMD_INFO4_SEARCH_INDEX) |
64*d8899132SKalle Valo 			 le32_encode_bits(ti->bss_ast_hash,
65*d8899132SKalle Valo 					  HAL_TCL_DATA_CMD_INFO4_CACHE_SET_NUM);
66*d8899132SKalle Valo 	tcl_cmd->info5 = 0;
67*d8899132SKalle Valo }
68*d8899132SKalle Valo 
ath12k_hal_tx_set_dscp_tid_map(struct ath12k_base * ab,int id)69*d8899132SKalle Valo void ath12k_hal_tx_set_dscp_tid_map(struct ath12k_base *ab, int id)
70*d8899132SKalle Valo {
71*d8899132SKalle Valo 	u32 ctrl_reg_val;
72*d8899132SKalle Valo 	u32 addr;
73*d8899132SKalle Valo 	u8 hw_map_val[HAL_DSCP_TID_TBL_SIZE], dscp, tid;
74*d8899132SKalle Valo 	int i;
75*d8899132SKalle Valo 	u32 value;
76*d8899132SKalle Valo 
77*d8899132SKalle Valo 	ctrl_reg_val = ath12k_hif_read32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +
78*d8899132SKalle Valo 					 HAL_TCL1_RING_CMN_CTRL_REG);
79*d8899132SKalle Valo 	/* Enable read/write access */
80*d8899132SKalle Valo 	ctrl_reg_val |= HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN;
81*d8899132SKalle Valo 	ath12k_hif_write32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +
82*d8899132SKalle Valo 			   HAL_TCL1_RING_CMN_CTRL_REG, ctrl_reg_val);
83*d8899132SKalle Valo 
84*d8899132SKalle Valo 	addr = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL1_RING_DSCP_TID_MAP +
85*d8899132SKalle Valo 	       (4 * id * (HAL_DSCP_TID_TBL_SIZE / 4));
86*d8899132SKalle Valo 
87*d8899132SKalle Valo 	/* Configure each DSCP-TID mapping in three bits there by configure
88*d8899132SKalle Valo 	 * three bytes in an iteration.
89*d8899132SKalle Valo 	 */
90*d8899132SKalle Valo 	for (i = 0, dscp = 0; i < HAL_DSCP_TID_TBL_SIZE; i += 3) {
91*d8899132SKalle Valo 		tid = dscp2tid(dscp);
92*d8899132SKalle Valo 		value = u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP0);
93*d8899132SKalle Valo 		dscp++;
94*d8899132SKalle Valo 
95*d8899132SKalle Valo 		tid = dscp2tid(dscp);
96*d8899132SKalle Valo 		value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP1);
97*d8899132SKalle Valo 		dscp++;
98*d8899132SKalle Valo 
99*d8899132SKalle Valo 		tid = dscp2tid(dscp);
100*d8899132SKalle Valo 		value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP2);
101*d8899132SKalle Valo 		dscp++;
102*d8899132SKalle Valo 
103*d8899132SKalle Valo 		tid = dscp2tid(dscp);
104*d8899132SKalle Valo 		value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP3);
105*d8899132SKalle Valo 		dscp++;
106*d8899132SKalle Valo 
107*d8899132SKalle Valo 		tid = dscp2tid(dscp);
108*d8899132SKalle Valo 		value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP4);
109*d8899132SKalle Valo 		dscp++;
110*d8899132SKalle Valo 
111*d8899132SKalle Valo 		tid = dscp2tid(dscp);
112*d8899132SKalle Valo 		value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP5);
113*d8899132SKalle Valo 		dscp++;
114*d8899132SKalle Valo 
115*d8899132SKalle Valo 		tid = dscp2tid(dscp);
116*d8899132SKalle Valo 		value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP6);
117*d8899132SKalle Valo 		dscp++;
118*d8899132SKalle Valo 
119*d8899132SKalle Valo 		tid = dscp2tid(dscp);
120*d8899132SKalle Valo 		value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP7);
121*d8899132SKalle Valo 		dscp++;
122*d8899132SKalle Valo 
123*d8899132SKalle Valo 		memcpy(&hw_map_val[i], &value, 3);
124*d8899132SKalle Valo 	}
125*d8899132SKalle Valo 
126*d8899132SKalle Valo 	for (i = 0; i < HAL_DSCP_TID_TBL_SIZE; i += 4) {
127*d8899132SKalle Valo 		ath12k_hif_write32(ab, addr, *(u32 *)&hw_map_val[i]);
128*d8899132SKalle Valo 		addr += 4;
129*d8899132SKalle Valo 	}
130*d8899132SKalle Valo 
131*d8899132SKalle Valo 	/* Disable read/write access */
132*d8899132SKalle Valo 	ctrl_reg_val = ath12k_hif_read32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +
133*d8899132SKalle Valo 					 HAL_TCL1_RING_CMN_CTRL_REG);
134*d8899132SKalle Valo 	ctrl_reg_val &= ~HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN;
135*d8899132SKalle Valo 	ath12k_hif_write32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +
136*d8899132SKalle Valo 			   HAL_TCL1_RING_CMN_CTRL_REG,
137*d8899132SKalle Valo 			   ctrl_reg_val);
138*d8899132SKalle Valo }
139*d8899132SKalle Valo 
ath12k_hal_tx_configure_bank_register(struct ath12k_base * ab,u32 bank_config,u8 bank_id)140*d8899132SKalle Valo void ath12k_hal_tx_configure_bank_register(struct ath12k_base *ab, u32 bank_config,
141*d8899132SKalle Valo 					   u8 bank_id)
142*d8899132SKalle Valo {
143*d8899132SKalle Valo 	ath12k_hif_write32(ab, HAL_TCL_SW_CONFIG_BANK_ADDR + 4 * bank_id,
144*d8899132SKalle Valo 			   bank_config);
145*d8899132SKalle Valo }
146