xref: /openbmc/linux/drivers/net/wireless/ath/ath12k/dp.h (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1d8899132SKalle Valo /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2d8899132SKalle Valo /*
3d8899132SKalle Valo  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
4d8899132SKalle Valo  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
5d8899132SKalle Valo  */
6d8899132SKalle Valo 
7d8899132SKalle Valo #ifndef ATH12K_DP_H
8d8899132SKalle Valo #define ATH12K_DP_H
9d8899132SKalle Valo 
10d8899132SKalle Valo #include "hal_rx.h"
11d8899132SKalle Valo #include "hw.h"
12d8899132SKalle Valo 
13d8899132SKalle Valo #define MAX_RXDMA_PER_PDEV     2
14d8899132SKalle Valo 
15d8899132SKalle Valo struct ath12k_base;
16d8899132SKalle Valo struct ath12k_peer;
17d8899132SKalle Valo struct ath12k_dp;
18d8899132SKalle Valo struct ath12k_vif;
19d8899132SKalle Valo struct hal_tcl_status_ring;
20d8899132SKalle Valo struct ath12k_ext_irq_grp;
21d8899132SKalle Valo 
22d8899132SKalle Valo #define DP_MON_PURGE_TIMEOUT_MS     100
23d8899132SKalle Valo #define DP_MON_SERVICE_BUDGET       128
24d8899132SKalle Valo 
25d8899132SKalle Valo struct dp_srng {
26d8899132SKalle Valo 	u32 *vaddr_unaligned;
27d8899132SKalle Valo 	u32 *vaddr;
28d8899132SKalle Valo 	dma_addr_t paddr_unaligned;
29d8899132SKalle Valo 	dma_addr_t paddr;
30d8899132SKalle Valo 	int size;
31d8899132SKalle Valo 	u32 ring_id;
32d8899132SKalle Valo };
33d8899132SKalle Valo 
34d8899132SKalle Valo struct dp_rxdma_ring {
35d8899132SKalle Valo 	struct dp_srng refill_buf_ring;
36d8899132SKalle Valo 	struct idr bufs_idr;
37d8899132SKalle Valo 	/* Protects bufs_idr */
38d8899132SKalle Valo 	spinlock_t idr_lock;
39d8899132SKalle Valo 	int bufs_max;
40d8899132SKalle Valo };
41d8899132SKalle Valo 
42d8899132SKalle Valo #define ATH12K_TX_COMPL_NEXT(x)	(((x) + 1) % DP_TX_COMP_RING_SIZE)
43d8899132SKalle Valo 
44d8899132SKalle Valo struct dp_tx_ring {
45d8899132SKalle Valo 	u8 tcl_data_ring_id;
46d8899132SKalle Valo 	struct dp_srng tcl_data_ring;
47d8899132SKalle Valo 	struct dp_srng tcl_comp_ring;
48d8899132SKalle Valo 	struct hal_wbm_completion_ring_tx *tx_status;
49d8899132SKalle Valo 	int tx_status_head;
50d8899132SKalle Valo 	int tx_status_tail;
51d8899132SKalle Valo };
52d8899132SKalle Valo 
53d8899132SKalle Valo struct ath12k_pdev_mon_stats {
54d8899132SKalle Valo 	u32 status_ppdu_state;
55d8899132SKalle Valo 	u32 status_ppdu_start;
56d8899132SKalle Valo 	u32 status_ppdu_end;
57d8899132SKalle Valo 	u32 status_ppdu_compl;
58d8899132SKalle Valo 	u32 status_ppdu_start_mis;
59d8899132SKalle Valo 	u32 status_ppdu_end_mis;
60d8899132SKalle Valo 	u32 status_ppdu_done;
61d8899132SKalle Valo 	u32 dest_ppdu_done;
62d8899132SKalle Valo 	u32 dest_mpdu_done;
63d8899132SKalle Valo 	u32 dest_mpdu_drop;
64d8899132SKalle Valo 	u32 dup_mon_linkdesc_cnt;
65d8899132SKalle Valo 	u32 dup_mon_buf_cnt;
66d8899132SKalle Valo };
67d8899132SKalle Valo 
68d8899132SKalle Valo struct dp_link_desc_bank {
69d8899132SKalle Valo 	void *vaddr_unaligned;
70d8899132SKalle Valo 	void *vaddr;
71d8899132SKalle Valo 	dma_addr_t paddr_unaligned;
72d8899132SKalle Valo 	dma_addr_t paddr;
73d8899132SKalle Valo 	u32 size;
74d8899132SKalle Valo };
75d8899132SKalle Valo 
76d8899132SKalle Valo /* Size to enforce scatter idle list mode */
77d8899132SKalle Valo #define DP_LINK_DESC_ALLOC_SIZE_THRESH 0x200000
78d8899132SKalle Valo #define DP_LINK_DESC_BANKS_MAX 8
79d8899132SKalle Valo 
80d8899132SKalle Valo #define DP_LINK_DESC_START	0x4000
81d8899132SKalle Valo #define DP_LINK_DESC_SHIFT	3
82d8899132SKalle Valo 
83d8899132SKalle Valo #define DP_LINK_DESC_COOKIE_SET(id, page) \
84d8899132SKalle Valo 	((((id) + DP_LINK_DESC_START) << DP_LINK_DESC_SHIFT) | (page))
85d8899132SKalle Valo 
86d8899132SKalle Valo #define DP_LINK_DESC_BANK_MASK	GENMASK(2, 0)
87d8899132SKalle Valo 
88d8899132SKalle Valo #define DP_RX_DESC_COOKIE_INDEX_MAX		0x3ffff
89d8899132SKalle Valo #define DP_RX_DESC_COOKIE_POOL_ID_MAX		0x1c0000
90d8899132SKalle Valo #define DP_RX_DESC_COOKIE_MAX	\
91d8899132SKalle Valo 	(DP_RX_DESC_COOKIE_INDEX_MAX | DP_RX_DESC_COOKIE_POOL_ID_MAX)
92d8899132SKalle Valo #define DP_NOT_PPDU_ID_WRAP_AROUND 20000
93d8899132SKalle Valo 
94d8899132SKalle Valo enum ath12k_dp_ppdu_state {
95d8899132SKalle Valo 	DP_PPDU_STATUS_START,
96d8899132SKalle Valo 	DP_PPDU_STATUS_DONE,
97d8899132SKalle Valo };
98d8899132SKalle Valo 
99d8899132SKalle Valo struct dp_mon_mpdu {
100d8899132SKalle Valo 	struct list_head list;
101d8899132SKalle Valo 	struct sk_buff *head;
102d8899132SKalle Valo 	struct sk_buff *tail;
103d8899132SKalle Valo };
104d8899132SKalle Valo 
105d8899132SKalle Valo #define DP_MON_MAX_STATUS_BUF 32
106d8899132SKalle Valo 
107d8899132SKalle Valo struct ath12k_mon_data {
108d8899132SKalle Valo 	struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
109d8899132SKalle Valo 	struct hal_rx_mon_ppdu_info mon_ppdu_info;
110d8899132SKalle Valo 
111d8899132SKalle Valo 	u32 mon_ppdu_status;
112d8899132SKalle Valo 	u32 mon_last_buf_cookie;
113d8899132SKalle Valo 	u64 mon_last_linkdesc_paddr;
114d8899132SKalle Valo 	u16 chan_noise_floor;
115d8899132SKalle Valo 
116d8899132SKalle Valo 	struct ath12k_pdev_mon_stats rx_mon_stats;
117d8899132SKalle Valo 	/* lock for monitor data */
118d8899132SKalle Valo 	spinlock_t mon_lock;
119d8899132SKalle Valo 	struct sk_buff_head rx_status_q;
120d8899132SKalle Valo 	struct dp_mon_mpdu *mon_mpdu;
121d8899132SKalle Valo 	struct list_head dp_rx_mon_mpdu_list;
122d8899132SKalle Valo 	struct sk_buff *dest_skb_q[DP_MON_MAX_STATUS_BUF];
123d8899132SKalle Valo 	struct dp_mon_tx_ppdu_info *tx_prot_ppdu_info;
124d8899132SKalle Valo 	struct dp_mon_tx_ppdu_info *tx_data_ppdu_info;
125d8899132SKalle Valo };
126d8899132SKalle Valo 
127d8899132SKalle Valo struct ath12k_pdev_dp {
128d8899132SKalle Valo 	u32 mac_id;
129d8899132SKalle Valo 	atomic_t num_tx_pending;
130d8899132SKalle Valo 	wait_queue_head_t tx_empty_waitq;
131d8899132SKalle Valo 	struct dp_srng rxdma_mon_dst_ring[MAX_RXDMA_PER_PDEV];
132d8899132SKalle Valo 	struct dp_srng tx_mon_dst_ring[MAX_RXDMA_PER_PDEV];
133d8899132SKalle Valo 
134d8899132SKalle Valo 	struct ieee80211_rx_status rx_status;
135d8899132SKalle Valo 	struct ath12k_mon_data mon_data;
136d8899132SKalle Valo };
137d8899132SKalle Valo 
138d8899132SKalle Valo #define DP_NUM_CLIENTS_MAX 64
139d8899132SKalle Valo #define DP_AVG_TIDS_PER_CLIENT 2
140d8899132SKalle Valo #define DP_NUM_TIDS_MAX (DP_NUM_CLIENTS_MAX * DP_AVG_TIDS_PER_CLIENT)
141d8899132SKalle Valo #define DP_AVG_MSDUS_PER_FLOW 128
142d8899132SKalle Valo #define DP_AVG_FLOWS_PER_TID 2
143d8899132SKalle Valo #define DP_AVG_MPDUS_PER_TID_MAX 128
144d8899132SKalle Valo #define DP_AVG_MSDUS_PER_MPDU 4
145d8899132SKalle Valo 
146d8899132SKalle Valo #define DP_RX_HASH_ENABLE	1 /* Enable hash based Rx steering */
147d8899132SKalle Valo 
148d8899132SKalle Valo #define DP_BA_WIN_SZ_MAX	256
149d8899132SKalle Valo 
150d8899132SKalle Valo #define DP_TCL_NUM_RING_MAX	4
151d8899132SKalle Valo 
152d8899132SKalle Valo #define DP_IDLE_SCATTER_BUFS_MAX 16
153d8899132SKalle Valo 
154d8899132SKalle Valo #define DP_WBM_RELEASE_RING_SIZE	64
155d8899132SKalle Valo #define DP_TCL_DATA_RING_SIZE		512
156d8899132SKalle Valo #define DP_TX_COMP_RING_SIZE		32768
157d8899132SKalle Valo #define DP_TX_IDR_SIZE			DP_TX_COMP_RING_SIZE
158d8899132SKalle Valo #define DP_TCL_CMD_RING_SIZE		32
159d8899132SKalle Valo #define DP_TCL_STATUS_RING_SIZE		32
160d8899132SKalle Valo #define DP_REO_DST_RING_MAX		8
161d8899132SKalle Valo #define DP_REO_DST_RING_SIZE		2048
162d8899132SKalle Valo #define DP_REO_REINJECT_RING_SIZE	32
163d8899132SKalle Valo #define DP_RX_RELEASE_RING_SIZE		1024
164d8899132SKalle Valo #define DP_REO_EXCEPTION_RING_SIZE	128
165d8899132SKalle Valo #define DP_REO_CMD_RING_SIZE		128
166d8899132SKalle Valo #define DP_REO_STATUS_RING_SIZE		2048
167d8899132SKalle Valo #define DP_RXDMA_BUF_RING_SIZE		4096
168d8899132SKalle Valo #define DP_RXDMA_REFILL_RING_SIZE	2048
169d8899132SKalle Valo #define DP_RXDMA_ERR_DST_RING_SIZE	1024
170d8899132SKalle Valo #define DP_RXDMA_MON_STATUS_RING_SIZE	1024
171d8899132SKalle Valo #define DP_RXDMA_MONITOR_BUF_RING_SIZE	4096
172d8899132SKalle Valo #define DP_RXDMA_MONITOR_DST_RING_SIZE	2048
173d8899132SKalle Valo #define DP_RXDMA_MONITOR_DESC_RING_SIZE	4096
174d8899132SKalle Valo #define DP_TX_MONITOR_BUF_RING_SIZE	4096
175d8899132SKalle Valo #define DP_TX_MONITOR_DEST_RING_SIZE	2048
176d8899132SKalle Valo 
177d8899132SKalle Valo #define DP_TX_MONITOR_BUF_SIZE		2048
178d8899132SKalle Valo #define DP_TX_MONITOR_BUF_SIZE_MIN	48
179d8899132SKalle Valo #define DP_TX_MONITOR_BUF_SIZE_MAX	8192
180d8899132SKalle Valo 
181d8899132SKalle Valo #define DP_RX_BUFFER_SIZE	2048
182d8899132SKalle Valo #define DP_RX_BUFFER_SIZE_LITE	1024
183d8899132SKalle Valo #define DP_RX_BUFFER_ALIGN_SIZE	128
184d8899132SKalle Valo 
185d8899132SKalle Valo #define DP_RXDMA_BUF_COOKIE_BUF_ID	GENMASK(17, 0)
186d8899132SKalle Valo #define DP_RXDMA_BUF_COOKIE_PDEV_ID	GENMASK(19, 18)
187d8899132SKalle Valo 
188d8899132SKalle Valo #define DP_HW2SW_MACID(mac_id) ({ typeof(mac_id) x = (mac_id); x ? x - 1 : 0; })
189d8899132SKalle Valo #define DP_SW2HW_MACID(mac_id) ((mac_id) + 1)
190d8899132SKalle Valo 
191d8899132SKalle Valo #define DP_TX_DESC_ID_MAC_ID  GENMASK(1, 0)
192d8899132SKalle Valo #define DP_TX_DESC_ID_MSDU_ID GENMASK(18, 2)
193d8899132SKalle Valo #define DP_TX_DESC_ID_POOL_ID GENMASK(20, 19)
194d8899132SKalle Valo 
195d8899132SKalle Valo #define ATH12K_SHADOW_DP_TIMER_INTERVAL 20
196d8899132SKalle Valo #define ATH12K_SHADOW_CTRL_TIMER_INTERVAL 10
197d8899132SKalle Valo 
198d8899132SKalle Valo #define ATH12K_NUM_POOL_TX_DESC	32768
199d8899132SKalle Valo 
200d8899132SKalle Valo /* TODO: revisit this count during testing */
201d8899132SKalle Valo #define ATH12K_RX_DESC_COUNT	(12288)
202d8899132SKalle Valo 
203d8899132SKalle Valo #define ATH12K_PAGE_SIZE	PAGE_SIZE
204d8899132SKalle Valo 
205d8899132SKalle Valo /* Total 1024 entries in PPT, i.e 4K/4 considering 4K aligned
206d8899132SKalle Valo  * SPT pages which makes lower 12bits 0
207d8899132SKalle Valo  */
208d8899132SKalle Valo #define ATH12K_MAX_PPT_ENTRIES	1024
209d8899132SKalle Valo 
210d8899132SKalle Valo /* Total 512 entries in a SPT, i.e 4K Page/8 */
211d8899132SKalle Valo #define ATH12K_MAX_SPT_ENTRIES	512
212d8899132SKalle Valo 
213d8899132SKalle Valo #define ATH12K_NUM_RX_SPT_PAGES	((ATH12K_RX_DESC_COUNT) / ATH12K_MAX_SPT_ENTRIES)
214d8899132SKalle Valo 
215d8899132SKalle Valo #define ATH12K_TX_SPT_PAGES_PER_POOL (ATH12K_NUM_POOL_TX_DESC / \
216d8899132SKalle Valo 					  ATH12K_MAX_SPT_ENTRIES)
217d8899132SKalle Valo #define ATH12K_NUM_TX_SPT_PAGES	(ATH12K_TX_SPT_PAGES_PER_POOL * ATH12K_HW_MAX_QUEUES)
218d8899132SKalle Valo #define ATH12K_NUM_SPT_PAGES	(ATH12K_NUM_RX_SPT_PAGES + ATH12K_NUM_TX_SPT_PAGES)
219d8899132SKalle Valo 
220d8899132SKalle Valo /* The SPT pages are divided for RX and TX, first block for RX
221d8899132SKalle Valo  * and remaining for TX
222d8899132SKalle Valo  */
223d8899132SKalle Valo #define ATH12K_NUM_TX_SPT_PAGE_START ATH12K_NUM_RX_SPT_PAGES
224d8899132SKalle Valo 
225d8899132SKalle Valo #define ATH12K_DP_RX_DESC_MAGIC	0xBABABABA
226d8899132SKalle Valo 
227d8899132SKalle Valo /* 4K aligned address have last 12 bits set to 0, this check is done
228d8899132SKalle Valo  * so that two spt pages address can be stored per 8bytes
229d8899132SKalle Valo  * of CMEM (PPT)
230d8899132SKalle Valo  */
231d8899132SKalle Valo #define ATH12K_SPT_4K_ALIGN_CHECK 0xFFF
232d8899132SKalle Valo #define ATH12K_SPT_4K_ALIGN_OFFSET 12
233d8899132SKalle Valo #define ATH12K_PPT_ADDR_OFFSET(ppt_index) (4 * (ppt_index))
234d8899132SKalle Valo 
235d8899132SKalle Valo /* To indicate HW of CMEM address, b0-31 are cmem base received via QMI */
236d8899132SKalle Valo #define ATH12K_CMEM_ADDR_MSB 0x10
237d8899132SKalle Valo 
238d8899132SKalle Valo /* Of 20 bits cookie, b0-b8 is to indicate SPT offset and b9-19 for PPT */
239d8899132SKalle Valo #define ATH12K_CC_SPT_MSB 8
240d8899132SKalle Valo #define ATH12K_CC_PPT_MSB 19
241d8899132SKalle Valo #define ATH12K_CC_PPT_SHIFT 9
242d8899132SKalle Valo #define ATH12k_DP_CC_COOKIE_SPT	GENMASK(8, 0)
243d8899132SKalle Valo #define ATH12K_DP_CC_COOKIE_PPT	GENMASK(19, 9)
244d8899132SKalle Valo 
245d8899132SKalle Valo #define DP_REO_QREF_NUM		GENMASK(31, 16)
246d8899132SKalle Valo #define DP_MAX_PEER_ID		2047
247d8899132SKalle Valo 
248d8899132SKalle Valo /* Total size of the LUT is based on 2K peers, each having reference
249d8899132SKalle Valo  * for 17tids, note each entry is of type ath12k_reo_queue_ref
250d8899132SKalle Valo  * hence total size is 2048 * 17 * 8 = 278528
251d8899132SKalle Valo  */
252d8899132SKalle Valo #define DP_REOQ_LUT_SIZE	278528
253d8899132SKalle Valo 
254d8899132SKalle Valo /* Invalid TX Bank ID value */
255d8899132SKalle Valo #define DP_INVALID_BANK_ID -1
256d8899132SKalle Valo 
257d8899132SKalle Valo struct ath12k_dp_tx_bank_profile {
258d8899132SKalle Valo 	u8 is_configured;
259d8899132SKalle Valo 	u32 num_users;
260d8899132SKalle Valo 	u32 bank_config;
261d8899132SKalle Valo };
262d8899132SKalle Valo 
263d8899132SKalle Valo struct ath12k_hp_update_timer {
264d8899132SKalle Valo 	struct timer_list timer;
265d8899132SKalle Valo 	bool started;
266d8899132SKalle Valo 	bool init;
267d8899132SKalle Valo 	u32 tx_num;
268d8899132SKalle Valo 	u32 timer_tx_num;
269d8899132SKalle Valo 	u32 ring_id;
270d8899132SKalle Valo 	u32 interval;
271d8899132SKalle Valo 	struct ath12k_base *ab;
272d8899132SKalle Valo };
273d8899132SKalle Valo 
274d8899132SKalle Valo struct ath12k_rx_desc_info {
275d8899132SKalle Valo 	struct list_head list;
276d8899132SKalle Valo 	struct sk_buff *skb;
277d8899132SKalle Valo 	u32 cookie;
278d8899132SKalle Valo 	u32 magic;
279d8899132SKalle Valo };
280d8899132SKalle Valo 
281d8899132SKalle Valo struct ath12k_tx_desc_info {
282d8899132SKalle Valo 	struct list_head list;
283d8899132SKalle Valo 	struct sk_buff *skb;
284d8899132SKalle Valo 	u32 desc_id; /* Cookie */
285d8899132SKalle Valo 	u8 mac_id;
286d8899132SKalle Valo 	u8 pool_id;
287d8899132SKalle Valo };
288d8899132SKalle Valo 
289d8899132SKalle Valo struct ath12k_spt_info {
290d8899132SKalle Valo 	dma_addr_t paddr;
291d8899132SKalle Valo 	u64 *vaddr;
292*afb522b3SRajat Soni 	struct ath12k_rx_desc_info *rxbaddr[ATH12K_NUM_RX_SPT_PAGES];
293*afb522b3SRajat Soni 	struct ath12k_tx_desc_info *txbaddr[ATH12K_NUM_TX_SPT_PAGES];
294d8899132SKalle Valo };
295d8899132SKalle Valo 
296d8899132SKalle Valo struct ath12k_reo_queue_ref {
297d8899132SKalle Valo 	u32 info0;
298d8899132SKalle Valo 	u32 info1;
299d8899132SKalle Valo } __packed;
300d8899132SKalle Valo 
301d8899132SKalle Valo struct ath12k_reo_q_addr_lut {
302d8899132SKalle Valo 	dma_addr_t paddr;
303d8899132SKalle Valo 	u32 *vaddr;
304d8899132SKalle Valo };
305d8899132SKalle Valo 
306d8899132SKalle Valo struct ath12k_dp {
307d8899132SKalle Valo 	struct ath12k_base *ab;
308d8899132SKalle Valo 	u8 num_bank_profiles;
309d8899132SKalle Valo 	/* protects the access and update of bank_profiles */
310d8899132SKalle Valo 	spinlock_t tx_bank_lock;
311d8899132SKalle Valo 	struct ath12k_dp_tx_bank_profile *bank_profiles;
312d8899132SKalle Valo 	enum ath12k_htc_ep_id eid;
313d8899132SKalle Valo 	struct completion htt_tgt_version_received;
314d8899132SKalle Valo 	u8 htt_tgt_ver_major;
315d8899132SKalle Valo 	u8 htt_tgt_ver_minor;
316d8899132SKalle Valo 	struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
317d8899132SKalle Valo 	struct dp_srng wbm_idle_ring;
318d8899132SKalle Valo 	struct dp_srng wbm_desc_rel_ring;
319d8899132SKalle Valo 	struct dp_srng tcl_cmd_ring;
320d8899132SKalle Valo 	struct dp_srng tcl_status_ring;
321d8899132SKalle Valo 	struct dp_srng reo_reinject_ring;
322d8899132SKalle Valo 	struct dp_srng rx_rel_ring;
323d8899132SKalle Valo 	struct dp_srng reo_except_ring;
324d8899132SKalle Valo 	struct dp_srng reo_cmd_ring;
325d8899132SKalle Valo 	struct dp_srng reo_status_ring;
326d8899132SKalle Valo 	struct dp_srng reo_dst_ring[DP_REO_DST_RING_MAX];
327d8899132SKalle Valo 	struct dp_tx_ring tx_ring[DP_TCL_NUM_RING_MAX];
328d8899132SKalle Valo 	struct hal_wbm_idle_scatter_list scatter_list[DP_IDLE_SCATTER_BUFS_MAX];
329d8899132SKalle Valo 	struct list_head reo_cmd_list;
330d8899132SKalle Valo 	struct list_head reo_cmd_cache_flush_list;
331d8899132SKalle Valo 	u32 reo_cmd_cache_flush_count;
332d8899132SKalle Valo 
333d8899132SKalle Valo 	/* protects access to below fields,
334d8899132SKalle Valo 	 * - reo_cmd_list
335d8899132SKalle Valo 	 * - reo_cmd_cache_flush_list
336d8899132SKalle Valo 	 * - reo_cmd_cache_flush_count
337d8899132SKalle Valo 	 */
338d8899132SKalle Valo 	spinlock_t reo_cmd_lock;
339d8899132SKalle Valo 	struct ath12k_hp_update_timer reo_cmd_timer;
340d8899132SKalle Valo 	struct ath12k_hp_update_timer tx_ring_timer[DP_TCL_NUM_RING_MAX];
341d8899132SKalle Valo 	struct ath12k_spt_info *spt_info;
342d8899132SKalle Valo 	u32 num_spt_pages;
343d8899132SKalle Valo 	struct list_head rx_desc_free_list;
344d8899132SKalle Valo 	struct list_head rx_desc_used_list;
345d8899132SKalle Valo 	/* protects the free and used desc list */
346d8899132SKalle Valo 	spinlock_t rx_desc_lock;
347d8899132SKalle Valo 
348d8899132SKalle Valo 	struct list_head tx_desc_free_list[ATH12K_HW_MAX_QUEUES];
349d8899132SKalle Valo 	struct list_head tx_desc_used_list[ATH12K_HW_MAX_QUEUES];
350d8899132SKalle Valo 	/* protects the free and used desc lists */
351d8899132SKalle Valo 	spinlock_t tx_desc_lock[ATH12K_HW_MAX_QUEUES];
352d8899132SKalle Valo 
353d8899132SKalle Valo 	struct dp_rxdma_ring rx_refill_buf_ring;
354d8899132SKalle Valo 	struct dp_srng rx_mac_buf_ring[MAX_RXDMA_PER_PDEV];
355d8899132SKalle Valo 	struct dp_srng rxdma_err_dst_ring[MAX_RXDMA_PER_PDEV];
356d8899132SKalle Valo 	struct dp_rxdma_ring rxdma_mon_buf_ring;
357d8899132SKalle Valo 	struct dp_rxdma_ring tx_mon_buf_ring;
358d8899132SKalle Valo 	struct ath12k_reo_q_addr_lut reoq_lut;
359d8899132SKalle Valo };
360d8899132SKalle Valo 
361d8899132SKalle Valo /* HTT definitions */
362d8899132SKalle Valo 
363d8899132SKalle Valo #define HTT_TCL_META_DATA_TYPE			BIT(0)
364d8899132SKalle Valo #define HTT_TCL_META_DATA_VALID_HTT		BIT(1)
365d8899132SKalle Valo 
366d8899132SKalle Valo /* vdev meta data */
367d8899132SKalle Valo #define HTT_TCL_META_DATA_VDEV_ID		GENMASK(9, 2)
368d8899132SKalle Valo #define HTT_TCL_META_DATA_PDEV_ID		GENMASK(11, 10)
369d8899132SKalle Valo #define HTT_TCL_META_DATA_HOST_INSPECTED	BIT(12)
370d8899132SKalle Valo 
371d8899132SKalle Valo /* peer meta data */
372d8899132SKalle Valo #define HTT_TCL_META_DATA_PEER_ID		GENMASK(15, 2)
373d8899132SKalle Valo 
374d8899132SKalle Valo #define HTT_TX_WBM_COMP_STATUS_OFFSET 8
375d8899132SKalle Valo 
376480c9df5SColin Ian King /* HTT tx completion is overlaid in wbm_release_ring */
377d8899132SKalle Valo #define HTT_TX_WBM_COMP_INFO0_STATUS		GENMASK(16, 13)
378d8899132SKalle Valo #define HTT_TX_WBM_COMP_INFO1_REINJECT_REASON	GENMASK(3, 0)
379d8899132SKalle Valo #define HTT_TX_WBM_COMP_INFO1_EXCEPTION_FRAME	BIT(4)
380d8899132SKalle Valo 
381d8899132SKalle Valo #define HTT_TX_WBM_COMP_INFO2_ACK_RSSI		GENMASK(31, 24)
382d8899132SKalle Valo 
383d8899132SKalle Valo struct htt_tx_wbm_completion {
384d8899132SKalle Valo 	__le32 rsvd0[2];
385d8899132SKalle Valo 	__le32 info0;
386d8899132SKalle Valo 	__le32 info1;
387d8899132SKalle Valo 	__le32 info2;
388d8899132SKalle Valo 	__le32 info3;
389d8899132SKalle Valo 	__le32 info4;
390d8899132SKalle Valo 	__le32 rsvd1;
391d8899132SKalle Valo 
392d8899132SKalle Valo } __packed;
393d8899132SKalle Valo 
394d8899132SKalle Valo enum htt_h2t_msg_type {
395d8899132SKalle Valo 	HTT_H2T_MSG_TYPE_VERSION_REQ		= 0,
396d8899132SKalle Valo 	HTT_H2T_MSG_TYPE_SRING_SETUP		= 0xb,
397d8899132SKalle Valo 	HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG	= 0xc,
398d8899132SKalle Valo 	HTT_H2T_MSG_TYPE_EXT_STATS_CFG		= 0x10,
399d8899132SKalle Valo 	HTT_H2T_MSG_TYPE_PPDU_STATS_CFG		= 0x11,
400d8899132SKalle Valo 	HTT_H2T_MSG_TYPE_VDEV_TXRX_STATS_CFG	= 0x1a,
401d8899132SKalle Valo 	HTT_H2T_MSG_TYPE_TX_MONITOR_CFG		= 0x1b,
402d8899132SKalle Valo };
403d8899132SKalle Valo 
404d8899132SKalle Valo #define HTT_VER_REQ_INFO_MSG_ID		GENMASK(7, 0)
405d8899132SKalle Valo 
406d8899132SKalle Valo struct htt_ver_req_cmd {
407d8899132SKalle Valo 	__le32 ver_reg_info;
408d8899132SKalle Valo } __packed;
409d8899132SKalle Valo 
410d8899132SKalle Valo enum htt_srng_ring_type {
411d8899132SKalle Valo 	HTT_HW_TO_SW_RING,
412d8899132SKalle Valo 	HTT_SW_TO_HW_RING,
413d8899132SKalle Valo 	HTT_SW_TO_SW_RING,
414d8899132SKalle Valo };
415d8899132SKalle Valo 
416d8899132SKalle Valo enum htt_srng_ring_id {
417d8899132SKalle Valo 	HTT_RXDMA_HOST_BUF_RING,
418d8899132SKalle Valo 	HTT_RXDMA_MONITOR_STATUS_RING,
419d8899132SKalle Valo 	HTT_RXDMA_MONITOR_BUF_RING,
420d8899132SKalle Valo 	HTT_RXDMA_MONITOR_DESC_RING,
421d8899132SKalle Valo 	HTT_RXDMA_MONITOR_DEST_RING,
422d8899132SKalle Valo 	HTT_HOST1_TO_FW_RXBUF_RING,
423d8899132SKalle Valo 	HTT_HOST2_TO_FW_RXBUF_RING,
424d8899132SKalle Valo 	HTT_RXDMA_NON_MONITOR_DEST_RING,
425d8899132SKalle Valo 	HTT_TX_MON_HOST2MON_BUF_RING,
426d8899132SKalle Valo 	HTT_TX_MON_MON2HOST_DEST_RING,
427d8899132SKalle Valo };
428d8899132SKalle Valo 
429d8899132SKalle Valo /* host -> target  HTT_SRING_SETUP message
430d8899132SKalle Valo  *
431d8899132SKalle Valo  * After target is booted up, Host can send SRING setup message for
432d8899132SKalle Valo  * each host facing LMAC SRING. Target setups up HW registers based
433d8899132SKalle Valo  * on setup message and confirms back to Host if response_required is set.
434d8899132SKalle Valo  * Host should wait for confirmation message before sending new SRING
435d8899132SKalle Valo  * setup message
436d8899132SKalle Valo  *
437d8899132SKalle Valo  * The message would appear as follows:
438d8899132SKalle Valo  *
439d8899132SKalle Valo  * |31            24|23    20|19|18 16|15|14          8|7                0|
440d8899132SKalle Valo  * |--------------- +-----------------+----------------+------------------|
441d8899132SKalle Valo  * |    ring_type   |      ring_id    |    pdev_id     |     msg_type     |
442d8899132SKalle Valo  * |----------------------------------------------------------------------|
443d8899132SKalle Valo  * |                          ring_base_addr_lo                           |
444d8899132SKalle Valo  * |----------------------------------------------------------------------|
445d8899132SKalle Valo  * |                         ring_base_addr_hi                            |
446d8899132SKalle Valo  * |----------------------------------------------------------------------|
447d8899132SKalle Valo  * |ring_misc_cfg_flag|ring_entry_size|            ring_size              |
448d8899132SKalle Valo  * |----------------------------------------------------------------------|
449d8899132SKalle Valo  * |                         ring_head_offset32_remote_addr_lo            |
450d8899132SKalle Valo  * |----------------------------------------------------------------------|
451d8899132SKalle Valo  * |                         ring_head_offset32_remote_addr_hi            |
452d8899132SKalle Valo  * |----------------------------------------------------------------------|
453d8899132SKalle Valo  * |                         ring_tail_offset32_remote_addr_lo            |
454d8899132SKalle Valo  * |----------------------------------------------------------------------|
455d8899132SKalle Valo  * |                         ring_tail_offset32_remote_addr_hi            |
456d8899132SKalle Valo  * |----------------------------------------------------------------------|
457d8899132SKalle Valo  * |                          ring_msi_addr_lo                            |
458d8899132SKalle Valo  * |----------------------------------------------------------------------|
459d8899132SKalle Valo  * |                          ring_msi_addr_hi                            |
460d8899132SKalle Valo  * |----------------------------------------------------------------------|
461d8899132SKalle Valo  * |                          ring_msi_data                               |
462d8899132SKalle Valo  * |----------------------------------------------------------------------|
463d8899132SKalle Valo  * |         intr_timer_th            |IM|      intr_batch_counter_th     |
464d8899132SKalle Valo  * |----------------------------------------------------------------------|
465d8899132SKalle Valo  * |          reserved        |RR|PTCF|        intr_low_threshold         |
466d8899132SKalle Valo  * |----------------------------------------------------------------------|
467d8899132SKalle Valo  * Where
468d8899132SKalle Valo  *     IM = sw_intr_mode
469d8899132SKalle Valo  *     RR = response_required
470d8899132SKalle Valo  *     PTCF = prefetch_timer_cfg
471d8899132SKalle Valo  *
472d8899132SKalle Valo  * The message is interpreted as follows:
473d8899132SKalle Valo  * dword0  - b'0:7   - msg_type: This will be set to
474d8899132SKalle Valo  *                     HTT_H2T_MSG_TYPE_SRING_SETUP
475d8899132SKalle Valo  *           b'8:15  - pdev_id:
476d8899132SKalle Valo  *                     0 (for rings at SOC/UMAC level),
477d8899132SKalle Valo  *                     1/2/3 mac id (for rings at LMAC level)
478d8899132SKalle Valo  *           b'16:23 - ring_id: identify which ring is to setup,
479d8899132SKalle Valo  *                     more details can be got from enum htt_srng_ring_id
480d8899132SKalle Valo  *           b'24:31 - ring_type: identify type of host rings,
481d8899132SKalle Valo  *                     more details can be got from enum htt_srng_ring_type
482d8899132SKalle Valo  * dword1  - b'0:31  - ring_base_addr_lo: Lower 32bits of ring base address
483d8899132SKalle Valo  * dword2  - b'0:31  - ring_base_addr_hi: Upper 32bits of ring base address
484d8899132SKalle Valo  * dword3  - b'0:15  - ring_size: size of the ring in unit of 4-bytes words
485d8899132SKalle Valo  *           b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
486d8899132SKalle Valo  *           b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
487d8899132SKalle Valo  *                     SW_TO_HW_RING.
488d8899132SKalle Valo  *                     Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
489d8899132SKalle Valo  * dword4  - b'0:31  - ring_head_off32_remote_addr_lo:
490d8899132SKalle Valo  *                     Lower 32 bits of memory address of the remote variable
491d8899132SKalle Valo  *                     storing the 4-byte word offset that identifies the head
492d8899132SKalle Valo  *                     element within the ring.
493d8899132SKalle Valo  *                     (The head offset variable has type u32.)
494d8899132SKalle Valo  *                     Valid for HW_TO_SW and SW_TO_SW rings.
495d8899132SKalle Valo  * dword5  - b'0:31  - ring_head_off32_remote_addr_hi:
496d8899132SKalle Valo  *                     Upper 32 bits of memory address of the remote variable
497d8899132SKalle Valo  *                     storing the 4-byte word offset that identifies the head
498d8899132SKalle Valo  *                     element within the ring.
499d8899132SKalle Valo  *                     (The head offset variable has type u32.)
500d8899132SKalle Valo  *                     Valid for HW_TO_SW and SW_TO_SW rings.
501d8899132SKalle Valo  * dword6  - b'0:31  - ring_tail_off32_remote_addr_lo:
502d8899132SKalle Valo  *                     Lower 32 bits of memory address of the remote variable
503d8899132SKalle Valo  *                     storing the 4-byte word offset that identifies the tail
504d8899132SKalle Valo  *                     element within the ring.
505d8899132SKalle Valo  *                     (The tail offset variable has type u32.)
506d8899132SKalle Valo  *                     Valid for HW_TO_SW and SW_TO_SW rings.
507d8899132SKalle Valo  * dword7  - b'0:31  - ring_tail_off32_remote_addr_hi:
508d8899132SKalle Valo  *                     Upper 32 bits of memory address of the remote variable
509d8899132SKalle Valo  *                     storing the 4-byte word offset that identifies the tail
510d8899132SKalle Valo  *                     element within the ring.
511d8899132SKalle Valo  *                     (The tail offset variable has type u32.)
512d8899132SKalle Valo  *                     Valid for HW_TO_SW and SW_TO_SW rings.
513d8899132SKalle Valo  * dword8  - b'0:31  - ring_msi_addr_lo: Lower 32bits of MSI cfg address
514d8899132SKalle Valo  *                     valid only for HW_TO_SW_RING and SW_TO_HW_RING
515d8899132SKalle Valo  * dword9  - b'0:31  - ring_msi_addr_hi: Upper 32bits of MSI cfg address
516d8899132SKalle Valo  *                     valid only for HW_TO_SW_RING and SW_TO_HW_RING
517d8899132SKalle Valo  * dword10 - b'0:31  - ring_msi_data: MSI data
518d8899132SKalle Valo  *                     Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
519d8899132SKalle Valo  *                     valid only for HW_TO_SW_RING and SW_TO_HW_RING
520d8899132SKalle Valo  * dword11 - b'0:14  - intr_batch_counter_th:
521d8899132SKalle Valo  *                     batch counter threshold is in units of 4-byte words.
522d8899132SKalle Valo  *                     HW internally maintains and increments batch count.
523d8899132SKalle Valo  *                     (see SRING spec for detail description).
524d8899132SKalle Valo  *                     When batch count reaches threshold value, an interrupt
525d8899132SKalle Valo  *                     is generated by HW.
526d8899132SKalle Valo  *           b'15    - sw_intr_mode:
527d8899132SKalle Valo  *                     This configuration shall be static.
528d8899132SKalle Valo  *                     Only programmed at power up.
529d8899132SKalle Valo  *                     0: generate pulse style sw interrupts
530d8899132SKalle Valo  *                     1: generate level style sw interrupts
531d8899132SKalle Valo  *           b'16:31 - intr_timer_th:
532d8899132SKalle Valo  *                     The timer init value when timer is idle or is
533d8899132SKalle Valo  *                     initialized to start downcounting.
534d8899132SKalle Valo  *                     In 8us units (to cover a range of 0 to 524 ms)
535d8899132SKalle Valo  * dword12 - b'0:15  - intr_low_threshold:
536d8899132SKalle Valo  *                     Used only by Consumer ring to generate ring_sw_int_p.
537d8899132SKalle Valo  *                     Ring entries low threshold water mark, that is used
538d8899132SKalle Valo  *                     in combination with the interrupt timer as well as
539d8899132SKalle Valo  *                     the clearing of the level interrupt.
540d8899132SKalle Valo  *           b'16:18 - prefetch_timer_cfg:
541d8899132SKalle Valo  *                     Used only by Consumer ring to set timer mode to
542d8899132SKalle Valo  *                     support Application prefetch handling.
543d8899132SKalle Valo  *                     The external tail offset/pointer will be updated
544d8899132SKalle Valo  *                     at following intervals:
545d8899132SKalle Valo  *                     3'b000: (Prefetch feature disabled; used only for debug)
546d8899132SKalle Valo  *                     3'b001: 1 usec
547d8899132SKalle Valo  *                     3'b010: 4 usec
548d8899132SKalle Valo  *                     3'b011: 8 usec (default)
549d8899132SKalle Valo  *                     3'b100: 16 usec
550480c9df5SColin Ian King  *                     Others: Reserved
551d8899132SKalle Valo  *           b'19    - response_required:
552d8899132SKalle Valo  *                     Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
553d8899132SKalle Valo  *           b'20:31 - reserved:  reserved for future use
554d8899132SKalle Valo  */
555d8899132SKalle Valo 
556d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
557d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
558d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO0_RING_ID	GENMASK(23, 16)
559d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO0_RING_TYPE	GENMASK(31, 24)
560d8899132SKalle Valo 
561d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO1_RING_SIZE			GENMASK(15, 0)
562d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO1_RING_ENTRY_SIZE		GENMASK(23, 16)
563d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO1_RING_LOOP_CNT_DIS		BIT(25)
564d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_MSI_SWAP		BIT(27)
565d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_HOST_FW_SWAP	BIT(28)
566d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_TLV_SWAP		BIT(29)
567d8899132SKalle Valo 
568d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INTR_INFO_BATCH_COUNTER_THRESH	GENMASK(14, 0)
569d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INTR_INFO_SW_INTR_MODE		BIT(15)
570d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INTR_INFO_INTR_TIMER_THRESH		GENMASK(31, 16)
571d8899132SKalle Valo 
572d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO2_INTR_LOW_THRESH	GENMASK(15, 0)
573d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO2_PRE_FETCH_TIMER_CFG	GENMASK(18, 16)
574d8899132SKalle Valo #define HTT_SRNG_SETUP_CMD_INFO2_RESPONSE_REQUIRED	BIT(19)
575d8899132SKalle Valo 
576d8899132SKalle Valo struct htt_srng_setup_cmd {
577d8899132SKalle Valo 	__le32 info0;
578d8899132SKalle Valo 	__le32 ring_base_addr_lo;
579d8899132SKalle Valo 	__le32 ring_base_addr_hi;
580d8899132SKalle Valo 	__le32 info1;
581d8899132SKalle Valo 	__le32 ring_head_off32_remote_addr_lo;
582d8899132SKalle Valo 	__le32 ring_head_off32_remote_addr_hi;
583d8899132SKalle Valo 	__le32 ring_tail_off32_remote_addr_lo;
584d8899132SKalle Valo 	__le32 ring_tail_off32_remote_addr_hi;
585d8899132SKalle Valo 	__le32 ring_msi_addr_lo;
586d8899132SKalle Valo 	__le32 ring_msi_addr_hi;
587d8899132SKalle Valo 	__le32 msi_data;
588d8899132SKalle Valo 	__le32 intr_info;
589d8899132SKalle Valo 	__le32 info2;
590d8899132SKalle Valo } __packed;
591d8899132SKalle Valo 
592d8899132SKalle Valo /* host -> target FW  PPDU_STATS config message
593d8899132SKalle Valo  *
594d8899132SKalle Valo  * @details
595d8899132SKalle Valo  * The following field definitions describe the format of the HTT host
596d8899132SKalle Valo  * to target FW for PPDU_STATS_CFG msg.
597d8899132SKalle Valo  * The message allows the host to configure the PPDU_STATS_IND messages
598d8899132SKalle Valo  * produced by the target.
599d8899132SKalle Valo  *
600d8899132SKalle Valo  * |31          24|23          16|15           8|7            0|
601d8899132SKalle Valo  * |-----------------------------------------------------------|
602d8899132SKalle Valo  * |    REQ bit mask             |   pdev_mask  |   msg type   |
603d8899132SKalle Valo  * |-----------------------------------------------------------|
604d8899132SKalle Valo  * Header fields:
605d8899132SKalle Valo  *  - MSG_TYPE
606d8899132SKalle Valo  *    Bits 7:0
607d8899132SKalle Valo  *    Purpose: identifies this is a req to configure ppdu_stats_ind from target
608d8899132SKalle Valo  *    Value: 0x11
609d8899132SKalle Valo  *  - PDEV_MASK
610d8899132SKalle Valo  *    Bits 8:15
611d8899132SKalle Valo  *    Purpose: identifies which pdevs this PPDU stats configuration applies to
612d8899132SKalle Valo  *    Value: This is a overloaded field, refer to usage and interpretation of
613d8899132SKalle Valo  *           PDEV in interface document.
614d8899132SKalle Valo  *           Bit   8    :  Reserved for SOC stats
615d8899132SKalle Valo  *           Bit 9 - 15 :  Indicates PDEV_MASK in DBDC
616d8899132SKalle Valo  *                         Indicates MACID_MASK in DBS
617d8899132SKalle Valo  *  - REQ_TLV_BIT_MASK
618d8899132SKalle Valo  *    Bits 16:31
619d8899132SKalle Valo  *    Purpose: each set bit indicates the corresponding PPDU stats TLV type
620d8899132SKalle Valo  *        needs to be included in the target's PPDU_STATS_IND messages.
621d8899132SKalle Valo  *    Value: refer htt_ppdu_stats_tlv_tag_t <<<???
622d8899132SKalle Valo  *
623d8899132SKalle Valo  */
624d8899132SKalle Valo 
625d8899132SKalle Valo struct htt_ppdu_stats_cfg_cmd {
626d8899132SKalle Valo 	__le32 msg;
627d8899132SKalle Valo } __packed;
628d8899132SKalle Valo 
629d8899132SKalle Valo #define HTT_PPDU_STATS_CFG_MSG_TYPE		GENMASK(7, 0)
630d8899132SKalle Valo #define HTT_PPDU_STATS_CFG_PDEV_ID		GENMASK(15, 8)
631d8899132SKalle Valo #define HTT_PPDU_STATS_CFG_TLV_TYPE_BITMASK	GENMASK(31, 16)
632d8899132SKalle Valo 
633d8899132SKalle Valo enum htt_ppdu_stats_tag_type {
634d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_COMMON,
635d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_COMMON,
636d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_RATE,
637d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64,
638d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256,
639d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_SCH_CMD_STATUS,
640d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON,
641d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64,
642d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256,
643d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS,
644d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH,
645d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY,
646d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_INFO,
647d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD,
648d8899132SKalle Valo 
649d8899132SKalle Valo 	/* New TLV's are added above to this line */
650d8899132SKalle Valo 	HTT_PPDU_STATS_TAG_MAX,
651d8899132SKalle Valo };
652d8899132SKalle Valo 
653d8899132SKalle Valo #define HTT_PPDU_STATS_TAG_DEFAULT (BIT(HTT_PPDU_STATS_TAG_COMMON) \
654d8899132SKalle Valo 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMMON) \
655d8899132SKalle Valo 				   | BIT(HTT_PPDU_STATS_TAG_USR_RATE) \
656d8899132SKalle Valo 				   | BIT(HTT_PPDU_STATS_TAG_SCH_CMD_STATUS) \
657d8899132SKalle Valo 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON) \
658d8899132SKalle Valo 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS) \
659d8899132SKalle Valo 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH) \
660d8899132SKalle Valo 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY))
661d8899132SKalle Valo 
662d8899132SKalle Valo #define HTT_PPDU_STATS_TAG_PKTLOG  (BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64) | \
663d8899132SKalle Valo 				    BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256) | \
664d8899132SKalle Valo 				    BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64) | \
665d8899132SKalle Valo 				    BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256) | \
666d8899132SKalle Valo 				    BIT(HTT_PPDU_STATS_TAG_INFO) | \
667d8899132SKalle Valo 				    BIT(HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD) | \
668d8899132SKalle Valo 				    HTT_PPDU_STATS_TAG_DEFAULT)
669d8899132SKalle Valo 
670d8899132SKalle Valo enum htt_stats_internal_ppdu_frametype {
671d8899132SKalle Valo 	HTT_STATS_PPDU_FTYPE_CTRL,
672d8899132SKalle Valo 	HTT_STATS_PPDU_FTYPE_DATA,
673d8899132SKalle Valo 	HTT_STATS_PPDU_FTYPE_BAR,
674d8899132SKalle Valo 	HTT_STATS_PPDU_FTYPE_MAX
675d8899132SKalle Valo };
676d8899132SKalle Valo 
677d8899132SKalle Valo /* HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
678d8899132SKalle Valo  *
679d8899132SKalle Valo  * details:
680d8899132SKalle Valo  *    HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
681d8899132SKalle Valo  *    configure RXDMA rings.
682d8899132SKalle Valo  *    The configuration is per ring based and includes both packet subtypes
683d8899132SKalle Valo  *    and PPDU/MPDU TLVs.
684d8899132SKalle Valo  *
685d8899132SKalle Valo  *    The message would appear as follows:
686d8899132SKalle Valo  *
687d8899132SKalle Valo  *    |31       26|25|24|23            16|15             8|7             0|
688d8899132SKalle Valo  *    |-----------------+----------------+----------------+---------------|
689d8899132SKalle Valo  *    |   rsvd1   |PS|SS|     ring_id    |     pdev_id    |    msg_type   |
690d8899132SKalle Valo  *    |-------------------------------------------------------------------|
691d8899132SKalle Valo  *    |              rsvd2               |           ring_buffer_size     |
692d8899132SKalle Valo  *    |-------------------------------------------------------------------|
693d8899132SKalle Valo  *    |                        packet_type_enable_flags_0                 |
694d8899132SKalle Valo  *    |-------------------------------------------------------------------|
695d8899132SKalle Valo  *    |                        packet_type_enable_flags_1                 |
696d8899132SKalle Valo  *    |-------------------------------------------------------------------|
697d8899132SKalle Valo  *    |                        packet_type_enable_flags_2                 |
698d8899132SKalle Valo  *    |-------------------------------------------------------------------|
699d8899132SKalle Valo  *    |                        packet_type_enable_flags_3                 |
700d8899132SKalle Valo  *    |-------------------------------------------------------------------|
701d8899132SKalle Valo  *    |                         tlv_filter_in_flags                       |
702d8899132SKalle Valo  *    |-------------------------------------------------------------------|
703d8899132SKalle Valo  * Where:
704d8899132SKalle Valo  *     PS = pkt_swap
705d8899132SKalle Valo  *     SS = status_swap
706d8899132SKalle Valo  * The message is interpreted as follows:
707d8899132SKalle Valo  * dword0 - b'0:7   - msg_type: This will be set to
708d8899132SKalle Valo  *                    HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
709d8899132SKalle Valo  *          b'8:15  - pdev_id:
710d8899132SKalle Valo  *                    0 (for rings at SOC/UMAC level),
711d8899132SKalle Valo  *                    1/2/3 mac id (for rings at LMAC level)
712d8899132SKalle Valo  *          b'16:23 - ring_id : Identify the ring to configure.
713d8899132SKalle Valo  *                    More details can be got from enum htt_srng_ring_id
714d8899132SKalle Valo  *          b'24    - status_swap: 1 is to swap status TLV
715d8899132SKalle Valo  *          b'25    - pkt_swap:  1 is to swap packet TLV
716d8899132SKalle Valo  *          b'26:31 - rsvd1:  reserved for future use
7174f1dbb49SJeff Johnson  * dword1 - b'0:16  - ring_buffer_size: size of buffers referenced by rx ring,
718d8899132SKalle Valo  *                    in byte units.
719d8899132SKalle Valo  *                    Valid only for HW_TO_SW_RING and SW_TO_HW_RING
720d8899132SKalle Valo  *        - b'16:31 - rsvd2: Reserved for future use
721d8899132SKalle Valo  * dword2 - b'0:31  - packet_type_enable_flags_0:
722d8899132SKalle Valo  *                    Enable MGMT packet from 0b0000 to 0b1001
723d8899132SKalle Valo  *                    bits from low to high: FP, MD, MO - 3 bits
724d8899132SKalle Valo  *                        FP: Filter_Pass
725d8899132SKalle Valo  *                        MD: Monitor_Direct
726d8899132SKalle Valo  *                        MO: Monitor_Other
727d8899132SKalle Valo  *                    10 mgmt subtypes * 3 bits -> 30 bits
728d8899132SKalle Valo  *                    Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
729d8899132SKalle Valo  * dword3 - b'0:31  - packet_type_enable_flags_1:
730d8899132SKalle Valo  *                    Enable MGMT packet from 0b1010 to 0b1111
731d8899132SKalle Valo  *                    bits from low to high: FP, MD, MO - 3 bits
732d8899132SKalle Valo  *                    Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
733d8899132SKalle Valo  * dword4 - b'0:31 -  packet_type_enable_flags_2:
734d8899132SKalle Valo  *                    Enable CTRL packet from 0b0000 to 0b1001
735d8899132SKalle Valo  *                    bits from low to high: FP, MD, MO - 3 bits
736d8899132SKalle Valo  *                    Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
737d8899132SKalle Valo  * dword5 - b'0:31  - packet_type_enable_flags_3:
738d8899132SKalle Valo  *                    Enable CTRL packet from 0b1010 to 0b1111,
739d8899132SKalle Valo  *                    MCAST_DATA, UCAST_DATA, NULL_DATA
740d8899132SKalle Valo  *                    bits from low to high: FP, MD, MO - 3 bits
741d8899132SKalle Valo  *                    Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
742d8899132SKalle Valo  * dword6 - b'0:31 -  tlv_filter_in_flags:
743d8899132SKalle Valo  *                    Filter in Attention/MPDU/PPDU/Header/User tlvs
744d8899132SKalle Valo  *                    Refer to CFG_TLV_FILTER_IN_FLAG defs
745d8899132SKalle Valo  */
746d8899132SKalle Valo 
747d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
748d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
749d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_RING_ID	GENMASK(23, 16)
750d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_SS		BIT(24)
751d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PS		BIT(25)
752d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_CMD_INFO1_BUF_SIZE	GENMASK(15, 0)
753d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_CMD_OFFSET_VALID      BIT(26)
754d8899132SKalle Valo 
755d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET      GENMASK(15, 0)
756d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET      GENMASK(31, 16)
757d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET    GENMASK(15, 0)
758d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET  GENMASK(31, 16)
759d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET    GENMASK(15, 0)
760d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET  GENMASK(31, 16)
761d8899132SKalle Valo #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET   GENMASK(15, 0)
762d8899132SKalle Valo 
763d8899132SKalle Valo enum htt_rx_filter_tlv_flags {
764d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_MPDU_START		= BIT(0),
765d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_MSDU_START		= BIT(1),
766d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_RX_PACKET		= BIT(2),
767d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_MSDU_END		= BIT(3),
768d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_MPDU_END		= BIT(4),
769d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER		= BIT(5),
770d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER		= BIT(6),
771d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_ATTENTION		= BIT(7),
772d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_PPDU_START		= BIT(8),
773d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END		= BIT(9),
774d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS	= BIT(10),
775d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT	= BIT(11),
776d8899132SKalle Valo 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE	= BIT(12),
777d8899132SKalle Valo };
778d8899132SKalle Valo 
779d8899132SKalle Valo enum htt_rx_mgmt_pkt_filter_tlv_flags0 {
780d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ		= BIT(0),
781d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ		= BIT(1),
782d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ		= BIT(2),
783d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP		= BIT(3),
784d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP		= BIT(4),
785d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP		= BIT(5),
786d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ	= BIT(6),
787d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ	= BIT(7),
788d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ	= BIT(8),
789d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP	= BIT(9),
790d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP	= BIT(10),
791d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP	= BIT(11),
792d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ		= BIT(12),
793d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ		= BIT(13),
794d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ		= BIT(14),
795d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP		= BIT(15),
796d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP		= BIT(16),
797d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP		= BIT(17),
798d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV	= BIT(18),
799d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV	= BIT(19),
800d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV	= BIT(20),
801d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7		= BIT(21),
802d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7		= BIT(22),
803d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7		= BIT(23),
804d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON		= BIT(24),
805d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON		= BIT(25),
806d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON		= BIT(26),
807d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM		= BIT(27),
808d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM		= BIT(28),
809d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM		= BIT(29),
810d8899132SKalle Valo };
811d8899132SKalle Valo 
812d8899132SKalle Valo enum htt_rx_mgmt_pkt_filter_tlv_flags1 {
813d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC		= BIT(0),
814d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC		= BIT(1),
815d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC		= BIT(2),
816d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH		= BIT(3),
817d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH		= BIT(4),
818d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH		= BIT(5),
819d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH		= BIT(6),
820d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH		= BIT(7),
821d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH		= BIT(8),
822d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION		= BIT(9),
823d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION		= BIT(10),
824d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION		= BIT(11),
825d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK	= BIT(12),
826d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK	= BIT(13),
827d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK	= BIT(14),
828d8899132SKalle Valo 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15	= BIT(15),
829d8899132SKalle Valo 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15	= BIT(16),
830d8899132SKalle Valo 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15	= BIT(17),
831d8899132SKalle Valo };
832d8899132SKalle Valo 
833d8899132SKalle Valo enum htt_rx_ctrl_pkt_filter_tlv_flags2 {
834d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1	= BIT(0),
835d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1	= BIT(1),
836d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1	= BIT(2),
837d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2	= BIT(3),
838d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2	= BIT(4),
839d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2	= BIT(5),
840d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER	= BIT(6),
841d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER	= BIT(7),
842d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER	= BIT(8),
843d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4	= BIT(9),
844d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4	= BIT(10),
845d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4	= BIT(11),
846d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL	= BIT(12),
847d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL	= BIT(13),
848d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL	= BIT(14),
849d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP	= BIT(15),
850d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP	= BIT(16),
851d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP	= BIT(17),
852d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT	= BIT(18),
853d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT	= BIT(19),
854d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT	= BIT(20),
855d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER	= BIT(21),
856d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER	= BIT(22),
857d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER	= BIT(23),
858d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR		= BIT(24),
859d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR		= BIT(25),
860d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR		= BIT(26),
861d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA			= BIT(27),
862d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA			= BIT(28),
863d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA			= BIT(29),
864d8899132SKalle Valo };
865d8899132SKalle Valo 
866d8899132SKalle Valo enum htt_rx_ctrl_pkt_filter_tlv_flags3 {
867d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL		= BIT(0),
868d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL		= BIT(1),
869d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL		= BIT(2),
870d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS		= BIT(3),
871d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS		= BIT(4),
872d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS		= BIT(5),
873d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS		= BIT(6),
874d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS		= BIT(7),
875d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS		= BIT(8),
876d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK		= BIT(9),
877d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK		= BIT(10),
878d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK		= BIT(11),
879d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND		= BIT(12),
880d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND		= BIT(13),
881d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND		= BIT(14),
882d8899132SKalle Valo 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK		= BIT(15),
883d8899132SKalle Valo 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK		= BIT(16),
884d8899132SKalle Valo 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK		= BIT(17),
885d8899132SKalle Valo };
886d8899132SKalle Valo 
887d8899132SKalle Valo enum htt_rx_data_pkt_filter_tlv_flasg3 {
888d8899132SKalle Valo 	HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST	= BIT(18),
889d8899132SKalle Valo 	HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST	= BIT(19),
890d8899132SKalle Valo 	HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST	= BIT(20),
891d8899132SKalle Valo 	HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST	= BIT(21),
892d8899132SKalle Valo 	HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST	= BIT(22),
893d8899132SKalle Valo 	HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST	= BIT(23),
894d8899132SKalle Valo 	HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA	= BIT(24),
895d8899132SKalle Valo 	HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA	= BIT(25),
896d8899132SKalle Valo 	HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA	= BIT(26),
897d8899132SKalle Valo };
898d8899132SKalle Valo 
899d8899132SKalle Valo #define HTT_RX_FP_MGMT_FILTER_FLAGS0 \
900d8899132SKalle Valo 	(HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
901d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
902d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
903d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
904d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
905d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
906d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
907d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
908d8899132SKalle Valo 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
909d8899132SKalle Valo 
910d8899132SKalle Valo #define HTT_RX_MD_MGMT_FILTER_FLAGS0 \
911d8899132SKalle Valo 	(HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
912d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
913d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
914d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
915d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
916d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
917d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
918d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
919d8899132SKalle Valo 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
920d8899132SKalle Valo 
921d8899132SKalle Valo #define HTT_RX_MO_MGMT_FILTER_FLAGS0 \
922d8899132SKalle Valo 	(HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
923d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
924d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
925d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
926d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
927d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
928d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
929d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
930d8899132SKalle Valo 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
931d8899132SKalle Valo 
932d8899132SKalle Valo #define HTT_RX_FP_MGMT_FILTER_FLAGS1 (HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
933d8899132SKalle Valo 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
934d8899132SKalle Valo 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
935d8899132SKalle Valo 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
936d8899132SKalle Valo 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
937d8899132SKalle Valo 
938d8899132SKalle Valo #define HTT_RX_MD_MGMT_FILTER_FLAGS1 (HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
939d8899132SKalle Valo 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
940d8899132SKalle Valo 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
941d8899132SKalle Valo 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
942d8899132SKalle Valo 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
943d8899132SKalle Valo 
944d8899132SKalle Valo #define HTT_RX_MO_MGMT_FILTER_FLAGS1 (HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
945d8899132SKalle Valo 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
946d8899132SKalle Valo 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
947d8899132SKalle Valo 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
948d8899132SKalle Valo 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
949d8899132SKalle Valo 
950d8899132SKalle Valo #define HTT_RX_FP_CTRL_FILTER_FLASG2 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
951d8899132SKalle Valo 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
952d8899132SKalle Valo 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
953d8899132SKalle Valo 
954d8899132SKalle Valo #define HTT_RX_MD_CTRL_FILTER_FLASG2 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
955d8899132SKalle Valo 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
956d8899132SKalle Valo 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
957d8899132SKalle Valo 
958d8899132SKalle Valo #define HTT_RX_MO_CTRL_FILTER_FLASG2 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
959d8899132SKalle Valo 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
960d8899132SKalle Valo 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
961d8899132SKalle Valo 
962d8899132SKalle Valo #define HTT_RX_FP_CTRL_FILTER_FLASG3 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
963d8899132SKalle Valo 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
964d8899132SKalle Valo 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
965d8899132SKalle Valo 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
966d8899132SKalle Valo 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
967d8899132SKalle Valo 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
968d8899132SKalle Valo 
969d8899132SKalle Valo #define HTT_RX_MD_CTRL_FILTER_FLASG3 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
970d8899132SKalle Valo 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
971d8899132SKalle Valo 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
972d8899132SKalle Valo 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
973d8899132SKalle Valo 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
974d8899132SKalle Valo 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
975d8899132SKalle Valo 
976d8899132SKalle Valo #define HTT_RX_MO_CTRL_FILTER_FLASG3 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
977d8899132SKalle Valo 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
978d8899132SKalle Valo 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
979d8899132SKalle Valo 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
980d8899132SKalle Valo 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
981d8899132SKalle Valo 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
982d8899132SKalle Valo 
983d8899132SKalle Valo #define HTT_RX_FP_DATA_FILTER_FLASG3 (HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
984d8899132SKalle Valo 				     | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
985d8899132SKalle Valo 				     | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
986d8899132SKalle Valo 
987d8899132SKalle Valo #define HTT_RX_MD_DATA_FILTER_FLASG3 (HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
988d8899132SKalle Valo 				     | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
989d8899132SKalle Valo 				     | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
990d8899132SKalle Valo 
991d8899132SKalle Valo #define HTT_RX_MO_DATA_FILTER_FLASG3 (HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
992d8899132SKalle Valo 				     | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
993d8899132SKalle Valo 				     | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
994d8899132SKalle Valo 
995d8899132SKalle Valo #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS0 \
996d8899132SKalle Valo 		(HTT_RX_FP_MGMT_FILTER_FLAGS0 | \
997d8899132SKalle Valo 		HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
998d8899132SKalle Valo 
999d8899132SKalle Valo #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS0 \
1000d8899132SKalle Valo 		(HTT_RX_MO_MGMT_FILTER_FLAGS0 | \
1001d8899132SKalle Valo 		HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
1002d8899132SKalle Valo 
1003d8899132SKalle Valo #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS1 \
1004d8899132SKalle Valo 		(HTT_RX_FP_MGMT_FILTER_FLAGS1 | \
1005d8899132SKalle Valo 		HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
1006d8899132SKalle Valo 
1007d8899132SKalle Valo #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS1 \
1008d8899132SKalle Valo 		(HTT_RX_MO_MGMT_FILTER_FLAGS1 | \
1009d8899132SKalle Valo 		HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
1010d8899132SKalle Valo 
1011d8899132SKalle Valo #define HTT_RX_MON_FP_CTRL_FILTER_FLASG2 \
1012d8899132SKalle Valo 		(HTT_RX_FP_CTRL_FILTER_FLASG2 | \
1013d8899132SKalle Valo 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
1014d8899132SKalle Valo 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
1015d8899132SKalle Valo 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
1016d8899132SKalle Valo 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
1017d8899132SKalle Valo 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
1018d8899132SKalle Valo 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
1019d8899132SKalle Valo 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
1020d8899132SKalle Valo 
1021d8899132SKalle Valo #define HTT_RX_MON_MO_CTRL_FILTER_FLASG2 \
1022d8899132SKalle Valo 		(HTT_RX_MO_CTRL_FILTER_FLASG2 | \
1023d8899132SKalle Valo 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
1024d8899132SKalle Valo 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
1025d8899132SKalle Valo 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
1026d8899132SKalle Valo 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
1027d8899132SKalle Valo 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
1028d8899132SKalle Valo 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
1029d8899132SKalle Valo 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
1030d8899132SKalle Valo 
1031d8899132SKalle Valo #define HTT_RX_MON_FP_CTRL_FILTER_FLASG3 HTT_RX_FP_CTRL_FILTER_FLASG3
1032d8899132SKalle Valo 
1033d8899132SKalle Valo #define HTT_RX_MON_MO_CTRL_FILTER_FLASG3 HTT_RX_MO_CTRL_FILTER_FLASG3
1034d8899132SKalle Valo 
1035d8899132SKalle Valo #define HTT_RX_MON_FP_DATA_FILTER_FLASG3 HTT_RX_FP_DATA_FILTER_FLASG3
1036d8899132SKalle Valo 
1037d8899132SKalle Valo #define HTT_RX_MON_MO_DATA_FILTER_FLASG3 HTT_RX_MO_DATA_FILTER_FLASG3
1038d8899132SKalle Valo 
1039d8899132SKalle Valo #define HTT_RX_MON_FILTER_TLV_FLAGS \
1040d8899132SKalle Valo 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1041d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
1042d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
1043d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
1044d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
1045d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
1046d8899132SKalle Valo 
1047d8899132SKalle Valo #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_STATUS_RING \
1048d8899132SKalle Valo 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1049d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
1050d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
1051d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
1052d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
1053d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
1054d8899132SKalle Valo 
1055d8899132SKalle Valo #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_BUF_RING \
1056d8899132SKalle Valo 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1057d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_MSDU_START | \
1058d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_RX_PACKET | \
1059d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_MSDU_END | \
1060d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_MPDU_END | \
1061d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER | \
1062d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER | \
1063d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_ATTENTION)
1064d8899132SKalle Valo 
1065d8899132SKalle Valo /* msdu start. mpdu end, attention, rx hdr tlv's are not subscribed */
1066d8899132SKalle Valo #define HTT_RX_TLV_FLAGS_RXDMA_RING \
1067d8899132SKalle Valo 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1068d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_RX_PACKET | \
1069d8899132SKalle Valo 		HTT_RX_FILTER_TLV_FLAGS_MSDU_END)
1070d8899132SKalle Valo 
1071d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
1072d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
1073d8899132SKalle Valo 
1074d8899132SKalle Valo struct htt_rx_ring_selection_cfg_cmd {
1075d8899132SKalle Valo 	__le32 info0;
1076d8899132SKalle Valo 	__le32 info1;
1077d8899132SKalle Valo 	__le32 pkt_type_en_flags0;
1078d8899132SKalle Valo 	__le32 pkt_type_en_flags1;
1079d8899132SKalle Valo 	__le32 pkt_type_en_flags2;
1080d8899132SKalle Valo 	__le32 pkt_type_en_flags3;
1081d8899132SKalle Valo 	__le32 rx_filter_tlv;
1082d8899132SKalle Valo 	__le32 rx_packet_offset;
1083d8899132SKalle Valo 	__le32 rx_mpdu_offset;
1084d8899132SKalle Valo 	__le32 rx_msdu_offset;
1085d8899132SKalle Valo 	__le32 rx_attn_offset;
1086d8899132SKalle Valo } __packed;
1087d8899132SKalle Valo 
1088d8899132SKalle Valo struct htt_rx_ring_tlv_filter {
1089d8899132SKalle Valo 	u32 rx_filter; /* see htt_rx_filter_tlv_flags */
1090d8899132SKalle Valo 	u32 pkt_filter_flags0; /* MGMT */
1091d8899132SKalle Valo 	u32 pkt_filter_flags1; /* MGMT */
1092d8899132SKalle Valo 	u32 pkt_filter_flags2; /* CTRL */
1093d8899132SKalle Valo 	u32 pkt_filter_flags3; /* DATA */
1094d8899132SKalle Valo 	bool offset_valid;
1095d8899132SKalle Valo 	u16 rx_packet_offset;
1096d8899132SKalle Valo 	u16 rx_header_offset;
1097d8899132SKalle Valo 	u16 rx_mpdu_end_offset;
1098d8899132SKalle Valo 	u16 rx_mpdu_start_offset;
1099d8899132SKalle Valo 	u16 rx_msdu_end_offset;
1100d8899132SKalle Valo 	u16 rx_msdu_start_offset;
1101d8899132SKalle Valo 	u16 rx_attn_offset;
1102d8899132SKalle Valo };
1103d8899132SKalle Valo 
1104d8899132SKalle Valo #define HTT_STATS_FRAME_CTRL_TYPE_MGMT  0x0
1105d8899132SKalle Valo #define HTT_STATS_FRAME_CTRL_TYPE_CTRL  0x1
1106d8899132SKalle Valo #define HTT_STATS_FRAME_CTRL_TYPE_DATA  0x2
1107d8899132SKalle Valo #define HTT_STATS_FRAME_CTRL_TYPE_RESV  0x3
1108d8899132SKalle Valo 
1109d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
1110d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
1111d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_RING_ID	GENMASK(23, 16)
1112d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_SS		BIT(24)
1113d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_PS		BIT(25)
1114d8899132SKalle Valo 
1115d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_RING_BUFF_SIZE	GENMASK(15, 0)
1116d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_PKT_TYPE		GENMASK(18, 16)
1117d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_CONF_LEN_MGMT	GENMASK(21, 19)
1118d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_CONF_LEN_CTRL	GENMASK(24, 22)
1119d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_CONF_LEN_DATA	GENMASK(27, 25)
1120d8899132SKalle Valo 
1121d8899132SKalle Valo #define HTT_TX_RING_SELECTION_CFG_CMD_INFO2_PKT_TYPE_EN_FLAG	GENMASK(2, 0)
1122d8899132SKalle Valo 
1123d8899132SKalle Valo struct htt_tx_ring_selection_cfg_cmd {
1124d8899132SKalle Valo 	__le32 info0;
1125d8899132SKalle Valo 	__le32 info1;
1126d8899132SKalle Valo 	__le32 info2;
1127d8899132SKalle Valo 	__le32 tlv_filter_mask_in0;
1128d8899132SKalle Valo 	__le32 tlv_filter_mask_in1;
1129d8899132SKalle Valo 	__le32 tlv_filter_mask_in2;
1130d8899132SKalle Valo 	__le32 tlv_filter_mask_in3;
1131480c9df5SColin Ian King 	__le32 reserved[3];
1132d8899132SKalle Valo } __packed;
1133d8899132SKalle Valo 
1134d8899132SKalle Valo #define HTT_TX_RING_TLV_FILTER_MGMT_DMA_LEN	GENMASK(3, 0)
1135d8899132SKalle Valo #define HTT_TX_RING_TLV_FILTER_CTRL_DMA_LEN	GENMASK(7, 4)
1136d8899132SKalle Valo #define HTT_TX_RING_TLV_FILTER_DATA_DMA_LEN	GENMASK(11, 8)
1137d8899132SKalle Valo 
1138d8899132SKalle Valo #define HTT_TX_MON_FILTER_HYBRID_MODE \
1139d8899132SKalle Valo 		(HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_START_STATUS | \
1140d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_END_STATUS | \
1141d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START | \
1142d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_END | \
1143d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PPDU | \
1144d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_PPDU | \
1145d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_ACK_OR_BA | \
1146d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_1K_BA | \
1147d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PROT | \
1148d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_PROT | \
1149d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_RESPONSE | \
1150d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO | \
1151d8899132SKalle Valo 		HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO_PART2)
1152d8899132SKalle Valo 
1153d8899132SKalle Valo struct htt_tx_ring_tlv_filter {
1154d8899132SKalle Valo 	u32 tx_mon_downstream_tlv_flags;
1155d8899132SKalle Valo 	u32 tx_mon_upstream_tlv_flags0;
1156d8899132SKalle Valo 	u32 tx_mon_upstream_tlv_flags1;
1157d8899132SKalle Valo 	u32 tx_mon_upstream_tlv_flags2;
1158d8899132SKalle Valo 	bool tx_mon_mgmt_filter;
1159d8899132SKalle Valo 	bool tx_mon_data_filter;
1160d8899132SKalle Valo 	bool tx_mon_ctrl_filter;
1161d8899132SKalle Valo 	u16 tx_mon_pkt_dma_len;
1162d8899132SKalle Valo } __packed;
1163d8899132SKalle Valo 
1164d8899132SKalle Valo enum htt_tx_mon_upstream_tlv_flags0 {
1165d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_START_STATUS		= BIT(1),
1166d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_END_STATUS		= BIT(2),
1167d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START		= BIT(3),
1168d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_END		= BIT(4),
1169d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PPDU	= BIT(5),
1170d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_PPDU	= BIT(6),
1171d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_ACK_OR_BA	= BIT(7),
1172d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_1K_BA		= BIT(8),
1173d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PROT	= BIT(9),
1174d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_PROT		= BIT(10),
1175d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_RESPONSE	= BIT(11),
1176d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_RX_FRAME_BITMAP_ACK		= BIT(12),
1177d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_RX_FRAME_1K_BITMAP_ACK		= BIT(13),
1178d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_COEX_TX_STATUS			= BIT(14),
1179d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO		= BIT(15),
1180d8899132SKalle Valo 	HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO_PART2	= BIT(16),
1181d8899132SKalle Valo };
1182d8899132SKalle Valo 
1183d8899132SKalle Valo #define HTT_TX_FILTER_TLV_FLAGS2_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32	BIT(11)
1184d8899132SKalle Valo 
1185d8899132SKalle Valo /* HTT message target->host */
1186d8899132SKalle Valo 
1187d8899132SKalle Valo enum htt_t2h_msg_type {
1188d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_VERSION_CONF,
1189d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_PEER_MAP	= 0x3,
1190d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_PEER_UNMAP	= 0x4,
1191d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_RX_ADDBA	= 0x5,
1192d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_PKTLOG		= 0x8,
1193d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_SEC_IND	= 0xb,
1194d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_PEER_MAP2	= 0x1e,
1195d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_PEER_UNMAP2	= 0x1f,
1196d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
1197d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
1198d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
1199d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
1200d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_PEER_MAP3	= 0x2b,
1201d8899132SKalle Valo 	HTT_T2H_MSG_TYPE_VDEV_TXRX_STATS_PERIODIC_IND = 0x2c,
1202d8899132SKalle Valo };
1203d8899132SKalle Valo 
1204d8899132SKalle Valo #define HTT_TARGET_VERSION_MAJOR 3
1205d8899132SKalle Valo 
1206d8899132SKalle Valo #define HTT_T2H_MSG_TYPE		GENMASK(7, 0)
1207d8899132SKalle Valo #define HTT_T2H_VERSION_CONF_MINOR	GENMASK(15, 8)
1208d8899132SKalle Valo #define HTT_T2H_VERSION_CONF_MAJOR	GENMASK(23, 16)
1209d8899132SKalle Valo 
1210d8899132SKalle Valo struct htt_t2h_version_conf_msg {
1211d8899132SKalle Valo 	__le32 version;
1212d8899132SKalle Valo } __packed;
1213d8899132SKalle Valo 
1214d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO_VDEV_ID	GENMASK(15, 8)
1215d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO_PEER_ID	GENMASK(31, 16)
1216d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16	GENMASK(15, 0)
1217d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO1_HW_PEER_ID	GENMASK(31, 16)
1218d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO2_AST_HASH_VAL	GENMASK(15, 0)
1219d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M	BIT(16)
1220d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S	16
1221d8899132SKalle Valo 
1222d8899132SKalle Valo struct htt_t2h_peer_map_event {
1223d8899132SKalle Valo 	__le32 info;
1224d8899132SKalle Valo 	__le32 mac_addr_l32;
1225d8899132SKalle Valo 	__le32 info1;
1226d8899132SKalle Valo 	__le32 info2;
1227d8899132SKalle Valo } __packed;
1228d8899132SKalle Valo 
1229d8899132SKalle Valo #define HTT_T2H_PEER_UNMAP_INFO_VDEV_ID	HTT_T2H_PEER_MAP_INFO_VDEV_ID
1230d8899132SKalle Valo #define HTT_T2H_PEER_UNMAP_INFO_PEER_ID	HTT_T2H_PEER_MAP_INFO_PEER_ID
1231d8899132SKalle Valo #define HTT_T2H_PEER_UNMAP_INFO1_MAC_ADDR_H16 \
1232d8899132SKalle Valo 					HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16
1233d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_M HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M
1234d8899132SKalle Valo #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_S HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S
1235d8899132SKalle Valo 
1236d8899132SKalle Valo struct htt_t2h_peer_unmap_event {
1237d8899132SKalle Valo 	__le32 info;
1238d8899132SKalle Valo 	__le32 mac_addr_l32;
1239d8899132SKalle Valo 	__le32 info1;
1240d8899132SKalle Valo } __packed;
1241d8899132SKalle Valo 
1242d8899132SKalle Valo struct htt_resp_msg {
1243d8899132SKalle Valo 	union {
1244d8899132SKalle Valo 		struct htt_t2h_version_conf_msg version_msg;
1245d8899132SKalle Valo 		struct htt_t2h_peer_map_event peer_map_ev;
1246d8899132SKalle Valo 		struct htt_t2h_peer_unmap_event peer_unmap_ev;
1247d8899132SKalle Valo 	};
1248d8899132SKalle Valo } __packed;
1249d8899132SKalle Valo 
1250d8899132SKalle Valo #define HTT_VDEV_GET_STATS_U64(msg_l32, msg_u32)\
1251d8899132SKalle Valo 	(((u64)__le32_to_cpu(msg_u32) << 32) | (__le32_to_cpu(msg_l32)))
1252d8899132SKalle Valo #define HTT_T2H_VDEV_STATS_PERIODIC_MSG_TYPE		GENMASK(7, 0)
1253d8899132SKalle Valo #define HTT_T2H_VDEV_STATS_PERIODIC_PDEV_ID		GENMASK(15, 8)
1254d8899132SKalle Valo #define HTT_T2H_VDEV_STATS_PERIODIC_NUM_VDEV		GENMASK(23, 16)
1255d8899132SKalle Valo #define HTT_T2H_VDEV_STATS_PERIODIC_PAYLOAD_BYTES	GENMASK(15, 0)
1256d8899132SKalle Valo #define HTT_VDEV_TXRX_STATS_COMMON_TLV		0
1257d8899132SKalle Valo #define HTT_VDEV_TXRX_STATS_HW_STATS_TLV	1
1258d8899132SKalle Valo 
1259d8899132SKalle Valo struct htt_t2h_vdev_txrx_stats_ind {
1260d8899132SKalle Valo 	__le32 vdev_id;
1261d8899132SKalle Valo 	__le32 rx_msdu_byte_cnt_lo;
1262d8899132SKalle Valo 	__le32 rx_msdu_byte_cnt_hi;
1263d8899132SKalle Valo 	__le32 rx_msdu_cnt_lo;
1264d8899132SKalle Valo 	__le32 rx_msdu_cnt_hi;
1265d8899132SKalle Valo 	__le32 tx_msdu_byte_cnt_lo;
1266d8899132SKalle Valo 	__le32 tx_msdu_byte_cnt_hi;
1267d8899132SKalle Valo 	__le32 tx_msdu_cnt_lo;
1268d8899132SKalle Valo 	__le32 tx_msdu_cnt_hi;
1269d8899132SKalle Valo 	__le32 tx_retry_cnt_lo;
1270d8899132SKalle Valo 	__le32 tx_retry_cnt_hi;
1271d8899132SKalle Valo 	__le32 tx_retry_byte_cnt_lo;
1272d8899132SKalle Valo 	__le32 tx_retry_byte_cnt_hi;
1273d8899132SKalle Valo 	__le32 tx_drop_cnt_lo;
1274d8899132SKalle Valo 	__le32 tx_drop_cnt_hi;
1275d8899132SKalle Valo 	__le32 tx_drop_byte_cnt_lo;
1276d8899132SKalle Valo 	__le32 tx_drop_byte_cnt_hi;
1277d8899132SKalle Valo 	__le32 msdu_ttl_cnt_lo;
1278d8899132SKalle Valo 	__le32 msdu_ttl_cnt_hi;
1279d8899132SKalle Valo 	__le32 msdu_ttl_byte_cnt_lo;
1280d8899132SKalle Valo 	__le32 msdu_ttl_byte_cnt_hi;
1281d8899132SKalle Valo } __packed;
1282d8899132SKalle Valo 
1283d8899132SKalle Valo struct htt_t2h_vdev_common_stats_tlv {
1284d8899132SKalle Valo 	__le32 soc_drop_count_lo;
1285d8899132SKalle Valo 	__le32 soc_drop_count_hi;
1286d8899132SKalle Valo } __packed;
1287d8899132SKalle Valo 
1288d8899132SKalle Valo /* ppdu stats
1289d8899132SKalle Valo  *
1290d8899132SKalle Valo  * @details
1291d8899132SKalle Valo  * The following field definitions describe the format of the HTT target
1292d8899132SKalle Valo  * to host ppdu stats indication message.
1293d8899132SKalle Valo  *
1294d8899132SKalle Valo  *
1295d8899132SKalle Valo  * |31                         16|15   12|11   10|9      8|7            0 |
1296d8899132SKalle Valo  * |----------------------------------------------------------------------|
1297d8899132SKalle Valo  * |    payload_size             | rsvd  |pdev_id|mac_id  |    msg type   |
1298d8899132SKalle Valo  * |----------------------------------------------------------------------|
1299d8899132SKalle Valo  * |                          ppdu_id                                     |
1300d8899132SKalle Valo  * |----------------------------------------------------------------------|
1301d8899132SKalle Valo  * |                        Timestamp in us                               |
1302d8899132SKalle Valo  * |----------------------------------------------------------------------|
1303d8899132SKalle Valo  * |                          reserved                                    |
1304d8899132SKalle Valo  * |----------------------------------------------------------------------|
1305d8899132SKalle Valo  * |                    type-specific stats info                          |
1306d8899132SKalle Valo  * |                     (see htt_ppdu_stats.h)                           |
1307d8899132SKalle Valo  * |----------------------------------------------------------------------|
1308d8899132SKalle Valo  * Header fields:
1309d8899132SKalle Valo  *  - MSG_TYPE
1310d8899132SKalle Valo  *    Bits 7:0
1311d8899132SKalle Valo  *    Purpose: Identifies this is a PPDU STATS indication
1312d8899132SKalle Valo  *             message.
1313d8899132SKalle Valo  *    Value: 0x1d
1314d8899132SKalle Valo  *  - mac_id
1315d8899132SKalle Valo  *    Bits 9:8
1316d8899132SKalle Valo  *    Purpose: mac_id of this ppdu_id
1317d8899132SKalle Valo  *    Value: 0-3
1318d8899132SKalle Valo  *  - pdev_id
1319d8899132SKalle Valo  *    Bits 11:10
1320d8899132SKalle Valo  *    Purpose: pdev_id of this ppdu_id
1321d8899132SKalle Valo  *    Value: 0-3
1322d8899132SKalle Valo  *     0 (for rings at SOC level),
1323d8899132SKalle Valo  *     1/2/3 PDEV -> 0/1/2
1324d8899132SKalle Valo  *  - payload_size
1325d8899132SKalle Valo  *    Bits 31:16
1326d8899132SKalle Valo  *    Purpose: total tlv size
1327d8899132SKalle Valo  *    Value: payload_size in bytes
1328d8899132SKalle Valo  */
1329d8899132SKalle Valo 
1330d8899132SKalle Valo #define HTT_T2H_PPDU_STATS_INFO_PDEV_ID GENMASK(11, 10)
1331d8899132SKalle Valo #define HTT_T2H_PPDU_STATS_INFO_PAYLOAD_SIZE GENMASK(31, 16)
1332d8899132SKalle Valo 
1333d8899132SKalle Valo struct ath12k_htt_ppdu_stats_msg {
1334d8899132SKalle Valo 	__le32 info;
1335d8899132SKalle Valo 	__le32 ppdu_id;
1336d8899132SKalle Valo 	__le32 timestamp;
1337d8899132SKalle Valo 	__le32 rsvd;
1338d8899132SKalle Valo 	u8 data[];
1339d8899132SKalle Valo } __packed;
1340d8899132SKalle Valo 
1341d8899132SKalle Valo struct htt_tlv {
1342d8899132SKalle Valo 	__le32 header;
1343d8899132SKalle Valo 	u8 value[];
1344d8899132SKalle Valo } __packed;
1345d8899132SKalle Valo 
1346d8899132SKalle Valo #define HTT_TLV_TAG			GENMASK(11, 0)
1347d8899132SKalle Valo #define HTT_TLV_LEN			GENMASK(23, 12)
1348d8899132SKalle Valo 
1349d8899132SKalle Valo enum HTT_PPDU_STATS_BW {
1350d8899132SKalle Valo 	HTT_PPDU_STATS_BANDWIDTH_5MHZ   = 0,
1351d8899132SKalle Valo 	HTT_PPDU_STATS_BANDWIDTH_10MHZ  = 1,
1352d8899132SKalle Valo 	HTT_PPDU_STATS_BANDWIDTH_20MHZ  = 2,
1353d8899132SKalle Valo 	HTT_PPDU_STATS_BANDWIDTH_40MHZ  = 3,
1354d8899132SKalle Valo 	HTT_PPDU_STATS_BANDWIDTH_80MHZ  = 4,
1355d8899132SKalle Valo 	HTT_PPDU_STATS_BANDWIDTH_160MHZ = 5, /* includes 80+80 */
1356d8899132SKalle Valo 	HTT_PPDU_STATS_BANDWIDTH_DYN    = 6,
1357d8899132SKalle Valo };
1358d8899132SKalle Valo 
1359d8899132SKalle Valo #define HTT_PPDU_STATS_CMN_FLAGS_FRAME_TYPE_M	GENMASK(7, 0)
1360d8899132SKalle Valo #define HTT_PPDU_STATS_CMN_FLAGS_QUEUE_TYPE_M	GENMASK(15, 8)
1361d8899132SKalle Valo /* bw - HTT_PPDU_STATS_BW */
1362d8899132SKalle Valo #define HTT_PPDU_STATS_CMN_FLAGS_BW_M		GENMASK(19, 16)
1363d8899132SKalle Valo 
1364d8899132SKalle Valo struct htt_ppdu_stats_common {
1365d8899132SKalle Valo 	__le32 ppdu_id;
1366d8899132SKalle Valo 	__le16 sched_cmdid;
1367d8899132SKalle Valo 	u8 ring_id;
1368d8899132SKalle Valo 	u8 num_users;
1369d8899132SKalle Valo 	__le32 flags; /* %HTT_PPDU_STATS_COMMON_FLAGS_*/
1370d8899132SKalle Valo 	__le32 chain_mask;
1371d8899132SKalle Valo 	__le32 fes_duration_us; /* frame exchange sequence */
1372d8899132SKalle Valo 	__le32 ppdu_sch_eval_start_tstmp_us;
1373d8899132SKalle Valo 	__le32 ppdu_sch_end_tstmp_us;
1374d8899132SKalle Valo 	__le32 ppdu_start_tstmp_us;
1375d8899132SKalle Valo 	/* BIT [15 :  0] - phy mode (WLAN_PHY_MODE) with which ppdu was transmitted
1376d8899132SKalle Valo 	 * BIT [31 : 16] - bandwidth (in MHz) with which ppdu was transmitted
1377d8899132SKalle Valo 	 */
1378d8899132SKalle Valo 	__le16 phy_mode;
1379d8899132SKalle Valo 	__le16 bw_mhz;
1380d8899132SKalle Valo } __packed;
1381d8899132SKalle Valo 
1382d8899132SKalle Valo enum htt_ppdu_stats_gi {
1383d8899132SKalle Valo 	HTT_PPDU_STATS_SGI_0_8_US,
1384d8899132SKalle Valo 	HTT_PPDU_STATS_SGI_0_4_US,
1385d8899132SKalle Valo 	HTT_PPDU_STATS_SGI_1_6_US,
1386d8899132SKalle Valo 	HTT_PPDU_STATS_SGI_3_2_US,
1387d8899132SKalle Valo };
1388d8899132SKalle Valo 
1389d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_INFO0_USER_POS_M	GENMASK(3, 0)
1390d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_INFO0_MU_GROUP_ID_M	GENMASK(11, 4)
1391d8899132SKalle Valo 
1392d8899132SKalle Valo enum HTT_PPDU_STATS_PPDU_TYPE {
1393d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_SU,
1394d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_MU_MIMO,
1395d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_MU_OFDMA,
1396d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_MU_MIMO_OFDMA,
1397d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_UL_TRIG,
1398d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_BURST_BCN,
1399d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_UL_BSR_RESP,
1400d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_UL_BSR_TRIG,
1401d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_UL_RESP,
1402d8899132SKalle Valo 	HTT_PPDU_STATS_PPDU_TYPE_MAX
1403d8899132SKalle Valo };
1404d8899132SKalle Valo 
1405d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_INFO1_RESP_TYPE_VALD_M	BIT(0)
1406d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_INFO1_PPDU_TYPE_M	GENMASK(5, 1)
1407d8899132SKalle Valo 
1408d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_LTF_SIZE_M	GENMASK(1, 0)
1409d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_STBC_M		BIT(2)
1410d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_HE_RE_M		BIT(3)
1411d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_TXBF_M		GENMASK(7, 4)
1412d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M		GENMASK(11, 8)
1413d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M		GENMASK(15, 12)
1414d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M		GENMASK(19, 16)
1415d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M	GENMASK(23, 20)
1416d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M		GENMASK(27, 24)
1417d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M		BIT(28)
1418d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_FLAGS_LDPC_M		BIT(29)
1419d8899132SKalle Valo 
1420d8899132SKalle Valo #define HTT_USR_RATE_PREAMBLE(_val) \
1421d8899132SKalle Valo 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M)
1422d8899132SKalle Valo #define HTT_USR_RATE_BW(_val) \
1423d8899132SKalle Valo 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M)
1424d8899132SKalle Valo #define HTT_USR_RATE_NSS(_val) \
1425d8899132SKalle Valo 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M)
1426d8899132SKalle Valo #define HTT_USR_RATE_MCS(_val) \
1427d8899132SKalle Valo 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M)
1428d8899132SKalle Valo #define HTT_USR_RATE_GI(_val) \
1429d8899132SKalle Valo 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M)
1430d8899132SKalle Valo #define HTT_USR_RATE_DCM(_val) \
1431d8899132SKalle Valo 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M)
1432d8899132SKalle Valo 
1433d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LTF_SIZE_M		GENMASK(1, 0)
1434d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_STBC_M		BIT(2)
1435d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_HE_RE_M		BIT(3)
1436d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_TXBF_M		GENMASK(7, 4)
1437d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_BW_M		GENMASK(11, 8)
1438d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_NSS_M		GENMASK(15, 12)
1439d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_MCS_M		GENMASK(19, 16)
1440d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_PREAMBLE_M		GENMASK(23, 20)
1441d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_GI_M		GENMASK(27, 24)
1442d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_DCM_M		BIT(28)
1443d8899132SKalle Valo #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LDPC_M		BIT(29)
1444d8899132SKalle Valo 
1445d8899132SKalle Valo struct htt_ppdu_stats_user_rate {
1446d8899132SKalle Valo 	u8 tid_num;
1447d8899132SKalle Valo 	u8 reserved0;
1448d8899132SKalle Valo 	__le16 sw_peer_id;
1449d8899132SKalle Valo 	__le32 info0; /* %HTT_PPDU_STATS_USER_RATE_INFO0_*/
1450d8899132SKalle Valo 	__le16 ru_end;
1451d8899132SKalle Valo 	__le16 ru_start;
1452d8899132SKalle Valo 	__le16 resp_ru_end;
1453d8899132SKalle Valo 	__le16 resp_ru_start;
1454d8899132SKalle Valo 	__le32 info1; /* %HTT_PPDU_STATS_USER_RATE_INFO1_ */
1455d8899132SKalle Valo 	__le32 rate_flags; /* %HTT_PPDU_STATS_USER_RATE_FLAGS_ */
1456d8899132SKalle Valo 	/* Note: resp_rate_info is only valid for if resp_type is UL */
1457d8899132SKalle Valo 	__le32 resp_rate_flags; /* %HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_ */
1458d8899132SKalle Valo } __packed;
1459d8899132SKalle Valo 
1460d8899132SKalle Valo #define HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M		GENMASK(7, 0)
1461d8899132SKalle Valo #define HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M		BIT(8)
1462d8899132SKalle Valo #define HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M	GENMASK(10, 9)
1463d8899132SKalle Valo #define HTT_PPDU_STATS_TX_INFO_FLAGS_BW_M		GENMASK(13, 11)
1464d8899132SKalle Valo #define HTT_PPDU_STATS_TX_INFO_FLAGS_SGI_M		BIT(14)
1465d8899132SKalle Valo #define HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M		GENMASK(31, 16)
1466d8899132SKalle Valo 
1467d8899132SKalle Valo #define HTT_TX_INFO_IS_AMSDU(_flags) \
1468d8899132SKalle Valo 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M)
1469d8899132SKalle Valo #define HTT_TX_INFO_BA_ACK_FAILED(_flags) \
1470d8899132SKalle Valo 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M)
1471d8899132SKalle Valo #define HTT_TX_INFO_RATECODE(_flags) \
1472d8899132SKalle Valo 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M)
1473d8899132SKalle Valo #define HTT_TX_INFO_PEERID(_flags) \
1474d8899132SKalle Valo 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M)
1475d8899132SKalle Valo 
1476d8899132SKalle Valo struct htt_tx_ppdu_stats_info {
1477d8899132SKalle Valo 	struct htt_tlv tlv_hdr;
1478d8899132SKalle Valo 	__le32 tx_success_bytes;
1479d8899132SKalle Valo 	__le32 tx_retry_bytes;
1480d8899132SKalle Valo 	__le32 tx_failed_bytes;
1481d8899132SKalle Valo 	__le32 flags; /* %HTT_PPDU_STATS_TX_INFO_FLAGS_ */
1482d8899132SKalle Valo 	__le16 tx_success_msdus;
1483d8899132SKalle Valo 	__le16 tx_retry_msdus;
1484d8899132SKalle Valo 	__le16 tx_failed_msdus;
1485d8899132SKalle Valo 	__le16 tx_duration; /* united in us */
1486d8899132SKalle Valo } __packed;
1487d8899132SKalle Valo 
1488d8899132SKalle Valo enum  htt_ppdu_stats_usr_compln_status {
1489d8899132SKalle Valo 	HTT_PPDU_STATS_USER_STATUS_OK,
1490d8899132SKalle Valo 	HTT_PPDU_STATS_USER_STATUS_FILTERED,
1491d8899132SKalle Valo 	HTT_PPDU_STATS_USER_STATUS_RESP_TIMEOUT,
1492d8899132SKalle Valo 	HTT_PPDU_STATS_USER_STATUS_RESP_MISMATCH,
1493d8899132SKalle Valo 	HTT_PPDU_STATS_USER_STATUS_ABORT,
1494d8899132SKalle Valo };
1495d8899132SKalle Valo 
1496d8899132SKalle Valo #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M	GENMASK(3, 0)
1497d8899132SKalle Valo #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M	GENMASK(7, 4)
1498d8899132SKalle Valo #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M		BIT(8)
1499d8899132SKalle Valo #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_RESP_TYPE_M		GENMASK(12, 9)
1500d8899132SKalle Valo 
1501d8899132SKalle Valo #define HTT_USR_CMPLTN_IS_AMPDU(_val) \
1502d8899132SKalle Valo 	    le32_get_bits(_val, HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M)
1503d8899132SKalle Valo #define HTT_USR_CMPLTN_LONG_RETRY(_val) \
1504d8899132SKalle Valo 	    le32_get_bits(_val, HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M)
1505d8899132SKalle Valo #define HTT_USR_CMPLTN_SHORT_RETRY(_val) \
1506d8899132SKalle Valo 	    le32_get_bits(_val, HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M)
1507d8899132SKalle Valo 
1508d8899132SKalle Valo struct htt_ppdu_stats_usr_cmpltn_cmn {
1509d8899132SKalle Valo 	u8 status;
1510d8899132SKalle Valo 	u8 tid_num;
1511d8899132SKalle Valo 	__le16 sw_peer_id;
1512d8899132SKalle Valo 	/* RSSI value of last ack packet (units = dB above noise floor) */
1513d8899132SKalle Valo 	__le32 ack_rssi;
1514d8899132SKalle Valo 	__le16 mpdu_tried;
1515d8899132SKalle Valo 	__le16 mpdu_success;
1516d8899132SKalle Valo 	__le32 flags; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRIES*/
1517d8899132SKalle Valo } __packed;
1518d8899132SKalle Valo 
1519d8899132SKalle Valo #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MPDU_M	GENMASK(8, 0)
1520d8899132SKalle Valo #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MSDU_M	GENMASK(24, 9)
1521d8899132SKalle Valo #define HTT_PPDU_STATS_ACK_BA_INFO_TID_NUM	GENMASK(31, 25)
1522d8899132SKalle Valo 
1523d8899132SKalle Valo #define HTT_PPDU_STATS_NON_QOS_TID	16
1524d8899132SKalle Valo 
1525d8899132SKalle Valo struct htt_ppdu_stats_usr_cmpltn_ack_ba_status {
1526d8899132SKalle Valo 	__le32 ppdu_id;
1527d8899132SKalle Valo 	__le16 sw_peer_id;
1528d8899132SKalle Valo 	__le16 reserved0;
1529d8899132SKalle Valo 	__le32 info; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_INFO_ */
1530d8899132SKalle Valo 	__le16 current_seq;
1531d8899132SKalle Valo 	__le16 start_seq;
1532d8899132SKalle Valo 	__le32 success_bytes;
1533d8899132SKalle Valo } __packed;
1534d8899132SKalle Valo 
1535d8899132SKalle Valo struct htt_ppdu_user_stats {
1536d8899132SKalle Valo 	u16 peer_id;
1537d8899132SKalle Valo 	u16 delay_ba;
1538d8899132SKalle Valo 	u32 tlv_flags;
1539d8899132SKalle Valo 	bool is_valid_peer_id;
1540d8899132SKalle Valo 	struct htt_ppdu_stats_user_rate rate;
1541d8899132SKalle Valo 	struct htt_ppdu_stats_usr_cmpltn_cmn cmpltn_cmn;
1542d8899132SKalle Valo 	struct htt_ppdu_stats_usr_cmpltn_ack_ba_status ack_ba;
1543d8899132SKalle Valo };
1544d8899132SKalle Valo 
1545d8899132SKalle Valo #define HTT_PPDU_STATS_MAX_USERS	8
1546d8899132SKalle Valo #define HTT_PPDU_DESC_MAX_DEPTH	16
1547d8899132SKalle Valo 
1548d8899132SKalle Valo struct htt_ppdu_stats {
1549d8899132SKalle Valo 	struct htt_ppdu_stats_common common;
1550d8899132SKalle Valo 	struct htt_ppdu_user_stats user_stats[HTT_PPDU_STATS_MAX_USERS];
1551d8899132SKalle Valo };
1552d8899132SKalle Valo 
1553d8899132SKalle Valo struct htt_ppdu_stats_info {
1554d8899132SKalle Valo 	u32 tlv_bitmap;
1555d8899132SKalle Valo 	u32 ppdu_id;
1556d8899132SKalle Valo 	u32 frame_type;
1557d8899132SKalle Valo 	u32 frame_ctrl;
1558d8899132SKalle Valo 	u32 delay_ba;
1559d8899132SKalle Valo 	u32 bar_num_users;
1560d8899132SKalle Valo 	struct htt_ppdu_stats ppdu_stats;
1561d8899132SKalle Valo 	struct list_head list;
1562d8899132SKalle Valo };
1563d8899132SKalle Valo 
1564d8899132SKalle Valo /* @brief target -> host MLO offset indiciation message
1565d8899132SKalle Valo  *
1566d8899132SKalle Valo  * @details
1567d8899132SKalle Valo  * The following field definitions describe the format of the HTT target
1568d8899132SKalle Valo  * to host mlo offset indication message.
1569d8899132SKalle Valo  *
1570d8899132SKalle Valo  *
1571d8899132SKalle Valo  * |31        29|28    |26|25  22|21 16|15  13|12     10 |9     8|7     0|
1572d8899132SKalle Valo  * |---------------------------------------------------------------------|
1573d8899132SKalle Valo  * |   rsvd1    | mac_freq                    |chip_id   |pdev_id|msgtype|
1574d8899132SKalle Valo  * |---------------------------------------------------------------------|
1575d8899132SKalle Valo  * |                           sync_timestamp_lo_us                      |
1576d8899132SKalle Valo  * |---------------------------------------------------------------------|
1577d8899132SKalle Valo  * |                           sync_timestamp_hi_us                      |
1578d8899132SKalle Valo  * |---------------------------------------------------------------------|
1579d8899132SKalle Valo  * |                           mlo_offset_lo                             |
1580d8899132SKalle Valo  * |---------------------------------------------------------------------|
1581d8899132SKalle Valo  * |                           mlo_offset_hi                             |
1582d8899132SKalle Valo  * |---------------------------------------------------------------------|
1583d8899132SKalle Valo  * |                           mlo_offset_clcks                          |
1584d8899132SKalle Valo  * |---------------------------------------------------------------------|
1585d8899132SKalle Valo  * |   rsvd2           | mlo_comp_clks |mlo_comp_us                      |
1586d8899132SKalle Valo  * |---------------------------------------------------------------------|
1587d8899132SKalle Valo  * |   rsvd3                   |mlo_comp_timer                           |
1588d8899132SKalle Valo  * |---------------------------------------------------------------------|
1589d8899132SKalle Valo  * Header fields
1590d8899132SKalle Valo  *  - MSG_TYPE
1591d8899132SKalle Valo  *    Bits 7:0
1592d8899132SKalle Valo  *    Purpose: Identifies this is a MLO offset indication msg
1593d8899132SKalle Valo  *  - PDEV_ID
1594d8899132SKalle Valo  *    Bits 9:8
1595d8899132SKalle Valo  *    Purpose: Pdev of this MLO offset
1596d8899132SKalle Valo  *  - CHIP_ID
1597d8899132SKalle Valo  *    Bits 12:10
1598d8899132SKalle Valo  *    Purpose: chip_id of this MLO offset
1599d8899132SKalle Valo  *  - MAC_FREQ
1600d8899132SKalle Valo  *    Bits 28:13
1601d8899132SKalle Valo  *  - SYNC_TIMESTAMP_LO_US
1602d8899132SKalle Valo  *    Purpose: clock frequency of the mac HW block in MHz
1603d8899132SKalle Valo  *    Bits: 31:0
1604d8899132SKalle Valo  *    Purpose: lower 32 bits of the WLAN global time stamp at which
1605d8899132SKalle Valo  *             last sync interrupt was received
1606d8899132SKalle Valo  *  - SYNC_TIMESTAMP_HI_US
1607d8899132SKalle Valo  *    Bits: 31:0
1608d8899132SKalle Valo  *    Purpose: upper 32 bits of WLAN global time stamp at which
1609d8899132SKalle Valo  *             last sync interrupt was received
1610d8899132SKalle Valo  *  - MLO_OFFSET_LO
1611d8899132SKalle Valo  *    Bits: 31:0
1612d8899132SKalle Valo  *    Purpose: lower 32 bits of the MLO offset in us
1613d8899132SKalle Valo  *  - MLO_OFFSET_HI
1614d8899132SKalle Valo  *    Bits: 31:0
1615d8899132SKalle Valo  *    Purpose: upper 32 bits of the MLO offset in us
1616d8899132SKalle Valo  *  - MLO_COMP_US
1617d8899132SKalle Valo  *    Bits: 15:0
1618d8899132SKalle Valo  *    Purpose: MLO time stamp compensation applied in us
1619d8899132SKalle Valo  *  - MLO_COMP_CLCKS
1620d8899132SKalle Valo  *    Bits: 25:16
1621d8899132SKalle Valo  *    Purpose: MLO time stamp compensation applied in clock ticks
1622d8899132SKalle Valo  *  - MLO_COMP_TIMER
1623d8899132SKalle Valo  *    Bits: 21:0
1624d8899132SKalle Valo  *    Purpose: Periodic timer at which compensation is applied
1625d8899132SKalle Valo  */
1626d8899132SKalle Valo 
1627d8899132SKalle Valo #define HTT_T2H_MLO_OFFSET_INFO_MSG_TYPE        GENMASK(7, 0)
1628d8899132SKalle Valo #define HTT_T2H_MLO_OFFSET_INFO_PDEV_ID         GENMASK(9, 8)
1629d8899132SKalle Valo 
1630d8899132SKalle Valo struct ath12k_htt_mlo_offset_msg {
1631d8899132SKalle Valo 	__le32 info;
1632d8899132SKalle Valo 	__le32 sync_timestamp_lo_us;
1633d8899132SKalle Valo 	__le32 sync_timestamp_hi_us;
1634d8899132SKalle Valo 	__le32 mlo_offset_hi;
1635d8899132SKalle Valo 	__le32 mlo_offset_lo;
1636d8899132SKalle Valo 	__le32 mlo_offset_clks;
1637d8899132SKalle Valo 	__le32 mlo_comp_clks;
1638d8899132SKalle Valo 	__le32 mlo_comp_timer;
1639d8899132SKalle Valo } __packed;
1640d8899132SKalle Valo 
1641d8899132SKalle Valo /* @brief host -> target FW extended statistics retrieve
1642d8899132SKalle Valo  *
1643d8899132SKalle Valo  * @details
1644d8899132SKalle Valo  * The following field definitions describe the format of the HTT host
1645d8899132SKalle Valo  * to target FW extended stats retrieve message.
1646d8899132SKalle Valo  * The message specifies the type of stats the host wants to retrieve.
1647d8899132SKalle Valo  *
1648d8899132SKalle Valo  * |31          24|23          16|15           8|7            0|
1649d8899132SKalle Valo  * |-----------------------------------------------------------|
1650d8899132SKalle Valo  * |   reserved   | stats type   |   pdev_mask  |   msg type   |
1651d8899132SKalle Valo  * |-----------------------------------------------------------|
1652d8899132SKalle Valo  * |                   config param [0]                        |
1653d8899132SKalle Valo  * |-----------------------------------------------------------|
1654d8899132SKalle Valo  * |                   config param [1]                        |
1655d8899132SKalle Valo  * |-----------------------------------------------------------|
1656d8899132SKalle Valo  * |                   config param [2]                        |
1657d8899132SKalle Valo  * |-----------------------------------------------------------|
1658d8899132SKalle Valo  * |                   config param [3]                        |
1659d8899132SKalle Valo  * |-----------------------------------------------------------|
1660d8899132SKalle Valo  * |                         reserved                          |
1661d8899132SKalle Valo  * |-----------------------------------------------------------|
1662d8899132SKalle Valo  * |                        cookie LSBs                        |
1663d8899132SKalle Valo  * |-----------------------------------------------------------|
1664d8899132SKalle Valo  * |                        cookie MSBs                        |
1665d8899132SKalle Valo  * |-----------------------------------------------------------|
1666d8899132SKalle Valo  * Header fields:
1667d8899132SKalle Valo  *  - MSG_TYPE
1668d8899132SKalle Valo  *    Bits 7:0
1669d8899132SKalle Valo  *    Purpose: identifies this is a extended stats upload request message
1670d8899132SKalle Valo  *    Value: 0x10
1671d8899132SKalle Valo  *  - PDEV_MASK
1672d8899132SKalle Valo  *    Bits 8:15
1673d8899132SKalle Valo  *    Purpose: identifies the mask of PDEVs to retrieve stats from
1674d8899132SKalle Valo  *    Value: This is a overloaded field, refer to usage and interpretation of
1675d8899132SKalle Valo  *           PDEV in interface document.
1676d8899132SKalle Valo  *           Bit   8    :  Reserved for SOC stats
1677d8899132SKalle Valo  *           Bit 9 - 15 :  Indicates PDEV_MASK in DBDC
1678d8899132SKalle Valo  *                         Indicates MACID_MASK in DBS
1679d8899132SKalle Valo  *  - STATS_TYPE
1680d8899132SKalle Valo  *    Bits 23:16
1681d8899132SKalle Valo  *    Purpose: identifies which FW statistics to upload
1682d8899132SKalle Valo  *    Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
1683d8899132SKalle Valo  *  - Reserved
1684d8899132SKalle Valo  *    Bits 31:24
1685d8899132SKalle Valo  *  - CONFIG_PARAM [0]
1686d8899132SKalle Valo  *    Bits 31:0
1687d8899132SKalle Valo  *    Purpose: give an opaque configuration value to the specified stats type
1688d8899132SKalle Valo  *    Value: stats-type specific configuration value
1689d8899132SKalle Valo  *           Refer to htt_stats.h for interpretation for each stats sub_type
1690d8899132SKalle Valo  *  - CONFIG_PARAM [1]
1691d8899132SKalle Valo  *    Bits 31:0
1692d8899132SKalle Valo  *    Purpose: give an opaque configuration value to the specified stats type
1693d8899132SKalle Valo  *    Value: stats-type specific configuration value
1694d8899132SKalle Valo  *           Refer to htt_stats.h for interpretation for each stats sub_type
1695d8899132SKalle Valo  *  - CONFIG_PARAM [2]
1696d8899132SKalle Valo  *    Bits 31:0
1697d8899132SKalle Valo  *    Purpose: give an opaque configuration value to the specified stats type
1698d8899132SKalle Valo  *    Value: stats-type specific configuration value
1699d8899132SKalle Valo  *           Refer to htt_stats.h for interpretation for each stats sub_type
1700d8899132SKalle Valo  *  - CONFIG_PARAM [3]
1701d8899132SKalle Valo  *    Bits 31:0
1702d8899132SKalle Valo  *    Purpose: give an opaque configuration value to the specified stats type
1703d8899132SKalle Valo  *    Value: stats-type specific configuration value
1704d8899132SKalle Valo  *           Refer to htt_stats.h for interpretation for each stats sub_type
1705d8899132SKalle Valo  *  - Reserved [31:0] for future use.
1706d8899132SKalle Valo  *  - COOKIE_LSBS
1707d8899132SKalle Valo  *    Bits 31:0
1708d8899132SKalle Valo  *    Purpose: Provide a mechanism to match a target->host stats confirmation
1709d8899132SKalle Valo  *        message with its preceding host->target stats request message.
1710d8899132SKalle Valo  *    Value: LSBs of the opaque cookie specified by the host-side requestor
1711d8899132SKalle Valo  *  - COOKIE_MSBS
1712d8899132SKalle Valo  *    Bits 31:0
1713d8899132SKalle Valo  *    Purpose: Provide a mechanism to match a target->host stats confirmation
1714d8899132SKalle Valo  *        message with its preceding host->target stats request message.
1715d8899132SKalle Valo  *    Value: MSBs of the opaque cookie specified by the host-side requestor
1716d8899132SKalle Valo  */
1717d8899132SKalle Valo 
1718d8899132SKalle Valo struct htt_ext_stats_cfg_hdr {
1719d8899132SKalle Valo 	u8 msg_type;
1720d8899132SKalle Valo 	u8 pdev_mask;
1721d8899132SKalle Valo 	u8 stats_type;
1722d8899132SKalle Valo 	u8 reserved;
1723d8899132SKalle Valo } __packed;
1724d8899132SKalle Valo 
1725d8899132SKalle Valo struct htt_ext_stats_cfg_cmd {
1726d8899132SKalle Valo 	struct htt_ext_stats_cfg_hdr hdr;
1727d8899132SKalle Valo 	__le32 cfg_param0;
1728d8899132SKalle Valo 	__le32 cfg_param1;
1729d8899132SKalle Valo 	__le32 cfg_param2;
1730d8899132SKalle Valo 	__le32 cfg_param3;
1731d8899132SKalle Valo 	__le32 reserved;
1732d8899132SKalle Valo 	__le32 cookie_lsb;
1733d8899132SKalle Valo 	__le32 cookie_msb;
1734d8899132SKalle Valo } __packed;
1735d8899132SKalle Valo 
1736d8899132SKalle Valo /* htt stats config default params */
1737d8899132SKalle Valo #define HTT_STAT_DEFAULT_RESET_START_OFFSET 0
1738d8899132SKalle Valo #define HTT_STAT_DEFAULT_CFG0_ALL_HWQS 0xffffffff
1739d8899132SKalle Valo #define HTT_STAT_DEFAULT_CFG0_ALL_TXQS 0xffffffff
1740d8899132SKalle Valo #define HTT_STAT_DEFAULT_CFG0_ALL_CMDQS 0xffff
1741d8899132SKalle Valo #define HTT_STAT_DEFAULT_CFG0_ALL_RINGS 0xffff
1742d8899132SKalle Valo #define HTT_STAT_DEFAULT_CFG0_ACTIVE_PEERS 0xff
1743d8899132SKalle Valo #define HTT_STAT_DEFAULT_CFG0_CCA_CUMULATIVE 0x00
1744d8899132SKalle Valo #define HTT_STAT_DEFAULT_CFG0_ACTIVE_VDEVS 0x00
1745d8899132SKalle Valo 
1746d8899132SKalle Valo /* HTT_DBG_EXT_STATS_PEER_INFO
1747d8899132SKalle Valo  * PARAMS:
1748d8899132SKalle Valo  * @config_param0:
1749d8899132SKalle Valo  *  [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
1750d8899132SKalle Valo  *  [Bit15 : Bit 1] htt_peer_stats_req_mode_t
1751d8899132SKalle Valo  *  [Bit31 : Bit16] sw_peer_id
1752d8899132SKalle Valo  * @config_param1:
1753d8899132SKalle Valo  *  peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
1754d8899132SKalle Valo  *   0 bit htt_peer_stats_cmn_tlv
1755d8899132SKalle Valo  *   1 bit htt_peer_details_tlv
1756d8899132SKalle Valo  *   2 bit htt_tx_peer_rate_stats_tlv
1757d8899132SKalle Valo  *   3 bit htt_rx_peer_rate_stats_tlv
1758d8899132SKalle Valo  *   4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
1759d8899132SKalle Valo  *   5 bit htt_rx_tid_stats_tlv
1760d8899132SKalle Valo  *   6 bit htt_msdu_flow_stats_tlv
1761d8899132SKalle Valo  * @config_param2: [Bit31 : Bit0] mac_addr31to0
1762d8899132SKalle Valo  * @config_param3: [Bit15 : Bit0] mac_addr47to32
1763d8899132SKalle Valo  *                [Bit31 : Bit16] reserved
1764d8899132SKalle Valo  */
1765d8899132SKalle Valo #define HTT_STAT_PEER_INFO_MAC_ADDR BIT(0)
1766d8899132SKalle Valo #define HTT_STAT_DEFAULT_PEER_REQ_TYPE 0x7f
1767d8899132SKalle Valo 
1768d8899132SKalle Valo /* Used to set different configs to the specified stats type.*/
1769d8899132SKalle Valo struct htt_ext_stats_cfg_params {
1770d8899132SKalle Valo 	u32 cfg0;
1771d8899132SKalle Valo 	u32 cfg1;
1772d8899132SKalle Valo 	u32 cfg2;
1773d8899132SKalle Valo 	u32 cfg3;
1774d8899132SKalle Valo };
1775d8899132SKalle Valo 
1776d8899132SKalle Valo enum vdev_stats_offload_timer_duration {
1777d8899132SKalle Valo 	ATH12K_STATS_TIMER_DUR_500MS = 1,
1778d8899132SKalle Valo 	ATH12K_STATS_TIMER_DUR_1SEC = 2,
1779d8899132SKalle Valo 	ATH12K_STATS_TIMER_DUR_2SEC = 3,
1780d8899132SKalle Valo };
1781d8899132SKalle Valo 
ath12k_dp_get_mac_addr(u32 addr_l32,u16 addr_h16,u8 * addr)1782d8899132SKalle Valo static inline void ath12k_dp_get_mac_addr(u32 addr_l32, u16 addr_h16, u8 *addr)
1783d8899132SKalle Valo {
1784d8899132SKalle Valo 	memcpy(addr, &addr_l32, 4);
1785d8899132SKalle Valo 	memcpy(addr + 4, &addr_h16, ETH_ALEN - 4);
1786d8899132SKalle Valo }
1787d8899132SKalle Valo 
1788d8899132SKalle Valo int ath12k_dp_service_srng(struct ath12k_base *ab,
1789d8899132SKalle Valo 			   struct ath12k_ext_irq_grp *irq_grp,
1790d8899132SKalle Valo 			   int budget);
1791d8899132SKalle Valo int ath12k_dp_htt_connect(struct ath12k_dp *dp);
1792d8899132SKalle Valo void ath12k_dp_vdev_tx_attach(struct ath12k *ar, struct ath12k_vif *arvif);
1793d8899132SKalle Valo void ath12k_dp_free(struct ath12k_base *ab);
1794d8899132SKalle Valo int ath12k_dp_alloc(struct ath12k_base *ab);
1795d8899132SKalle Valo void ath12k_dp_cc_config(struct ath12k_base *ab);
1796d8899132SKalle Valo int ath12k_dp_pdev_alloc(struct ath12k_base *ab);
1797d8899132SKalle Valo void ath12k_dp_pdev_pre_alloc(struct ath12k_base *ab);
1798d8899132SKalle Valo void ath12k_dp_pdev_free(struct ath12k_base *ab);
1799d8899132SKalle Valo int ath12k_dp_tx_htt_srng_setup(struct ath12k_base *ab, u32 ring_id,
1800d8899132SKalle Valo 				int mac_id, enum hal_ring_type ring_type);
1801d8899132SKalle Valo int ath12k_dp_peer_setup(struct ath12k *ar, int vdev_id, const u8 *addr);
1802d8899132SKalle Valo void ath12k_dp_peer_cleanup(struct ath12k *ar, int vdev_id, const u8 *addr);
1803d8899132SKalle Valo void ath12k_dp_srng_cleanup(struct ath12k_base *ab, struct dp_srng *ring);
1804d8899132SKalle Valo int ath12k_dp_srng_setup(struct ath12k_base *ab, struct dp_srng *ring,
1805d8899132SKalle Valo 			 enum hal_ring_type type, int ring_num,
1806d8899132SKalle Valo 			 int mac_id, int num_entries);
1807d8899132SKalle Valo void ath12k_dp_link_desc_cleanup(struct ath12k_base *ab,
1808d8899132SKalle Valo 				 struct dp_link_desc_bank *desc_bank,
1809d8899132SKalle Valo 				 u32 ring_type, struct dp_srng *ring);
1810d8899132SKalle Valo int ath12k_dp_link_desc_setup(struct ath12k_base *ab,
1811d8899132SKalle Valo 			      struct dp_link_desc_bank *link_desc_banks,
1812d8899132SKalle Valo 			      u32 ring_type, struct hal_srng *srng,
1813d8899132SKalle Valo 			      u32 n_link_desc);
1814d8899132SKalle Valo struct ath12k_rx_desc_info *ath12k_dp_get_rx_desc(struct ath12k_base *ab,
1815d8899132SKalle Valo 						  u32 cookie);
1816d8899132SKalle Valo struct ath12k_tx_desc_info *ath12k_dp_get_tx_desc(struct ath12k_base *ab,
1817d8899132SKalle Valo 						  u32 desc_id);
1818d8899132SKalle Valo #endif
1819