1d5c65159SKalle Valo /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2d5c65159SKalle Valo /*
3d5c65159SKalle Valo * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*586c7fb1SJeff Johnson * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
5d5c65159SKalle Valo */
6d5c65159SKalle Valo
7d5c65159SKalle Valo #ifndef ATH11K_HW_H
8d5c65159SKalle Valo #define ATH11K_HW_H
9d5c65159SKalle Valo
10734223d7SBaochen Qiang #include "hal.h"
112d4bcbedSCarl Huang #include "wmi.h"
122d4bcbedSCarl Huang
13d5c65159SKalle Valo /* Target configuration defines */
14d5c65159SKalle Valo
15d5c65159SKalle Valo /* Num VDEVS per radio */
16beefee71SSeevalamuthu Mariappan #define TARGET_NUM_VDEVS(ab) (ab->hw_params.num_vdevs)
17d5c65159SKalle Valo
18beefee71SSeevalamuthu Mariappan #define TARGET_NUM_PEERS_PDEV(ab) (ab->hw_params.num_peers + TARGET_NUM_VDEVS(ab))
19d5c65159SKalle Valo
20d5c65159SKalle Valo /* Num of peers for Single Radio mode */
21523aafd0SKalle Valo #define TARGET_NUM_PEERS_SINGLE(ab) (TARGET_NUM_PEERS_PDEV(ab))
22d5c65159SKalle Valo
23d5c65159SKalle Valo /* Num of peers for DBS */
24523aafd0SKalle Valo #define TARGET_NUM_PEERS_DBS(ab) (2 * TARGET_NUM_PEERS_PDEV(ab))
25d5c65159SKalle Valo
26d5c65159SKalle Valo /* Num of peers for DBS_SBS */
27523aafd0SKalle Valo #define TARGET_NUM_PEERS_DBS_SBS(ab) (3 * TARGET_NUM_PEERS_PDEV(ab))
28d5c65159SKalle Valo
29d5c65159SKalle Valo /* Max num of stations (per radio) */
30beefee71SSeevalamuthu Mariappan #define TARGET_NUM_STATIONS(ab) (ab->hw_params.num_peers)
31d5c65159SKalle Valo
32523aafd0SKalle Valo #define TARGET_NUM_PEERS(ab, x) TARGET_NUM_PEERS_##x(ab)
33d5c65159SKalle Valo #define TARGET_NUM_PEER_KEYS 2
34523aafd0SKalle Valo #define TARGET_NUM_TIDS(ab, x) (2 * TARGET_NUM_PEERS(ab, x) + \
35523aafd0SKalle Valo 4 * TARGET_NUM_VDEVS(ab) + 8)
36d5c65159SKalle Valo
37d5c65159SKalle Valo #define TARGET_AST_SKID_LIMIT 16
38d5c65159SKalle Valo #define TARGET_NUM_OFFLD_PEERS 4
39d5c65159SKalle Valo #define TARGET_NUM_OFFLD_REORDER_BUFFS 4
40d5c65159SKalle Valo
41d5c65159SKalle Valo #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2) | BIT(4))
42d5c65159SKalle Valo #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2) | BIT(4))
43d5c65159SKalle Valo #define TARGET_RX_TIMEOUT_LO_PRI 100
44d5c65159SKalle Valo #define TARGET_RX_TIMEOUT_HI_PRI 40
45d5c65159SKalle Valo
46d5c65159SKalle Valo #define TARGET_DECAP_MODE_RAW 0
47d5c65159SKalle Valo #define TARGET_DECAP_MODE_NATIVE_WIFI 1
48d5c65159SKalle Valo #define TARGET_DECAP_MODE_ETH 2
49d5c65159SKalle Valo
50d5c65159SKalle Valo #define TARGET_SCAN_MAX_PENDING_REQS 4
51d5c65159SKalle Valo #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
52d5c65159SKalle Valo #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
53d5c65159SKalle Valo #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
54d5c65159SKalle Valo #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
55d5c65159SKalle Valo #define TARGET_NUM_MCAST_GROUPS 12
56d5c65159SKalle Valo #define TARGET_NUM_MCAST_TABLE_ELEMS 64
57d5c65159SKalle Valo #define TARGET_MCAST2UCAST_MODE 2
58d5c65159SKalle Valo #define TARGET_TX_DBG_LOG_SIZE 1024
59d5c65159SKalle Valo #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
60d5c65159SKalle Valo #define TARGET_VOW_CONFIG 0
61d5c65159SKalle Valo #define TARGET_NUM_MSDU_DESC (2500)
62d5c65159SKalle Valo #define TARGET_MAX_FRAG_ENTRIES 6
63d5c65159SKalle Valo #define TARGET_MAX_BCN_OFFLD 16
64d5c65159SKalle Valo #define TARGET_NUM_WDS_ENTRIES 32
65d5c65159SKalle Valo #define TARGET_DMA_BURST_SIZE 1
66d5c65159SKalle Valo #define TARGET_RX_BATCHMODE 1
67a08dbb04SAloka Dixit #define TARGET_EMA_MAX_PROFILE_PERIOD 8
68d5c65159SKalle Valo
69d5c65159SKalle Valo #define ATH11K_HW_MAX_QUEUES 4
70107560d8SJohn Crispin #define ATH11K_QUEUE_LEN 4096
71d5c65159SKalle Valo
72d5c65159SKalle Valo #define ATH11k_HW_RATECODE_CCK_SHORT_PREAM_MASK 0x4
73d5c65159SKalle Valo
74d5c65159SKalle Valo #define ATH11K_FW_DIR "ath11k"
75d5c65159SKalle Valo
76d5c65159SKalle Valo #define ATH11K_BOARD_MAGIC "QCA-ATH11K-BOARD"
77d5c65159SKalle Valo #define ATH11K_BOARD_API2_FILE "board-2.bin"
7893a5b668SAnilkumar Kolli #define ATH11K_DEFAULT_BOARD_FILE "board.bin"
79d5c65159SKalle Valo #define ATH11K_DEFAULT_CAL_FILE "caldata.bin"
801399fb87SGovind Singh #define ATH11K_AMSS_FILE "amss.bin"
8156970454SGovind Singh #define ATH11K_M3_FILE "m3.bin"
8201417e57SWen Gong #define ATH11K_REGDB_FILE_NAME "regdb.bin"
83d5c65159SKalle Valo
84b42b3678SSriram R #define ATH11K_CE_OFFSET(ab) (ab->mem_ce - ab->mem)
85b42b3678SSriram R
86d5c65159SKalle Valo enum ath11k_hw_rate_cck {
87d5c65159SKalle Valo ATH11K_HW_RATE_CCK_LP_11M = 0,
88d5c65159SKalle Valo ATH11K_HW_RATE_CCK_LP_5_5M,
89d5c65159SKalle Valo ATH11K_HW_RATE_CCK_LP_2M,
90d5c65159SKalle Valo ATH11K_HW_RATE_CCK_LP_1M,
91d5c65159SKalle Valo ATH11K_HW_RATE_CCK_SP_11M,
92d5c65159SKalle Valo ATH11K_HW_RATE_CCK_SP_5_5M,
93d5c65159SKalle Valo ATH11K_HW_RATE_CCK_SP_2M,
94d5c65159SKalle Valo };
95d5c65159SKalle Valo
96d5c65159SKalle Valo enum ath11k_hw_rate_ofdm {
97d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_48M = 0,
98d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_24M,
99d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_12M,
100d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_6M,
101d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_54M,
102d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_36M,
103d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_18M,
104d5c65159SKalle Valo ATH11K_HW_RATE_OFDM_9M,
105d5c65159SKalle Valo };
106d5c65159SKalle Valo
107630ad41cSGovind Singh enum ath11k_bus {
108630ad41cSGovind Singh ATH11K_BUS_AHB,
109630ad41cSGovind Singh ATH11K_BUS_PCI,
110630ad41cSGovind Singh };
111630ad41cSGovind Singh
11234d5a3a8SKalle Valo #define ATH11K_EXT_IRQ_GRP_NUM_MAX 11
11334d5a3a8SKalle Valo
114e678fbd4SKarthikeyan Periyasamy struct hal_rx_desc;
1156fe6f68fSKarthikeyan Periyasamy struct hal_tcl_data_cmd;
1166fe6f68fSKarthikeyan Periyasamy
11734d5a3a8SKalle Valo struct ath11k_hw_ring_mask {
11834d5a3a8SKalle Valo u8 tx[ATH11K_EXT_IRQ_GRP_NUM_MAX];
11934d5a3a8SKalle Valo u8 rx_mon_status[ATH11K_EXT_IRQ_GRP_NUM_MAX];
12034d5a3a8SKalle Valo u8 rx[ATH11K_EXT_IRQ_GRP_NUM_MAX];
12134d5a3a8SKalle Valo u8 rx_err[ATH11K_EXT_IRQ_GRP_NUM_MAX];
12234d5a3a8SKalle Valo u8 rx_wbm_rel[ATH11K_EXT_IRQ_GRP_NUM_MAX];
12334d5a3a8SKalle Valo u8 reo_status[ATH11K_EXT_IRQ_GRP_NUM_MAX];
12434d5a3a8SKalle Valo u8 rxdma2host[ATH11K_EXT_IRQ_GRP_NUM_MAX];
12534d5a3a8SKalle Valo u8 host2rxdma[ATH11K_EXT_IRQ_GRP_NUM_MAX];
12634d5a3a8SKalle Valo };
12734d5a3a8SKalle Valo
1287636c9a6SManikanta Pubbisetty struct ath11k_hw_tcl2wbm_rbm_map {
1297636c9a6SManikanta Pubbisetty u8 tcl_ring_num;
1307636c9a6SManikanta Pubbisetty u8 wbm_ring_num;
1317636c9a6SManikanta Pubbisetty u8 rbm_id;
1327636c9a6SManikanta Pubbisetty };
1337636c9a6SManikanta Pubbisetty
134734223d7SBaochen Qiang struct ath11k_hw_hal_params {
135734223d7SBaochen Qiang enum hal_rx_buf_return_buf_manager rx_buf_rbm;
1367636c9a6SManikanta Pubbisetty const struct ath11k_hw_tcl2wbm_rbm_map *tcl2wbm_rbm_map;
137734223d7SBaochen Qiang };
138734223d7SBaochen Qiang
139d5c65159SKalle Valo struct ath11k_hw_params {
140d5c65159SKalle Valo const char *name;
141d3318abfSAnilkumar Kolli u16 hw_rev;
142b1cc29e9SAnilkumar Kolli u8 max_radios;
1433b94ae4cSAnilkumar Kolli u32 bdf_addr;
1443b94ae4cSAnilkumar Kolli
145d5c65159SKalle Valo struct {
146d5c65159SKalle Valo const char *dir;
147d5c65159SKalle Valo size_t board_size;
148c72aa32dSAnilkumar Kolli size_t cal_offset;
149d5c65159SKalle Valo } fw;
150d547ca4cSAnilkumar Kolli
151d547ca4cSAnilkumar Kolli const struct ath11k_hw_ops *hw_ops;
15234d5a3a8SKalle Valo const struct ath11k_hw_ring_mask *ring_mask;
153727fae14SCarl Huang
154727fae14SCarl Huang bool internal_sleep_clock;
1556976433cSCarl Huang
1566976433cSCarl Huang const struct ath11k_hw_regs *regs;
15716001e4bSAnilkumar Kolli u32 qmi_service_ins_id;
158e3396b8bSCarl Huang const struct ce_attr *host_ce_config;
159e3396b8bSCarl Huang u32 ce_count;
160967c1d11SAnilkumar Kolli const struct ce_pipe_config *target_ce_config;
161967c1d11SAnilkumar Kolli u32 target_ce_count;
162967c1d11SAnilkumar Kolli const struct service_to_pipe *svc_to_ce_map;
163967c1d11SAnilkumar Kolli u32 svc_to_ce_map_len;
164b42b3678SSriram R const struct ce_ie_addr *ce_ie_addr;
165b42b3678SSriram R const struct ce_remap *ce_remap;
1665f859bc0SCarl Huang
1675f859bc0SCarl Huang bool single_pdev_only;
168ed0192f7SCarl Huang
1697f6fc1ebSCarl Huang bool rxdma1_enable;
1704152e420SCarl Huang int num_rxmda_per_pdev;
1714152e420SCarl Huang bool rx_mac_buf_ring;
172e7495035SCarl Huang bool vdev_start_delay;
173a6275302SCarl Huang bool htt_peer_map_v2;
174cc2ad754SKarthikeyan Periyasamy
175cc2ad754SKarthikeyan Periyasamy struct {
176cc2ad754SKarthikeyan Periyasamy u8 fft_sz;
177cc2ad754SKarthikeyan Periyasamy u8 fft_pad_sz;
1781cae9c00SKarthikeyan Periyasamy u8 summary_pad_sz;
1791cae9c00SKarthikeyan Periyasamy u8 fft_hdr_len;
1801cae9c00SKarthikeyan Periyasamy u16 max_fft_bins;
181c92f774aSTamizh Chelvam Raja bool fragment_160mhz;
182cc2ad754SKarthikeyan Periyasamy } spectral;
1832626c269SKalle Valo
1842626c269SKalle Valo u16 interface_modes;
1853f6e6c32SKalle Valo bool supports_monitor;
1865c1f74d2SAnilkumar Kolli bool full_monitor_mode;
187e838c14aSCarl Huang bool supports_shadow_regs;
188c83c500bSCarl Huang bool idle_ps;
189b2beffa7SCarl Huang bool supports_sta_ps;
190011e5a30SSeevalamuthu Mariappan bool coldboot_cal_mm;
191011e5a30SSeevalamuthu Mariappan bool coldboot_cal_ftm;
1926fe62a8cSManikanta Pubbisetty bool cbcal_restart_fw;
193beefee71SSeevalamuthu Mariappan int fw_mem_mode;
194beefee71SSeevalamuthu Mariappan u32 num_vdevs;
195beefee71SSeevalamuthu Mariappan u32 num_peers;
196d1b0c338SCarl Huang bool supports_suspend;
197e678fbd4SKarthikeyan Periyasamy u32 hal_desc_sz;
19801417e57SWen Gong bool supports_regdb;
1995088df05SBaochen Qiang bool fix_l1ss;
200f951380aSP Praneesh bool credit_flow;
20131582373SBaochen Qiang u8 max_tx_ring;
202734223d7SBaochen Qiang const struct ath11k_hw_hal_params *hal_params;
20382c434c1SWen Gong bool supports_dynamic_smps_6ghz;
2046452f0a3SP Praneesh bool alloc_cacheable_memory;
205b488c766SWen Gong bool supports_rssi_stats;
20642da1cc7SCheng Wang bool fw_wmi_diag_event;
2070d6e997bSWen Gong bool current_cc_support;
208691425b4SVenkateswara Naralasetty bool dbr_debug_support;
2091e4ac717SBaochen Qiang bool global_reset;
210652f69edSBaochen Qiang const struct cfg80211_sar_capa *bios_sar_capa;
21192c1858eSManikanta Pubbisetty bool m3_fw_support;
21292c1858eSManikanta Pubbisetty bool fixed_bdf_addr;
21392c1858eSManikanta Pubbisetty bool fixed_mem_region;
21492c1858eSManikanta Pubbisetty bool static_window_map;
215d1e1edfdSManikanta Pubbisetty bool hybrid_bus_type;
21673d3e713SManikanta Pubbisetty bool fixed_fw_mem;
2171d7f5145SBaochen Qiang bool support_off_channel_tx;
2187d992bd4SManikanta Pubbisetty bool supports_multi_bssid;
219876eb848SBaochen Qiang
220876eb848SBaochen Qiang struct {
221876eb848SBaochen Qiang u32 start;
222876eb848SBaochen Qiang u32 end;
223876eb848SBaochen Qiang } sram_dump;
2247636c9a6SManikanta Pubbisetty
2257636c9a6SManikanta Pubbisetty bool tcl_ring_retry;
22697c9e37cSManikanta Pubbisetty u32 tx_ring_size;
22769ccee61SManikanta Pubbisetty bool smp2p_wow_exit;
228a018750aSYoughandhar Chintala bool support_fw_mac_sequence;
2294152e420SCarl Huang };
2304152e420SCarl Huang
2314152e420SCarl Huang struct ath11k_hw_ops {
2324152e420SCarl Huang u8 (*get_hw_mac_from_pdev_id)(int pdev_id);
2334152e420SCarl Huang void (*wmi_init_config)(struct ath11k_base *ab,
2344152e420SCarl Huang struct target_resource_config *config);
2354152e420SCarl Huang int (*mac_id_to_pdev_id)(struct ath11k_hw_params *hw, int mac_id);
2364152e420SCarl Huang int (*mac_id_to_srng_id)(struct ath11k_hw_params *hw, int mac_id);
2376fe6f68fSKarthikeyan Periyasamy void (*tx_mesh_enable)(struct ath11k_base *ab,
2386fe6f68fSKarthikeyan Periyasamy struct hal_tcl_data_cmd *tcl_cmd);
239e678fbd4SKarthikeyan Periyasamy bool (*rx_desc_get_first_msdu)(struct hal_rx_desc *desc);
240e678fbd4SKarthikeyan Periyasamy bool (*rx_desc_get_last_msdu)(struct hal_rx_desc *desc);
241e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_l3_pad_bytes)(struct hal_rx_desc *desc);
242e678fbd4SKarthikeyan Periyasamy u8 *(*rx_desc_get_hdr_status)(struct hal_rx_desc *desc);
243e678fbd4SKarthikeyan Periyasamy bool (*rx_desc_encrypt_valid)(struct hal_rx_desc *desc);
244e678fbd4SKarthikeyan Periyasamy u32 (*rx_desc_get_encrypt_type)(struct hal_rx_desc *desc);
245e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_decap_type)(struct hal_rx_desc *desc);
246e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_mesh_ctl)(struct hal_rx_desc *desc);
247b3febdccSP Praneesh bool (*rx_desc_get_ldpc_support)(struct hal_rx_desc *desc);
248e678fbd4SKarthikeyan Periyasamy bool (*rx_desc_get_mpdu_seq_ctl_vld)(struct hal_rx_desc *desc);
249e678fbd4SKarthikeyan Periyasamy bool (*rx_desc_get_mpdu_fc_valid)(struct hal_rx_desc *desc);
250e678fbd4SKarthikeyan Periyasamy u16 (*rx_desc_get_mpdu_start_seq_no)(struct hal_rx_desc *desc);
251e678fbd4SKarthikeyan Periyasamy u16 (*rx_desc_get_msdu_len)(struct hal_rx_desc *desc);
252e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_msdu_sgi)(struct hal_rx_desc *desc);
253e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_msdu_rate_mcs)(struct hal_rx_desc *desc);
254e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_msdu_rx_bw)(struct hal_rx_desc *desc);
255e678fbd4SKarthikeyan Periyasamy u32 (*rx_desc_get_msdu_freq)(struct hal_rx_desc *desc);
256e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_msdu_pkt_type)(struct hal_rx_desc *desc);
257e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_msdu_nss)(struct hal_rx_desc *desc);
258e678fbd4SKarthikeyan Periyasamy u8 (*rx_desc_get_mpdu_tid)(struct hal_rx_desc *desc);
259e678fbd4SKarthikeyan Periyasamy u16 (*rx_desc_get_mpdu_peer_id)(struct hal_rx_desc *desc);
260e678fbd4SKarthikeyan Periyasamy void (*rx_desc_copy_attn_end_tlv)(struct hal_rx_desc *fdesc,
261e678fbd4SKarthikeyan Periyasamy struct hal_rx_desc *ldesc);
262e678fbd4SKarthikeyan Periyasamy u32 (*rx_desc_get_mpdu_start_tag)(struct hal_rx_desc *desc);
263e678fbd4SKarthikeyan Periyasamy u32 (*rx_desc_get_mpdu_ppdu_id)(struct hal_rx_desc *desc);
264e678fbd4SKarthikeyan Periyasamy void (*rx_desc_set_msdu_len)(struct hal_rx_desc *desc, u16 len);
265e678fbd4SKarthikeyan Periyasamy struct rx_attention *(*rx_desc_get_attention)(struct hal_rx_desc *desc);
266e678fbd4SKarthikeyan Periyasamy u8 *(*rx_desc_get_msdu_payload)(struct hal_rx_desc *desc);
2670d55b76fSBaochen Qiang void (*reo_setup)(struct ath11k_base *ab);
268031ffa6cSP Praneesh u16 (*mpdu_info_get_peerid)(struct hal_rx_mpdu_info *mpdu_info);
2692167fa60SSriram R bool (*rx_desc_mac_addr2_valid)(struct hal_rx_desc *desc);
2702167fa60SSriram R u8* (*rx_desc_mpdu_start_addr2)(struct hal_rx_desc *desc);
2717636c9a6SManikanta Pubbisetty u32 (*get_ring_selector)(struct sk_buff *skb);
272d5c65159SKalle Valo };
273d5c65159SKalle Valo
274d547ca4cSAnilkumar Kolli extern const struct ath11k_hw_ops ipq8074_ops;
275d547ca4cSAnilkumar Kolli extern const struct ath11k_hw_ops ipq6018_ops;
2769de2ad43SCarl Huang extern const struct ath11k_hw_ops qca6390_ops;
2776fe6f68fSKarthikeyan Periyasamy extern const struct ath11k_hw_ops qcn9074_ops;
278e4073430SBaochen Qiang extern const struct ath11k_hw_ops wcn6855_ops;
27949890d9cSManikanta Pubbisetty extern const struct ath11k_hw_ops wcn6750_ops;
280ba60f279SSriram R extern const struct ath11k_hw_ops ipq5018_ops;
281d547ca4cSAnilkumar Kolli
28234d5a3a8SKalle Valo extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_ipq8074;
283d4ecb90bSCarl Huang extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_qca6390;
2847dc67af0SKarthikeyan Periyasamy extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_qcn9074;
2857636c9a6SManikanta Pubbisetty extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_wcn6750;
28634d5a3a8SKalle Valo
287b42b3678SSriram R extern const struct ce_ie_addr ath11k_ce_ie_addr_ipq8074;
288b42b3678SSriram R extern const struct ce_ie_addr ath11k_ce_ie_addr_ipq5018;
289b42b3678SSriram R
290b42b3678SSriram R extern const struct ce_remap ath11k_ce_remap_ipq5018;
291b42b3678SSriram R
292734223d7SBaochen Qiang extern const struct ath11k_hw_hal_params ath11k_hw_hal_params_ipq8074;
293734223d7SBaochen Qiang extern const struct ath11k_hw_hal_params ath11k_hw_hal_params_qca6390;
2947636c9a6SManikanta Pubbisetty extern const struct ath11k_hw_hal_params ath11k_hw_hal_params_wcn6750;
295734223d7SBaochen Qiang
296d547ca4cSAnilkumar Kolli static inline
ath11k_hw_get_mac_from_pdev_id(struct ath11k_hw_params * hw,int pdev_idx)297d547ca4cSAnilkumar Kolli int ath11k_hw_get_mac_from_pdev_id(struct ath11k_hw_params *hw,
298d547ca4cSAnilkumar Kolli int pdev_idx)
299d547ca4cSAnilkumar Kolli {
300d547ca4cSAnilkumar Kolli if (hw->hw_ops->get_hw_mac_from_pdev_id)
301d547ca4cSAnilkumar Kolli return hw->hw_ops->get_hw_mac_from_pdev_id(pdev_idx);
302d547ca4cSAnilkumar Kolli
303d547ca4cSAnilkumar Kolli return 0;
304d547ca4cSAnilkumar Kolli }
305d547ca4cSAnilkumar Kolli
ath11k_hw_mac_id_to_pdev_id(struct ath11k_hw_params * hw,int mac_id)3064152e420SCarl Huang static inline int ath11k_hw_mac_id_to_pdev_id(struct ath11k_hw_params *hw,
3074152e420SCarl Huang int mac_id)
3084152e420SCarl Huang {
3094152e420SCarl Huang if (hw->hw_ops->mac_id_to_pdev_id)
3104152e420SCarl Huang return hw->hw_ops->mac_id_to_pdev_id(hw, mac_id);
3114152e420SCarl Huang
3124152e420SCarl Huang return 0;
3134152e420SCarl Huang }
3144152e420SCarl Huang
ath11k_hw_mac_id_to_srng_id(struct ath11k_hw_params * hw,int mac_id)3154152e420SCarl Huang static inline int ath11k_hw_mac_id_to_srng_id(struct ath11k_hw_params *hw,
3164152e420SCarl Huang int mac_id)
3174152e420SCarl Huang {
3184152e420SCarl Huang if (hw->hw_ops->mac_id_to_srng_id)
3194152e420SCarl Huang return hw->hw_ops->mac_id_to_srng_id(hw, mac_id);
3204152e420SCarl Huang
3214152e420SCarl Huang return 0;
3224152e420SCarl Huang }
3234152e420SCarl Huang
324d5c65159SKalle Valo struct ath11k_fw_ie {
325d5c65159SKalle Valo __le32 id;
326d5c65159SKalle Valo __le32 len;
32714dd3a71SGustavo A. R. Silva u8 data[];
328d5c65159SKalle Valo };
329d5c65159SKalle Valo
330d5c65159SKalle Valo enum ath11k_bd_ie_board_type {
331d5c65159SKalle Valo ATH11K_BD_IE_BOARD_NAME = 0,
332d5c65159SKalle Valo ATH11K_BD_IE_BOARD_DATA = 1,
333d5c65159SKalle Valo };
334d5c65159SKalle Valo
335801cb1d2SWen Gong enum ath11k_bd_ie_regdb_type {
336801cb1d2SWen Gong ATH11K_BD_IE_REGDB_NAME = 0,
337801cb1d2SWen Gong ATH11K_BD_IE_REGDB_DATA = 1,
338801cb1d2SWen Gong };
339801cb1d2SWen Gong
340d5c65159SKalle Valo enum ath11k_bd_ie_type {
341d5c65159SKalle Valo /* contains sub IEs of enum ath11k_bd_ie_board_type */
342d5c65159SKalle Valo ATH11K_BD_IE_BOARD = 0,
343801cb1d2SWen Gong /* contains sub IEs of enum ath11k_bd_ie_regdb_type */
344801cb1d2SWen Gong ATH11K_BD_IE_REGDB = 1,
345d5c65159SKalle Valo };
346d5c65159SKalle Valo
3476976433cSCarl Huang struct ath11k_hw_regs {
3486976433cSCarl Huang u32 hal_tcl1_ring_base_lsb;
3496976433cSCarl Huang u32 hal_tcl1_ring_base_msb;
3506976433cSCarl Huang u32 hal_tcl1_ring_id;
3516976433cSCarl Huang u32 hal_tcl1_ring_misc;
3526976433cSCarl Huang u32 hal_tcl1_ring_tp_addr_lsb;
3536976433cSCarl Huang u32 hal_tcl1_ring_tp_addr_msb;
3546976433cSCarl Huang u32 hal_tcl1_ring_consumer_int_setup_ix0;
3556976433cSCarl Huang u32 hal_tcl1_ring_consumer_int_setup_ix1;
3566976433cSCarl Huang u32 hal_tcl1_ring_msi1_base_lsb;
3576976433cSCarl Huang u32 hal_tcl1_ring_msi1_base_msb;
3586976433cSCarl Huang u32 hal_tcl1_ring_msi1_data;
3596976433cSCarl Huang u32 hal_tcl2_ring_base_lsb;
3606976433cSCarl Huang u32 hal_tcl_ring_base_lsb;
3616976433cSCarl Huang
3626976433cSCarl Huang u32 hal_tcl_status_ring_base_lsb;
3636976433cSCarl Huang
3646976433cSCarl Huang u32 hal_reo1_ring_base_lsb;
3656976433cSCarl Huang u32 hal_reo1_ring_base_msb;
3666976433cSCarl Huang u32 hal_reo1_ring_id;
3676976433cSCarl Huang u32 hal_reo1_ring_misc;
3686976433cSCarl Huang u32 hal_reo1_ring_hp_addr_lsb;
3696976433cSCarl Huang u32 hal_reo1_ring_hp_addr_msb;
3706976433cSCarl Huang u32 hal_reo1_ring_producer_int_setup;
3716976433cSCarl Huang u32 hal_reo1_ring_msi1_base_lsb;
3726976433cSCarl Huang u32 hal_reo1_ring_msi1_base_msb;
3736976433cSCarl Huang u32 hal_reo1_ring_msi1_data;
3746976433cSCarl Huang u32 hal_reo2_ring_base_lsb;
3756976433cSCarl Huang u32 hal_reo1_aging_thresh_ix_0;
3766976433cSCarl Huang u32 hal_reo1_aging_thresh_ix_1;
3776976433cSCarl Huang u32 hal_reo1_aging_thresh_ix_2;
3786976433cSCarl Huang u32 hal_reo1_aging_thresh_ix_3;
3796976433cSCarl Huang
3806976433cSCarl Huang u32 hal_reo1_ring_hp;
3816976433cSCarl Huang u32 hal_reo1_ring_tp;
3826976433cSCarl Huang u32 hal_reo2_ring_hp;
3836976433cSCarl Huang
3846976433cSCarl Huang u32 hal_reo_tcl_ring_base_lsb;
3856976433cSCarl Huang u32 hal_reo_tcl_ring_hp;
3866976433cSCarl Huang
3876976433cSCarl Huang u32 hal_reo_status_ring_base_lsb;
3886976433cSCarl Huang u32 hal_reo_status_hp;
3896fe6f68fSKarthikeyan Periyasamy
39049890d9cSManikanta Pubbisetty u32 hal_reo_cmd_ring_base_lsb;
39149890d9cSManikanta Pubbisetty u32 hal_reo_cmd_ring_hp;
39249890d9cSManikanta Pubbisetty
39349890d9cSManikanta Pubbisetty u32 hal_sw2reo_ring_base_lsb;
39449890d9cSManikanta Pubbisetty u32 hal_sw2reo_ring_hp;
39549890d9cSManikanta Pubbisetty
3966fe6f68fSKarthikeyan Periyasamy u32 hal_seq_wcss_umac_ce0_src_reg;
3976fe6f68fSKarthikeyan Periyasamy u32 hal_seq_wcss_umac_ce0_dst_reg;
3986fe6f68fSKarthikeyan Periyasamy u32 hal_seq_wcss_umac_ce1_src_reg;
3996fe6f68fSKarthikeyan Periyasamy u32 hal_seq_wcss_umac_ce1_dst_reg;
4006fe6f68fSKarthikeyan Periyasamy
4016fe6f68fSKarthikeyan Periyasamy u32 hal_wbm_idle_link_ring_base_lsb;
4026fe6f68fSKarthikeyan Periyasamy u32 hal_wbm_idle_link_ring_misc;
4036fe6f68fSKarthikeyan Periyasamy
4046fe6f68fSKarthikeyan Periyasamy u32 hal_wbm_release_ring_base_lsb;
4056fe6f68fSKarthikeyan Periyasamy
4066fe6f68fSKarthikeyan Periyasamy u32 hal_wbm0_release_ring_base_lsb;
4076fe6f68fSKarthikeyan Periyasamy u32 hal_wbm1_release_ring_base_lsb;
4086fe6f68fSKarthikeyan Periyasamy
4096fe6f68fSKarthikeyan Periyasamy u32 pcie_qserdes_sysclk_en_sel;
4106fe6f68fSKarthikeyan Periyasamy u32 pcie_pcs_osc_dtct_config_base;
41149890d9cSManikanta Pubbisetty
41249890d9cSManikanta Pubbisetty u32 hal_shadow_base_addr;
41322cc6873SManikanta Pubbisetty u32 hal_reo1_misc_ctl;
4146976433cSCarl Huang };
4156976433cSCarl Huang
4166976433cSCarl Huang extern const struct ath11k_hw_regs ipq8074_regs;
4176976433cSCarl Huang extern const struct ath11k_hw_regs qca6390_regs;
4186fe6f68fSKarthikeyan Periyasamy extern const struct ath11k_hw_regs qcn9074_regs;
419755b1f73SBaochen Qiang extern const struct ath11k_hw_regs wcn6855_regs;
42049890d9cSManikanta Pubbisetty extern const struct ath11k_hw_regs wcn6750_regs;
421711b80acSSriram R extern const struct ath11k_hw_regs ipq5018_regs;
4226976433cSCarl Huang
ath11k_bd_ie_type_str(enum ath11k_bd_ie_type type)423801cb1d2SWen Gong static inline const char *ath11k_bd_ie_type_str(enum ath11k_bd_ie_type type)
424801cb1d2SWen Gong {
425801cb1d2SWen Gong switch (type) {
426801cb1d2SWen Gong case ATH11K_BD_IE_BOARD:
427801cb1d2SWen Gong return "board data";
428801cb1d2SWen Gong case ATH11K_BD_IE_REGDB:
429801cb1d2SWen Gong return "regdb data";
430801cb1d2SWen Gong }
431801cb1d2SWen Gong
432801cb1d2SWen Gong return "unknown";
433801cb1d2SWen Gong }
434801cb1d2SWen Gong
435652f69edSBaochen Qiang extern const struct cfg80211_sar_capa ath11k_hw_sar_capa_wcn6855;
436876eb848SBaochen Qiang
437d5c65159SKalle Valo #endif
438