1d5c65159SKalle Valo // SPDX-License-Identifier: BSD-3-Clause-Clear 2d5c65159SKalle Valo /* 3d5c65159SKalle Valo * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved. 4d5c65159SKalle Valo */ 5d5c65159SKalle Valo 6d5c65159SKalle Valo #include "dp_rx.h" 7d5c65159SKalle Valo #include "debug.h" 8c4eacabeSGovind Singh #include "hif.h" 9d5c65159SKalle Valo 10d5c65159SKalle Valo static const struct ce_attr host_ce_config_wlan[] = { 11d5c65159SKalle Valo /* CE0: host->target HTC control and raw streams */ 12d5c65159SKalle Valo { 13d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 14d5c65159SKalle Valo .src_nentries = 16, 15d5c65159SKalle Valo .src_sz_max = 2048, 16d5c65159SKalle Valo .dest_nentries = 0, 17d5c65159SKalle Valo }, 18d5c65159SKalle Valo 19d5c65159SKalle Valo /* CE1: target->host HTT + HTC control */ 20d5c65159SKalle Valo { 21d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 22d5c65159SKalle Valo .src_nentries = 0, 23d5c65159SKalle Valo .src_sz_max = 2048, 24d5c65159SKalle Valo .dest_nentries = 512, 25d5c65159SKalle Valo .recv_cb = ath11k_htc_rx_completion_handler, 26d5c65159SKalle Valo }, 27d5c65159SKalle Valo 28d5c65159SKalle Valo /* CE2: target->host WMI */ 29d5c65159SKalle Valo { 30d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 31d5c65159SKalle Valo .src_nentries = 0, 32d5c65159SKalle Valo .src_sz_max = 2048, 33d5c65159SKalle Valo .dest_nentries = 512, 34d5c65159SKalle Valo .recv_cb = ath11k_htc_rx_completion_handler, 35d5c65159SKalle Valo }, 36d5c65159SKalle Valo 37d5c65159SKalle Valo /* CE3: host->target WMI (mac0) */ 38d5c65159SKalle Valo { 39d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 40d5c65159SKalle Valo .src_nentries = 32, 41d5c65159SKalle Valo .src_sz_max = 2048, 42d5c65159SKalle Valo .dest_nentries = 0, 43d5c65159SKalle Valo }, 44d5c65159SKalle Valo 45d5c65159SKalle Valo /* CE4: host->target HTT */ 46d5c65159SKalle Valo { 47d5c65159SKalle Valo .flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR, 48d5c65159SKalle Valo .src_nentries = 2048, 49d5c65159SKalle Valo .src_sz_max = 256, 50d5c65159SKalle Valo .dest_nentries = 0, 51d5c65159SKalle Valo }, 52d5c65159SKalle Valo 53d5c65159SKalle Valo /* CE5: target->host pktlog */ 54d5c65159SKalle Valo { 55d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 56d5c65159SKalle Valo .src_nentries = 0, 57d5c65159SKalle Valo .src_sz_max = 2048, 58d5c65159SKalle Valo .dest_nentries = 512, 59d5c65159SKalle Valo .recv_cb = ath11k_dp_htt_htc_t2h_msg_handler, 60d5c65159SKalle Valo }, 61d5c65159SKalle Valo 62d5c65159SKalle Valo /* CE6: target autonomous hif_memcpy */ 63d5c65159SKalle Valo { 64d5c65159SKalle Valo .flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR, 65d5c65159SKalle Valo .src_nentries = 0, 66d5c65159SKalle Valo .src_sz_max = 0, 67d5c65159SKalle Valo .dest_nentries = 0, 68d5c65159SKalle Valo }, 69d5c65159SKalle Valo 70d5c65159SKalle Valo /* CE7: host->target WMI (mac1) */ 71d5c65159SKalle Valo { 72d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 73d5c65159SKalle Valo .src_nentries = 32, 74d5c65159SKalle Valo .src_sz_max = 2048, 75d5c65159SKalle Valo .dest_nentries = 0, 76d5c65159SKalle Valo }, 77d5c65159SKalle Valo 78d5c65159SKalle Valo /* CE8: target autonomous hif_memcpy */ 79d5c65159SKalle Valo { 80d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 81d5c65159SKalle Valo .src_nentries = 0, 82d5c65159SKalle Valo .src_sz_max = 0, 83d5c65159SKalle Valo .dest_nentries = 0, 84d5c65159SKalle Valo }, 85d5c65159SKalle Valo 86d5c65159SKalle Valo /* CE9: host->target WMI (mac2) */ 87d5c65159SKalle Valo { 88d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 89d5c65159SKalle Valo .src_nentries = 32, 90d5c65159SKalle Valo .src_sz_max = 2048, 91d5c65159SKalle Valo .dest_nentries = 0, 92d5c65159SKalle Valo }, 93d5c65159SKalle Valo 94d5c65159SKalle Valo /* CE10: target->host HTT */ 95d5c65159SKalle Valo { 96d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 97d5c65159SKalle Valo .src_nentries = 0, 98d5c65159SKalle Valo .src_sz_max = 2048, 99d5c65159SKalle Valo .dest_nentries = 512, 100d5c65159SKalle Valo .recv_cb = ath11k_htc_rx_completion_handler, 101d5c65159SKalle Valo }, 102d5c65159SKalle Valo 103d5c65159SKalle Valo /* CE11: Not used */ 104d5c65159SKalle Valo { 105d5c65159SKalle Valo .flags = CE_ATTR_FLAGS, 106d5c65159SKalle Valo .src_nentries = 0, 107d5c65159SKalle Valo .src_sz_max = 0, 108d5c65159SKalle Valo .dest_nentries = 0, 109d5c65159SKalle Valo }, 110d5c65159SKalle Valo }; 111d5c65159SKalle Valo 112d5c65159SKalle Valo static int ath11k_ce_rx_buf_enqueue_pipe(struct ath11k_ce_pipe *pipe, 113d5c65159SKalle Valo struct sk_buff *skb, dma_addr_t paddr) 114d5c65159SKalle Valo { 115d5c65159SKalle Valo struct ath11k_base *ab = pipe->ab; 116d5c65159SKalle Valo struct ath11k_ce_ring *ring = pipe->dest_ring; 117d5c65159SKalle Valo struct hal_srng *srng; 118d5c65159SKalle Valo unsigned int write_index; 119d5c65159SKalle Valo unsigned int nentries_mask = ring->nentries_mask; 120d5c65159SKalle Valo u32 *desc; 121d5c65159SKalle Valo int ret; 122d5c65159SKalle Valo 123d5c65159SKalle Valo lockdep_assert_held(&ab->ce.ce_lock); 124d5c65159SKalle Valo 125d5c65159SKalle Valo write_index = ring->write_index; 126d5c65159SKalle Valo 127d5c65159SKalle Valo srng = &ab->hal.srng_list[ring->hal_ring_id]; 128d5c65159SKalle Valo 129d5c65159SKalle Valo spin_lock_bh(&srng->lock); 130d5c65159SKalle Valo 131d5c65159SKalle Valo ath11k_hal_srng_access_begin(ab, srng); 132d5c65159SKalle Valo 133d5c65159SKalle Valo if (unlikely(ath11k_hal_srng_src_num_free(ab, srng, false) < 1)) { 134d5c65159SKalle Valo ret = -ENOSPC; 135d5c65159SKalle Valo goto exit; 136d5c65159SKalle Valo } 137d5c65159SKalle Valo 138d5c65159SKalle Valo desc = ath11k_hal_srng_src_get_next_entry(ab, srng); 139d5c65159SKalle Valo if (!desc) { 140d5c65159SKalle Valo ret = -ENOSPC; 141d5c65159SKalle Valo goto exit; 142d5c65159SKalle Valo } 143d5c65159SKalle Valo 144d5c65159SKalle Valo ath11k_hal_ce_dst_set_desc(desc, paddr); 145d5c65159SKalle Valo 146d5c65159SKalle Valo ring->skb[write_index] = skb; 147d5c65159SKalle Valo write_index = CE_RING_IDX_INCR(nentries_mask, write_index); 148d5c65159SKalle Valo ring->write_index = write_index; 149d5c65159SKalle Valo 150d5c65159SKalle Valo pipe->rx_buf_needed--; 151d5c65159SKalle Valo 152d5c65159SKalle Valo ret = 0; 153d5c65159SKalle Valo exit: 154d5c65159SKalle Valo ath11k_hal_srng_access_end(ab, srng); 155d5c65159SKalle Valo 156d5c65159SKalle Valo spin_unlock_bh(&srng->lock); 157d5c65159SKalle Valo 158d5c65159SKalle Valo return ret; 159d5c65159SKalle Valo } 160d5c65159SKalle Valo 161d5c65159SKalle Valo static int ath11k_ce_rx_post_pipe(struct ath11k_ce_pipe *pipe) 162d5c65159SKalle Valo { 163d5c65159SKalle Valo struct ath11k_base *ab = pipe->ab; 164d5c65159SKalle Valo struct sk_buff *skb; 165d5c65159SKalle Valo dma_addr_t paddr; 166d5c65159SKalle Valo int ret = 0; 167d5c65159SKalle Valo 168d5c65159SKalle Valo if (!(pipe->dest_ring || pipe->status_ring)) 169d5c65159SKalle Valo return 0; 170d5c65159SKalle Valo 171d5c65159SKalle Valo spin_lock_bh(&ab->ce.ce_lock); 172d5c65159SKalle Valo while (pipe->rx_buf_needed) { 173d5c65159SKalle Valo skb = dev_alloc_skb(pipe->buf_sz); 174d5c65159SKalle Valo if (!skb) { 175d5c65159SKalle Valo ret = -ENOMEM; 176d5c65159SKalle Valo goto exit; 177d5c65159SKalle Valo } 178d5c65159SKalle Valo 179d5c65159SKalle Valo WARN_ON_ONCE(!IS_ALIGNED((unsigned long)skb->data, 4)); 180d5c65159SKalle Valo 181d5c65159SKalle Valo paddr = dma_map_single(ab->dev, skb->data, 182d5c65159SKalle Valo skb->len + skb_tailroom(skb), 183d5c65159SKalle Valo DMA_FROM_DEVICE); 184d5c65159SKalle Valo if (unlikely(dma_mapping_error(ab->dev, paddr))) { 185d5c65159SKalle Valo ath11k_warn(ab, "failed to dma map ce rx buf\n"); 186d5c65159SKalle Valo dev_kfree_skb_any(skb); 187d5c65159SKalle Valo ret = -EIO; 188d5c65159SKalle Valo goto exit; 189d5c65159SKalle Valo } 190d5c65159SKalle Valo 191d5c65159SKalle Valo ATH11K_SKB_RXCB(skb)->paddr = paddr; 192d5c65159SKalle Valo 193d5c65159SKalle Valo ret = ath11k_ce_rx_buf_enqueue_pipe(pipe, skb, paddr); 194d5c65159SKalle Valo 195d5c65159SKalle Valo if (ret) { 196d5c65159SKalle Valo ath11k_warn(ab, "failed to enqueue rx buf: %d\n", ret); 197d5c65159SKalle Valo dma_unmap_single(ab->dev, paddr, 198d5c65159SKalle Valo skb->len + skb_tailroom(skb), 199d5c65159SKalle Valo DMA_FROM_DEVICE); 200d5c65159SKalle Valo dev_kfree_skb_any(skb); 201d5c65159SKalle Valo goto exit; 202d5c65159SKalle Valo } 203d5c65159SKalle Valo } 204d5c65159SKalle Valo 205d5c65159SKalle Valo exit: 206d5c65159SKalle Valo spin_unlock_bh(&ab->ce.ce_lock); 207d5c65159SKalle Valo return ret; 208d5c65159SKalle Valo } 209d5c65159SKalle Valo 210d5c65159SKalle Valo static int ath11k_ce_completed_recv_next(struct ath11k_ce_pipe *pipe, 211d5c65159SKalle Valo struct sk_buff **skb, int *nbytes) 212d5c65159SKalle Valo { 213d5c65159SKalle Valo struct ath11k_base *ab = pipe->ab; 214d5c65159SKalle Valo struct hal_srng *srng; 215d5c65159SKalle Valo unsigned int sw_index; 216d5c65159SKalle Valo unsigned int nentries_mask; 217d5c65159SKalle Valo u32 *desc; 218d5c65159SKalle Valo int ret = 0; 219d5c65159SKalle Valo 220d5c65159SKalle Valo spin_lock_bh(&ab->ce.ce_lock); 221d5c65159SKalle Valo 222d5c65159SKalle Valo sw_index = pipe->dest_ring->sw_index; 223d5c65159SKalle Valo nentries_mask = pipe->dest_ring->nentries_mask; 224d5c65159SKalle Valo 225d5c65159SKalle Valo srng = &ab->hal.srng_list[pipe->status_ring->hal_ring_id]; 226d5c65159SKalle Valo 227d5c65159SKalle Valo spin_lock_bh(&srng->lock); 228d5c65159SKalle Valo 229d5c65159SKalle Valo ath11k_hal_srng_access_begin(ab, srng); 230d5c65159SKalle Valo 231d5c65159SKalle Valo desc = ath11k_hal_srng_dst_get_next_entry(ab, srng); 232d5c65159SKalle Valo if (!desc) { 233d5c65159SKalle Valo ret = -EIO; 234d5c65159SKalle Valo goto err; 235d5c65159SKalle Valo } 236d5c65159SKalle Valo 237d5c65159SKalle Valo *nbytes = ath11k_hal_ce_dst_status_get_length(desc); 238d5c65159SKalle Valo if (*nbytes == 0) { 239d5c65159SKalle Valo ret = -EIO; 240d5c65159SKalle Valo goto err; 241d5c65159SKalle Valo } 242d5c65159SKalle Valo 243d5c65159SKalle Valo *skb = pipe->dest_ring->skb[sw_index]; 244d5c65159SKalle Valo pipe->dest_ring->skb[sw_index] = NULL; 245d5c65159SKalle Valo 246d5c65159SKalle Valo sw_index = CE_RING_IDX_INCR(nentries_mask, sw_index); 247d5c65159SKalle Valo pipe->dest_ring->sw_index = sw_index; 248d5c65159SKalle Valo 249d5c65159SKalle Valo pipe->rx_buf_needed++; 250d5c65159SKalle Valo err: 251d5c65159SKalle Valo ath11k_hal_srng_access_end(ab, srng); 252d5c65159SKalle Valo 253d5c65159SKalle Valo spin_unlock_bh(&srng->lock); 254d5c65159SKalle Valo 255d5c65159SKalle Valo spin_unlock_bh(&ab->ce.ce_lock); 256d5c65159SKalle Valo 257d5c65159SKalle Valo return ret; 258d5c65159SKalle Valo } 259d5c65159SKalle Valo 260d5c65159SKalle Valo static void ath11k_ce_recv_process_cb(struct ath11k_ce_pipe *pipe) 261d5c65159SKalle Valo { 262d5c65159SKalle Valo struct ath11k_base *ab = pipe->ab; 263d5c65159SKalle Valo struct sk_buff *skb; 264d5c65159SKalle Valo struct sk_buff_head list; 265d5c65159SKalle Valo unsigned int nbytes, max_nbytes; 266d5c65159SKalle Valo int ret; 267d5c65159SKalle Valo 268d5c65159SKalle Valo __skb_queue_head_init(&list); 269d5c65159SKalle Valo while (ath11k_ce_completed_recv_next(pipe, &skb, &nbytes) == 0) { 270d5c65159SKalle Valo max_nbytes = skb->len + skb_tailroom(skb); 271d5c65159SKalle Valo dma_unmap_single(ab->dev, ATH11K_SKB_RXCB(skb)->paddr, 272d5c65159SKalle Valo max_nbytes, DMA_FROM_DEVICE); 273d5c65159SKalle Valo 274d5c65159SKalle Valo if (unlikely(max_nbytes < nbytes)) { 275d5c65159SKalle Valo ath11k_warn(ab, "rxed more than expected (nbytes %d, max %d)", 276d5c65159SKalle Valo nbytes, max_nbytes); 277d5c65159SKalle Valo dev_kfree_skb_any(skb); 278d5c65159SKalle Valo continue; 279d5c65159SKalle Valo } 280d5c65159SKalle Valo 281d5c65159SKalle Valo skb_put(skb, nbytes); 282d5c65159SKalle Valo __skb_queue_tail(&list, skb); 283d5c65159SKalle Valo } 284d5c65159SKalle Valo 285d5c65159SKalle Valo while ((skb = __skb_dequeue(&list))) { 286d5c65159SKalle Valo ath11k_dbg(ab, ATH11K_DBG_AHB, "rx ce pipe %d len %d\n", 287d5c65159SKalle Valo pipe->pipe_num, skb->len); 288d5c65159SKalle Valo pipe->recv_cb(ab, skb); 289d5c65159SKalle Valo } 290d5c65159SKalle Valo 291d5c65159SKalle Valo ret = ath11k_ce_rx_post_pipe(pipe); 292d5c65159SKalle Valo if (ret && ret != -ENOSPC) { 293d5c65159SKalle Valo ath11k_warn(ab, "failed to post rx buf to pipe: %d err: %d\n", 294d5c65159SKalle Valo pipe->pipe_num, ret); 295d5c65159SKalle Valo mod_timer(&ab->rx_replenish_retry, 296d5c65159SKalle Valo jiffies + ATH11K_CE_RX_POST_RETRY_JIFFIES); 297d5c65159SKalle Valo } 298d5c65159SKalle Valo } 299d5c65159SKalle Valo 300d5c65159SKalle Valo static struct sk_buff *ath11k_ce_completed_send_next(struct ath11k_ce_pipe *pipe) 301d5c65159SKalle Valo { 302d5c65159SKalle Valo struct ath11k_base *ab = pipe->ab; 303d5c65159SKalle Valo struct hal_srng *srng; 304d5c65159SKalle Valo unsigned int sw_index; 305d5c65159SKalle Valo unsigned int nentries_mask; 306d5c65159SKalle Valo struct sk_buff *skb; 307d5c65159SKalle Valo u32 *desc; 308d5c65159SKalle Valo 309d5c65159SKalle Valo spin_lock_bh(&ab->ce.ce_lock); 310d5c65159SKalle Valo 311d5c65159SKalle Valo sw_index = pipe->src_ring->sw_index; 312d5c65159SKalle Valo nentries_mask = pipe->src_ring->nentries_mask; 313d5c65159SKalle Valo 314d5c65159SKalle Valo srng = &ab->hal.srng_list[pipe->src_ring->hal_ring_id]; 315d5c65159SKalle Valo 316d5c65159SKalle Valo spin_lock_bh(&srng->lock); 317d5c65159SKalle Valo 318d5c65159SKalle Valo ath11k_hal_srng_access_begin(ab, srng); 319d5c65159SKalle Valo 320d5c65159SKalle Valo desc = ath11k_hal_srng_src_reap_next(ab, srng); 321d5c65159SKalle Valo if (!desc) { 322d5c65159SKalle Valo skb = ERR_PTR(-EIO); 323d5c65159SKalle Valo goto err_unlock; 324d5c65159SKalle Valo } 325d5c65159SKalle Valo 326d5c65159SKalle Valo skb = pipe->src_ring->skb[sw_index]; 327d5c65159SKalle Valo 328d5c65159SKalle Valo pipe->src_ring->skb[sw_index] = NULL; 329d5c65159SKalle Valo 330d5c65159SKalle Valo sw_index = CE_RING_IDX_INCR(nentries_mask, sw_index); 331d5c65159SKalle Valo pipe->src_ring->sw_index = sw_index; 332d5c65159SKalle Valo 333d5c65159SKalle Valo err_unlock: 334d5c65159SKalle Valo spin_unlock_bh(&srng->lock); 335d5c65159SKalle Valo 336d5c65159SKalle Valo spin_unlock_bh(&ab->ce.ce_lock); 337d5c65159SKalle Valo 338d5c65159SKalle Valo return skb; 339d5c65159SKalle Valo } 340d5c65159SKalle Valo 341d5c65159SKalle Valo static void ath11k_ce_send_done_cb(struct ath11k_ce_pipe *pipe) 342d5c65159SKalle Valo { 343d5c65159SKalle Valo struct ath11k_base *ab = pipe->ab; 344d5c65159SKalle Valo struct sk_buff *skb; 345d5c65159SKalle Valo 346d5c65159SKalle Valo while (!IS_ERR(skb = ath11k_ce_completed_send_next(pipe))) { 347d5c65159SKalle Valo if (!skb) 348d5c65159SKalle Valo continue; 349d5c65159SKalle Valo 350d5c65159SKalle Valo dma_unmap_single(ab->dev, ATH11K_SKB_CB(skb)->paddr, skb->len, 351d5c65159SKalle Valo DMA_TO_DEVICE); 352d5c65159SKalle Valo dev_kfree_skb_any(skb); 353d5c65159SKalle Valo } 354d5c65159SKalle Valo } 355d5c65159SKalle Valo 356c4eacabeSGovind Singh static void ath11k_ce_srng_msi_ring_params_setup(struct ath11k_base *ab, u32 ce_id, 357c4eacabeSGovind Singh struct hal_srng_params *ring_params) 358c4eacabeSGovind Singh { 359c4eacabeSGovind Singh u32 msi_data_start; 360c4eacabeSGovind Singh u32 msi_data_count; 361c4eacabeSGovind Singh u32 msi_irq_start; 362c4eacabeSGovind Singh u32 addr_lo; 363c4eacabeSGovind Singh u32 addr_hi; 364c4eacabeSGovind Singh int ret; 365c4eacabeSGovind Singh 366c4eacabeSGovind Singh ret = ath11k_get_user_msi_vector(ab, "CE", 367c4eacabeSGovind Singh &msi_data_count, &msi_data_start, 368c4eacabeSGovind Singh &msi_irq_start); 369c4eacabeSGovind Singh 370c4eacabeSGovind Singh if (ret) 371c4eacabeSGovind Singh return; 372c4eacabeSGovind Singh 373c4eacabeSGovind Singh ath11k_get_msi_address(ab, &addr_lo, &addr_hi); 374c4eacabeSGovind Singh 375c4eacabeSGovind Singh ring_params->msi_addr = addr_lo; 376c4eacabeSGovind Singh ring_params->msi_addr |= (dma_addr_t)(((uint64_t)addr_hi) << 32); 377c4eacabeSGovind Singh ring_params->msi_data = (ce_id % msi_data_count) + msi_data_start; 378c4eacabeSGovind Singh ring_params->flags |= HAL_SRNG_FLAGS_MSI_INTR; 379c4eacabeSGovind Singh } 380c4eacabeSGovind Singh 381d5c65159SKalle Valo static int ath11k_ce_init_ring(struct ath11k_base *ab, 382d5c65159SKalle Valo struct ath11k_ce_ring *ce_ring, 383d5c65159SKalle Valo int ce_id, enum hal_ring_type type) 384d5c65159SKalle Valo { 385d5c65159SKalle Valo struct hal_srng_params params = { 0 }; 386d5c65159SKalle Valo int ret; 387d5c65159SKalle Valo 388d5c65159SKalle Valo params.ring_base_paddr = ce_ring->base_addr_ce_space; 389d5c65159SKalle Valo params.ring_base_vaddr = ce_ring->base_addr_owner_space; 390d5c65159SKalle Valo params.num_entries = ce_ring->nentries; 391d5c65159SKalle Valo 392d5c65159SKalle Valo switch (type) { 393d5c65159SKalle Valo case HAL_CE_SRC: 394d5c65159SKalle Valo if (!(CE_ATTR_DIS_INTR & host_ce_config_wlan[ce_id].flags)) 395d5c65159SKalle Valo params.intr_batch_cntr_thres_entries = 1; 396d5c65159SKalle Valo break; 397d5c65159SKalle Valo case HAL_CE_DST: 398d5c65159SKalle Valo params.max_buffer_len = host_ce_config_wlan[ce_id].src_sz_max; 399d5c65159SKalle Valo if (!(host_ce_config_wlan[ce_id].flags & CE_ATTR_DIS_INTR)) { 400d5c65159SKalle Valo params.intr_timer_thres_us = 1024; 401d5c65159SKalle Valo params.flags |= HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN; 402d5c65159SKalle Valo params.low_threshold = ce_ring->nentries - 3; 403d5c65159SKalle Valo } 404d5c65159SKalle Valo break; 405d5c65159SKalle Valo case HAL_CE_DST_STATUS: 406d5c65159SKalle Valo if (!(host_ce_config_wlan[ce_id].flags & CE_ATTR_DIS_INTR)) { 407d5c65159SKalle Valo params.intr_batch_cntr_thres_entries = 1; 408d5c65159SKalle Valo params.intr_timer_thres_us = 0x1000; 409d5c65159SKalle Valo } 410d5c65159SKalle Valo break; 411d5c65159SKalle Valo default: 412d5c65159SKalle Valo ath11k_warn(ab, "Invalid CE ring type %d\n", type); 413d5c65159SKalle Valo return -EINVAL; 414d5c65159SKalle Valo } 415d5c65159SKalle Valo 416d5c65159SKalle Valo /* TODO: Init other params needed by HAL to init the ring */ 417d5c65159SKalle Valo 418d5c65159SKalle Valo ret = ath11k_hal_srng_setup(ab, type, ce_id, 0, ¶ms); 419d5c65159SKalle Valo if (ret < 0) { 420d5c65159SKalle Valo ath11k_warn(ab, "failed to setup srng: %d ring_id %d\n", 421d5c65159SKalle Valo ret, ce_id); 422d5c65159SKalle Valo return ret; 423d5c65159SKalle Valo } 424c4eacabeSGovind Singh 425c4eacabeSGovind Singh if (!(CE_ATTR_DIS_INTR & host_ce_config_wlan[ce_id].flags)) 426c4eacabeSGovind Singh ath11k_ce_srng_msi_ring_params_setup(ab, ce_id, ¶ms); 427c4eacabeSGovind Singh 428d5c65159SKalle Valo ce_ring->hal_ring_id = ret; 429d5c65159SKalle Valo 430d5c65159SKalle Valo return 0; 431d5c65159SKalle Valo } 432d5c65159SKalle Valo 433d5c65159SKalle Valo static struct ath11k_ce_ring * 434d5c65159SKalle Valo ath11k_ce_alloc_ring(struct ath11k_base *ab, int nentries, int desc_sz) 435d5c65159SKalle Valo { 436d5c65159SKalle Valo struct ath11k_ce_ring *ce_ring; 437d5c65159SKalle Valo dma_addr_t base_addr; 438d5c65159SKalle Valo 439d5c65159SKalle Valo ce_ring = kzalloc(struct_size(ce_ring, skb, nentries), GFP_KERNEL); 440d5c65159SKalle Valo if (ce_ring == NULL) 441d5c65159SKalle Valo return ERR_PTR(-ENOMEM); 442d5c65159SKalle Valo 443d5c65159SKalle Valo ce_ring->nentries = nentries; 444d5c65159SKalle Valo ce_ring->nentries_mask = nentries - 1; 445d5c65159SKalle Valo 446d5c65159SKalle Valo /* Legacy platforms that do not support cache 447d5c65159SKalle Valo * coherent DMA are unsupported 448d5c65159SKalle Valo */ 449d5c65159SKalle Valo ce_ring->base_addr_owner_space_unaligned = 450d5c65159SKalle Valo dma_alloc_coherent(ab->dev, 451d5c65159SKalle Valo nentries * desc_sz + CE_DESC_RING_ALIGN, 452d5c65159SKalle Valo &base_addr, GFP_KERNEL); 453d5c65159SKalle Valo if (!ce_ring->base_addr_owner_space_unaligned) { 454d5c65159SKalle Valo kfree(ce_ring); 455d5c65159SKalle Valo return ERR_PTR(-ENOMEM); 456d5c65159SKalle Valo } 457d5c65159SKalle Valo 458d5c65159SKalle Valo ce_ring->base_addr_ce_space_unaligned = base_addr; 459d5c65159SKalle Valo 460d5c65159SKalle Valo ce_ring->base_addr_owner_space = PTR_ALIGN( 461d5c65159SKalle Valo ce_ring->base_addr_owner_space_unaligned, 462d5c65159SKalle Valo CE_DESC_RING_ALIGN); 463d5c65159SKalle Valo ce_ring->base_addr_ce_space = ALIGN( 464d5c65159SKalle Valo ce_ring->base_addr_ce_space_unaligned, 465d5c65159SKalle Valo CE_DESC_RING_ALIGN); 466d5c65159SKalle Valo 467d5c65159SKalle Valo return ce_ring; 468d5c65159SKalle Valo } 469d5c65159SKalle Valo 470d5c65159SKalle Valo static int ath11k_ce_alloc_pipe(struct ath11k_base *ab, int ce_id) 471d5c65159SKalle Valo { 472d5c65159SKalle Valo struct ath11k_ce_pipe *pipe = &ab->ce.ce_pipe[ce_id]; 473d5c65159SKalle Valo const struct ce_attr *attr = &host_ce_config_wlan[ce_id]; 474c76fa846SDan Carpenter struct ath11k_ce_ring *ring; 475d5c65159SKalle Valo int nentries; 476d5c65159SKalle Valo int desc_sz; 477d5c65159SKalle Valo 478d5c65159SKalle Valo pipe->attr_flags = attr->flags; 479d5c65159SKalle Valo 480d5c65159SKalle Valo if (attr->src_nentries) { 481d5c65159SKalle Valo pipe->send_cb = ath11k_ce_send_done_cb; 482d5c65159SKalle Valo nentries = roundup_pow_of_two(attr->src_nentries); 483d5c65159SKalle Valo desc_sz = ath11k_hal_ce_get_desc_size(HAL_CE_DESC_SRC); 484c76fa846SDan Carpenter ring = ath11k_ce_alloc_ring(ab, nentries, desc_sz); 485c76fa846SDan Carpenter if (IS_ERR(ring)) 486c76fa846SDan Carpenter return PTR_ERR(ring); 487c76fa846SDan Carpenter pipe->src_ring = ring; 488d5c65159SKalle Valo } 489d5c65159SKalle Valo 490d5c65159SKalle Valo if (attr->dest_nentries) { 491d5c65159SKalle Valo pipe->recv_cb = attr->recv_cb; 492d5c65159SKalle Valo nentries = roundup_pow_of_two(attr->dest_nentries); 493d5c65159SKalle Valo desc_sz = ath11k_hal_ce_get_desc_size(HAL_CE_DESC_DST); 494c76fa846SDan Carpenter ring = ath11k_ce_alloc_ring(ab, nentries, desc_sz); 495c76fa846SDan Carpenter if (IS_ERR(ring)) 496c76fa846SDan Carpenter return PTR_ERR(ring); 497c76fa846SDan Carpenter pipe->dest_ring = ring; 498d5c65159SKalle Valo 499d5c65159SKalle Valo desc_sz = ath11k_hal_ce_get_desc_size(HAL_CE_DESC_DST_STATUS); 500c76fa846SDan Carpenter ring = ath11k_ce_alloc_ring(ab, nentries, desc_sz); 501c76fa846SDan Carpenter if (IS_ERR(ring)) 502c76fa846SDan Carpenter return PTR_ERR(ring); 503c76fa846SDan Carpenter pipe->status_ring = ring; 504d5c65159SKalle Valo } 505d5c65159SKalle Valo 506d5c65159SKalle Valo return 0; 507d5c65159SKalle Valo } 508d5c65159SKalle Valo 509d5c65159SKalle Valo void ath11k_ce_per_engine_service(struct ath11k_base *ab, u16 ce_id) 510d5c65159SKalle Valo { 511d5c65159SKalle Valo struct ath11k_ce_pipe *pipe = &ab->ce.ce_pipe[ce_id]; 512d5c65159SKalle Valo 513d5c65159SKalle Valo if (pipe->send_cb) 514d5c65159SKalle Valo pipe->send_cb(pipe); 515d5c65159SKalle Valo 516d5c65159SKalle Valo if (pipe->recv_cb) 517d5c65159SKalle Valo ath11k_ce_recv_process_cb(pipe); 518d5c65159SKalle Valo } 519d5c65159SKalle Valo 520d5c65159SKalle Valo void ath11k_ce_poll_send_completed(struct ath11k_base *ab, u8 pipe_id) 521d5c65159SKalle Valo { 522d5c65159SKalle Valo struct ath11k_ce_pipe *pipe = &ab->ce.ce_pipe[pipe_id]; 523d5c65159SKalle Valo 524d5c65159SKalle Valo if ((pipe->attr_flags & CE_ATTR_DIS_INTR) && pipe->send_cb) 525d5c65159SKalle Valo pipe->send_cb(pipe); 526d5c65159SKalle Valo } 527*2c3960c2SGovind Singh EXPORT_SYMBOL(ath11k_ce_per_engine_service); 528d5c65159SKalle Valo 529d5c65159SKalle Valo int ath11k_ce_send(struct ath11k_base *ab, struct sk_buff *skb, u8 pipe_id, 530d5c65159SKalle Valo u16 transfer_id) 531d5c65159SKalle Valo { 532d5c65159SKalle Valo struct ath11k_ce_pipe *pipe = &ab->ce.ce_pipe[pipe_id]; 533d5c65159SKalle Valo struct hal_srng *srng; 534d5c65159SKalle Valo u32 *desc; 535d5c65159SKalle Valo unsigned int write_index, sw_index; 536d5c65159SKalle Valo unsigned int nentries_mask; 537d5c65159SKalle Valo int ret = 0; 538d5c65159SKalle Valo u8 byte_swap_data = 0; 539d5c65159SKalle Valo int num_used; 540d5c65159SKalle Valo 541d5c65159SKalle Valo /* Check if some entries could be regained by handling tx completion if 542d5c65159SKalle Valo * the CE has interrupts disabled and the used entries is more than the 543d5c65159SKalle Valo * defined usage threshold. 544d5c65159SKalle Valo */ 545d5c65159SKalle Valo if (pipe->attr_flags & CE_ATTR_DIS_INTR) { 546d5c65159SKalle Valo spin_lock_bh(&ab->ce.ce_lock); 547d5c65159SKalle Valo write_index = pipe->src_ring->write_index; 548d5c65159SKalle Valo 549d5c65159SKalle Valo sw_index = pipe->src_ring->sw_index; 550d5c65159SKalle Valo 551d5c65159SKalle Valo if (write_index >= sw_index) 552d5c65159SKalle Valo num_used = write_index - sw_index; 553d5c65159SKalle Valo else 554d5c65159SKalle Valo num_used = pipe->src_ring->nentries - sw_index + 555d5c65159SKalle Valo write_index; 556d5c65159SKalle Valo 557d5c65159SKalle Valo spin_unlock_bh(&ab->ce.ce_lock); 558d5c65159SKalle Valo 559d5c65159SKalle Valo if (num_used > ATH11K_CE_USAGE_THRESHOLD) 560d5c65159SKalle Valo ath11k_ce_poll_send_completed(ab, pipe->pipe_num); 561d5c65159SKalle Valo } 562d5c65159SKalle Valo 563d5c65159SKalle Valo if (test_bit(ATH11K_FLAG_CRASH_FLUSH, &ab->dev_flags)) 564d5c65159SKalle Valo return -ESHUTDOWN; 565d5c65159SKalle Valo 566d5c65159SKalle Valo spin_lock_bh(&ab->ce.ce_lock); 567d5c65159SKalle Valo 568d5c65159SKalle Valo write_index = pipe->src_ring->write_index; 569d5c65159SKalle Valo nentries_mask = pipe->src_ring->nentries_mask; 570d5c65159SKalle Valo 571d5c65159SKalle Valo srng = &ab->hal.srng_list[pipe->src_ring->hal_ring_id]; 572d5c65159SKalle Valo 573d5c65159SKalle Valo spin_lock_bh(&srng->lock); 574d5c65159SKalle Valo 575d5c65159SKalle Valo ath11k_hal_srng_access_begin(ab, srng); 576d5c65159SKalle Valo 577d5c65159SKalle Valo if (unlikely(ath11k_hal_srng_src_num_free(ab, srng, false) < 1)) { 578d5c65159SKalle Valo ath11k_hal_srng_access_end(ab, srng); 579d5c65159SKalle Valo ret = -ENOBUFS; 580d5c65159SKalle Valo goto err_unlock; 581d5c65159SKalle Valo } 582d5c65159SKalle Valo 583d5c65159SKalle Valo desc = ath11k_hal_srng_src_get_next_reaped(ab, srng); 584d5c65159SKalle Valo if (!desc) { 585d5c65159SKalle Valo ath11k_hal_srng_access_end(ab, srng); 586d5c65159SKalle Valo ret = -ENOBUFS; 587d5c65159SKalle Valo goto err_unlock; 588d5c65159SKalle Valo } 589d5c65159SKalle Valo 590d5c65159SKalle Valo if (pipe->attr_flags & CE_ATTR_BYTE_SWAP_DATA) 591d5c65159SKalle Valo byte_swap_data = 1; 592d5c65159SKalle Valo 593d5c65159SKalle Valo ath11k_hal_ce_src_set_desc(desc, ATH11K_SKB_CB(skb)->paddr, 594d5c65159SKalle Valo skb->len, transfer_id, byte_swap_data); 595d5c65159SKalle Valo 596d5c65159SKalle Valo pipe->src_ring->skb[write_index] = skb; 597d5c65159SKalle Valo pipe->src_ring->write_index = CE_RING_IDX_INCR(nentries_mask, 598d5c65159SKalle Valo write_index); 599d5c65159SKalle Valo 600d5c65159SKalle Valo ath11k_hal_srng_access_end(ab, srng); 601d5c65159SKalle Valo 602d5c65159SKalle Valo spin_unlock_bh(&srng->lock); 603d5c65159SKalle Valo 604d5c65159SKalle Valo spin_unlock_bh(&ab->ce.ce_lock); 605d5c65159SKalle Valo 606d5c65159SKalle Valo return 0; 607d5c65159SKalle Valo 608d5c65159SKalle Valo err_unlock: 609d5c65159SKalle Valo spin_unlock_bh(&srng->lock); 610d5c65159SKalle Valo 611d5c65159SKalle Valo spin_unlock_bh(&ab->ce.ce_lock); 612d5c65159SKalle Valo 613d5c65159SKalle Valo return ret; 614d5c65159SKalle Valo } 615d5c65159SKalle Valo 616d5c65159SKalle Valo static void ath11k_ce_rx_pipe_cleanup(struct ath11k_ce_pipe *pipe) 617d5c65159SKalle Valo { 618d5c65159SKalle Valo struct ath11k_base *ab = pipe->ab; 619d5c65159SKalle Valo struct ath11k_ce_ring *ring = pipe->dest_ring; 620d5c65159SKalle Valo struct sk_buff *skb; 621d5c65159SKalle Valo int i; 622d5c65159SKalle Valo 623d5c65159SKalle Valo if (!(ring && pipe->buf_sz)) 624d5c65159SKalle Valo return; 625d5c65159SKalle Valo 626d5c65159SKalle Valo for (i = 0; i < ring->nentries; i++) { 627d5c65159SKalle Valo skb = ring->skb[i]; 628d5c65159SKalle Valo if (!skb) 629d5c65159SKalle Valo continue; 630d5c65159SKalle Valo 631d5c65159SKalle Valo ring->skb[i] = NULL; 632d5c65159SKalle Valo dma_unmap_single(ab->dev, ATH11K_SKB_RXCB(skb)->paddr, 633d5c65159SKalle Valo skb->len + skb_tailroom(skb), DMA_FROM_DEVICE); 634d5c65159SKalle Valo dev_kfree_skb_any(skb); 635d5c65159SKalle Valo } 636d5c65159SKalle Valo } 637d5c65159SKalle Valo 638d5c65159SKalle Valo void ath11k_ce_cleanup_pipes(struct ath11k_base *ab) 639d5c65159SKalle Valo { 640d5c65159SKalle Valo struct ath11k_ce_pipe *pipe; 641d5c65159SKalle Valo int pipe_num; 642d5c65159SKalle Valo 643d5c65159SKalle Valo for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) { 644d5c65159SKalle Valo pipe = &ab->ce.ce_pipe[pipe_num]; 645d5c65159SKalle Valo ath11k_ce_rx_pipe_cleanup(pipe); 646d5c65159SKalle Valo 647d5c65159SKalle Valo /* Cleanup any src CE's which have interrupts disabled */ 648d5c65159SKalle Valo ath11k_ce_poll_send_completed(ab, pipe_num); 649d5c65159SKalle Valo 650d5c65159SKalle Valo /* NOTE: Should we also clean up tx buffer in all pipes? */ 651d5c65159SKalle Valo } 652d5c65159SKalle Valo } 6537f4beda2SGovind Singh EXPORT_SYMBOL(ath11k_ce_cleanup_pipes); 654d5c65159SKalle Valo 655d5c65159SKalle Valo void ath11k_ce_rx_post_buf(struct ath11k_base *ab) 656d5c65159SKalle Valo { 657d5c65159SKalle Valo struct ath11k_ce_pipe *pipe; 658d5c65159SKalle Valo int i; 659d5c65159SKalle Valo int ret; 660d5c65159SKalle Valo 661d5c65159SKalle Valo for (i = 0; i < CE_COUNT; i++) { 662d5c65159SKalle Valo pipe = &ab->ce.ce_pipe[i]; 663d5c65159SKalle Valo ret = ath11k_ce_rx_post_pipe(pipe); 664d5c65159SKalle Valo if (ret) { 665d5c65159SKalle Valo if (ret == -ENOSPC) 666d5c65159SKalle Valo continue; 667d5c65159SKalle Valo 668d5c65159SKalle Valo ath11k_warn(ab, "failed to post rx buf to pipe: %d err: %d\n", 669d5c65159SKalle Valo i, ret); 670d5c65159SKalle Valo mod_timer(&ab->rx_replenish_retry, 671d5c65159SKalle Valo jiffies + ATH11K_CE_RX_POST_RETRY_JIFFIES); 672d5c65159SKalle Valo 673d5c65159SKalle Valo return; 674d5c65159SKalle Valo } 675d5c65159SKalle Valo } 676d5c65159SKalle Valo } 677*2c3960c2SGovind Singh EXPORT_SYMBOL(ath11k_ce_rx_post_buf); 678d5c65159SKalle Valo 679d5c65159SKalle Valo void ath11k_ce_rx_replenish_retry(struct timer_list *t) 680d5c65159SKalle Valo { 681d5c65159SKalle Valo struct ath11k_base *ab = from_timer(ab, t, rx_replenish_retry); 682d5c65159SKalle Valo 683d5c65159SKalle Valo ath11k_ce_rx_post_buf(ab); 684d5c65159SKalle Valo } 685d5c65159SKalle Valo 686d5c65159SKalle Valo int ath11k_ce_init_pipes(struct ath11k_base *ab) 687d5c65159SKalle Valo { 688d5c65159SKalle Valo struct ath11k_ce_pipe *pipe; 689d5c65159SKalle Valo int i; 690d5c65159SKalle Valo int ret; 691d5c65159SKalle Valo 692d5c65159SKalle Valo for (i = 0; i < CE_COUNT; i++) { 693d5c65159SKalle Valo pipe = &ab->ce.ce_pipe[i]; 694d5c65159SKalle Valo 695d5c65159SKalle Valo if (pipe->src_ring) { 696d5c65159SKalle Valo ret = ath11k_ce_init_ring(ab, pipe->src_ring, i, 697d5c65159SKalle Valo HAL_CE_SRC); 698d5c65159SKalle Valo if (ret) { 699d5c65159SKalle Valo ath11k_warn(ab, "failed to init src ring: %d\n", 700d5c65159SKalle Valo ret); 701d5c65159SKalle Valo /* Should we clear any partial init */ 702d5c65159SKalle Valo return ret; 703d5c65159SKalle Valo } 704d5c65159SKalle Valo 705d5c65159SKalle Valo pipe->src_ring->write_index = 0; 706d5c65159SKalle Valo pipe->src_ring->sw_index = 0; 707d5c65159SKalle Valo } 708d5c65159SKalle Valo 709d5c65159SKalle Valo if (pipe->dest_ring) { 710d5c65159SKalle Valo ret = ath11k_ce_init_ring(ab, pipe->dest_ring, i, 711d5c65159SKalle Valo HAL_CE_DST); 712d5c65159SKalle Valo if (ret) { 713d5c65159SKalle Valo ath11k_warn(ab, "failed to init dest ring: %d\n", 714d5c65159SKalle Valo ret); 715d5c65159SKalle Valo /* Should we clear any partial init */ 716d5c65159SKalle Valo return ret; 717d5c65159SKalle Valo } 718d5c65159SKalle Valo 719d5c65159SKalle Valo pipe->rx_buf_needed = pipe->dest_ring->nentries ? 720d5c65159SKalle Valo pipe->dest_ring->nentries - 2 : 0; 721d5c65159SKalle Valo 722d5c65159SKalle Valo pipe->dest_ring->write_index = 0; 723d5c65159SKalle Valo pipe->dest_ring->sw_index = 0; 724d5c65159SKalle Valo } 725d5c65159SKalle Valo 726d5c65159SKalle Valo if (pipe->status_ring) { 727d5c65159SKalle Valo ret = ath11k_ce_init_ring(ab, pipe->status_ring, i, 728d5c65159SKalle Valo HAL_CE_DST_STATUS); 729d5c65159SKalle Valo if (ret) { 730d5c65159SKalle Valo ath11k_warn(ab, "failed to init dest status ing: %d\n", 731d5c65159SKalle Valo ret); 732d5c65159SKalle Valo /* Should we clear any partial init */ 733d5c65159SKalle Valo return ret; 734d5c65159SKalle Valo } 735d5c65159SKalle Valo 736d5c65159SKalle Valo pipe->status_ring->write_index = 0; 737d5c65159SKalle Valo pipe->status_ring->sw_index = 0; 738d5c65159SKalle Valo } 739d5c65159SKalle Valo } 740d5c65159SKalle Valo 741d5c65159SKalle Valo return 0; 742d5c65159SKalle Valo } 743d5c65159SKalle Valo 744d5c65159SKalle Valo void ath11k_ce_free_pipes(struct ath11k_base *ab) 745d5c65159SKalle Valo { 746d5c65159SKalle Valo struct ath11k_ce_pipe *pipe; 747d5c65159SKalle Valo int desc_sz; 748d5c65159SKalle Valo int i; 749d5c65159SKalle Valo 750d5c65159SKalle Valo for (i = 0; i < CE_COUNT; i++) { 751d5c65159SKalle Valo pipe = &ab->ce.ce_pipe[i]; 752d5c65159SKalle Valo 753d5c65159SKalle Valo if (pipe->src_ring) { 754d5c65159SKalle Valo desc_sz = ath11k_hal_ce_get_desc_size(HAL_CE_DESC_SRC); 755d5c65159SKalle Valo dma_free_coherent(ab->dev, 756d5c65159SKalle Valo pipe->src_ring->nentries * desc_sz + 757d5c65159SKalle Valo CE_DESC_RING_ALIGN, 758d5c65159SKalle Valo pipe->src_ring->base_addr_owner_space, 759d5c65159SKalle Valo pipe->src_ring->base_addr_ce_space); 760d5c65159SKalle Valo kfree(pipe->src_ring); 761d5c65159SKalle Valo pipe->src_ring = NULL; 762d5c65159SKalle Valo } 763d5c65159SKalle Valo 764d5c65159SKalle Valo if (pipe->dest_ring) { 765d5c65159SKalle Valo desc_sz = ath11k_hal_ce_get_desc_size(HAL_CE_DESC_DST); 766d5c65159SKalle Valo dma_free_coherent(ab->dev, 767d5c65159SKalle Valo pipe->dest_ring->nentries * desc_sz + 768d5c65159SKalle Valo CE_DESC_RING_ALIGN, 769d5c65159SKalle Valo pipe->dest_ring->base_addr_owner_space, 770d5c65159SKalle Valo pipe->dest_ring->base_addr_ce_space); 771d5c65159SKalle Valo kfree(pipe->dest_ring); 772d5c65159SKalle Valo pipe->dest_ring = NULL; 773d5c65159SKalle Valo } 774d5c65159SKalle Valo 775d5c65159SKalle Valo if (pipe->status_ring) { 776d5c65159SKalle Valo desc_sz = 777d5c65159SKalle Valo ath11k_hal_ce_get_desc_size(HAL_CE_DESC_DST_STATUS); 778d5c65159SKalle Valo dma_free_coherent(ab->dev, 779d5c65159SKalle Valo pipe->status_ring->nentries * desc_sz + 780d5c65159SKalle Valo CE_DESC_RING_ALIGN, 781d5c65159SKalle Valo pipe->status_ring->base_addr_owner_space, 782d5c65159SKalle Valo pipe->status_ring->base_addr_ce_space); 783d5c65159SKalle Valo kfree(pipe->status_ring); 784d5c65159SKalle Valo pipe->status_ring = NULL; 785d5c65159SKalle Valo } 786d5c65159SKalle Valo } 787d5c65159SKalle Valo } 7886e0355afSGovind Singh EXPORT_SYMBOL(ath11k_ce_free_pipes); 789d5c65159SKalle Valo 790d5c65159SKalle Valo int ath11k_ce_alloc_pipes(struct ath11k_base *ab) 791d5c65159SKalle Valo { 792d5c65159SKalle Valo struct ath11k_ce_pipe *pipe; 793d5c65159SKalle Valo int i; 794d5c65159SKalle Valo int ret; 795d5c65159SKalle Valo const struct ce_attr *attr; 796d5c65159SKalle Valo 797d5c65159SKalle Valo spin_lock_init(&ab->ce.ce_lock); 798d5c65159SKalle Valo 799d5c65159SKalle Valo for (i = 0; i < CE_COUNT; i++) { 800d5c65159SKalle Valo attr = &host_ce_config_wlan[i]; 801d5c65159SKalle Valo pipe = &ab->ce.ce_pipe[i]; 802d5c65159SKalle Valo pipe->pipe_num = i; 803d5c65159SKalle Valo pipe->ab = ab; 804d5c65159SKalle Valo pipe->buf_sz = attr->src_sz_max; 805d5c65159SKalle Valo 806d5c65159SKalle Valo ret = ath11k_ce_alloc_pipe(ab, i); 807d5c65159SKalle Valo if (ret) { 808d5c65159SKalle Valo /* Free any parial successful allocation */ 809d5c65159SKalle Valo ath11k_ce_free_pipes(ab); 810d5c65159SKalle Valo return ret; 811d5c65159SKalle Valo } 812d5c65159SKalle Valo } 813d5c65159SKalle Valo 814d5c65159SKalle Valo return 0; 815d5c65159SKalle Valo } 8167f4beda2SGovind Singh EXPORT_SYMBOL(ath11k_ce_alloc_pipes); 817d5c65159SKalle Valo 818d5c65159SKalle Valo /* For Big Endian Host, Copy Engine byte_swap is enabled 819d5c65159SKalle Valo * When Copy Engine does byte_swap, need to byte swap again for the 820d5c65159SKalle Valo * Host to get/put buffer content in the correct byte order 821d5c65159SKalle Valo */ 822d5c65159SKalle Valo void ath11k_ce_byte_swap(void *mem, u32 len) 823d5c65159SKalle Valo { 824d5c65159SKalle Valo int i; 825d5c65159SKalle Valo 826d5c65159SKalle Valo if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) { 827d5c65159SKalle Valo if (!mem) 828d5c65159SKalle Valo return; 829d5c65159SKalle Valo 830d5c65159SKalle Valo for (i = 0; i < (len / 4); i++) { 831d5c65159SKalle Valo *(u32 *)mem = swab32(*(u32 *)mem); 832d5c65159SKalle Valo mem += 4; 833d5c65159SKalle Valo } 834d5c65159SKalle Valo } 835d5c65159SKalle Valo } 836d5c65159SKalle Valo 837d5c65159SKalle Valo int ath11k_ce_get_attr_flags(int ce_id) 838d5c65159SKalle Valo { 839d5c65159SKalle Valo if (ce_id >= CE_COUNT) 840d5c65159SKalle Valo return -EINVAL; 841d5c65159SKalle Valo 842d5c65159SKalle Valo return host_ce_config_wlan[ce_id].flags; 843d5c65159SKalle Valo } 8446e0355afSGovind Singh EXPORT_SYMBOL(ath11k_ce_get_attr_flags); 845