xref: /openbmc/linux/drivers/net/usb/smsc95xx.h (revision 58e16d792a6a8c6b750f637a4649967fcac853dc)
1*1ccea77eSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
22f7ca802SSteve Glendinning  /***************************************************************************
32f7ca802SSteve Glendinning  *
42f7ca802SSteve Glendinning  * Copyright (C) 2007-2008 SMSC
52f7ca802SSteve Glendinning  *
62f7ca802SSteve Glendinning  *****************************************************************************/
72f7ca802SSteve Glendinning 
82f7ca802SSteve Glendinning #ifndef _SMSC95XX_H
92f7ca802SSteve Glendinning #define _SMSC95XX_H
102f7ca802SSteve Glendinning 
112f7ca802SSteve Glendinning /* Tx command words */
1253a759c8SMartin Wetterwald #define TX_CMD_A_DATA_OFFSET_	(0x001F0000)	/* Data Start Offset */
1353a759c8SMartin Wetterwald #define TX_CMD_A_FIRST_SEG_	(0x00002000)	/* First Segment */
1453a759c8SMartin Wetterwald #define TX_CMD_A_LAST_SEG_	(0x00001000)	/* Last Segment */
1553a759c8SMartin Wetterwald #define TX_CMD_A_BUF_SIZE_	(0x000007FF)	/* Buffer Size */
162f7ca802SSteve Glendinning 
1753a759c8SMartin Wetterwald #define TX_CMD_B_CSUM_ENABLE	(0x00004000)	/* TX Checksum Enable */
1853a759c8SMartin Wetterwald #define TX_CMD_B_ADD_CRC_DIS_	(0x00002000)	/* Add CRC Disable */
1953a759c8SMartin Wetterwald #define TX_CMD_B_DIS_PADDING_	(0x00001000)	/* Disable Frame Padding */
2053a759c8SMartin Wetterwald #define TX_CMD_B_FRAME_LENGTH_	(0x000007FF)	/* Frame Length (bytes) */
212f7ca802SSteve Glendinning 
222f7ca802SSteve Glendinning /* Rx status word */
232f7ca802SSteve Glendinning #define RX_STS_FF_		(0x40000000)	/* Filter Fail */
242f7ca802SSteve Glendinning #define RX_STS_FL_		(0x3FFF0000)	/* Frame Length */
252f7ca802SSteve Glendinning #define RX_STS_ES_		(0x00008000)	/* Error Summary */
262f7ca802SSteve Glendinning #define RX_STS_BF_		(0x00002000)	/* Broadcast Frame */
272f7ca802SSteve Glendinning #define RX_STS_LE_		(0x00001000)	/* Length Error */
282f7ca802SSteve Glendinning #define RX_STS_RF_		(0x00000800)	/* Runt Frame */
292f7ca802SSteve Glendinning #define RX_STS_MF_		(0x00000400)	/* Multicast Frame */
302f7ca802SSteve Glendinning #define RX_STS_TL_		(0x00000080)	/* Frame too long */
312f7ca802SSteve Glendinning #define RX_STS_CS_		(0x00000040)	/* Collision Seen */
322f7ca802SSteve Glendinning #define RX_STS_FT_		(0x00000020)	/* Frame Type */
332f7ca802SSteve Glendinning #define RX_STS_RW_		(0x00000010)	/* Receive Watchdog */
3453a759c8SMartin Wetterwald #define RX_STS_ME_		(0x00000008)	/* MII Error */
352f7ca802SSteve Glendinning #define RX_STS_DB_		(0x00000004)	/* Dribbling */
362f7ca802SSteve Glendinning #define RX_STS_CRC_		(0x00000002)	/* CRC Error */
372f7ca802SSteve Glendinning 
3853a759c8SMartin Wetterwald /* SCSRs - System Control and Status Registers */
3953a759c8SMartin Wetterwald /* Device ID and Revision Register */
402f7ca802SSteve Glendinning #define ID_REV			(0x00)
412f7ca802SSteve Glendinning #define ID_REV_CHIP_ID_MASK_	(0xFFFF0000)
422f7ca802SSteve Glendinning #define ID_REV_CHIP_REV_MASK_	(0x0000FFFF)
432f7ca802SSteve Glendinning #define ID_REV_CHIP_ID_9500_	(0x9500)
44bbd9f9eeSSteve Glendinning #define ID_REV_CHIP_ID_9500A_	(0x9E00)
45bbd9f9eeSSteve Glendinning #define ID_REV_CHIP_ID_9512_	(0xEC00)
469ebca507SSteve Glendinning #define ID_REV_CHIP_ID_9530_	(0x9530)
479ebca507SSteve Glendinning #define ID_REV_CHIP_ID_89530_	(0x9E08)
489ebca507SSteve Glendinning #define ID_REV_CHIP_ID_9730_	(0x9730)
492f7ca802SSteve Glendinning 
5053a759c8SMartin Wetterwald /* Interrupt Status Register */
512f7ca802SSteve Glendinning #define INT_STS			(0x08)
5253a759c8SMartin Wetterwald #define INT_STS_MAC_RTO_	(0x00040000)	/* MAC Reset Time Out */
5353a759c8SMartin Wetterwald #define INT_STS_TX_STOP_	(0x00020000)	/* TX Stopped */
5453a759c8SMartin Wetterwald #define INT_STS_RX_STOP_	(0x00010000)	/* RX Stopped */
5553a759c8SMartin Wetterwald #define INT_STS_PHY_INT_	(0x00008000)	/* PHY Interrupt */
5653a759c8SMartin Wetterwald #define INT_STS_TXE_		(0x00004000)	/* Transmitter Error */
5753a759c8SMartin Wetterwald #define INT_STS_TDFU_		(0x00002000)	/* TX Data FIFO Underrun */
5853a759c8SMartin Wetterwald #define INT_STS_TDFO_		(0x00001000)	/* TX Data FIFO Overrun */
5953a759c8SMartin Wetterwald #define INT_STS_RXDF_		(0x00000800)	/* RX Dropped Frame */
6053a759c8SMartin Wetterwald #define INT_STS_GPIOS_		(0x000007FF)	/* GPIOs Interrupts */
614436761bSSteve Glendinning #define INT_STS_CLEAR_ALL_	(0xFFFFFFFF)
622f7ca802SSteve Glendinning 
6353a759c8SMartin Wetterwald /* Receive Configuration Register */
642f7ca802SSteve Glendinning #define RX_CFG			(0x0C)
6553a759c8SMartin Wetterwald #define RX_FIFO_FLUSH_		(0x00000001)	/* Receive FIFO Flush */
662f7ca802SSteve Glendinning 
6753a759c8SMartin Wetterwald /* Transmit Configuration Register */
682f7ca802SSteve Glendinning #define TX_CFG			(0x10)
6953a759c8SMartin Wetterwald #define TX_CFG_ON_		(0x00000004)	/* Transmitter Enable */
7053a759c8SMartin Wetterwald #define TX_CFG_STOP_		(0x00000002)	/* Stop Transmitter */
7153a759c8SMartin Wetterwald #define TX_CFG_FIFO_FLUSH_	(0x00000001)	/* Transmit FIFO Flush */
722f7ca802SSteve Glendinning 
7353a759c8SMartin Wetterwald /* Hardware Configuration Register */
742f7ca802SSteve Glendinning #define HW_CFG			(0x14)
7553a759c8SMartin Wetterwald #define HW_CFG_BIR_		(0x00001000)	/* Bulk In Empty Response */
7653a759c8SMartin Wetterwald #define HW_CFG_LEDB_		(0x00000800)	/* Activity LED 80ms Bypass */
7753a759c8SMartin Wetterwald #define HW_CFG_RXDOFF_		(0x00000600)	/* RX Data Offset */
7853a759c8SMartin Wetterwald #define HW_CFG_SBP_		(0x00000100)	/* Stall Bulk Out Pipe Dis. */
7953a759c8SMartin Wetterwald #define HW_CFG_IME_		(0x00000080)	/* Internal MII Visi. Enable */
8053a759c8SMartin Wetterwald #define HW_CFG_DRP_		(0x00000040)	/* Discard Errored RX Frame */
8153a759c8SMartin Wetterwald #define HW_CFG_MEF_		(0x00000020)	/* Mult. ETH Frames/USB pkt */
8253a759c8SMartin Wetterwald #define HW_CFG_ETC_		(0x00000010)	/* EEPROM Timeout Control */
8353a759c8SMartin Wetterwald #define HW_CFG_LRST_		(0x00000008)	/* Soft Lite Reset */
8453a759c8SMartin Wetterwald #define HW_CFG_PSEL_		(0x00000004)	/* External PHY Select */
8553a759c8SMartin Wetterwald #define HW_CFG_BCE_		(0x00000002)	/* Burst Cap Enable */
8653a759c8SMartin Wetterwald #define HW_CFG_SRST_		(0x00000001)	/* Soft Reset */
872f7ca802SSteve Glendinning 
8853a759c8SMartin Wetterwald /* Receive FIFO Information Register */
89b5a04475SSteve Glendinning #define RX_FIFO_INF		(0x18)
9053a759c8SMartin Wetterwald #define RX_FIFO_INF_USED_	(0x0000FFFF)	/* RX Data FIFO Used Space */
91b5a04475SSteve Glendinning 
9253a759c8SMartin Wetterwald /* Transmit FIFO Information Register */
9353a759c8SMartin Wetterwald #define TX_FIFO_INF		(0x1C)
9453a759c8SMartin Wetterwald #define TX_FIFO_INF_FREE_	(0x0000FFFF)	/* TX Data FIFO Free Space */
9553a759c8SMartin Wetterwald 
9653a759c8SMartin Wetterwald /* Power Management Control Register */
972f7ca802SSteve Glendinning #define PM_CTRL			(0x20)
9853a759c8SMartin Wetterwald #define PM_CTL_RES_CLR_WKP_STS	(0x00000200)	/* Resume Clears Wakeup STS */
9953a759c8SMartin Wetterwald #define PM_CTL_RES_CLR_WKP_EN	(0x00000100)	/* Resume Clears Wkp Enables */
10053a759c8SMartin Wetterwald #define PM_CTL_DEV_RDY_		(0x00000080)	/* Device Ready */
10153a759c8SMartin Wetterwald #define PM_CTL_SUS_MODE_	(0x00000060)	/* Suspend Mode */
1022f7ca802SSteve Glendinning #define PM_CTL_SUS_MODE_0	(0x00000000)
1032f7ca802SSteve Glendinning #define PM_CTL_SUS_MODE_1	(0x00000020)
104b5a04475SSteve Glendinning #define PM_CTL_SUS_MODE_2	(0x00000040)
105b5a04475SSteve Glendinning #define PM_CTL_SUS_MODE_3	(0x00000060)
10653a759c8SMartin Wetterwald #define PM_CTL_PHY_RST_		(0x00000010)	/* PHY Reset */
10753a759c8SMartin Wetterwald #define PM_CTL_WOL_EN_		(0x00000008)	/* Wake On Lan Enable */
10853a759c8SMartin Wetterwald #define PM_CTL_ED_EN_		(0x00000004)	/* Energy Detect Enable */
10953a759c8SMartin Wetterwald #define PM_CTL_WUPS_		(0x00000003)	/* Wake Up Status */
11053a759c8SMartin Wetterwald #define PM_CTL_WUPS_NO_		(0x00000000)	/* No Wake Up Event Detected */
11153a759c8SMartin Wetterwald #define PM_CTL_WUPS_ED_		(0x00000001)	/* Energy Detect */
11253a759c8SMartin Wetterwald #define PM_CTL_WUPS_WOL_	(0x00000002)	/* Wake On Lan */
11353a759c8SMartin Wetterwald #define PM_CTL_WUPS_MULTI_	(0x00000003)	/* Multiple Events Occurred */
1142f7ca802SSteve Glendinning 
11553a759c8SMartin Wetterwald /* LED General Purpose IO Configuration Register */
1162f7ca802SSteve Glendinning #define LED_GPIO_CFG		(0x24)
11753a759c8SMartin Wetterwald #define LED_GPIO_CFG_SPD_LED	(0x01000000)	/* GPIOz as Speed LED */
11853a759c8SMartin Wetterwald #define LED_GPIO_CFG_LNK_LED	(0x00100000)	/* GPIOy as Link LED */
11953a759c8SMartin Wetterwald #define LED_GPIO_CFG_FDX_LED	(0x00010000)	/* GPIOx as Full Duplex LED */
1202f7ca802SSteve Glendinning 
12153a759c8SMartin Wetterwald /* General Purpose IO Configuration Register */
1222f7ca802SSteve Glendinning #define GPIO_CFG		(0x28)
1232f7ca802SSteve Glendinning 
12453a759c8SMartin Wetterwald /* Automatic Flow Control Configuration Register */
1252f7ca802SSteve Glendinning #define AFC_CFG			(0x2C)
12653a759c8SMartin Wetterwald #define AFC_CFG_HI_		(0x00FF0000)	/* Auto Flow Ctrl High Level */
12753a759c8SMartin Wetterwald #define AFC_CFG_LO_		(0x0000FF00)	/* Auto Flow Ctrl Low Level */
12853a759c8SMartin Wetterwald #define AFC_CFG_BACK_DUR_	(0x000000F0)	/* Back Pressure Duration */
12953a759c8SMartin Wetterwald #define AFC_CFG_FC_MULT_	(0x00000008)	/* Flow Ctrl on Mcast Frame */
13053a759c8SMartin Wetterwald #define AFC_CFG_FC_BRD_		(0x00000004)	/* Flow Ctrl on Bcast Frame */
13153a759c8SMartin Wetterwald #define AFC_CFG_FC_ADD_		(0x00000002)	/* Flow Ctrl on Addr. Decode */
13253a759c8SMartin Wetterwald #define AFC_CFG_FC_ANY_		(0x00000001)	/* Flow Ctrl on Any Frame */
1332f7ca802SSteve Glendinning /* Hi watermark = 15.5Kb (~10 mtu pkts) */
1342f7ca802SSteve Glendinning /* low watermark = 3k (~2 mtu pkts) */
1352f7ca802SSteve Glendinning /* backpressure duration = ~ 350us */
1362f7ca802SSteve Glendinning /* Apply FC on any frame. */
1372f7ca802SSteve Glendinning #define AFC_CFG_DEFAULT		(0x00F830A1)
1382f7ca802SSteve Glendinning 
13953a759c8SMartin Wetterwald /* EEPROM Command Register */
1402f7ca802SSteve Glendinning #define E2P_CMD			(0x30)
14153a759c8SMartin Wetterwald #define E2P_CMD_BUSY_		(0x80000000)	/* E2P Controller Busy */
14253a759c8SMartin Wetterwald #define E2P_CMD_MASK_		(0x70000000)	/* Command Mask (see below) */
14353a759c8SMartin Wetterwald #define E2P_CMD_READ_		(0x00000000)	/* Read Location */
14453a759c8SMartin Wetterwald #define E2P_CMD_EWDS_		(0x10000000)	/* Erase/Write Disable */
14553a759c8SMartin Wetterwald #define E2P_CMD_EWEN_		(0x20000000)	/* Erase/Write Enable */
14653a759c8SMartin Wetterwald #define E2P_CMD_WRITE_		(0x30000000)	/* Write Location */
14753a759c8SMartin Wetterwald #define E2P_CMD_WRAL_		(0x40000000)	/* Write All */
14853a759c8SMartin Wetterwald #define E2P_CMD_ERASE_		(0x50000000)	/* Erase Location */
14953a759c8SMartin Wetterwald #define E2P_CMD_ERAL_		(0x60000000)	/* Erase All */
15053a759c8SMartin Wetterwald #define E2P_CMD_RELOAD_		(0x70000000)	/* Data Reload */
15153a759c8SMartin Wetterwald #define E2P_CMD_TIMEOUT_	(0x00000400)	/* Set if no resp within 30ms */
15253a759c8SMartin Wetterwald #define E2P_CMD_LOADED_		(0x00000200)	/* Valid EEPROM found */
15353a759c8SMartin Wetterwald #define E2P_CMD_ADDR_		(0x000001FF)	/* Byte aligned address */
1542f7ca802SSteve Glendinning 
1552f7ca802SSteve Glendinning #define MAX_EEPROM_SIZE		(512)
1562f7ca802SSteve Glendinning 
15753a759c8SMartin Wetterwald /* EEPROM Data Register */
1582f7ca802SSteve Glendinning #define E2P_DATA		(0x34)
15953a759c8SMartin Wetterwald #define E2P_DATA_MASK_		(0x000000FF)	/* EEPROM Data Mask */
1602f7ca802SSteve Glendinning 
16153a759c8SMartin Wetterwald /* Burst Cap Register */
1622f7ca802SSteve Glendinning #define BURST_CAP		(0x38)
16353a759c8SMartin Wetterwald #define BURST_CAP_MASK_		(0x000000FF)	/* Max burst sent by the UTX */
1642f7ca802SSteve Glendinning 
16553a759c8SMartin Wetterwald /* Configuration Straps Status Register */
166273bf288SWoojung Huh #define	STRAP_STATUS			(0x3C)
16753a759c8SMartin Wetterwald #define	STRAP_STATUS_PWR_SEL_		(0x00000020) /* Device self-powered */
16853a759c8SMartin Wetterwald #define	STRAP_STATUS_AMDIX_EN_		(0x00000010) /* Auto-MDIX Enabled */
16953a759c8SMartin Wetterwald #define	STRAP_STATUS_PORT_SWAP_		(0x00000008) /* USBD+/USBD- Swapped */
17053a759c8SMartin Wetterwald #define	STRAP_STATUS_EEP_SIZE_		(0x00000004) /* EEPROM Size */
17153a759c8SMartin Wetterwald #define	STRAP_STATUS_RMT_WKP_		(0x00000002) /* Remote Wkp supported */
17253a759c8SMartin Wetterwald #define	STRAP_STATUS_EEP_DISABLE_	(0x00000001) /* EEPROM Disabled */
173273bf288SWoojung Huh 
17453a759c8SMartin Wetterwald /* Data Port Select Register */
17553a759c8SMartin Wetterwald #define DP_SEL			(0x40)
17653a759c8SMartin Wetterwald 
17753a759c8SMartin Wetterwald /* Data Port Command Register */
17853a759c8SMartin Wetterwald #define DP_CMD			(0x44)
17953a759c8SMartin Wetterwald 
18053a759c8SMartin Wetterwald /* Data Port Address Register */
18153a759c8SMartin Wetterwald #define DP_ADDR			(0x48)
18253a759c8SMartin Wetterwald 
18353a759c8SMartin Wetterwald /* Data Port Data 0 Register */
18453a759c8SMartin Wetterwald #define DP_DATA0		(0x4C)
18553a759c8SMartin Wetterwald 
18653a759c8SMartin Wetterwald /* Data Port Data 1 Register */
18753a759c8SMartin Wetterwald #define DP_DATA1		(0x50)
18853a759c8SMartin Wetterwald 
18953a759c8SMartin Wetterwald /* General Purpose IO Wake Enable and Polarity Register */
1902f7ca802SSteve Glendinning #define GPIO_WAKE		(0x64)
1912f7ca802SSteve Glendinning 
19253a759c8SMartin Wetterwald /* Interrupt Endpoint Control Register */
1932f7ca802SSteve Glendinning #define INT_EP_CTL		(0x68)
19453a759c8SMartin Wetterwald #define INT_EP_CTL_INTEP_	(0x80000000)	/* Always TX Interrupt PKT */
19553a759c8SMartin Wetterwald #define INT_EP_CTL_MAC_RTO_	(0x00080000)	/* MAC Reset Time Out */
19653a759c8SMartin Wetterwald #define INT_EP_CTL_RX_FIFO_	(0x00040000)	/* RX FIFO Has Frame */
19753a759c8SMartin Wetterwald #define INT_EP_CTL_TX_STOP_	(0x00020000)	/* TX Stopped */
19853a759c8SMartin Wetterwald #define INT_EP_CTL_RX_STOP_	(0x00010000)	/* RX Stopped */
19953a759c8SMartin Wetterwald #define INT_EP_CTL_PHY_INT_	(0x00008000)	/* PHY Interrupt */
20053a759c8SMartin Wetterwald #define INT_EP_CTL_TXE_		(0x00004000)	/* TX Error */
20153a759c8SMartin Wetterwald #define INT_EP_CTL_TDFU_	(0x00002000)	/* TX Data FIFO Underrun */
20253a759c8SMartin Wetterwald #define INT_EP_CTL_TDFO_	(0x00001000)	/* TX Data FIFO Overrun */
20353a759c8SMartin Wetterwald #define INT_EP_CTL_RXDF_	(0x00000800)	/* RX Dropped Frame */
20453a759c8SMartin Wetterwald #define INT_EP_CTL_GPIOS_	(0x000007FF)	/* GPIOs Interrupt Enable */
2052f7ca802SSteve Glendinning 
20653a759c8SMartin Wetterwald /* Bulk In Delay Register (units of 16.667ns, until ~1092µs) */
2072f7ca802SSteve Glendinning #define BULK_IN_DLY		(0x6C)
2082f7ca802SSteve Glendinning 
20953a759c8SMartin Wetterwald /* MAC CSRs - MAC Control and Status Registers */
21053a759c8SMartin Wetterwald /* MAC Control Register */
2112f7ca802SSteve Glendinning #define MAC_CR			(0x100)
21253a759c8SMartin Wetterwald #define MAC_CR_RXALL_		(0x80000000)	/* Receive All Mode */
21353a759c8SMartin Wetterwald #define MAC_CR_RCVOWN_		(0x00800000)	/* Disable Receive Own */
21453a759c8SMartin Wetterwald #define MAC_CR_LOOPBK_		(0x00200000)	/* Loopback Operation Mode */
21553a759c8SMartin Wetterwald #define MAC_CR_FDPX_		(0x00100000)	/* Full Duplex Mode */
21653a759c8SMartin Wetterwald #define MAC_CR_MCPAS_		(0x00080000)	/* Pass All Multicast */
21753a759c8SMartin Wetterwald #define MAC_CR_PRMS_		(0x00040000)	/* Promiscuous Mode */
21853a759c8SMartin Wetterwald #define MAC_CR_INVFILT_		(0x00020000)	/* Inverse Filtering */
21953a759c8SMartin Wetterwald #define MAC_CR_PASSBAD_		(0x00010000)	/* Pass Bad Frames */
22053a759c8SMartin Wetterwald #define MAC_CR_HFILT_		(0x00008000)	/* Hash Only Filtering Mode */
22153a759c8SMartin Wetterwald #define MAC_CR_HPFILT_		(0x00002000)	/* Hash/Perfect Filt. Mode */
22253a759c8SMartin Wetterwald #define MAC_CR_LCOLL_		(0x00001000)	/* Late Collision Control */
22353a759c8SMartin Wetterwald #define MAC_CR_BCAST_		(0x00000800)	/* Disable Broadcast Frames */
22453a759c8SMartin Wetterwald #define MAC_CR_DISRTY_		(0x00000400)	/* Disable Retry */
22553a759c8SMartin Wetterwald #define MAC_CR_PADSTR_		(0x00000100)	/* Automatic Pad Stripping */
22653a759c8SMartin Wetterwald #define MAC_CR_BOLMT_MASK	(0x000000C0)	/* BackOff Limit */
22753a759c8SMartin Wetterwald #define MAC_CR_DFCHK_		(0x00000020)	/* Deferral Check */
22853a759c8SMartin Wetterwald #define MAC_CR_TXEN_		(0x00000008)	/* Transmitter Enable */
22953a759c8SMartin Wetterwald #define MAC_CR_RXEN_		(0x00000004)	/* Receiver Enable */
2302f7ca802SSteve Glendinning 
23153a759c8SMartin Wetterwald /* MAC Address High Register */
2322f7ca802SSteve Glendinning #define ADDRH			(0x104)
2332f7ca802SSteve Glendinning 
23453a759c8SMartin Wetterwald /* MAC Address Low Register */
2352f7ca802SSteve Glendinning #define ADDRL			(0x108)
2362f7ca802SSteve Glendinning 
23753a759c8SMartin Wetterwald /* Multicast Hash Table High Register */
2382f7ca802SSteve Glendinning #define HASHH			(0x10C)
2392f7ca802SSteve Glendinning 
24053a759c8SMartin Wetterwald /* Multicast Hash Table Low Register */
2412f7ca802SSteve Glendinning #define HASHL			(0x110)
2422f7ca802SSteve Glendinning 
24353a759c8SMartin Wetterwald /* MII Access Register */
2442f7ca802SSteve Glendinning #define MII_ADDR		(0x114)
2452f7ca802SSteve Glendinning #define MII_WRITE_		(0x02)
2462f7ca802SSteve Glendinning #define MII_BUSY_		(0x01)
2472f7ca802SSteve Glendinning #define MII_READ_		(0x00) /* ~of MII Write bit */
2482f7ca802SSteve Glendinning 
24953a759c8SMartin Wetterwald /* MII Data Register */
2502f7ca802SSteve Glendinning #define MII_DATA		(0x118)
2512f7ca802SSteve Glendinning 
25253a759c8SMartin Wetterwald /* Flow Control Register */
2532f7ca802SSteve Glendinning #define FLOW			(0x11C)
25453a759c8SMartin Wetterwald #define FLOW_FCPT_		(0xFFFF0000)	/* Pause Time */
25553a759c8SMartin Wetterwald #define FLOW_FCPASS_		(0x00000004)	/* Pass Control Frames */
25653a759c8SMartin Wetterwald #define FLOW_FCEN_		(0x00000002)	/* Flow Control Enable */
25753a759c8SMartin Wetterwald #define FLOW_FCBSY_		(0x00000001)	/* Flow Control Busy */
2582f7ca802SSteve Glendinning 
25953a759c8SMartin Wetterwald /* VLAN1 Tag Register */
2602f7ca802SSteve Glendinning #define VLAN1			(0x120)
2612f7ca802SSteve Glendinning 
26253a759c8SMartin Wetterwald /* VLAN2 Tag Register */
2632f7ca802SSteve Glendinning #define VLAN2			(0x124)
2642f7ca802SSteve Glendinning 
26553a759c8SMartin Wetterwald /* Wake Up Frame Filter Register */
2662f7ca802SSteve Glendinning #define WUFF			(0x128)
267bbd9f9eeSSteve Glendinning #define LAN9500_WUFF_NUM	(4)
268bbd9f9eeSSteve Glendinning #define LAN9500A_WUFF_NUM	(8)
2692f7ca802SSteve Glendinning 
27053a759c8SMartin Wetterwald /* Wake Up Control and Status Register */
2712f7ca802SSteve Glendinning #define WUCSR			(0x12C)
27253a759c8SMartin Wetterwald #define WUCSR_WFF_PTR_RST_	(0x80000000)	/* WFrame Filter Pointer Rst */
27353a759c8SMartin Wetterwald #define WUCSR_GUE_		(0x00000200)	/* Global Unicast Enable */
27453a759c8SMartin Wetterwald #define WUCSR_WUFR_		(0x00000040)	/* Wakeup Frame Received */
27553a759c8SMartin Wetterwald #define WUCSR_MPR_		(0x00000020)	/* Magic Packet Received */
27653a759c8SMartin Wetterwald #define WUCSR_WAKE_EN_		(0x00000004)	/* Wakeup Frame Enable */
27753a759c8SMartin Wetterwald #define WUCSR_MPEN_		(0x00000002)	/* Magic Packet Enable */
2782f7ca802SSteve Glendinning 
27953a759c8SMartin Wetterwald /* Checksum Offload Engine Control Register */
2802f7ca802SSteve Glendinning #define COE_CR			(0x130)
28153a759c8SMartin Wetterwald #define Tx_COE_EN_		(0x00010000)	/* TX Csum Offload Enable */
28253a759c8SMartin Wetterwald #define Rx_COE_MODE_		(0x00000002)	/* RX Csum Offload Mode */
28353a759c8SMartin Wetterwald #define Rx_COE_EN_		(0x00000001)	/* RX Csum Offload Enable */
2842f7ca802SSteve Glendinning 
28553a759c8SMartin Wetterwald /* Vendor-specific PHY Definitions (via MII access) */
286e5e3af83SSteve Glendinning /* EDPD NLP / crossover time configuration (LAN9500A only) */
287e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG			(16)
288e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_TX_NLP_EN_	((u16)0x8000)
289e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_TX_NLP_1000_	((u16)0x0000)
290e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_TX_NLP_768_	((u16)0x2000)
291e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_TX_NLP_512_	((u16)0x4000)
292e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_TX_NLP_256_	((u16)0x6000)
293e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_RX_1_NLP_	((u16)0x1000)
294e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_RX_NLP_64_	((u16)0x0000)
295e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_RX_NLP_256_	((u16)0x0400)
296e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_RX_NLP_512_	((u16)0x0800)
297e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_RX_NLP_1000_	((u16)0x0C00)
298e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_EXT_CROSSOVER_	((u16)0x0001)
299e5e3af83SSteve Glendinning #define PHY_EDPD_CONFIG_DEFAULT		(PHY_EDPD_CONFIG_TX_NLP_EN_ | \
300e5e3af83SSteve Glendinning 					 PHY_EDPD_CONFIG_TX_NLP_768_ | \
301e5e3af83SSteve Glendinning 					 PHY_EDPD_CONFIG_RX_1_NLP_)
302e5e3af83SSteve Glendinning 
3032f7ca802SSteve Glendinning /* Mode Control/Status Register */
3042f7ca802SSteve Glendinning #define PHY_MODE_CTRL_STS		(17)
3052f7ca802SSteve Glendinning #define MODE_CTRL_STS_EDPWRDOWN_	((u16)0x2000)
3062f7ca802SSteve Glendinning #define MODE_CTRL_STS_ENERGYON_		((u16)0x0002)
3072f7ca802SSteve Glendinning 
30853a759c8SMartin Wetterwald /* Control/Status Indication Register */
3092f7ca802SSteve Glendinning #define SPECIAL_CTRL_STS		(27)
3102f7ca802SSteve Glendinning #define SPECIAL_CTRL_STS_OVRRD_AMDIX_	((u16)0x8000)
3112f7ca802SSteve Glendinning #define SPECIAL_CTRL_STS_AMDIX_ENABLE_	((u16)0x4000)
3122f7ca802SSteve Glendinning #define SPECIAL_CTRL_STS_AMDIX_STATE_	((u16)0x2000)
3132f7ca802SSteve Glendinning 
31453a759c8SMartin Wetterwald /* Interrupt Source Register */
3152f7ca802SSteve Glendinning #define PHY_INT_SRC			(29)
3162f7ca802SSteve Glendinning #define PHY_INT_SRC_ENERGY_ON_		((u16)0x0080)
3172f7ca802SSteve Glendinning #define PHY_INT_SRC_ANEG_COMP_		((u16)0x0040)
3182f7ca802SSteve Glendinning #define PHY_INT_SRC_REMOTE_FAULT_	((u16)0x0020)
3192f7ca802SSteve Glendinning #define PHY_INT_SRC_LINK_DOWN_		((u16)0x0010)
3202f7ca802SSteve Glendinning 
32153a759c8SMartin Wetterwald /* Interrupt Mask Register */
3222f7ca802SSteve Glendinning #define PHY_INT_MASK			(30)
3232f7ca802SSteve Glendinning #define PHY_INT_MASK_ENERGY_ON_		((u16)0x0080)
3242f7ca802SSteve Glendinning #define PHY_INT_MASK_ANEG_COMP_		((u16)0x0040)
3252f7ca802SSteve Glendinning #define PHY_INT_MASK_REMOTE_FAULT_	((u16)0x0020)
3262f7ca802SSteve Glendinning #define PHY_INT_MASK_LINK_DOWN_		((u16)0x0010)
3272f7ca802SSteve Glendinning #define PHY_INT_MASK_DEFAULT_		(PHY_INT_MASK_ANEG_COMP_ | \
3282f7ca802SSteve Glendinning 					 PHY_INT_MASK_LINK_DOWN_)
32953a759c8SMartin Wetterwald /* PHY Special Control/Status Register */
3302f7ca802SSteve Glendinning #define PHY_SPECIAL			(31)
3312f7ca802SSteve Glendinning #define PHY_SPECIAL_SPD_		((u16)0x001C)
3322f7ca802SSteve Glendinning #define PHY_SPECIAL_SPD_10HALF_		((u16)0x0004)
3332f7ca802SSteve Glendinning #define PHY_SPECIAL_SPD_10FULL_		((u16)0x0014)
3342f7ca802SSteve Glendinning #define PHY_SPECIAL_SPD_100HALF_	((u16)0x0008)
3352f7ca802SSteve Glendinning #define PHY_SPECIAL_SPD_100FULL_	((u16)0x0018)
3362f7ca802SSteve Glendinning 
3372f7ca802SSteve Glendinning /* USB Vendor Requests */
3382f7ca802SSteve Glendinning #define USB_VENDOR_REQUEST_WRITE_REGISTER	0xA0
3392f7ca802SSteve Glendinning #define USB_VENDOR_REQUEST_READ_REGISTER	0xA1
3402f7ca802SSteve Glendinning #define USB_VENDOR_REQUEST_GET_STATS		0xA2
3412f7ca802SSteve Glendinning 
3422f7ca802SSteve Glendinning /* Interrupt Endpoint status word bitfields */
34353a759c8SMartin Wetterwald #define INT_ENP_MAC_RTO_		((u32)BIT(18))	/* MAC Reset Time Out */
34453a759c8SMartin Wetterwald #define INT_ENP_TX_STOP_		((u32)BIT(17))	/* TX Stopped */
34553a759c8SMartin Wetterwald #define INT_ENP_RX_STOP_		((u32)BIT(16))	/* RX Stopped */
34653a759c8SMartin Wetterwald #define INT_ENP_PHY_INT_		((u32)BIT(15))	/* PHY Interrupt */
34753a759c8SMartin Wetterwald #define INT_ENP_TXE_			((u32)BIT(14))	/* TX Error */
34853a759c8SMartin Wetterwald #define INT_ENP_TDFU_			((u32)BIT(13))	/* TX FIFO Underrun */
34953a759c8SMartin Wetterwald #define INT_ENP_TDFO_			((u32)BIT(12))	/* TX FIFO Overrun */
35053a759c8SMartin Wetterwald #define INT_ENP_RXDF_			((u32)BIT(11))	/* RX Dropped Frame */
3512f7ca802SSteve Glendinning 
3522f7ca802SSteve Glendinning #endif /* _SMSC95XX_H */
353