xref: /openbmc/linux/drivers/net/usb/smsc95xx.c (revision ec32115db2bcb7133171c6a036107ca7eb62267f)
12f7ca802SSteve Glendinning  /***************************************************************************
22f7ca802SSteve Glendinning  *
32f7ca802SSteve Glendinning  * Copyright (C) 2007-2008 SMSC
42f7ca802SSteve Glendinning  *
52f7ca802SSteve Glendinning  * This program is free software; you can redistribute it and/or
62f7ca802SSteve Glendinning  * modify it under the terms of the GNU General Public License
72f7ca802SSteve Glendinning  * as published by the Free Software Foundation; either version 2
82f7ca802SSteve Glendinning  * of the License, or (at your option) any later version.
92f7ca802SSteve Glendinning  *
102f7ca802SSteve Glendinning  * This program is distributed in the hope that it will be useful,
112f7ca802SSteve Glendinning  * but WITHOUT ANY WARRANTY; without even the implied warranty of
122f7ca802SSteve Glendinning  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
132f7ca802SSteve Glendinning  * GNU General Public License for more details.
142f7ca802SSteve Glendinning  *
152f7ca802SSteve Glendinning  * You should have received a copy of the GNU General Public License
162f7ca802SSteve Glendinning  * along with this program; if not, write to the Free Software
172f7ca802SSteve Glendinning  * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.
182f7ca802SSteve Glendinning  *
192f7ca802SSteve Glendinning  *****************************************************************************/
202f7ca802SSteve Glendinning 
212f7ca802SSteve Glendinning #include <linux/module.h>
222f7ca802SSteve Glendinning #include <linux/kmod.h>
232f7ca802SSteve Glendinning #include <linux/init.h>
242f7ca802SSteve Glendinning #include <linux/netdevice.h>
252f7ca802SSteve Glendinning #include <linux/etherdevice.h>
262f7ca802SSteve Glendinning #include <linux/ethtool.h>
272f7ca802SSteve Glendinning #include <linux/mii.h>
282f7ca802SSteve Glendinning #include <linux/usb.h>
29bbd9f9eeSSteve Glendinning #include <linux/bitrev.h>
30bbd9f9eeSSteve Glendinning #include <linux/crc16.h>
312f7ca802SSteve Glendinning #include <linux/crc32.h>
322f7ca802SSteve Glendinning #include <linux/usb/usbnet.h>
335a0e3ad6STejun Heo #include <linux/slab.h>
342f7ca802SSteve Glendinning #include "smsc95xx.h"
352f7ca802SSteve Glendinning 
362f7ca802SSteve Glendinning #define SMSC_CHIPNAME			"smsc95xx"
37f7b29271SSteve Glendinning #define SMSC_DRIVER_VERSION		"1.0.4"
382f7ca802SSteve Glendinning #define HS_USB_PKT_SIZE			(512)
392f7ca802SSteve Glendinning #define FS_USB_PKT_SIZE			(64)
402f7ca802SSteve Glendinning #define DEFAULT_HS_BURST_CAP_SIZE	(16 * 1024 + 5 * HS_USB_PKT_SIZE)
412f7ca802SSteve Glendinning #define DEFAULT_FS_BURST_CAP_SIZE	(6 * 1024 + 33 * FS_USB_PKT_SIZE)
422f7ca802SSteve Glendinning #define DEFAULT_BULK_IN_DELAY		(0x00002000)
432f7ca802SSteve Glendinning #define MAX_SINGLE_PACKET_SIZE		(2048)
442f7ca802SSteve Glendinning #define LAN95XX_EEPROM_MAGIC		(0x9500)
452f7ca802SSteve Glendinning #define EEPROM_MAC_OFFSET		(0x01)
46f7b29271SSteve Glendinning #define DEFAULT_TX_CSUM_ENABLE		(true)
472f7ca802SSteve Glendinning #define DEFAULT_RX_CSUM_ENABLE		(true)
482f7ca802SSteve Glendinning #define SMSC95XX_INTERNAL_PHY_ID	(1)
492f7ca802SSteve Glendinning #define SMSC95XX_TX_OVERHEAD		(8)
50f7b29271SSteve Glendinning #define SMSC95XX_TX_OVERHEAD_CSUM	(12)
51bbd9f9eeSSteve Glendinning #define SUPPORTED_WAKE			(WAKE_UCAST | WAKE_BCAST | \
52bbd9f9eeSSteve Glendinning 					 WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
532f7ca802SSteve Glendinning 
54769ea6d8SSteve Glendinning #define check_warn(ret, fmt, args...) \
55769ea6d8SSteve Glendinning 	({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
56769ea6d8SSteve Glendinning 
57769ea6d8SSteve Glendinning #define check_warn_return(ret, fmt, args...) \
58769ea6d8SSteve Glendinning 	({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
59769ea6d8SSteve Glendinning 
60769ea6d8SSteve Glendinning #define check_warn_goto_done(ret, fmt, args...) \
61769ea6d8SSteve Glendinning 	({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
62769ea6d8SSteve Glendinning 
632f7ca802SSteve Glendinning struct smsc95xx_priv {
642f7ca802SSteve Glendinning 	u32 mac_cr;
653c0f3c60SMarc Zyngier 	u32 hash_hi;
663c0f3c60SMarc Zyngier 	u32 hash_lo;
67e0e474a8SSteve Glendinning 	u32 wolopts;
682f7ca802SSteve Glendinning 	spinlock_t mac_cr_lock;
69bbd9f9eeSSteve Glendinning 	int wuff_filter_count;
702f7ca802SSteve Glendinning };
712f7ca802SSteve Glendinning 
72eb939922SRusty Russell static bool turbo_mode = true;
732f7ca802SSteve Glendinning module_param(turbo_mode, bool, 0644);
742f7ca802SSteve Glendinning MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
752f7ca802SSteve Glendinning 
76*ec32115dSMing Lei static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index,
77*ec32115dSMing Lei 					    u32 *data, int in_pm)
782f7ca802SSteve Glendinning {
7972108fd2SMing Lei 	u32 buf;
802f7ca802SSteve Glendinning 	int ret;
81*ec32115dSMing Lei 	int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
822f7ca802SSteve Glendinning 
832f7ca802SSteve Glendinning 	BUG_ON(!dev);
842f7ca802SSteve Glendinning 
85*ec32115dSMing Lei 	if (!in_pm)
86*ec32115dSMing Lei 		fn = usbnet_read_cmd;
87*ec32115dSMing Lei 	else
88*ec32115dSMing Lei 		fn = usbnet_read_cmd_nopm;
89*ec32115dSMing Lei 
90*ec32115dSMing Lei 	ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
91*ec32115dSMing Lei 		 | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
9272108fd2SMing Lei 		 0, index, &buf, 4);
932f7ca802SSteve Glendinning 	if (unlikely(ret < 0))
94*ec32115dSMing Lei 		netdev_warn(dev->net,
95*ec32115dSMing Lei 			"Failed to read reg index 0x%08x: %d", index, ret);
962f7ca802SSteve Glendinning 
9772108fd2SMing Lei 	le32_to_cpus(&buf);
9872108fd2SMing Lei 	*data = buf;
992f7ca802SSteve Glendinning 
1002f7ca802SSteve Glendinning 	return ret;
1012f7ca802SSteve Glendinning }
1022f7ca802SSteve Glendinning 
103*ec32115dSMing Lei static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index,
104*ec32115dSMing Lei 					     u32 data, int in_pm)
1052f7ca802SSteve Glendinning {
10672108fd2SMing Lei 	u32 buf;
1072f7ca802SSteve Glendinning 	int ret;
108*ec32115dSMing Lei 	int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
1092f7ca802SSteve Glendinning 
1102f7ca802SSteve Glendinning 	BUG_ON(!dev);
1112f7ca802SSteve Glendinning 
112*ec32115dSMing Lei 	if (!in_pm)
113*ec32115dSMing Lei 		fn = usbnet_write_cmd;
114*ec32115dSMing Lei 	else
115*ec32115dSMing Lei 		fn = usbnet_write_cmd_nopm;
116*ec32115dSMing Lei 
11772108fd2SMing Lei 	buf = data;
11872108fd2SMing Lei 	cpu_to_le32s(&buf);
1192f7ca802SSteve Glendinning 
120*ec32115dSMing Lei 	ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
121*ec32115dSMing Lei 		 | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
12272108fd2SMing Lei 		 0, index, &buf, 4);
1232f7ca802SSteve Glendinning 	if (unlikely(ret < 0))
124*ec32115dSMing Lei 		netdev_warn(dev->net,
125*ec32115dSMing Lei 			"Failed to write reg index 0x%08x: %d", index, ret);
1262f7ca802SSteve Glendinning 
1272f7ca802SSteve Glendinning 	return ret;
1282f7ca802SSteve Glendinning }
1292f7ca802SSteve Glendinning 
130*ec32115dSMing Lei static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index,
131*ec32115dSMing Lei 					       u32 *data)
132*ec32115dSMing Lei {
133*ec32115dSMing Lei 	return __smsc95xx_read_reg(dev, index, data, 1);
134*ec32115dSMing Lei }
135*ec32115dSMing Lei 
136*ec32115dSMing Lei static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index,
137*ec32115dSMing Lei 						u32 data)
138*ec32115dSMing Lei {
139*ec32115dSMing Lei 	return __smsc95xx_write_reg(dev, index, data, 1);
140*ec32115dSMing Lei }
141*ec32115dSMing Lei 
142*ec32115dSMing Lei static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
143*ec32115dSMing Lei 					  u32 *data)
144*ec32115dSMing Lei {
145*ec32115dSMing Lei 	return __smsc95xx_read_reg(dev, index, data, 0);
146*ec32115dSMing Lei }
147*ec32115dSMing Lei 
148*ec32115dSMing Lei static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
149*ec32115dSMing Lei 					   u32 data)
150*ec32115dSMing Lei {
151*ec32115dSMing Lei 	return __smsc95xx_write_reg(dev, index, data, 0);
152*ec32115dSMing Lei }
153e0e474a8SSteve Glendinning static int smsc95xx_set_feature(struct usbnet *dev, u32 feature)
154e0e474a8SSteve Glendinning {
155e0e474a8SSteve Glendinning 	if (WARN_ON_ONCE(!dev))
156e0e474a8SSteve Glendinning 		return -EINVAL;
157e0e474a8SSteve Glendinning 
158*ec32115dSMing Lei 	return usbnet_write_cmd_nopm(dev, USB_REQ_SET_FEATURE,
159*ec32115dSMing Lei 				     USB_RECIP_DEVICE, feature, 0,
160*ec32115dSMing Lei 				     NULL, 0);
161e0e474a8SSteve Glendinning }
162e0e474a8SSteve Glendinning 
163e0e474a8SSteve Glendinning static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature)
164e0e474a8SSteve Glendinning {
165e0e474a8SSteve Glendinning 	if (WARN_ON_ONCE(!dev))
166e0e474a8SSteve Glendinning 		return -EINVAL;
167e0e474a8SSteve Glendinning 
168*ec32115dSMing Lei 	return usbnet_write_cmd_nopm(dev, USB_REQ_CLEAR_FEATURE,
169*ec32115dSMing Lei 				     USB_RECIP_DEVICE, feature,
170*ec32115dSMing Lei 				     0, NULL, 0);
171e0e474a8SSteve Glendinning }
172e0e474a8SSteve Glendinning 
1732f7ca802SSteve Glendinning /* Loop until the read is completed with timeout
1742f7ca802SSteve Glendinning  * called with phy_mutex held */
175769ea6d8SSteve Glendinning static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev)
1762f7ca802SSteve Glendinning {
1772f7ca802SSteve Glendinning 	unsigned long start_time = jiffies;
1782f7ca802SSteve Glendinning 	u32 val;
179769ea6d8SSteve Glendinning 	int ret;
1802f7ca802SSteve Glendinning 
1812f7ca802SSteve Glendinning 	do {
182769ea6d8SSteve Glendinning 		ret = smsc95xx_read_reg(dev, MII_ADDR, &val);
183769ea6d8SSteve Glendinning 		check_warn_return(ret, "Error reading MII_ACCESS");
1842f7ca802SSteve Glendinning 		if (!(val & MII_BUSY_))
1852f7ca802SSteve Glendinning 			return 0;
1862f7ca802SSteve Glendinning 	} while (!time_after(jiffies, start_time + HZ));
1872f7ca802SSteve Glendinning 
1882f7ca802SSteve Glendinning 	return -EIO;
1892f7ca802SSteve Glendinning }
1902f7ca802SSteve Glendinning 
1912f7ca802SSteve Glendinning static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
1922f7ca802SSteve Glendinning {
1932f7ca802SSteve Glendinning 	struct usbnet *dev = netdev_priv(netdev);
1942f7ca802SSteve Glendinning 	u32 val, addr;
195769ea6d8SSteve Glendinning 	int ret;
1962f7ca802SSteve Glendinning 
1972f7ca802SSteve Glendinning 	mutex_lock(&dev->phy_mutex);
1982f7ca802SSteve Glendinning 
1992f7ca802SSteve Glendinning 	/* confirm MII not busy */
200769ea6d8SSteve Glendinning 	ret = smsc95xx_phy_wait_not_busy(dev);
201769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read");
2022f7ca802SSteve Glendinning 
2032f7ca802SSteve Glendinning 	/* set the address, index & direction (read from PHY) */
2042f7ca802SSteve Glendinning 	phy_id &= dev->mii.phy_id_mask;
2052f7ca802SSteve Glendinning 	idx &= dev->mii.reg_num_mask;
2062f7ca802SSteve Glendinning 	addr = (phy_id << 11) | (idx << 6) | MII_READ_;
207769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
208769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "Error writing MII_ADDR");
2092f7ca802SSteve Glendinning 
210769ea6d8SSteve Glendinning 	ret = smsc95xx_phy_wait_not_busy(dev);
211769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
212769ea6d8SSteve Glendinning 
213769ea6d8SSteve Glendinning 	ret = smsc95xx_read_reg(dev, MII_DATA, &val);
214769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "Error reading MII_DATA");
215769ea6d8SSteve Glendinning 
216769ea6d8SSteve Glendinning 	ret = (u16)(val & 0xFFFF);
217769ea6d8SSteve Glendinning 
218769ea6d8SSteve Glendinning done:
2192f7ca802SSteve Glendinning 	mutex_unlock(&dev->phy_mutex);
220769ea6d8SSteve Glendinning 	return ret;
2212f7ca802SSteve Glendinning }
2222f7ca802SSteve Glendinning 
2232f7ca802SSteve Glendinning static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
2242f7ca802SSteve Glendinning 				int regval)
2252f7ca802SSteve Glendinning {
2262f7ca802SSteve Glendinning 	struct usbnet *dev = netdev_priv(netdev);
2272f7ca802SSteve Glendinning 	u32 val, addr;
228769ea6d8SSteve Glendinning 	int ret;
2292f7ca802SSteve Glendinning 
2302f7ca802SSteve Glendinning 	mutex_lock(&dev->phy_mutex);
2312f7ca802SSteve Glendinning 
2322f7ca802SSteve Glendinning 	/* confirm MII not busy */
233769ea6d8SSteve Glendinning 	ret = smsc95xx_phy_wait_not_busy(dev);
234769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write");
2352f7ca802SSteve Glendinning 
2362f7ca802SSteve Glendinning 	val = regval;
237769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, MII_DATA, val);
238769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "Error writing MII_DATA");
2392f7ca802SSteve Glendinning 
2402f7ca802SSteve Glendinning 	/* set the address, index & direction (write to PHY) */
2412f7ca802SSteve Glendinning 	phy_id &= dev->mii.phy_id_mask;
2422f7ca802SSteve Glendinning 	idx &= dev->mii.reg_num_mask;
2432f7ca802SSteve Glendinning 	addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
244769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
245769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "Error writing MII_ADDR");
2462f7ca802SSteve Glendinning 
247769ea6d8SSteve Glendinning 	ret = smsc95xx_phy_wait_not_busy(dev);
248769ea6d8SSteve Glendinning 	check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
2492f7ca802SSteve Glendinning 
250769ea6d8SSteve Glendinning done:
2512f7ca802SSteve Glendinning 	mutex_unlock(&dev->phy_mutex);
2522f7ca802SSteve Glendinning }
2532f7ca802SSteve Glendinning 
254769ea6d8SSteve Glendinning static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
2552f7ca802SSteve Glendinning {
2562f7ca802SSteve Glendinning 	unsigned long start_time = jiffies;
2572f7ca802SSteve Glendinning 	u32 val;
258769ea6d8SSteve Glendinning 	int ret;
2592f7ca802SSteve Glendinning 
2602f7ca802SSteve Glendinning 	do {
261769ea6d8SSteve Glendinning 		ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
262769ea6d8SSteve Glendinning 		check_warn_return(ret, "Error reading E2P_CMD");
2632f7ca802SSteve Glendinning 		if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
2642f7ca802SSteve Glendinning 			break;
2652f7ca802SSteve Glendinning 		udelay(40);
2662f7ca802SSteve Glendinning 	} while (!time_after(jiffies, start_time + HZ));
2672f7ca802SSteve Glendinning 
2682f7ca802SSteve Glendinning 	if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
26960b86755SJoe Perches 		netdev_warn(dev->net, "EEPROM read operation timeout\n");
2702f7ca802SSteve Glendinning 		return -EIO;
2712f7ca802SSteve Glendinning 	}
2722f7ca802SSteve Glendinning 
2732f7ca802SSteve Glendinning 	return 0;
2742f7ca802SSteve Glendinning }
2752f7ca802SSteve Glendinning 
276769ea6d8SSteve Glendinning static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
2772f7ca802SSteve Glendinning {
2782f7ca802SSteve Glendinning 	unsigned long start_time = jiffies;
2792f7ca802SSteve Glendinning 	u32 val;
280769ea6d8SSteve Glendinning 	int ret;
2812f7ca802SSteve Glendinning 
2822f7ca802SSteve Glendinning 	do {
283769ea6d8SSteve Glendinning 		ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
284769ea6d8SSteve Glendinning 		check_warn_return(ret, "Error reading E2P_CMD");
2852f7ca802SSteve Glendinning 
2862f7ca802SSteve Glendinning 		if (!(val & E2P_CMD_BUSY_))
2872f7ca802SSteve Glendinning 			return 0;
2882f7ca802SSteve Glendinning 
2892f7ca802SSteve Glendinning 		udelay(40);
2902f7ca802SSteve Glendinning 	} while (!time_after(jiffies, start_time + HZ));
2912f7ca802SSteve Glendinning 
29260b86755SJoe Perches 	netdev_warn(dev->net, "EEPROM is busy\n");
2932f7ca802SSteve Glendinning 	return -EIO;
2942f7ca802SSteve Glendinning }
2952f7ca802SSteve Glendinning 
2962f7ca802SSteve Glendinning static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
2972f7ca802SSteve Glendinning 				u8 *data)
2982f7ca802SSteve Glendinning {
2992f7ca802SSteve Glendinning 	u32 val;
3002f7ca802SSteve Glendinning 	int i, ret;
3012f7ca802SSteve Glendinning 
3022f7ca802SSteve Glendinning 	BUG_ON(!dev);
3032f7ca802SSteve Glendinning 	BUG_ON(!data);
3042f7ca802SSteve Glendinning 
3052f7ca802SSteve Glendinning 	ret = smsc95xx_eeprom_confirm_not_busy(dev);
3062f7ca802SSteve Glendinning 	if (ret)
3072f7ca802SSteve Glendinning 		return ret;
3082f7ca802SSteve Glendinning 
3092f7ca802SSteve Glendinning 	for (i = 0; i < length; i++) {
3102f7ca802SSteve Glendinning 		val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
311769ea6d8SSteve Glendinning 		ret = smsc95xx_write_reg(dev, E2P_CMD, val);
312769ea6d8SSteve Glendinning 		check_warn_return(ret, "Error writing E2P_CMD");
3132f7ca802SSteve Glendinning 
3142f7ca802SSteve Glendinning 		ret = smsc95xx_wait_eeprom(dev);
3152f7ca802SSteve Glendinning 		if (ret < 0)
3162f7ca802SSteve Glendinning 			return ret;
3172f7ca802SSteve Glendinning 
318769ea6d8SSteve Glendinning 		ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
319769ea6d8SSteve Glendinning 		check_warn_return(ret, "Error reading E2P_DATA");
3202f7ca802SSteve Glendinning 
3212f7ca802SSteve Glendinning 		data[i] = val & 0xFF;
3222f7ca802SSteve Glendinning 		offset++;
3232f7ca802SSteve Glendinning 	}
3242f7ca802SSteve Glendinning 
3252f7ca802SSteve Glendinning 	return 0;
3262f7ca802SSteve Glendinning }
3272f7ca802SSteve Glendinning 
3282f7ca802SSteve Glendinning static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
3292f7ca802SSteve Glendinning 				 u8 *data)
3302f7ca802SSteve Glendinning {
3312f7ca802SSteve Glendinning 	u32 val;
3322f7ca802SSteve Glendinning 	int i, ret;
3332f7ca802SSteve Glendinning 
3342f7ca802SSteve Glendinning 	BUG_ON(!dev);
3352f7ca802SSteve Glendinning 	BUG_ON(!data);
3362f7ca802SSteve Glendinning 
3372f7ca802SSteve Glendinning 	ret = smsc95xx_eeprom_confirm_not_busy(dev);
3382f7ca802SSteve Glendinning 	if (ret)
3392f7ca802SSteve Glendinning 		return ret;
3402f7ca802SSteve Glendinning 
3412f7ca802SSteve Glendinning 	/* Issue write/erase enable command */
3422f7ca802SSteve Glendinning 	val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
343769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, E2P_CMD, val);
344769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error writing E2P_DATA");
3452f7ca802SSteve Glendinning 
3462f7ca802SSteve Glendinning 	ret = smsc95xx_wait_eeprom(dev);
3472f7ca802SSteve Glendinning 	if (ret < 0)
3482f7ca802SSteve Glendinning 		return ret;
3492f7ca802SSteve Glendinning 
3502f7ca802SSteve Glendinning 	for (i = 0; i < length; i++) {
3512f7ca802SSteve Glendinning 
3522f7ca802SSteve Glendinning 		/* Fill data register */
3532f7ca802SSteve Glendinning 		val = data[i];
354769ea6d8SSteve Glendinning 		ret = smsc95xx_write_reg(dev, E2P_DATA, val);
355769ea6d8SSteve Glendinning 		check_warn_return(ret, "Error writing E2P_DATA");
3562f7ca802SSteve Glendinning 
3572f7ca802SSteve Glendinning 		/* Send "write" command */
3582f7ca802SSteve Glendinning 		val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
359769ea6d8SSteve Glendinning 		ret = smsc95xx_write_reg(dev, E2P_CMD, val);
360769ea6d8SSteve Glendinning 		check_warn_return(ret, "Error writing E2P_CMD");
3612f7ca802SSteve Glendinning 
3622f7ca802SSteve Glendinning 		ret = smsc95xx_wait_eeprom(dev);
3632f7ca802SSteve Glendinning 		if (ret < 0)
3642f7ca802SSteve Glendinning 			return ret;
3652f7ca802SSteve Glendinning 
3662f7ca802SSteve Glendinning 		offset++;
3672f7ca802SSteve Glendinning 	}
3682f7ca802SSteve Glendinning 
3692f7ca802SSteve Glendinning 	return 0;
3702f7ca802SSteve Glendinning }
3712f7ca802SSteve Glendinning 
372769ea6d8SSteve Glendinning static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
373769ea6d8SSteve Glendinning 						 u32 *data)
3742f7ca802SSteve Glendinning {
3751d74a6bdSSteve Glendinning 	const u16 size = 4;
37672108fd2SMing Lei 	int ret;
3772f7ca802SSteve Glendinning 
37872108fd2SMing Lei 	ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
37972108fd2SMing Lei 				     USB_DIR_OUT | USB_TYPE_VENDOR |
38072108fd2SMing Lei 				     USB_RECIP_DEVICE,
38172108fd2SMing Lei 				     0, index, data, size);
38272108fd2SMing Lei 	if (ret < 0)
38372108fd2SMing Lei 		netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
38472108fd2SMing Lei 			    ret);
38572108fd2SMing Lei 	return ret;
3862f7ca802SSteve Glendinning }
3872f7ca802SSteve Glendinning 
3882f7ca802SSteve Glendinning /* returns hash bit number for given MAC address
3892f7ca802SSteve Glendinning  * example:
3902f7ca802SSteve Glendinning  * 01 00 5E 00 00 01 -> returns bit number 31 */
3912f7ca802SSteve Glendinning static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
3922f7ca802SSteve Glendinning {
3932f7ca802SSteve Glendinning 	return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
3942f7ca802SSteve Glendinning }
3952f7ca802SSteve Glendinning 
3962f7ca802SSteve Glendinning static void smsc95xx_set_multicast(struct net_device *netdev)
3972f7ca802SSteve Glendinning {
3982f7ca802SSteve Glendinning 	struct usbnet *dev = netdev_priv(netdev);
3992f7ca802SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
4002f7ca802SSteve Glendinning 	unsigned long flags;
401769ea6d8SSteve Glendinning 	int ret;
4022f7ca802SSteve Glendinning 
4033c0f3c60SMarc Zyngier 	pdata->hash_hi = 0;
4043c0f3c60SMarc Zyngier 	pdata->hash_lo = 0;
4053c0f3c60SMarc Zyngier 
4062f7ca802SSteve Glendinning 	spin_lock_irqsave(&pdata->mac_cr_lock, flags);
4072f7ca802SSteve Glendinning 
4082f7ca802SSteve Glendinning 	if (dev->net->flags & IFF_PROMISC) {
409a475f603SJoe Perches 		netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
4102f7ca802SSteve Glendinning 		pdata->mac_cr |= MAC_CR_PRMS_;
4112f7ca802SSteve Glendinning 		pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
4122f7ca802SSteve Glendinning 	} else if (dev->net->flags & IFF_ALLMULTI) {
413a475f603SJoe Perches 		netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
4142f7ca802SSteve Glendinning 		pdata->mac_cr |= MAC_CR_MCPAS_;
4152f7ca802SSteve Glendinning 		pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
4164cd24eafSJiri Pirko 	} else if (!netdev_mc_empty(dev->net)) {
41722bedad3SJiri Pirko 		struct netdev_hw_addr *ha;
4182f7ca802SSteve Glendinning 
4192f7ca802SSteve Glendinning 		pdata->mac_cr |= MAC_CR_HPFILT_;
4202f7ca802SSteve Glendinning 		pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
4212f7ca802SSteve Glendinning 
42222bedad3SJiri Pirko 		netdev_for_each_mc_addr(ha, netdev) {
42322bedad3SJiri Pirko 			u32 bitnum = smsc95xx_hash(ha->addr);
4242f7ca802SSteve Glendinning 			u32 mask = 0x01 << (bitnum & 0x1F);
4252f7ca802SSteve Glendinning 			if (bitnum & 0x20)
4263c0f3c60SMarc Zyngier 				pdata->hash_hi |= mask;
4272f7ca802SSteve Glendinning 			else
4283c0f3c60SMarc Zyngier 				pdata->hash_lo |= mask;
4292f7ca802SSteve Glendinning 		}
4302f7ca802SSteve Glendinning 
431a475f603SJoe Perches 		netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
4323c0f3c60SMarc Zyngier 				   pdata->hash_hi, pdata->hash_lo);
4332f7ca802SSteve Glendinning 	} else {
434a475f603SJoe Perches 		netif_dbg(dev, drv, dev->net, "receive own packets only\n");
4352f7ca802SSteve Glendinning 		pdata->mac_cr &=
4362f7ca802SSteve Glendinning 			~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
4372f7ca802SSteve Glendinning 	}
4382f7ca802SSteve Glendinning 
4392f7ca802SSteve Glendinning 	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
4402f7ca802SSteve Glendinning 
4412f7ca802SSteve Glendinning 	/* Initiate async writes, as we can't wait for completion here */
442769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
443769ea6d8SSteve Glendinning 	check_warn(ret, "failed to initiate async write to HASHH");
444769ea6d8SSteve Glendinning 
445769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
446769ea6d8SSteve Glendinning 	check_warn(ret, "failed to initiate async write to HASHL");
447769ea6d8SSteve Glendinning 
448769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
449769ea6d8SSteve Glendinning 	check_warn(ret, "failed to initiate async write to MAC_CR");
4502f7ca802SSteve Glendinning }
4512f7ca802SSteve Glendinning 
452769ea6d8SSteve Glendinning static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
4532f7ca802SSteve Glendinning 					   u16 lcladv, u16 rmtadv)
4542f7ca802SSteve Glendinning {
4552f7ca802SSteve Glendinning 	u32 flow, afc_cfg = 0;
4562f7ca802SSteve Glendinning 
4572f7ca802SSteve Glendinning 	int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
458769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error reading AFC_CFG");
4592f7ca802SSteve Glendinning 
4602f7ca802SSteve Glendinning 	if (duplex == DUPLEX_FULL) {
461bc02ff95SSteve Glendinning 		u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
4622f7ca802SSteve Glendinning 
4632f7ca802SSteve Glendinning 		if (cap & FLOW_CTRL_RX)
4642f7ca802SSteve Glendinning 			flow = 0xFFFF0002;
4652f7ca802SSteve Glendinning 		else
4662f7ca802SSteve Glendinning 			flow = 0;
4672f7ca802SSteve Glendinning 
4682f7ca802SSteve Glendinning 		if (cap & FLOW_CTRL_TX)
4692f7ca802SSteve Glendinning 			afc_cfg |= 0xF;
4702f7ca802SSteve Glendinning 		else
4712f7ca802SSteve Glendinning 			afc_cfg &= ~0xF;
4722f7ca802SSteve Glendinning 
473a475f603SJoe Perches 		netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
47460b86755SJoe Perches 				   cap & FLOW_CTRL_RX ? "enabled" : "disabled",
47560b86755SJoe Perches 				   cap & FLOW_CTRL_TX ? "enabled" : "disabled");
4762f7ca802SSteve Glendinning 	} else {
477a475f603SJoe Perches 		netif_dbg(dev, link, dev->net, "half duplex\n");
4782f7ca802SSteve Glendinning 		flow = 0;
4792f7ca802SSteve Glendinning 		afc_cfg |= 0xF;
4802f7ca802SSteve Glendinning 	}
4812f7ca802SSteve Glendinning 
482769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, FLOW, flow);
483769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error writing FLOW");
484769ea6d8SSteve Glendinning 
485769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
486769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error writing AFC_CFG");
487769ea6d8SSteve Glendinning 
488769ea6d8SSteve Glendinning 	return 0;
4892f7ca802SSteve Glendinning }
4902f7ca802SSteve Glendinning 
4912f7ca802SSteve Glendinning static int smsc95xx_link_reset(struct usbnet *dev)
4922f7ca802SSteve Glendinning {
4932f7ca802SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
4942f7ca802SSteve Glendinning 	struct mii_if_info *mii = &dev->mii;
4958ae6dacaSDavid Decotigny 	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
4962f7ca802SSteve Glendinning 	unsigned long flags;
4972f7ca802SSteve Glendinning 	u16 lcladv, rmtadv;
498769ea6d8SSteve Glendinning 	int ret;
4992f7ca802SSteve Glendinning 
5002f7ca802SSteve Glendinning 	/* clear interrupt status */
501769ea6d8SSteve Glendinning 	ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
502769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error reading PHY_INT_SRC");
503769ea6d8SSteve Glendinning 
504769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
505769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error writing INT_STS");
5062f7ca802SSteve Glendinning 
5072f7ca802SSteve Glendinning 	mii_check_media(mii, 1, 1);
5082f7ca802SSteve Glendinning 	mii_ethtool_gset(&dev->mii, &ecmd);
5092f7ca802SSteve Glendinning 	lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
5102f7ca802SSteve Glendinning 	rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
5112f7ca802SSteve Glendinning 
5128ae6dacaSDavid Decotigny 	netif_dbg(dev, link, dev->net,
5138ae6dacaSDavid Decotigny 		  "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
5148ae6dacaSDavid Decotigny 		  ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
5152f7ca802SSteve Glendinning 
5162f7ca802SSteve Glendinning 	spin_lock_irqsave(&pdata->mac_cr_lock, flags);
5172f7ca802SSteve Glendinning 	if (ecmd.duplex != DUPLEX_FULL) {
5182f7ca802SSteve Glendinning 		pdata->mac_cr &= ~MAC_CR_FDPX_;
5192f7ca802SSteve Glendinning 		pdata->mac_cr |= MAC_CR_RCVOWN_;
5202f7ca802SSteve Glendinning 	} else {
5212f7ca802SSteve Glendinning 		pdata->mac_cr &= ~MAC_CR_RCVOWN_;
5222f7ca802SSteve Glendinning 		pdata->mac_cr |= MAC_CR_FDPX_;
5232f7ca802SSteve Glendinning 	}
5242f7ca802SSteve Glendinning 	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
5252f7ca802SSteve Glendinning 
526769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
527769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error writing MAC_CR");
5282f7ca802SSteve Glendinning 
529769ea6d8SSteve Glendinning 	ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
530769ea6d8SSteve Glendinning 	check_warn_return(ret, "Error updating PHY flow control");
5312f7ca802SSteve Glendinning 
5322f7ca802SSteve Glendinning 	return 0;
5332f7ca802SSteve Glendinning }
5342f7ca802SSteve Glendinning 
5352f7ca802SSteve Glendinning static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
5362f7ca802SSteve Glendinning {
5372f7ca802SSteve Glendinning 	u32 intdata;
5382f7ca802SSteve Glendinning 
5392f7ca802SSteve Glendinning 	if (urb->actual_length != 4) {
54060b86755SJoe Perches 		netdev_warn(dev->net, "unexpected urb length %d\n",
54160b86755SJoe Perches 			    urb->actual_length);
5422f7ca802SSteve Glendinning 		return;
5432f7ca802SSteve Glendinning 	}
5442f7ca802SSteve Glendinning 
5452f7ca802SSteve Glendinning 	memcpy(&intdata, urb->transfer_buffer, 4);
5461d74a6bdSSteve Glendinning 	le32_to_cpus(&intdata);
5472f7ca802SSteve Glendinning 
548a475f603SJoe Perches 	netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
5492f7ca802SSteve Glendinning 
5502f7ca802SSteve Glendinning 	if (intdata & INT_ENP_PHY_INT_)
5512f7ca802SSteve Glendinning 		usbnet_defer_kevent(dev, EVENT_LINK_RESET);
5522f7ca802SSteve Glendinning 	else
55360b86755SJoe Perches 		netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
55460b86755SJoe Perches 			    intdata);
5552f7ca802SSteve Glendinning }
5562f7ca802SSteve Glendinning 
557f7b29271SSteve Glendinning /* Enable or disable Tx & Rx checksum offload engines */
558c8f44affSMichał Mirosław static int smsc95xx_set_features(struct net_device *netdev,
559c8f44affSMichał Mirosław 	netdev_features_t features)
5602f7ca802SSteve Glendinning {
56178e47fe4SMichał Mirosław 	struct usbnet *dev = netdev_priv(netdev);
5622f7ca802SSteve Glendinning 	u32 read_buf;
56378e47fe4SMichał Mirosław 	int ret;
56478e47fe4SMichał Mirosław 
56578e47fe4SMichał Mirosław 	ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
566769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
5672f7ca802SSteve Glendinning 
56878e47fe4SMichał Mirosław 	if (features & NETIF_F_HW_CSUM)
569f7b29271SSteve Glendinning 		read_buf |= Tx_COE_EN_;
570f7b29271SSteve Glendinning 	else
571f7b29271SSteve Glendinning 		read_buf &= ~Tx_COE_EN_;
572f7b29271SSteve Glendinning 
57378e47fe4SMichał Mirosław 	if (features & NETIF_F_RXCSUM)
5742f7ca802SSteve Glendinning 		read_buf |= Rx_COE_EN_;
5752f7ca802SSteve Glendinning 	else
5762f7ca802SSteve Glendinning 		read_buf &= ~Rx_COE_EN_;
5772f7ca802SSteve Glendinning 
5782f7ca802SSteve Glendinning 	ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
579769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
5802f7ca802SSteve Glendinning 
581a475f603SJoe Perches 	netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
5822f7ca802SSteve Glendinning 	return 0;
5832f7ca802SSteve Glendinning }
5842f7ca802SSteve Glendinning 
5852f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
5862f7ca802SSteve Glendinning {
5872f7ca802SSteve Glendinning 	return MAX_EEPROM_SIZE;
5882f7ca802SSteve Glendinning }
5892f7ca802SSteve Glendinning 
5902f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
5912f7ca802SSteve Glendinning 				       struct ethtool_eeprom *ee, u8 *data)
5922f7ca802SSteve Glendinning {
5932f7ca802SSteve Glendinning 	struct usbnet *dev = netdev_priv(netdev);
5942f7ca802SSteve Glendinning 
5952f7ca802SSteve Glendinning 	ee->magic = LAN95XX_EEPROM_MAGIC;
5962f7ca802SSteve Glendinning 
5972f7ca802SSteve Glendinning 	return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
5982f7ca802SSteve Glendinning }
5992f7ca802SSteve Glendinning 
6002f7ca802SSteve Glendinning static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
6012f7ca802SSteve Glendinning 				       struct ethtool_eeprom *ee, u8 *data)
6022f7ca802SSteve Glendinning {
6032f7ca802SSteve Glendinning 	struct usbnet *dev = netdev_priv(netdev);
6042f7ca802SSteve Glendinning 
6052f7ca802SSteve Glendinning 	if (ee->magic != LAN95XX_EEPROM_MAGIC) {
60660b86755SJoe Perches 		netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
6072f7ca802SSteve Glendinning 			    ee->magic);
6082f7ca802SSteve Glendinning 		return -EINVAL;
6092f7ca802SSteve Glendinning 	}
6102f7ca802SSteve Glendinning 
6112f7ca802SSteve Glendinning 	return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
6122f7ca802SSteve Glendinning }
6132f7ca802SSteve Glendinning 
6149fa32e94SEmeric Vigier static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
6159fa32e94SEmeric Vigier {
6169fa32e94SEmeric Vigier 	/* all smsc95xx registers */
6179fa32e94SEmeric Vigier 	return COE_CR - ID_REV + 1;
6189fa32e94SEmeric Vigier }
6199fa32e94SEmeric Vigier 
6209fa32e94SEmeric Vigier static void
6219fa32e94SEmeric Vigier smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
6229fa32e94SEmeric Vigier 			 void *buf)
6239fa32e94SEmeric Vigier {
6249fa32e94SEmeric Vigier 	struct usbnet *dev = netdev_priv(netdev);
625d348446bSDan Carpenter 	unsigned int i, j;
626d348446bSDan Carpenter 	int retval;
6279fa32e94SEmeric Vigier 	u32 *data = buf;
6289fa32e94SEmeric Vigier 
6299fa32e94SEmeric Vigier 	retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
6309fa32e94SEmeric Vigier 	if (retval < 0) {
6319fa32e94SEmeric Vigier 		netdev_warn(netdev, "REGS: cannot read ID_REV\n");
6329fa32e94SEmeric Vigier 		return;
6339fa32e94SEmeric Vigier 	}
6349fa32e94SEmeric Vigier 
6359fa32e94SEmeric Vigier 	for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
6369fa32e94SEmeric Vigier 		retval = smsc95xx_read_reg(dev, i, &data[j]);
6379fa32e94SEmeric Vigier 		if (retval < 0) {
6389fa32e94SEmeric Vigier 			netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
6399fa32e94SEmeric Vigier 			return;
6409fa32e94SEmeric Vigier 		}
6419fa32e94SEmeric Vigier 	}
6429fa32e94SEmeric Vigier }
6439fa32e94SEmeric Vigier 
644e0e474a8SSteve Glendinning static void smsc95xx_ethtool_get_wol(struct net_device *net,
645e0e474a8SSteve Glendinning 				     struct ethtool_wolinfo *wolinfo)
646e0e474a8SSteve Glendinning {
647e0e474a8SSteve Glendinning 	struct usbnet *dev = netdev_priv(net);
648e0e474a8SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
649e0e474a8SSteve Glendinning 
650e0e474a8SSteve Glendinning 	wolinfo->supported = SUPPORTED_WAKE;
651e0e474a8SSteve Glendinning 	wolinfo->wolopts = pdata->wolopts;
652e0e474a8SSteve Glendinning }
653e0e474a8SSteve Glendinning 
654e0e474a8SSteve Glendinning static int smsc95xx_ethtool_set_wol(struct net_device *net,
655e0e474a8SSteve Glendinning 				    struct ethtool_wolinfo *wolinfo)
656e0e474a8SSteve Glendinning {
657e0e474a8SSteve Glendinning 	struct usbnet *dev = netdev_priv(net);
658e0e474a8SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
659e0e474a8SSteve Glendinning 
660e0e474a8SSteve Glendinning 	pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
661e0e474a8SSteve Glendinning 	return 0;
662e0e474a8SSteve Glendinning }
663e0e474a8SSteve Glendinning 
6640fc0b732SStephen Hemminger static const struct ethtool_ops smsc95xx_ethtool_ops = {
6652f7ca802SSteve Glendinning 	.get_link	= usbnet_get_link,
6662f7ca802SSteve Glendinning 	.nway_reset	= usbnet_nway_reset,
6672f7ca802SSteve Glendinning 	.get_drvinfo	= usbnet_get_drvinfo,
6682f7ca802SSteve Glendinning 	.get_msglevel	= usbnet_get_msglevel,
6692f7ca802SSteve Glendinning 	.set_msglevel	= usbnet_set_msglevel,
6702f7ca802SSteve Glendinning 	.get_settings	= usbnet_get_settings,
6712f7ca802SSteve Glendinning 	.set_settings	= usbnet_set_settings,
6722f7ca802SSteve Glendinning 	.get_eeprom_len	= smsc95xx_ethtool_get_eeprom_len,
6732f7ca802SSteve Glendinning 	.get_eeprom	= smsc95xx_ethtool_get_eeprom,
6742f7ca802SSteve Glendinning 	.set_eeprom	= smsc95xx_ethtool_set_eeprom,
6759fa32e94SEmeric Vigier 	.get_regs_len	= smsc95xx_ethtool_getregslen,
6769fa32e94SEmeric Vigier 	.get_regs	= smsc95xx_ethtool_getregs,
677e0e474a8SSteve Glendinning 	.get_wol	= smsc95xx_ethtool_get_wol,
678e0e474a8SSteve Glendinning 	.set_wol	= smsc95xx_ethtool_set_wol,
6792f7ca802SSteve Glendinning };
6802f7ca802SSteve Glendinning 
6812f7ca802SSteve Glendinning static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
6822f7ca802SSteve Glendinning {
6832f7ca802SSteve Glendinning 	struct usbnet *dev = netdev_priv(netdev);
6842f7ca802SSteve Glendinning 
6852f7ca802SSteve Glendinning 	if (!netif_running(netdev))
6862f7ca802SSteve Glendinning 		return -EINVAL;
6872f7ca802SSteve Glendinning 
6882f7ca802SSteve Glendinning 	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
6892f7ca802SSteve Glendinning }
6902f7ca802SSteve Glendinning 
6912f7ca802SSteve Glendinning static void smsc95xx_init_mac_address(struct usbnet *dev)
6922f7ca802SSteve Glendinning {
6932f7ca802SSteve Glendinning 	/* try reading mac address from EEPROM */
6942f7ca802SSteve Glendinning 	if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
6952f7ca802SSteve Glendinning 			dev->net->dev_addr) == 0) {
6962f7ca802SSteve Glendinning 		if (is_valid_ether_addr(dev->net->dev_addr)) {
6972f7ca802SSteve Glendinning 			/* eeprom values are valid so use them */
698a475f603SJoe Perches 			netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
6992f7ca802SSteve Glendinning 			return;
7002f7ca802SSteve Glendinning 		}
7012f7ca802SSteve Glendinning 	}
7022f7ca802SSteve Glendinning 
7032f7ca802SSteve Glendinning 	/* no eeprom, or eeprom values are invalid. generate random MAC */
704f2cedb63SDanny Kukawka 	eth_hw_addr_random(dev->net);
705c7e12eadSJoe Perches 	netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
7062f7ca802SSteve Glendinning }
7072f7ca802SSteve Glendinning 
7082f7ca802SSteve Glendinning static int smsc95xx_set_mac_address(struct usbnet *dev)
7092f7ca802SSteve Glendinning {
7102f7ca802SSteve Glendinning 	u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
7112f7ca802SSteve Glendinning 		dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
7122f7ca802SSteve Glendinning 	u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
7132f7ca802SSteve Glendinning 	int ret;
7142f7ca802SSteve Glendinning 
7152f7ca802SSteve Glendinning 	ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
716769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
7172f7ca802SSteve Glendinning 
7182f7ca802SSteve Glendinning 	ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
719769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
7202f7ca802SSteve Glendinning 
7212f7ca802SSteve Glendinning 	return 0;
7222f7ca802SSteve Glendinning }
7232f7ca802SSteve Glendinning 
7242f7ca802SSteve Glendinning /* starts the TX path */
725769ea6d8SSteve Glendinning static int smsc95xx_start_tx_path(struct usbnet *dev)
7262f7ca802SSteve Glendinning {
7272f7ca802SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
7282f7ca802SSteve Glendinning 	unsigned long flags;
729769ea6d8SSteve Glendinning 	int ret;
7302f7ca802SSteve Glendinning 
7312f7ca802SSteve Glendinning 	/* Enable Tx at MAC */
7322f7ca802SSteve Glendinning 	spin_lock_irqsave(&pdata->mac_cr_lock, flags);
7332f7ca802SSteve Glendinning 	pdata->mac_cr |= MAC_CR_TXEN_;
7342f7ca802SSteve Glendinning 	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
7352f7ca802SSteve Glendinning 
736769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
737769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
7382f7ca802SSteve Glendinning 
7392f7ca802SSteve Glendinning 	/* Enable Tx at SCSRs */
740769ea6d8SSteve Glendinning 	ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
741769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
742769ea6d8SSteve Glendinning 
743769ea6d8SSteve Glendinning 	return 0;
7442f7ca802SSteve Glendinning }
7452f7ca802SSteve Glendinning 
7462f7ca802SSteve Glendinning /* Starts the Receive path */
747*ec32115dSMing Lei static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm)
7482f7ca802SSteve Glendinning {
7492f7ca802SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
7502f7ca802SSteve Glendinning 	unsigned long flags;
751769ea6d8SSteve Glendinning 	int ret;
7522f7ca802SSteve Glendinning 
7532f7ca802SSteve Glendinning 	spin_lock_irqsave(&pdata->mac_cr_lock, flags);
7542f7ca802SSteve Glendinning 	pdata->mac_cr |= MAC_CR_RXEN_;
7552f7ca802SSteve Glendinning 	spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
7562f7ca802SSteve Glendinning 
757*ec32115dSMing Lei 	ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm);
758769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
759769ea6d8SSteve Glendinning 
760769ea6d8SSteve Glendinning 	return 0;
7612f7ca802SSteve Glendinning }
7622f7ca802SSteve Glendinning 
7632f7ca802SSteve Glendinning static int smsc95xx_phy_initialize(struct usbnet *dev)
7642f7ca802SSteve Glendinning {
765769ea6d8SSteve Glendinning 	int bmcr, ret, timeout = 0;
766db443c44SSteve Glendinning 
7672f7ca802SSteve Glendinning 	/* Initialize MII structure */
7682f7ca802SSteve Glendinning 	dev->mii.dev = dev->net;
7692f7ca802SSteve Glendinning 	dev->mii.mdio_read = smsc95xx_mdio_read;
7702f7ca802SSteve Glendinning 	dev->mii.mdio_write = smsc95xx_mdio_write;
7712f7ca802SSteve Glendinning 	dev->mii.phy_id_mask = 0x1f;
7722f7ca802SSteve Glendinning 	dev->mii.reg_num_mask = 0x1f;
7732f7ca802SSteve Glendinning 	dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
7742f7ca802SSteve Glendinning 
775db443c44SSteve Glendinning 	/* reset phy and wait for reset to complete */
7762f7ca802SSteve Glendinning 	smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
777db443c44SSteve Glendinning 
778db443c44SSteve Glendinning 	do {
779db443c44SSteve Glendinning 		msleep(10);
780db443c44SSteve Glendinning 		bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
781db443c44SSteve Glendinning 		timeout++;
782d9460920SRabin Vincent 	} while ((bmcr & BMCR_RESET) && (timeout < 100));
783db443c44SSteve Glendinning 
784db443c44SSteve Glendinning 	if (timeout >= 100) {
785db443c44SSteve Glendinning 		netdev_warn(dev->net, "timeout on PHY Reset");
786db443c44SSteve Glendinning 		return -EIO;
787db443c44SSteve Glendinning 	}
788db443c44SSteve Glendinning 
7892f7ca802SSteve Glendinning 	smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
7902f7ca802SSteve Glendinning 		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
7912f7ca802SSteve Glendinning 		ADVERTISE_PAUSE_ASYM);
7922f7ca802SSteve Glendinning 
7932f7ca802SSteve Glendinning 	/* read to clear */
794769ea6d8SSteve Glendinning 	ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
795769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read PHY_INT_SRC during init");
7962f7ca802SSteve Glendinning 
7972f7ca802SSteve Glendinning 	smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
7982f7ca802SSteve Glendinning 		PHY_INT_MASK_DEFAULT_);
7992f7ca802SSteve Glendinning 	mii_nway_restart(&dev->mii);
8002f7ca802SSteve Glendinning 
801a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
8022f7ca802SSteve Glendinning 	return 0;
8032f7ca802SSteve Glendinning }
8042f7ca802SSteve Glendinning 
8052f7ca802SSteve Glendinning static int smsc95xx_reset(struct usbnet *dev)
8062f7ca802SSteve Glendinning {
8072f7ca802SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
8082f7ca802SSteve Glendinning 	u32 read_buf, write_buf, burst_cap;
8092f7ca802SSteve Glendinning 	int ret = 0, timeout;
8102f7ca802SSteve Glendinning 
811a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
8122f7ca802SSteve Glendinning 
8134436761bSSteve Glendinning 	ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
814769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
8152f7ca802SSteve Glendinning 
8162f7ca802SSteve Glendinning 	timeout = 0;
8172f7ca802SSteve Glendinning 	do {
818cf2acec2SSteve Glendinning 		msleep(10);
8192f7ca802SSteve Glendinning 		ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
820769ea6d8SSteve Glendinning 		check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
8212f7ca802SSteve Glendinning 		timeout++;
8222f7ca802SSteve Glendinning 	} while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
8232f7ca802SSteve Glendinning 
8242f7ca802SSteve Glendinning 	if (timeout >= 100) {
82560b86755SJoe Perches 		netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
8262f7ca802SSteve Glendinning 		return ret;
8272f7ca802SSteve Glendinning 	}
8282f7ca802SSteve Glendinning 
8294436761bSSteve Glendinning 	ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
830769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
8312f7ca802SSteve Glendinning 
8322f7ca802SSteve Glendinning 	timeout = 0;
8332f7ca802SSteve Glendinning 	do {
834cf2acec2SSteve Glendinning 		msleep(10);
8352f7ca802SSteve Glendinning 		ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
836769ea6d8SSteve Glendinning 		check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
8372f7ca802SSteve Glendinning 		timeout++;
8382f7ca802SSteve Glendinning 	} while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
8392f7ca802SSteve Glendinning 
8402f7ca802SSteve Glendinning 	if (timeout >= 100) {
84160b86755SJoe Perches 		netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
8422f7ca802SSteve Glendinning 		return ret;
8432f7ca802SSteve Glendinning 	}
8442f7ca802SSteve Glendinning 
8452f7ca802SSteve Glendinning 	ret = smsc95xx_set_mac_address(dev);
8462f7ca802SSteve Glendinning 	if (ret < 0)
8472f7ca802SSteve Glendinning 		return ret;
8482f7ca802SSteve Glendinning 
849a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
850a475f603SJoe Perches 		  "MAC Address: %pM\n", dev->net->dev_addr);
8512f7ca802SSteve Glendinning 
8522f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
853769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
8542f7ca802SSteve Glendinning 
855a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
856a475f603SJoe Perches 		  "Read Value from HW_CFG : 0x%08x\n", read_buf);
8572f7ca802SSteve Glendinning 
8582f7ca802SSteve Glendinning 	read_buf |= HW_CFG_BIR_;
8592f7ca802SSteve Glendinning 
8602f7ca802SSteve Glendinning 	ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
861769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
8622f7ca802SSteve Glendinning 
8632f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
864769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
865a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
866a475f603SJoe Perches 		  "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
86760b86755SJoe Perches 		  read_buf);
8682f7ca802SSteve Glendinning 
8692f7ca802SSteve Glendinning 	if (!turbo_mode) {
8702f7ca802SSteve Glendinning 		burst_cap = 0;
8712f7ca802SSteve Glendinning 		dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
8722f7ca802SSteve Glendinning 	} else if (dev->udev->speed == USB_SPEED_HIGH) {
8732f7ca802SSteve Glendinning 		burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
8742f7ca802SSteve Glendinning 		dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
8752f7ca802SSteve Glendinning 	} else {
8762f7ca802SSteve Glendinning 		burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
8772f7ca802SSteve Glendinning 		dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
8782f7ca802SSteve Glendinning 	}
8792f7ca802SSteve Glendinning 
880a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
881a475f603SJoe Perches 		  "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
8822f7ca802SSteve Glendinning 
8832f7ca802SSteve Glendinning 	ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
884769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
8852f7ca802SSteve Glendinning 
8862f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
887769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
888769ea6d8SSteve Glendinning 
889a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
890a475f603SJoe Perches 		  "Read Value from BURST_CAP after writing: 0x%08x\n",
8912f7ca802SSteve Glendinning 		  read_buf);
8922f7ca802SSteve Glendinning 
8934436761bSSteve Glendinning 	ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
894769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
8952f7ca802SSteve Glendinning 
8962f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
897769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
898769ea6d8SSteve Glendinning 
899a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
900a475f603SJoe Perches 		  "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
90160b86755SJoe Perches 		  read_buf);
9022f7ca802SSteve Glendinning 
9032f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
904769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
905769ea6d8SSteve Glendinning 
906a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
907a475f603SJoe Perches 		  "Read Value from HW_CFG: 0x%08x\n", read_buf);
9082f7ca802SSteve Glendinning 
9092f7ca802SSteve Glendinning 	if (turbo_mode)
9102f7ca802SSteve Glendinning 		read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
9112f7ca802SSteve Glendinning 
9122f7ca802SSteve Glendinning 	read_buf &= ~HW_CFG_RXDOFF_;
9132f7ca802SSteve Glendinning 
9142f7ca802SSteve Glendinning 	/* set Rx data offset=2, Make IP header aligns on word boundary. */
9152f7ca802SSteve Glendinning 	read_buf |= NET_IP_ALIGN << 9;
9162f7ca802SSteve Glendinning 
9172f7ca802SSteve Glendinning 	ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
918769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
9192f7ca802SSteve Glendinning 
9202f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
921769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
922769ea6d8SSteve Glendinning 
923a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net,
924a475f603SJoe Perches 		  "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
9252f7ca802SSteve Glendinning 
9264436761bSSteve Glendinning 	ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
927769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
9282f7ca802SSteve Glendinning 
9292f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
930769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
931a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
9322f7ca802SSteve Glendinning 
933f293501cSSteve Glendinning 	/* Configure GPIO pins as LED outputs */
934f293501cSSteve Glendinning 	write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
935f293501cSSteve Glendinning 		LED_GPIO_CFG_FDX_LED;
936f293501cSSteve Glendinning 	ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
937769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
938f293501cSSteve Glendinning 
9392f7ca802SSteve Glendinning 	/* Init Tx */
9404436761bSSteve Glendinning 	ret = smsc95xx_write_reg(dev, FLOW, 0);
941769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
9422f7ca802SSteve Glendinning 
9434436761bSSteve Glendinning 	ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
944769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
9452f7ca802SSteve Glendinning 
9462f7ca802SSteve Glendinning 	/* Don't need mac_cr_lock during initialisation */
9472f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
948769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
9492f7ca802SSteve Glendinning 
9502f7ca802SSteve Glendinning 	/* Init Rx */
9512f7ca802SSteve Glendinning 	/* Set Vlan */
9524436761bSSteve Glendinning 	ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
953769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
9542f7ca802SSteve Glendinning 
955f7b29271SSteve Glendinning 	/* Enable or disable checksum offload engines */
956769ea6d8SSteve Glendinning 	ret = smsc95xx_set_features(dev->net, dev->net->features);
957769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to set checksum offload features");
9582f7ca802SSteve Glendinning 
9592f7ca802SSteve Glendinning 	smsc95xx_set_multicast(dev->net);
9602f7ca802SSteve Glendinning 
961769ea6d8SSteve Glendinning 	ret = smsc95xx_phy_initialize(dev);
962769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to init PHY");
9632f7ca802SSteve Glendinning 
9642f7ca802SSteve Glendinning 	ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
965769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
9662f7ca802SSteve Glendinning 
9672f7ca802SSteve Glendinning 	/* enable PHY interrupts */
9682f7ca802SSteve Glendinning 	read_buf |= INT_EP_CTL_PHY_INT_;
9692f7ca802SSteve Glendinning 
9702f7ca802SSteve Glendinning 	ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
971769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
9722f7ca802SSteve Glendinning 
973769ea6d8SSteve Glendinning 	ret = smsc95xx_start_tx_path(dev);
974769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to start TX path");
975769ea6d8SSteve Glendinning 
976*ec32115dSMing Lei 	ret = smsc95xx_start_rx_path(dev, 0);
977769ea6d8SSteve Glendinning 	check_warn_return(ret, "Failed to start RX path");
9782f7ca802SSteve Glendinning 
979a475f603SJoe Perches 	netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
9802f7ca802SSteve Glendinning 	return 0;
9812f7ca802SSteve Glendinning }
9822f7ca802SSteve Glendinning 
98363e77b39SStephen Hemminger static const struct net_device_ops smsc95xx_netdev_ops = {
98463e77b39SStephen Hemminger 	.ndo_open		= usbnet_open,
98563e77b39SStephen Hemminger 	.ndo_stop		= usbnet_stop,
98663e77b39SStephen Hemminger 	.ndo_start_xmit		= usbnet_start_xmit,
98763e77b39SStephen Hemminger 	.ndo_tx_timeout		= usbnet_tx_timeout,
98863e77b39SStephen Hemminger 	.ndo_change_mtu		= usbnet_change_mtu,
98963e77b39SStephen Hemminger 	.ndo_set_mac_address 	= eth_mac_addr,
99063e77b39SStephen Hemminger 	.ndo_validate_addr	= eth_validate_addr,
99163e77b39SStephen Hemminger 	.ndo_do_ioctl 		= smsc95xx_ioctl,
992afc4b13dSJiri Pirko 	.ndo_set_rx_mode	= smsc95xx_set_multicast,
99378e47fe4SMichał Mirosław 	.ndo_set_features	= smsc95xx_set_features,
99463e77b39SStephen Hemminger };
99563e77b39SStephen Hemminger 
9962f7ca802SSteve Glendinning static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
9972f7ca802SSteve Glendinning {
9982f7ca802SSteve Glendinning 	struct smsc95xx_priv *pdata = NULL;
999bbd9f9eeSSteve Glendinning 	u32 val;
10002f7ca802SSteve Glendinning 	int ret;
10012f7ca802SSteve Glendinning 
10022f7ca802SSteve Glendinning 	printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
10032f7ca802SSteve Glendinning 
10042f7ca802SSteve Glendinning 	ret = usbnet_get_endpoints(dev, intf);
1005769ea6d8SSteve Glendinning 	check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
10062f7ca802SSteve Glendinning 
10072f7ca802SSteve Glendinning 	dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
10082f7ca802SSteve Glendinning 		GFP_KERNEL);
10092f7ca802SSteve Glendinning 
10102f7ca802SSteve Glendinning 	pdata = (struct smsc95xx_priv *)(dev->data[0]);
10112f7ca802SSteve Glendinning 	if (!pdata) {
101260b86755SJoe Perches 		netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
10132f7ca802SSteve Glendinning 		return -ENOMEM;
10142f7ca802SSteve Glendinning 	}
10152f7ca802SSteve Glendinning 
10162f7ca802SSteve Glendinning 	spin_lock_init(&pdata->mac_cr_lock);
10172f7ca802SSteve Glendinning 
101878e47fe4SMichał Mirosław 	if (DEFAULT_TX_CSUM_ENABLE)
101978e47fe4SMichał Mirosław 		dev->net->features |= NETIF_F_HW_CSUM;
102078e47fe4SMichał Mirosław 	if (DEFAULT_RX_CSUM_ENABLE)
102178e47fe4SMichał Mirosław 		dev->net->features |= NETIF_F_RXCSUM;
102278e47fe4SMichał Mirosław 
102378e47fe4SMichał Mirosław 	dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
10242f7ca802SSteve Glendinning 
1025f4e8ab7cSBernard Blackham 	smsc95xx_init_mac_address(dev);
1026f4e8ab7cSBernard Blackham 
10272f7ca802SSteve Glendinning 	/* Init all registers */
10282f7ca802SSteve Glendinning 	ret = smsc95xx_reset(dev);
10292f7ca802SSteve Glendinning 
1030bbd9f9eeSSteve Glendinning 	/* detect device revision as different features may be available */
1031bbd9f9eeSSteve Glendinning 	ret = smsc95xx_read_reg(dev, ID_REV, &val);
1032bbd9f9eeSSteve Glendinning 	check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
1033bbd9f9eeSSteve Glendinning 	val >>= 16;
1034bbd9f9eeSSteve Glendinning 	if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9512_))
1035bbd9f9eeSSteve Glendinning 		pdata->wuff_filter_count = LAN9500A_WUFF_NUM;
1036bbd9f9eeSSteve Glendinning 	else
1037bbd9f9eeSSteve Glendinning 		pdata->wuff_filter_count = LAN9500_WUFF_NUM;
1038bbd9f9eeSSteve Glendinning 
103963e77b39SStephen Hemminger 	dev->net->netdev_ops = &smsc95xx_netdev_ops;
10402f7ca802SSteve Glendinning 	dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
10412f7ca802SSteve Glendinning 	dev->net->flags |= IFF_MULTICAST;
104278e47fe4SMichał Mirosław 	dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
10439bbf5660SStephane Fillod 	dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
10442f7ca802SSteve Glendinning 	return 0;
10452f7ca802SSteve Glendinning }
10462f7ca802SSteve Glendinning 
10472f7ca802SSteve Glendinning static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
10482f7ca802SSteve Glendinning {
10492f7ca802SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
10502f7ca802SSteve Glendinning 	if (pdata) {
1051a475f603SJoe Perches 		netif_dbg(dev, ifdown, dev->net, "free pdata\n");
10522f7ca802SSteve Glendinning 		kfree(pdata);
10532f7ca802SSteve Glendinning 		pdata = NULL;
10542f7ca802SSteve Glendinning 		dev->data[0] = 0;
10552f7ca802SSteve Glendinning 	}
10562f7ca802SSteve Glendinning }
10572f7ca802SSteve Glendinning 
1058bbd9f9eeSSteve Glendinning static u16 smsc_crc(const u8 *buffer, size_t len, int filter)
1059bbd9f9eeSSteve Glendinning {
1060bbd9f9eeSSteve Glendinning 	return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16);
1061bbd9f9eeSSteve Glendinning }
1062bbd9f9eeSSteve Glendinning 
1063b5a04475SSteve Glendinning static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
1064b5a04475SSteve Glendinning {
1065b5a04475SSteve Glendinning 	struct usbnet *dev = usb_get_intfdata(intf);
1066e0e474a8SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
1067b5a04475SSteve Glendinning 	int ret;
1068b5a04475SSteve Glendinning 	u32 val;
1069b5a04475SSteve Glendinning 
1070b5a04475SSteve Glendinning 	ret = usbnet_suspend(intf, message);
1071b5a04475SSteve Glendinning 	check_warn_return(ret, "usbnet_suspend error");
1072b5a04475SSteve Glendinning 
1073e0e474a8SSteve Glendinning 	/* if no wol options set, enter lowest power SUSPEND2 mode */
1074e0e474a8SSteve Glendinning 	if (!(pdata->wolopts & SUPPORTED_WAKE)) {
1075b5a04475SSteve Glendinning 		netdev_info(dev->net, "entering SUSPEND2 mode");
1076b5a04475SSteve Glendinning 
1077e0e474a8SSteve Glendinning 		/* disable energy detect (link up) & wake up events */
1078*ec32115dSMing Lei 		ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
1079e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error reading WUCSR");
1080e0e474a8SSteve Glendinning 
1081e0e474a8SSteve Glendinning 		val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
1082e0e474a8SSteve Glendinning 
1083*ec32115dSMing Lei 		ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
1084e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error writing WUCSR");
1085e0e474a8SSteve Glendinning 
1086*ec32115dSMing Lei 		ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1087e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error reading PM_CTRL");
1088e0e474a8SSteve Glendinning 
1089e0e474a8SSteve Glendinning 		val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
1090e0e474a8SSteve Glendinning 
1091*ec32115dSMing Lei 		ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1092e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error writing PM_CTRL");
1093e0e474a8SSteve Glendinning 
1094e0e474a8SSteve Glendinning 		/* enter suspend2 mode */
1095*ec32115dSMing Lei 		ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1096b5a04475SSteve Glendinning 		check_warn_return(ret, "Error reading PM_CTRL");
1097b5a04475SSteve Glendinning 
1098b5a04475SSteve Glendinning 		val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
1099b5a04475SSteve Glendinning 		val |= PM_CTL_SUS_MODE_2;
1100b5a04475SSteve Glendinning 
1101*ec32115dSMing Lei 		ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1102b5a04475SSteve Glendinning 		check_warn_return(ret, "Error writing PM_CTRL");
1103b5a04475SSteve Glendinning 
1104b5a04475SSteve Glendinning 		return 0;
1105b5a04475SSteve Glendinning 	}
1106b5a04475SSteve Glendinning 
1107bbd9f9eeSSteve Glendinning 	if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
1108bbd9f9eeSSteve Glendinning 		u32 *filter_mask = kzalloc(32, GFP_KERNEL);
110906a221beSMing Lei 		u32 command[2];
111006a221beSMing Lei 		u32 offset[2];
111106a221beSMing Lei 		u32 crc[4];
1112bbd9f9eeSSteve Glendinning 		int i, filter = 0;
1113bbd9f9eeSSteve Glendinning 
111406a221beSMing Lei 		memset(command, 0, sizeof(command));
111506a221beSMing Lei 		memset(offset, 0, sizeof(offset));
111606a221beSMing Lei 		memset(crc, 0, sizeof(crc));
111706a221beSMing Lei 
1118bbd9f9eeSSteve Glendinning 		if (pdata->wolopts & WAKE_BCAST) {
1119bbd9f9eeSSteve Glendinning 			const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
1120bbd9f9eeSSteve Glendinning 			netdev_info(dev->net, "enabling broadcast detection");
1121bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4] = 0x003F;
1122bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 1] = 0x00;
1123bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 2] = 0x00;
1124bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 3] = 0x00;
1125bbd9f9eeSSteve Glendinning 			command[filter/4] |= 0x05UL << ((filter % 4) * 8);
1126bbd9f9eeSSteve Glendinning 			offset[filter/4] |= 0x00 << ((filter % 4) * 8);
1127bbd9f9eeSSteve Glendinning 			crc[filter/2] |= smsc_crc(bcast, 6, filter);
1128bbd9f9eeSSteve Glendinning 			filter++;
1129bbd9f9eeSSteve Glendinning 		}
1130bbd9f9eeSSteve Glendinning 
1131bbd9f9eeSSteve Glendinning 		if (pdata->wolopts & WAKE_MCAST) {
1132bbd9f9eeSSteve Glendinning 			const u8 mcast[] = {0x01, 0x00, 0x5E};
1133bbd9f9eeSSteve Glendinning 			netdev_info(dev->net, "enabling multicast detection");
1134bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4] = 0x0007;
1135bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 1] = 0x00;
1136bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 2] = 0x00;
1137bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 3] = 0x00;
1138bbd9f9eeSSteve Glendinning 			command[filter/4] |= 0x09UL << ((filter % 4) * 8);
1139bbd9f9eeSSteve Glendinning 			offset[filter/4] |= 0x00  << ((filter % 4) * 8);
1140bbd9f9eeSSteve Glendinning 			crc[filter/2] |= smsc_crc(mcast, 3, filter);
1141bbd9f9eeSSteve Glendinning 			filter++;
1142bbd9f9eeSSteve Glendinning 		}
1143bbd9f9eeSSteve Glendinning 
1144bbd9f9eeSSteve Glendinning 		if (pdata->wolopts & WAKE_ARP) {
1145bbd9f9eeSSteve Glendinning 			const u8 arp[] = {0x08, 0x06};
1146bbd9f9eeSSteve Glendinning 			netdev_info(dev->net, "enabling ARP detection");
1147bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4] = 0x0003;
1148bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 1] = 0x00;
1149bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 2] = 0x00;
1150bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 3] = 0x00;
1151bbd9f9eeSSteve Glendinning 			command[filter/4] |= 0x05UL << ((filter % 4) * 8);
1152bbd9f9eeSSteve Glendinning 			offset[filter/4] |= 0x0C << ((filter % 4) * 8);
1153bbd9f9eeSSteve Glendinning 			crc[filter/2] |= smsc_crc(arp, 2, filter);
1154bbd9f9eeSSteve Glendinning 			filter++;
1155bbd9f9eeSSteve Glendinning 		}
1156bbd9f9eeSSteve Glendinning 
1157bbd9f9eeSSteve Glendinning 		if (pdata->wolopts & WAKE_UCAST) {
1158bbd9f9eeSSteve Glendinning 			netdev_info(dev->net, "enabling unicast detection");
1159bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4] = 0x003F;
1160bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 1] = 0x00;
1161bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 2] = 0x00;
1162bbd9f9eeSSteve Glendinning 			filter_mask[filter * 4 + 3] = 0x00;
1163bbd9f9eeSSteve Glendinning 			command[filter/4] |= 0x01UL << ((filter % 4) * 8);
1164bbd9f9eeSSteve Glendinning 			offset[filter/4] |= 0x00 << ((filter % 4) * 8);
1165bbd9f9eeSSteve Glendinning 			crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
1166bbd9f9eeSSteve Glendinning 			filter++;
1167bbd9f9eeSSteve Glendinning 		}
1168bbd9f9eeSSteve Glendinning 
1169bbd9f9eeSSteve Glendinning 		for (i = 0; i < (pdata->wuff_filter_count * 4); i++) {
1170*ec32115dSMing Lei 			ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]);
117106a221beSMing Lei 			if (ret < 0)
117206a221beSMing Lei 				kfree(filter_mask);
1173bbd9f9eeSSteve Glendinning 			check_warn_return(ret, "Error writing WUFF");
1174bbd9f9eeSSteve Glendinning 		}
117506a221beSMing Lei 		kfree(filter_mask);
1176bbd9f9eeSSteve Glendinning 
1177bbd9f9eeSSteve Glendinning 		for (i = 0; i < (pdata->wuff_filter_count / 4); i++) {
1178*ec32115dSMing Lei 			ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]);
1179bbd9f9eeSSteve Glendinning 			check_warn_return(ret, "Error writing WUFF");
1180bbd9f9eeSSteve Glendinning 		}
1181bbd9f9eeSSteve Glendinning 
1182bbd9f9eeSSteve Glendinning 		for (i = 0; i < (pdata->wuff_filter_count / 4); i++) {
1183*ec32115dSMing Lei 			ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]);
1184bbd9f9eeSSteve Glendinning 			check_warn_return(ret, "Error writing WUFF");
1185bbd9f9eeSSteve Glendinning 		}
1186bbd9f9eeSSteve Glendinning 
1187bbd9f9eeSSteve Glendinning 		for (i = 0; i < (pdata->wuff_filter_count / 2); i++) {
1188*ec32115dSMing Lei 			ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]);
1189bbd9f9eeSSteve Glendinning 			check_warn_return(ret, "Error writing WUFF");
1190bbd9f9eeSSteve Glendinning 		}
1191bbd9f9eeSSteve Glendinning 
1192bbd9f9eeSSteve Glendinning 		/* clear any pending pattern match packet status */
1193*ec32115dSMing Lei 		ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
1194bbd9f9eeSSteve Glendinning 		check_warn_return(ret, "Error reading WUCSR");
1195bbd9f9eeSSteve Glendinning 
1196bbd9f9eeSSteve Glendinning 		val |= WUCSR_WUFR_;
1197bbd9f9eeSSteve Glendinning 
1198*ec32115dSMing Lei 		ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
1199bbd9f9eeSSteve Glendinning 		check_warn_return(ret, "Error writing WUCSR");
1200bbd9f9eeSSteve Glendinning 	}
1201bbd9f9eeSSteve Glendinning 
1202e0e474a8SSteve Glendinning 	if (pdata->wolopts & WAKE_MAGIC) {
1203e0e474a8SSteve Glendinning 		/* clear any pending magic packet status */
1204*ec32115dSMing Lei 		ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
1205e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error reading WUCSR");
1206e0e474a8SSteve Glendinning 
1207e0e474a8SSteve Glendinning 		val |= WUCSR_MPR_;
1208e0e474a8SSteve Glendinning 
1209*ec32115dSMing Lei 		ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
1210e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error writing WUCSR");
1211e0e474a8SSteve Glendinning 	}
1212e0e474a8SSteve Glendinning 
1213bbd9f9eeSSteve Glendinning 	/* enable/disable wakeup sources */
1214*ec32115dSMing Lei 	ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
1215e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error reading WUCSR");
1216e0e474a8SSteve Glendinning 
1217bbd9f9eeSSteve Glendinning 	if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
1218bbd9f9eeSSteve Glendinning 		netdev_info(dev->net, "enabling pattern match wakeup");
1219bbd9f9eeSSteve Glendinning 		val |= WUCSR_WAKE_EN_;
1220bbd9f9eeSSteve Glendinning 	} else {
1221bbd9f9eeSSteve Glendinning 		netdev_info(dev->net, "disabling pattern match wakeup");
1222bbd9f9eeSSteve Glendinning 		val &= ~WUCSR_WAKE_EN_;
1223bbd9f9eeSSteve Glendinning 	}
1224bbd9f9eeSSteve Glendinning 
1225e0e474a8SSteve Glendinning 	if (pdata->wolopts & WAKE_MAGIC) {
1226e0e474a8SSteve Glendinning 		netdev_info(dev->net, "enabling magic packet wakeup");
1227e0e474a8SSteve Glendinning 		val |= WUCSR_MPEN_;
1228e0e474a8SSteve Glendinning 	} else {
1229e0e474a8SSteve Glendinning 		netdev_info(dev->net, "disabling magic packet wakeup");
1230e0e474a8SSteve Glendinning 		val &= ~WUCSR_MPEN_;
1231e0e474a8SSteve Glendinning 	}
1232e0e474a8SSteve Glendinning 
1233*ec32115dSMing Lei 	ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
1234e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error writing WUCSR");
1235e0e474a8SSteve Glendinning 
1236e0e474a8SSteve Glendinning 	/* enable wol wakeup source */
1237*ec32115dSMing Lei 	ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1238e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error reading PM_CTRL");
1239e0e474a8SSteve Glendinning 
1240e0e474a8SSteve Glendinning 	val |= PM_CTL_WOL_EN_;
1241e0e474a8SSteve Glendinning 
1242*ec32115dSMing Lei 	ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1243e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error writing PM_CTRL");
1244e0e474a8SSteve Glendinning 
1245bbd9f9eeSSteve Glendinning 	/* enable receiver to enable frame reception */
1246*ec32115dSMing Lei 	smsc95xx_start_rx_path(dev, 1);
1247e0e474a8SSteve Glendinning 
1248e0e474a8SSteve Glendinning 	/* some wol options are enabled, so enter SUSPEND0 */
1249e0e474a8SSteve Glendinning 	netdev_info(dev->net, "entering SUSPEND0 mode");
1250e0e474a8SSteve Glendinning 
1251*ec32115dSMing Lei 	ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1252e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error reading PM_CTRL");
1253e0e474a8SSteve Glendinning 
1254e0e474a8SSteve Glendinning 	val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
1255e0e474a8SSteve Glendinning 	val |= PM_CTL_SUS_MODE_0;
1256e0e474a8SSteve Glendinning 
1257*ec32115dSMing Lei 	ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1258e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error writing PM_CTRL");
1259e0e474a8SSteve Glendinning 
1260e0e474a8SSteve Glendinning 	/* clear wol status */
1261e0e474a8SSteve Glendinning 	val &= ~PM_CTL_WUPS_;
1262e0e474a8SSteve Glendinning 	val |= PM_CTL_WUPS_WOL_;
1263*ec32115dSMing Lei 	ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1264e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error writing PM_CTRL");
1265e0e474a8SSteve Glendinning 
1266e0e474a8SSteve Glendinning 	/* read back PM_CTRL */
1267*ec32115dSMing Lei 	ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1268e0e474a8SSteve Glendinning 	check_warn_return(ret, "Error reading PM_CTRL");
1269e0e474a8SSteve Glendinning 
1270e0e474a8SSteve Glendinning 	smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
1271e0e474a8SSteve Glendinning 
1272e0e474a8SSteve Glendinning 	return 0;
1273e0e474a8SSteve Glendinning }
1274e0e474a8SSteve Glendinning 
1275e0e474a8SSteve Glendinning static int smsc95xx_resume(struct usb_interface *intf)
1276e0e474a8SSteve Glendinning {
1277e0e474a8SSteve Glendinning 	struct usbnet *dev = usb_get_intfdata(intf);
1278e0e474a8SSteve Glendinning 	struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
1279e0e474a8SSteve Glendinning 	int ret;
1280e0e474a8SSteve Glendinning 	u32 val;
1281e0e474a8SSteve Glendinning 
1282e0e474a8SSteve Glendinning 	BUG_ON(!dev);
1283e0e474a8SSteve Glendinning 
1284bbd9f9eeSSteve Glendinning 	if (pdata->wolopts) {
1285e0e474a8SSteve Glendinning 		smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
1286e0e474a8SSteve Glendinning 
1287bbd9f9eeSSteve Glendinning 		/* clear wake-up sources */
1288*ec32115dSMing Lei 		ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
1289e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error reading WUCSR");
1290e0e474a8SSteve Glendinning 
1291bbd9f9eeSSteve Glendinning 		val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
1292e0e474a8SSteve Glendinning 
1293*ec32115dSMing Lei 		ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
1294e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error writing WUCSR");
1295e0e474a8SSteve Glendinning 
1296e0e474a8SSteve Glendinning 		/* clear wake-up status */
1297*ec32115dSMing Lei 		ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
1298e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error reading PM_CTRL");
1299e0e474a8SSteve Glendinning 
1300e0e474a8SSteve Glendinning 		val &= ~PM_CTL_WOL_EN_;
1301e0e474a8SSteve Glendinning 		val |= PM_CTL_WUPS_;
1302e0e474a8SSteve Glendinning 
1303*ec32115dSMing Lei 		ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
1304e0e474a8SSteve Glendinning 		check_warn_return(ret, "Error writing PM_CTRL");
1305e0e474a8SSteve Glendinning 	}
1306e0e474a8SSteve Glendinning 
1307e0e474a8SSteve Glendinning 	return usbnet_resume(intf);
1308e0e474a8SSteve Glendinning 	check_warn_return(ret, "usbnet_resume error");
1309e0e474a8SSteve Glendinning 
1310e0e474a8SSteve Glendinning 	return 0;
1311e0e474a8SSteve Glendinning }
1312e0e474a8SSteve Glendinning 
13132f7ca802SSteve Glendinning static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
13142f7ca802SSteve Glendinning {
13152f7ca802SSteve Glendinning 	skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
13162f7ca802SSteve Glendinning 	skb->ip_summed = CHECKSUM_COMPLETE;
13172f7ca802SSteve Glendinning 	skb_trim(skb, skb->len - 2);
13182f7ca802SSteve Glendinning }
13192f7ca802SSteve Glendinning 
13202f7ca802SSteve Glendinning static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
13212f7ca802SSteve Glendinning {
13222f7ca802SSteve Glendinning 	while (skb->len > 0) {
13232f7ca802SSteve Glendinning 		u32 header, align_count;
13242f7ca802SSteve Glendinning 		struct sk_buff *ax_skb;
13252f7ca802SSteve Glendinning 		unsigned char *packet;
13262f7ca802SSteve Glendinning 		u16 size;
13272f7ca802SSteve Glendinning 
13282f7ca802SSteve Glendinning 		memcpy(&header, skb->data, sizeof(header));
13292f7ca802SSteve Glendinning 		le32_to_cpus(&header);
13302f7ca802SSteve Glendinning 		skb_pull(skb, 4 + NET_IP_ALIGN);
13312f7ca802SSteve Glendinning 		packet = skb->data;
13322f7ca802SSteve Glendinning 
13332f7ca802SSteve Glendinning 		/* get the packet length */
13342f7ca802SSteve Glendinning 		size = (u16)((header & RX_STS_FL_) >> 16);
13352f7ca802SSteve Glendinning 		align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
13362f7ca802SSteve Glendinning 
13372f7ca802SSteve Glendinning 		if (unlikely(header & RX_STS_ES_)) {
1338a475f603SJoe Perches 			netif_dbg(dev, rx_err, dev->net,
1339a475f603SJoe Perches 				  "Error header=0x%08x\n", header);
134080667ac1SHerbert Xu 			dev->net->stats.rx_errors++;
134180667ac1SHerbert Xu 			dev->net->stats.rx_dropped++;
13422f7ca802SSteve Glendinning 
13432f7ca802SSteve Glendinning 			if (header & RX_STS_CRC_) {
134480667ac1SHerbert Xu 				dev->net->stats.rx_crc_errors++;
13452f7ca802SSteve Glendinning 			} else {
13462f7ca802SSteve Glendinning 				if (header & (RX_STS_TL_ | RX_STS_RF_))
134780667ac1SHerbert Xu 					dev->net->stats.rx_frame_errors++;
13482f7ca802SSteve Glendinning 
13492f7ca802SSteve Glendinning 				if ((header & RX_STS_LE_) &&
13502f7ca802SSteve Glendinning 					(!(header & RX_STS_FT_)))
135180667ac1SHerbert Xu 					dev->net->stats.rx_length_errors++;
13522f7ca802SSteve Glendinning 			}
13532f7ca802SSteve Glendinning 		} else {
13542f7ca802SSteve Glendinning 			/* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
13552f7ca802SSteve Glendinning 			if (unlikely(size > (ETH_FRAME_LEN + 12))) {
1356a475f603SJoe Perches 				netif_dbg(dev, rx_err, dev->net,
1357a475f603SJoe Perches 					  "size err header=0x%08x\n", header);
13582f7ca802SSteve Glendinning 				return 0;
13592f7ca802SSteve Glendinning 			}
13602f7ca802SSteve Glendinning 
13612f7ca802SSteve Glendinning 			/* last frame in this batch */
13622f7ca802SSteve Glendinning 			if (skb->len == size) {
136378e47fe4SMichał Mirosław 				if (dev->net->features & NETIF_F_RXCSUM)
13642f7ca802SSteve Glendinning 					smsc95xx_rx_csum_offload(skb);
1365df18accaSPeter Korsgaard 				skb_trim(skb, skb->len - 4); /* remove fcs */
13662f7ca802SSteve Glendinning 				skb->truesize = size + sizeof(struct sk_buff);
13672f7ca802SSteve Glendinning 
13682f7ca802SSteve Glendinning 				return 1;
13692f7ca802SSteve Glendinning 			}
13702f7ca802SSteve Glendinning 
13712f7ca802SSteve Glendinning 			ax_skb = skb_clone(skb, GFP_ATOMIC);
13722f7ca802SSteve Glendinning 			if (unlikely(!ax_skb)) {
137360b86755SJoe Perches 				netdev_warn(dev->net, "Error allocating skb\n");
13742f7ca802SSteve Glendinning 				return 0;
13752f7ca802SSteve Glendinning 			}
13762f7ca802SSteve Glendinning 
13772f7ca802SSteve Glendinning 			ax_skb->len = size;
13782f7ca802SSteve Glendinning 			ax_skb->data = packet;
13792f7ca802SSteve Glendinning 			skb_set_tail_pointer(ax_skb, size);
13802f7ca802SSteve Glendinning 
138178e47fe4SMichał Mirosław 			if (dev->net->features & NETIF_F_RXCSUM)
13822f7ca802SSteve Glendinning 				smsc95xx_rx_csum_offload(ax_skb);
1383df18accaSPeter Korsgaard 			skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
13842f7ca802SSteve Glendinning 			ax_skb->truesize = size + sizeof(struct sk_buff);
13852f7ca802SSteve Glendinning 
13862f7ca802SSteve Glendinning 			usbnet_skb_return(dev, ax_skb);
13872f7ca802SSteve Glendinning 		}
13882f7ca802SSteve Glendinning 
13892f7ca802SSteve Glendinning 		skb_pull(skb, size);
13902f7ca802SSteve Glendinning 
13912f7ca802SSteve Glendinning 		/* padding bytes before the next frame starts */
13922f7ca802SSteve Glendinning 		if (skb->len)
13932f7ca802SSteve Glendinning 			skb_pull(skb, align_count);
13942f7ca802SSteve Glendinning 	}
13952f7ca802SSteve Glendinning 
13962f7ca802SSteve Glendinning 	if (unlikely(skb->len < 0)) {
139760b86755SJoe Perches 		netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
13982f7ca802SSteve Glendinning 		return 0;
13992f7ca802SSteve Glendinning 	}
14002f7ca802SSteve Glendinning 
14012f7ca802SSteve Glendinning 	return 1;
14022f7ca802SSteve Glendinning }
14032f7ca802SSteve Glendinning 
1404f7b29271SSteve Glendinning static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
1405f7b29271SSteve Glendinning {
140655508d60SMichał Mirosław 	u16 low_16 = (u16)skb_checksum_start_offset(skb);
140755508d60SMichał Mirosław 	u16 high_16 = low_16 + skb->csum_offset;
1408f7b29271SSteve Glendinning 	return (high_16 << 16) | low_16;
1409f7b29271SSteve Glendinning }
1410f7b29271SSteve Glendinning 
14112f7ca802SSteve Glendinning static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
14122f7ca802SSteve Glendinning 					 struct sk_buff *skb, gfp_t flags)
14132f7ca802SSteve Glendinning {
141478e47fe4SMichał Mirosław 	bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
1415f7b29271SSteve Glendinning 	int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
14162f7ca802SSteve Glendinning 	u32 tx_cmd_a, tx_cmd_b;
14172f7ca802SSteve Glendinning 
1418f7b29271SSteve Glendinning 	/* We do not advertise SG, so skbs should be already linearized */
1419f7b29271SSteve Glendinning 	BUG_ON(skb_shinfo(skb)->nr_frags);
1420f7b29271SSteve Glendinning 
1421f7b29271SSteve Glendinning 	if (skb_headroom(skb) < overhead) {
14222f7ca802SSteve Glendinning 		struct sk_buff *skb2 = skb_copy_expand(skb,
1423f7b29271SSteve Glendinning 			overhead, 0, flags);
14242f7ca802SSteve Glendinning 		dev_kfree_skb_any(skb);
14252f7ca802SSteve Glendinning 		skb = skb2;
14262f7ca802SSteve Glendinning 		if (!skb)
14272f7ca802SSteve Glendinning 			return NULL;
14282f7ca802SSteve Glendinning 	}
14292f7ca802SSteve Glendinning 
1430f7b29271SSteve Glendinning 	if (csum) {
143111bc3088SSteve Glendinning 		if (skb->len <= 45) {
143211bc3088SSteve Glendinning 			/* workaround - hardware tx checksum does not work
143311bc3088SSteve Glendinning 			 * properly with extremely small packets */
143455508d60SMichał Mirosław 			long csstart = skb_checksum_start_offset(skb);
143511bc3088SSteve Glendinning 			__wsum calc = csum_partial(skb->data + csstart,
143611bc3088SSteve Glendinning 				skb->len - csstart, 0);
143711bc3088SSteve Glendinning 			*((__sum16 *)(skb->data + csstart
143811bc3088SSteve Glendinning 				+ skb->csum_offset)) = csum_fold(calc);
143911bc3088SSteve Glendinning 
144011bc3088SSteve Glendinning 			csum = false;
144111bc3088SSteve Glendinning 		} else {
1442f7b29271SSteve Glendinning 			u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
1443f7b29271SSteve Glendinning 			skb_push(skb, 4);
1444f7b29271SSteve Glendinning 			memcpy(skb->data, &csum_preamble, 4);
1445f7b29271SSteve Glendinning 		}
144611bc3088SSteve Glendinning 	}
1447f7b29271SSteve Glendinning 
14482f7ca802SSteve Glendinning 	skb_push(skb, 4);
14492f7ca802SSteve Glendinning 	tx_cmd_b = (u32)(skb->len - 4);
1450f7b29271SSteve Glendinning 	if (csum)
1451f7b29271SSteve Glendinning 		tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
14522f7ca802SSteve Glendinning 	cpu_to_le32s(&tx_cmd_b);
14532f7ca802SSteve Glendinning 	memcpy(skb->data, &tx_cmd_b, 4);
14542f7ca802SSteve Glendinning 
14552f7ca802SSteve Glendinning 	skb_push(skb, 4);
14562f7ca802SSteve Glendinning 	tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
14572f7ca802SSteve Glendinning 		TX_CMD_A_LAST_SEG_;
14582f7ca802SSteve Glendinning 	cpu_to_le32s(&tx_cmd_a);
14592f7ca802SSteve Glendinning 	memcpy(skb->data, &tx_cmd_a, 4);
14602f7ca802SSteve Glendinning 
14612f7ca802SSteve Glendinning 	return skb;
14622f7ca802SSteve Glendinning }
14632f7ca802SSteve Glendinning 
14642f7ca802SSteve Glendinning static const struct driver_info smsc95xx_info = {
14652f7ca802SSteve Glendinning 	.description	= "smsc95xx USB 2.0 Ethernet",
14662f7ca802SSteve Glendinning 	.bind		= smsc95xx_bind,
14672f7ca802SSteve Glendinning 	.unbind		= smsc95xx_unbind,
14682f7ca802SSteve Glendinning 	.link_reset	= smsc95xx_link_reset,
14692f7ca802SSteve Glendinning 	.reset		= smsc95xx_reset,
14702f7ca802SSteve Glendinning 	.rx_fixup	= smsc95xx_rx_fixup,
14712f7ca802SSteve Glendinning 	.tx_fixup	= smsc95xx_tx_fixup,
14722f7ca802SSteve Glendinning 	.status		= smsc95xx_status,
147307d69d42SPaolo Pisati 	.flags		= FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
14742f7ca802SSteve Glendinning };
14752f7ca802SSteve Glendinning 
14762f7ca802SSteve Glendinning static const struct usb_device_id products[] = {
14772f7ca802SSteve Glendinning 	{
14782f7ca802SSteve Glendinning 		/* SMSC9500 USB Ethernet Device */
14792f7ca802SSteve Glendinning 		USB_DEVICE(0x0424, 0x9500),
14802f7ca802SSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
14812f7ca802SSteve Glendinning 	},
1482726474b8SSteve Glendinning 	{
14836f41d12bSSteve Glendinning 		/* SMSC9505 USB Ethernet Device */
14846f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9505),
14856f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
14866f41d12bSSteve Glendinning 	},
14876f41d12bSSteve Glendinning 	{
14886f41d12bSSteve Glendinning 		/* SMSC9500A USB Ethernet Device */
14896f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9E00),
14906f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
14916f41d12bSSteve Glendinning 	},
14926f41d12bSSteve Glendinning 	{
14936f41d12bSSteve Glendinning 		/* SMSC9505A USB Ethernet Device */
14946f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9E01),
14956f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
14966f41d12bSSteve Glendinning 	},
14976f41d12bSSteve Glendinning 	{
1498726474b8SSteve Glendinning 		/* SMSC9512/9514 USB Hub & Ethernet Device */
1499726474b8SSteve Glendinning 		USB_DEVICE(0x0424, 0xec00),
1500726474b8SSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
1501726474b8SSteve Glendinning 	},
15026f41d12bSSteve Glendinning 	{
15036f41d12bSSteve Glendinning 		/* SMSC9500 USB Ethernet Device (SAL10) */
15046f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9900),
15056f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15066f41d12bSSteve Glendinning 	},
15076f41d12bSSteve Glendinning 	{
15086f41d12bSSteve Glendinning 		/* SMSC9505 USB Ethernet Device (SAL10) */
15096f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9901),
15106f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15116f41d12bSSteve Glendinning 	},
15126f41d12bSSteve Glendinning 	{
15136f41d12bSSteve Glendinning 		/* SMSC9500A USB Ethernet Device (SAL10) */
15146f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9902),
15156f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15166f41d12bSSteve Glendinning 	},
15176f41d12bSSteve Glendinning 	{
15186f41d12bSSteve Glendinning 		/* SMSC9505A USB Ethernet Device (SAL10) */
15196f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9903),
15206f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15216f41d12bSSteve Glendinning 	},
15226f41d12bSSteve Glendinning 	{
15236f41d12bSSteve Glendinning 		/* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
15246f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9904),
15256f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15266f41d12bSSteve Glendinning 	},
15276f41d12bSSteve Glendinning 	{
15286f41d12bSSteve Glendinning 		/* SMSC9500A USB Ethernet Device (HAL) */
15296f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9905),
15306f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15316f41d12bSSteve Glendinning 	},
15326f41d12bSSteve Glendinning 	{
15336f41d12bSSteve Glendinning 		/* SMSC9505A USB Ethernet Device (HAL) */
15346f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9906),
15356f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15366f41d12bSSteve Glendinning 	},
15376f41d12bSSteve Glendinning 	{
15386f41d12bSSteve Glendinning 		/* SMSC9500 USB Ethernet Device (Alternate ID) */
15396f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9907),
15406f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15416f41d12bSSteve Glendinning 	},
15426f41d12bSSteve Glendinning 	{
15436f41d12bSSteve Glendinning 		/* SMSC9500A USB Ethernet Device (Alternate ID) */
15446f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9908),
15456f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15466f41d12bSSteve Glendinning 	},
15476f41d12bSSteve Glendinning 	{
15486f41d12bSSteve Glendinning 		/* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
15496f41d12bSSteve Glendinning 		USB_DEVICE(0x0424, 0x9909),
15506f41d12bSSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
15516f41d12bSSteve Glendinning 	},
155288edaa41SSteve Glendinning 	{
155388edaa41SSteve Glendinning 		/* SMSC LAN9530 USB Ethernet Device */
155488edaa41SSteve Glendinning 		USB_DEVICE(0x0424, 0x9530),
155588edaa41SSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
155688edaa41SSteve Glendinning 	},
155788edaa41SSteve Glendinning 	{
155888edaa41SSteve Glendinning 		/* SMSC LAN9730 USB Ethernet Device */
155988edaa41SSteve Glendinning 		USB_DEVICE(0x0424, 0x9730),
156088edaa41SSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
156188edaa41SSteve Glendinning 	},
156288edaa41SSteve Glendinning 	{
156388edaa41SSteve Glendinning 		/* SMSC LAN89530 USB Ethernet Device */
156488edaa41SSteve Glendinning 		USB_DEVICE(0x0424, 0x9E08),
156588edaa41SSteve Glendinning 		.driver_info = (unsigned long) &smsc95xx_info,
156688edaa41SSteve Glendinning 	},
15672f7ca802SSteve Glendinning 	{ },		/* END */
15682f7ca802SSteve Glendinning };
15692f7ca802SSteve Glendinning MODULE_DEVICE_TABLE(usb, products);
15702f7ca802SSteve Glendinning 
15712f7ca802SSteve Glendinning static struct usb_driver smsc95xx_driver = {
15722f7ca802SSteve Glendinning 	.name		= "smsc95xx",
15732f7ca802SSteve Glendinning 	.id_table	= products,
15742f7ca802SSteve Glendinning 	.probe		= usbnet_probe,
1575b5a04475SSteve Glendinning 	.suspend	= smsc95xx_suspend,
1576e0e474a8SSteve Glendinning 	.resume		= smsc95xx_resume,
1577e0e474a8SSteve Glendinning 	.reset_resume	= smsc95xx_resume,
15782f7ca802SSteve Glendinning 	.disconnect	= usbnet_disconnect,
1579e1f12eb6SSarah Sharp 	.disable_hub_initiated_lpm = 1,
15802f7ca802SSteve Glendinning };
15812f7ca802SSteve Glendinning 
1582d632eb1bSGreg Kroah-Hartman module_usb_driver(smsc95xx_driver);
15832f7ca802SSteve Glendinning 
15842f7ca802SSteve Glendinning MODULE_AUTHOR("Nancy Lin");
158590b24cfbSSteve Glendinning MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
15862f7ca802SSteve Glendinning MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
15872f7ca802SSteve Glendinning MODULE_LICENSE("GPL");
1588