12f7ca802SSteve Glendinning /*************************************************************************** 22f7ca802SSteve Glendinning * 32f7ca802SSteve Glendinning * Copyright (C) 2007-2008 SMSC 42f7ca802SSteve Glendinning * 52f7ca802SSteve Glendinning * This program is free software; you can redistribute it and/or 62f7ca802SSteve Glendinning * modify it under the terms of the GNU General Public License 72f7ca802SSteve Glendinning * as published by the Free Software Foundation; either version 2 82f7ca802SSteve Glendinning * of the License, or (at your option) any later version. 92f7ca802SSteve Glendinning * 102f7ca802SSteve Glendinning * This program is distributed in the hope that it will be useful, 112f7ca802SSteve Glendinning * but WITHOUT ANY WARRANTY; without even the implied warranty of 122f7ca802SSteve Glendinning * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 132f7ca802SSteve Glendinning * GNU General Public License for more details. 142f7ca802SSteve Glendinning * 152f7ca802SSteve Glendinning * You should have received a copy of the GNU General Public License 162f7ca802SSteve Glendinning * along with this program; if not, write to the Free Software 172f7ca802SSteve Glendinning * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. 182f7ca802SSteve Glendinning * 192f7ca802SSteve Glendinning *****************************************************************************/ 202f7ca802SSteve Glendinning 212f7ca802SSteve Glendinning #include <linux/module.h> 222f7ca802SSteve Glendinning #include <linux/kmod.h> 232f7ca802SSteve Glendinning #include <linux/init.h> 242f7ca802SSteve Glendinning #include <linux/netdevice.h> 252f7ca802SSteve Glendinning #include <linux/etherdevice.h> 262f7ca802SSteve Glendinning #include <linux/ethtool.h> 272f7ca802SSteve Glendinning #include <linux/mii.h> 282f7ca802SSteve Glendinning #include <linux/usb.h> 292f7ca802SSteve Glendinning #include <linux/crc32.h> 302f7ca802SSteve Glendinning #include <linux/usb/usbnet.h> 312f7ca802SSteve Glendinning #include "smsc95xx.h" 322f7ca802SSteve Glendinning 332f7ca802SSteve Glendinning #define SMSC_CHIPNAME "smsc95xx" 342f7ca802SSteve Glendinning #define SMSC_DRIVER_VERSION "1.0.3" 352f7ca802SSteve Glendinning #define HS_USB_PKT_SIZE (512) 362f7ca802SSteve Glendinning #define FS_USB_PKT_SIZE (64) 372f7ca802SSteve Glendinning #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE) 382f7ca802SSteve Glendinning #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE) 392f7ca802SSteve Glendinning #define DEFAULT_BULK_IN_DELAY (0x00002000) 402f7ca802SSteve Glendinning #define MAX_SINGLE_PACKET_SIZE (2048) 412f7ca802SSteve Glendinning #define LAN95XX_EEPROM_MAGIC (0x9500) 422f7ca802SSteve Glendinning #define EEPROM_MAC_OFFSET (0x01) 432f7ca802SSteve Glendinning #define DEFAULT_RX_CSUM_ENABLE (true) 442f7ca802SSteve Glendinning #define SMSC95XX_INTERNAL_PHY_ID (1) 452f7ca802SSteve Glendinning #define SMSC95XX_TX_OVERHEAD (8) 462f7ca802SSteve Glendinning #define FLOW_CTRL_TX (1) 472f7ca802SSteve Glendinning #define FLOW_CTRL_RX (2) 482f7ca802SSteve Glendinning 492f7ca802SSteve Glendinning struct smsc95xx_priv { 502f7ca802SSteve Glendinning u32 mac_cr; 512f7ca802SSteve Glendinning spinlock_t mac_cr_lock; 522f7ca802SSteve Glendinning bool use_rx_csum; 532f7ca802SSteve Glendinning }; 542f7ca802SSteve Glendinning 552f7ca802SSteve Glendinning struct usb_context { 562f7ca802SSteve Glendinning struct usb_ctrlrequest req; 572f7ca802SSteve Glendinning struct completion notify; 582f7ca802SSteve Glendinning struct usbnet *dev; 592f7ca802SSteve Glendinning }; 602f7ca802SSteve Glendinning 612f7ca802SSteve Glendinning int turbo_mode = true; 622f7ca802SSteve Glendinning module_param(turbo_mode, bool, 0644); 632f7ca802SSteve Glendinning MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction"); 642f7ca802SSteve Glendinning 652f7ca802SSteve Glendinning static int smsc95xx_read_reg(struct usbnet *dev, u32 index, u32 *data) 662f7ca802SSteve Glendinning { 672f7ca802SSteve Glendinning u32 *buf = kmalloc(4, GFP_KERNEL); 682f7ca802SSteve Glendinning int ret; 692f7ca802SSteve Glendinning 702f7ca802SSteve Glendinning BUG_ON(!dev); 712f7ca802SSteve Glendinning 722f7ca802SSteve Glendinning if (!buf) 732f7ca802SSteve Glendinning return -ENOMEM; 742f7ca802SSteve Glendinning 752f7ca802SSteve Glendinning ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0), 762f7ca802SSteve Glendinning USB_VENDOR_REQUEST_READ_REGISTER, 772f7ca802SSteve Glendinning USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 782f7ca802SSteve Glendinning 00, index, buf, 4, USB_CTRL_GET_TIMEOUT); 792f7ca802SSteve Glendinning 802f7ca802SSteve Glendinning if (unlikely(ret < 0)) 812f7ca802SSteve Glendinning devwarn(dev, "Failed to read register index 0x%08x", index); 822f7ca802SSteve Glendinning 832f7ca802SSteve Glendinning le32_to_cpus(buf); 842f7ca802SSteve Glendinning *data = *buf; 852f7ca802SSteve Glendinning kfree(buf); 862f7ca802SSteve Glendinning 872f7ca802SSteve Glendinning return ret; 882f7ca802SSteve Glendinning } 892f7ca802SSteve Glendinning 902f7ca802SSteve Glendinning static int smsc95xx_write_reg(struct usbnet *dev, u32 index, u32 data) 912f7ca802SSteve Glendinning { 922f7ca802SSteve Glendinning u32 *buf = kmalloc(4, GFP_KERNEL); 932f7ca802SSteve Glendinning int ret; 942f7ca802SSteve Glendinning 952f7ca802SSteve Glendinning BUG_ON(!dev); 962f7ca802SSteve Glendinning 972f7ca802SSteve Glendinning if (!buf) 982f7ca802SSteve Glendinning return -ENOMEM; 992f7ca802SSteve Glendinning 1002f7ca802SSteve Glendinning *buf = data; 1012f7ca802SSteve Glendinning cpu_to_le32s(buf); 1022f7ca802SSteve Glendinning 1032f7ca802SSteve Glendinning ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0), 1042f7ca802SSteve Glendinning USB_VENDOR_REQUEST_WRITE_REGISTER, 1052f7ca802SSteve Glendinning USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 1062f7ca802SSteve Glendinning 00, index, buf, 4, USB_CTRL_SET_TIMEOUT); 1072f7ca802SSteve Glendinning 1082f7ca802SSteve Glendinning if (unlikely(ret < 0)) 1092f7ca802SSteve Glendinning devwarn(dev, "Failed to write register index 0x%08x", index); 1102f7ca802SSteve Glendinning 1112f7ca802SSteve Glendinning kfree(buf); 1122f7ca802SSteve Glendinning 1132f7ca802SSteve Glendinning return ret; 1142f7ca802SSteve Glendinning } 1152f7ca802SSteve Glendinning 1162f7ca802SSteve Glendinning /* Loop until the read is completed with timeout 1172f7ca802SSteve Glendinning * called with phy_mutex held */ 1182f7ca802SSteve Glendinning static int smsc95xx_phy_wait_not_busy(struct usbnet *dev) 1192f7ca802SSteve Glendinning { 1202f7ca802SSteve Glendinning unsigned long start_time = jiffies; 1212f7ca802SSteve Glendinning u32 val; 1222f7ca802SSteve Glendinning 1232f7ca802SSteve Glendinning do { 1242f7ca802SSteve Glendinning smsc95xx_read_reg(dev, MII_ADDR, &val); 1252f7ca802SSteve Glendinning if (!(val & MII_BUSY_)) 1262f7ca802SSteve Glendinning return 0; 1272f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 1282f7ca802SSteve Glendinning 1292f7ca802SSteve Glendinning return -EIO; 1302f7ca802SSteve Glendinning } 1312f7ca802SSteve Glendinning 1322f7ca802SSteve Glendinning static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx) 1332f7ca802SSteve Glendinning { 1342f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 1352f7ca802SSteve Glendinning u32 val, addr; 1362f7ca802SSteve Glendinning 1372f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 1382f7ca802SSteve Glendinning 1392f7ca802SSteve Glendinning /* confirm MII not busy */ 1402f7ca802SSteve Glendinning if (smsc95xx_phy_wait_not_busy(dev)) { 1412f7ca802SSteve Glendinning devwarn(dev, "MII is busy in smsc95xx_mdio_read"); 1422f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 1432f7ca802SSteve Glendinning return -EIO; 1442f7ca802SSteve Glendinning } 1452f7ca802SSteve Glendinning 1462f7ca802SSteve Glendinning /* set the address, index & direction (read from PHY) */ 1472f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 1482f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 1492f7ca802SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_READ_; 1502f7ca802SSteve Glendinning smsc95xx_write_reg(dev, MII_ADDR, addr); 1512f7ca802SSteve Glendinning 1522f7ca802SSteve Glendinning if (smsc95xx_phy_wait_not_busy(dev)) { 1532f7ca802SSteve Glendinning devwarn(dev, "Timed out reading MII reg %02X", idx); 1542f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 1552f7ca802SSteve Glendinning return -EIO; 1562f7ca802SSteve Glendinning } 1572f7ca802SSteve Glendinning 1582f7ca802SSteve Glendinning smsc95xx_read_reg(dev, MII_DATA, &val); 1592f7ca802SSteve Glendinning 1602f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 1612f7ca802SSteve Glendinning 1622f7ca802SSteve Glendinning return (u16)(val & 0xFFFF); 1632f7ca802SSteve Glendinning } 1642f7ca802SSteve Glendinning 1652f7ca802SSteve Glendinning static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx, 1662f7ca802SSteve Glendinning int regval) 1672f7ca802SSteve Glendinning { 1682f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 1692f7ca802SSteve Glendinning u32 val, addr; 1702f7ca802SSteve Glendinning 1712f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 1722f7ca802SSteve Glendinning 1732f7ca802SSteve Glendinning /* confirm MII not busy */ 1742f7ca802SSteve Glendinning if (smsc95xx_phy_wait_not_busy(dev)) { 1752f7ca802SSteve Glendinning devwarn(dev, "MII is busy in smsc95xx_mdio_write"); 1762f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 1772f7ca802SSteve Glendinning return; 1782f7ca802SSteve Glendinning } 1792f7ca802SSteve Glendinning 1802f7ca802SSteve Glendinning val = regval; 1812f7ca802SSteve Glendinning smsc95xx_write_reg(dev, MII_DATA, val); 1822f7ca802SSteve Glendinning 1832f7ca802SSteve Glendinning /* set the address, index & direction (write to PHY) */ 1842f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 1852f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 1862f7ca802SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_WRITE_; 1872f7ca802SSteve Glendinning smsc95xx_write_reg(dev, MII_ADDR, addr); 1882f7ca802SSteve Glendinning 1892f7ca802SSteve Glendinning if (smsc95xx_phy_wait_not_busy(dev)) 1902f7ca802SSteve Glendinning devwarn(dev, "Timed out writing MII reg %02X", idx); 1912f7ca802SSteve Glendinning 1922f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 1932f7ca802SSteve Glendinning } 1942f7ca802SSteve Glendinning 1952f7ca802SSteve Glendinning static int smsc95xx_wait_eeprom(struct usbnet *dev) 1962f7ca802SSteve Glendinning { 1972f7ca802SSteve Glendinning unsigned long start_time = jiffies; 1982f7ca802SSteve Glendinning u32 val; 1992f7ca802SSteve Glendinning 2002f7ca802SSteve Glendinning do { 2012f7ca802SSteve Glendinning smsc95xx_read_reg(dev, E2P_CMD, &val); 2022f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_)) 2032f7ca802SSteve Glendinning break; 2042f7ca802SSteve Glendinning udelay(40); 2052f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 2062f7ca802SSteve Glendinning 2072f7ca802SSteve Glendinning if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) { 2082f7ca802SSteve Glendinning devwarn(dev, "EEPROM read operation timeout"); 2092f7ca802SSteve Glendinning return -EIO; 2102f7ca802SSteve Glendinning } 2112f7ca802SSteve Glendinning 2122f7ca802SSteve Glendinning return 0; 2132f7ca802SSteve Glendinning } 2142f7ca802SSteve Glendinning 2152f7ca802SSteve Glendinning static int smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev) 2162f7ca802SSteve Glendinning { 2172f7ca802SSteve Glendinning unsigned long start_time = jiffies; 2182f7ca802SSteve Glendinning u32 val; 2192f7ca802SSteve Glendinning 2202f7ca802SSteve Glendinning do { 2212f7ca802SSteve Glendinning smsc95xx_read_reg(dev, E2P_CMD, &val); 2222f7ca802SSteve Glendinning 2232f7ca802SSteve Glendinning if (!(val & E2P_CMD_LOADED_)) { 2242f7ca802SSteve Glendinning devwarn(dev, "No EEPROM present"); 2252f7ca802SSteve Glendinning return -EIO; 2262f7ca802SSteve Glendinning } 2272f7ca802SSteve Glendinning 2282f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_)) 2292f7ca802SSteve Glendinning return 0; 2302f7ca802SSteve Glendinning 2312f7ca802SSteve Glendinning udelay(40); 2322f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 2332f7ca802SSteve Glendinning 2342f7ca802SSteve Glendinning devwarn(dev, "EEPROM is busy"); 2352f7ca802SSteve Glendinning return -EIO; 2362f7ca802SSteve Glendinning } 2372f7ca802SSteve Glendinning 2382f7ca802SSteve Glendinning static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length, 2392f7ca802SSteve Glendinning u8 *data) 2402f7ca802SSteve Glendinning { 2412f7ca802SSteve Glendinning u32 val; 2422f7ca802SSteve Glendinning int i, ret; 2432f7ca802SSteve Glendinning 2442f7ca802SSteve Glendinning BUG_ON(!dev); 2452f7ca802SSteve Glendinning BUG_ON(!data); 2462f7ca802SSteve Glendinning 2472f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 2482f7ca802SSteve Glendinning if (ret) 2492f7ca802SSteve Glendinning return ret; 2502f7ca802SSteve Glendinning 2512f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 2522f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_); 2532f7ca802SSteve Glendinning smsc95xx_write_reg(dev, E2P_CMD, val); 2542f7ca802SSteve Glendinning 2552f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 2562f7ca802SSteve Glendinning if (ret < 0) 2572f7ca802SSteve Glendinning return ret; 2582f7ca802SSteve Glendinning 2592f7ca802SSteve Glendinning smsc95xx_read_reg(dev, E2P_DATA, &val); 2602f7ca802SSteve Glendinning 2612f7ca802SSteve Glendinning data[i] = val & 0xFF; 2622f7ca802SSteve Glendinning offset++; 2632f7ca802SSteve Glendinning } 2642f7ca802SSteve Glendinning 2652f7ca802SSteve Glendinning return 0; 2662f7ca802SSteve Glendinning } 2672f7ca802SSteve Glendinning 2682f7ca802SSteve Glendinning static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length, 2692f7ca802SSteve Glendinning u8 *data) 2702f7ca802SSteve Glendinning { 2712f7ca802SSteve Glendinning u32 val; 2722f7ca802SSteve Glendinning int i, ret; 2732f7ca802SSteve Glendinning 2742f7ca802SSteve Glendinning BUG_ON(!dev); 2752f7ca802SSteve Glendinning BUG_ON(!data); 2762f7ca802SSteve Glendinning 2772f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 2782f7ca802SSteve Glendinning if (ret) 2792f7ca802SSteve Glendinning return ret; 2802f7ca802SSteve Glendinning 2812f7ca802SSteve Glendinning /* Issue write/erase enable command */ 2822f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_; 2832f7ca802SSteve Glendinning smsc95xx_write_reg(dev, E2P_CMD, val); 2842f7ca802SSteve Glendinning 2852f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 2862f7ca802SSteve Glendinning if (ret < 0) 2872f7ca802SSteve Glendinning return ret; 2882f7ca802SSteve Glendinning 2892f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 2902f7ca802SSteve Glendinning 2912f7ca802SSteve Glendinning /* Fill data register */ 2922f7ca802SSteve Glendinning val = data[i]; 2932f7ca802SSteve Glendinning smsc95xx_write_reg(dev, E2P_DATA, val); 2942f7ca802SSteve Glendinning 2952f7ca802SSteve Glendinning /* Send "write" command */ 2962f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_); 2972f7ca802SSteve Glendinning smsc95xx_write_reg(dev, E2P_CMD, val); 2982f7ca802SSteve Glendinning 2992f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3002f7ca802SSteve Glendinning if (ret < 0) 3012f7ca802SSteve Glendinning return ret; 3022f7ca802SSteve Glendinning 3032f7ca802SSteve Glendinning offset++; 3042f7ca802SSteve Glendinning } 3052f7ca802SSteve Glendinning 3062f7ca802SSteve Glendinning return 0; 3072f7ca802SSteve Glendinning } 3082f7ca802SSteve Glendinning 3092f7ca802SSteve Glendinning static void smsc95xx_async_cmd_callback(struct urb *urb, struct pt_regs *regs) 3102f7ca802SSteve Glendinning { 3112f7ca802SSteve Glendinning struct usb_context *usb_context = urb->context; 3122f7ca802SSteve Glendinning struct usbnet *dev = usb_context->dev; 3132f7ca802SSteve Glendinning 3142f7ca802SSteve Glendinning if (urb->status < 0) 3152f7ca802SSteve Glendinning devwarn(dev, "async callback failed with %d", urb->status); 3162f7ca802SSteve Glendinning 3172f7ca802SSteve Glendinning complete(&usb_context->notify); 3182f7ca802SSteve Glendinning 3192f7ca802SSteve Glendinning kfree(usb_context); 3202f7ca802SSteve Glendinning usb_free_urb(urb); 3212f7ca802SSteve Glendinning } 3222f7ca802SSteve Glendinning 3231d74a6bdSSteve Glendinning static int smsc95xx_write_reg_async(struct usbnet *dev, u16 index, u32 *data) 3242f7ca802SSteve Glendinning { 3252f7ca802SSteve Glendinning struct usb_context *usb_context; 3262f7ca802SSteve Glendinning int status; 3272f7ca802SSteve Glendinning struct urb *urb; 3281d74a6bdSSteve Glendinning const u16 size = 4; 3292f7ca802SSteve Glendinning 3302f7ca802SSteve Glendinning urb = usb_alloc_urb(0, GFP_ATOMIC); 3312f7ca802SSteve Glendinning if (!urb) { 3322f7ca802SSteve Glendinning devwarn(dev, "Error allocating URB"); 3332f7ca802SSteve Glendinning return -ENOMEM; 3342f7ca802SSteve Glendinning } 3352f7ca802SSteve Glendinning 3362f7ca802SSteve Glendinning usb_context = kmalloc(sizeof(struct usb_context), GFP_ATOMIC); 3372f7ca802SSteve Glendinning if (usb_context == NULL) { 3382f7ca802SSteve Glendinning devwarn(dev, "Error allocating control msg"); 3392f7ca802SSteve Glendinning usb_free_urb(urb); 3402f7ca802SSteve Glendinning return -ENOMEM; 3412f7ca802SSteve Glendinning } 3422f7ca802SSteve Glendinning 3432f7ca802SSteve Glendinning usb_context->req.bRequestType = 3442f7ca802SSteve Glendinning USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE; 3452f7ca802SSteve Glendinning usb_context->req.bRequest = USB_VENDOR_REQUEST_WRITE_REGISTER; 3462f7ca802SSteve Glendinning usb_context->req.wValue = 00; 3471d74a6bdSSteve Glendinning usb_context->req.wIndex = cpu_to_le16(index); 3481d74a6bdSSteve Glendinning usb_context->req.wLength = cpu_to_le16(size); 3492f7ca802SSteve Glendinning init_completion(&usb_context->notify); 3502f7ca802SSteve Glendinning 3512f7ca802SSteve Glendinning usb_fill_control_urb(urb, dev->udev, usb_sndctrlpipe(dev->udev, 0), 3522f7ca802SSteve Glendinning (void *)&usb_context->req, data, size, 3532f7ca802SSteve Glendinning (usb_complete_t)smsc95xx_async_cmd_callback, 3542f7ca802SSteve Glendinning (void *)usb_context); 3552f7ca802SSteve Glendinning 3562f7ca802SSteve Glendinning status = usb_submit_urb(urb, GFP_ATOMIC); 3572f7ca802SSteve Glendinning if (status < 0) { 3582f7ca802SSteve Glendinning devwarn(dev, "Error submitting control msg, sts=%d", status); 3592f7ca802SSteve Glendinning kfree(usb_context); 3602f7ca802SSteve Glendinning usb_free_urb(urb); 3612f7ca802SSteve Glendinning } 3622f7ca802SSteve Glendinning 3632f7ca802SSteve Glendinning return status; 3642f7ca802SSteve Glendinning } 3652f7ca802SSteve Glendinning 3662f7ca802SSteve Glendinning /* returns hash bit number for given MAC address 3672f7ca802SSteve Glendinning * example: 3682f7ca802SSteve Glendinning * 01 00 5E 00 00 01 -> returns bit number 31 */ 3692f7ca802SSteve Glendinning static unsigned int smsc95xx_hash(char addr[ETH_ALEN]) 3702f7ca802SSteve Glendinning { 3712f7ca802SSteve Glendinning return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f; 3722f7ca802SSteve Glendinning } 3732f7ca802SSteve Glendinning 3742f7ca802SSteve Glendinning static void smsc95xx_set_multicast(struct net_device *netdev) 3752f7ca802SSteve Glendinning { 3762f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 3772f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 3782f7ca802SSteve Glendinning u32 hash_hi = 0; 3792f7ca802SSteve Glendinning u32 hash_lo = 0; 3802f7ca802SSteve Glendinning unsigned long flags; 3812f7ca802SSteve Glendinning 3822f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 3832f7ca802SSteve Glendinning 3842f7ca802SSteve Glendinning if (dev->net->flags & IFF_PROMISC) { 3852f7ca802SSteve Glendinning if (netif_msg_drv(dev)) 3862f7ca802SSteve Glendinning devdbg(dev, "promiscuous mode enabled"); 3872f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_PRMS_; 3882f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 3892f7ca802SSteve Glendinning } else if (dev->net->flags & IFF_ALLMULTI) { 3902f7ca802SSteve Glendinning if (netif_msg_drv(dev)) 3912f7ca802SSteve Glendinning devdbg(dev, "receive all multicast enabled"); 3922f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_MCPAS_; 3932f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_); 3942f7ca802SSteve Glendinning } else if (dev->net->mc_count > 0) { 3952f7ca802SSteve Glendinning struct dev_mc_list *mc_list = dev->net->mc_list; 3962f7ca802SSteve Glendinning int count = 0; 3972f7ca802SSteve Glendinning 3982f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_HPFILT_; 3992f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_); 4002f7ca802SSteve Glendinning 4012f7ca802SSteve Glendinning while (mc_list) { 4022f7ca802SSteve Glendinning count++; 4032f7ca802SSteve Glendinning if (mc_list->dmi_addrlen == ETH_ALEN) { 4042f7ca802SSteve Glendinning u32 bitnum = smsc95xx_hash(mc_list->dmi_addr); 4052f7ca802SSteve Glendinning u32 mask = 0x01 << (bitnum & 0x1F); 4062f7ca802SSteve Glendinning if (bitnum & 0x20) 4072f7ca802SSteve Glendinning hash_hi |= mask; 4082f7ca802SSteve Glendinning else 4092f7ca802SSteve Glendinning hash_lo |= mask; 4102f7ca802SSteve Glendinning } else { 4112f7ca802SSteve Glendinning devwarn(dev, "dmi_addrlen != 6"); 4122f7ca802SSteve Glendinning } 4132f7ca802SSteve Glendinning mc_list = mc_list->next; 4142f7ca802SSteve Glendinning } 4152f7ca802SSteve Glendinning 4162f7ca802SSteve Glendinning if (count != ((u32)dev->net->mc_count)) 4172f7ca802SSteve Glendinning devwarn(dev, "mc_count != dev->mc_count"); 4182f7ca802SSteve Glendinning 4192f7ca802SSteve Glendinning if (netif_msg_drv(dev)) 4202f7ca802SSteve Glendinning devdbg(dev, "HASHH=0x%08X, HASHL=0x%08X", hash_hi, 4212f7ca802SSteve Glendinning hash_lo); 4222f7ca802SSteve Glendinning } else { 4232f7ca802SSteve Glendinning if (netif_msg_drv(dev)) 4242f7ca802SSteve Glendinning devdbg(dev, "receive own packets only"); 4252f7ca802SSteve Glendinning pdata->mac_cr &= 4262f7ca802SSteve Glendinning ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4272f7ca802SSteve Glendinning } 4282f7ca802SSteve Glendinning 4292f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 4302f7ca802SSteve Glendinning 4312f7ca802SSteve Glendinning /* Initiate async writes, as we can't wait for completion here */ 4322f7ca802SSteve Glendinning smsc95xx_write_reg_async(dev, HASHH, &hash_hi); 4332f7ca802SSteve Glendinning smsc95xx_write_reg_async(dev, HASHL, &hash_lo); 4342f7ca802SSteve Glendinning smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr); 4352f7ca802SSteve Glendinning } 4362f7ca802SSteve Glendinning 4372f7ca802SSteve Glendinning static u8 smsc95xx_resolve_flowctrl_fulldplx(u16 lcladv, u16 rmtadv) 4382f7ca802SSteve Glendinning { 4392f7ca802SSteve Glendinning u8 cap = 0; 4402f7ca802SSteve Glendinning 4412f7ca802SSteve Glendinning if (lcladv & ADVERTISE_PAUSE_CAP) { 4422f7ca802SSteve Glendinning if (lcladv & ADVERTISE_PAUSE_ASYM) { 4432f7ca802SSteve Glendinning if (rmtadv & LPA_PAUSE_CAP) 4442f7ca802SSteve Glendinning cap = FLOW_CTRL_TX | FLOW_CTRL_RX; 4452f7ca802SSteve Glendinning else if (rmtadv & LPA_PAUSE_ASYM) 4462f7ca802SSteve Glendinning cap = FLOW_CTRL_RX; 4472f7ca802SSteve Glendinning } else { 4482f7ca802SSteve Glendinning if (rmtadv & LPA_PAUSE_CAP) 4492f7ca802SSteve Glendinning cap = FLOW_CTRL_TX | FLOW_CTRL_RX; 4502f7ca802SSteve Glendinning } 4512f7ca802SSteve Glendinning } else if (lcladv & ADVERTISE_PAUSE_ASYM) { 4522f7ca802SSteve Glendinning if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM)) 4532f7ca802SSteve Glendinning cap = FLOW_CTRL_TX; 4542f7ca802SSteve Glendinning } 4552f7ca802SSteve Glendinning 4562f7ca802SSteve Glendinning return cap; 4572f7ca802SSteve Glendinning } 4582f7ca802SSteve Glendinning 4592f7ca802SSteve Glendinning static void smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex, 4602f7ca802SSteve Glendinning u16 lcladv, u16 rmtadv) 4612f7ca802SSteve Glendinning { 4622f7ca802SSteve Glendinning u32 flow, afc_cfg = 0; 4632f7ca802SSteve Glendinning 4642f7ca802SSteve Glendinning int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg); 4652f7ca802SSteve Glendinning if (ret < 0) { 4662f7ca802SSteve Glendinning devwarn(dev, "error reading AFC_CFG"); 4672f7ca802SSteve Glendinning return; 4682f7ca802SSteve Glendinning } 4692f7ca802SSteve Glendinning 4702f7ca802SSteve Glendinning if (duplex == DUPLEX_FULL) { 4712f7ca802SSteve Glendinning u8 cap = smsc95xx_resolve_flowctrl_fulldplx(lcladv, rmtadv); 4722f7ca802SSteve Glendinning 4732f7ca802SSteve Glendinning if (cap & FLOW_CTRL_RX) 4742f7ca802SSteve Glendinning flow = 0xFFFF0002; 4752f7ca802SSteve Glendinning else 4762f7ca802SSteve Glendinning flow = 0; 4772f7ca802SSteve Glendinning 4782f7ca802SSteve Glendinning if (cap & FLOW_CTRL_TX) 4792f7ca802SSteve Glendinning afc_cfg |= 0xF; 4802f7ca802SSteve Glendinning else 4812f7ca802SSteve Glendinning afc_cfg &= ~0xF; 4822f7ca802SSteve Glendinning 4832f7ca802SSteve Glendinning if (netif_msg_link(dev)) 4842f7ca802SSteve Glendinning devdbg(dev, "rx pause %s, tx pause %s", 4852f7ca802SSteve Glendinning (cap & FLOW_CTRL_RX ? "enabled" : "disabled"), 4862f7ca802SSteve Glendinning (cap & FLOW_CTRL_TX ? "enabled" : "disabled")); 4872f7ca802SSteve Glendinning } else { 4882f7ca802SSteve Glendinning if (netif_msg_link(dev)) 4892f7ca802SSteve Glendinning devdbg(dev, "half duplex"); 4902f7ca802SSteve Glendinning flow = 0; 4912f7ca802SSteve Glendinning afc_cfg |= 0xF; 4922f7ca802SSteve Glendinning } 4932f7ca802SSteve Glendinning 4942f7ca802SSteve Glendinning smsc95xx_write_reg(dev, FLOW, flow); 4952f7ca802SSteve Glendinning smsc95xx_write_reg(dev, AFC_CFG, afc_cfg); 4962f7ca802SSteve Glendinning } 4972f7ca802SSteve Glendinning 4982f7ca802SSteve Glendinning static int smsc95xx_link_reset(struct usbnet *dev) 4992f7ca802SSteve Glendinning { 5002f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 5012f7ca802SSteve Glendinning struct mii_if_info *mii = &dev->mii; 5022f7ca802SSteve Glendinning struct ethtool_cmd ecmd; 5032f7ca802SSteve Glendinning unsigned long flags; 5042f7ca802SSteve Glendinning u16 lcladv, rmtadv; 5052f7ca802SSteve Glendinning u32 intdata; 5062f7ca802SSteve Glendinning 5072f7ca802SSteve Glendinning /* clear interrupt status */ 5082f7ca802SSteve Glendinning smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC); 5092f7ca802SSteve Glendinning intdata = 0xFFFFFFFF; 5102f7ca802SSteve Glendinning smsc95xx_write_reg(dev, INT_STS, intdata); 5112f7ca802SSteve Glendinning 5122f7ca802SSteve Glendinning mii_check_media(mii, 1, 1); 5132f7ca802SSteve Glendinning mii_ethtool_gset(&dev->mii, &ecmd); 5142f7ca802SSteve Glendinning lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE); 5152f7ca802SSteve Glendinning rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA); 5162f7ca802SSteve Glendinning 5172f7ca802SSteve Glendinning if (netif_msg_link(dev)) 5182f7ca802SSteve Glendinning devdbg(dev, "speed: %d duplex: %d lcladv: %04x rmtadv: %04x", 5192f7ca802SSteve Glendinning ecmd.speed, ecmd.duplex, lcladv, rmtadv); 5202f7ca802SSteve Glendinning 5212f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 5222f7ca802SSteve Glendinning if (ecmd.duplex != DUPLEX_FULL) { 5232f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_FDPX_; 5242f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RCVOWN_; 5252f7ca802SSteve Glendinning } else { 5262f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_RCVOWN_; 5272f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_FDPX_; 5282f7ca802SSteve Glendinning } 5292f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 5302f7ca802SSteve Glendinning 5312f7ca802SSteve Glendinning smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 5322f7ca802SSteve Glendinning 5332f7ca802SSteve Glendinning smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv); 5342f7ca802SSteve Glendinning 5352f7ca802SSteve Glendinning return 0; 5362f7ca802SSteve Glendinning } 5372f7ca802SSteve Glendinning 5382f7ca802SSteve Glendinning static void smsc95xx_status(struct usbnet *dev, struct urb *urb) 5392f7ca802SSteve Glendinning { 5402f7ca802SSteve Glendinning u32 intdata; 5412f7ca802SSteve Glendinning 5422f7ca802SSteve Glendinning if (urb->actual_length != 4) { 5432f7ca802SSteve Glendinning devwarn(dev, "unexpected urb length %d", urb->actual_length); 5442f7ca802SSteve Glendinning return; 5452f7ca802SSteve Glendinning } 5462f7ca802SSteve Glendinning 5472f7ca802SSteve Glendinning memcpy(&intdata, urb->transfer_buffer, 4); 5481d74a6bdSSteve Glendinning le32_to_cpus(&intdata); 5492f7ca802SSteve Glendinning 5502f7ca802SSteve Glendinning if (netif_msg_link(dev)) 5512f7ca802SSteve Glendinning devdbg(dev, "intdata: 0x%08X", intdata); 5522f7ca802SSteve Glendinning 5532f7ca802SSteve Glendinning if (intdata & INT_ENP_PHY_INT_) 5542f7ca802SSteve Glendinning usbnet_defer_kevent(dev, EVENT_LINK_RESET); 5552f7ca802SSteve Glendinning else 5562f7ca802SSteve Glendinning devwarn(dev, "unexpected interrupt, intdata=0x%08X", intdata); 5572f7ca802SSteve Glendinning } 5582f7ca802SSteve Glendinning 5592f7ca802SSteve Glendinning /* Enable or disable Rx checksum offload engine */ 5602f7ca802SSteve Glendinning static int smsc95xx_set_rx_csum(struct usbnet *dev, bool enable) 5612f7ca802SSteve Glendinning { 5622f7ca802SSteve Glendinning u32 read_buf; 5632f7ca802SSteve Glendinning int ret = smsc95xx_read_reg(dev, COE_CR, &read_buf); 5642f7ca802SSteve Glendinning if (ret < 0) { 5652f7ca802SSteve Glendinning devwarn(dev, "Failed to read COE_CR: %d", ret); 5662f7ca802SSteve Glendinning return ret; 5672f7ca802SSteve Glendinning } 5682f7ca802SSteve Glendinning 5692f7ca802SSteve Glendinning if (enable) 5702f7ca802SSteve Glendinning read_buf |= Rx_COE_EN_; 5712f7ca802SSteve Glendinning else 5722f7ca802SSteve Glendinning read_buf &= ~Rx_COE_EN_; 5732f7ca802SSteve Glendinning 5742f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, COE_CR, read_buf); 5752f7ca802SSteve Glendinning if (ret < 0) { 5762f7ca802SSteve Glendinning devwarn(dev, "Failed to write COE_CR: %d", ret); 5772f7ca802SSteve Glendinning return ret; 5782f7ca802SSteve Glendinning } 5792f7ca802SSteve Glendinning 5802f7ca802SSteve Glendinning if (netif_msg_hw(dev)) 5812f7ca802SSteve Glendinning devdbg(dev, "COE_CR = 0x%08x", read_buf); 5822f7ca802SSteve Glendinning return 0; 5832f7ca802SSteve Glendinning } 5842f7ca802SSteve Glendinning 5852f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net) 5862f7ca802SSteve Glendinning { 5872f7ca802SSteve Glendinning return MAX_EEPROM_SIZE; 5882f7ca802SSteve Glendinning } 5892f7ca802SSteve Glendinning 5902f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev, 5912f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 5922f7ca802SSteve Glendinning { 5932f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 5942f7ca802SSteve Glendinning 5952f7ca802SSteve Glendinning ee->magic = LAN95XX_EEPROM_MAGIC; 5962f7ca802SSteve Glendinning 5972f7ca802SSteve Glendinning return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data); 5982f7ca802SSteve Glendinning } 5992f7ca802SSteve Glendinning 6002f7ca802SSteve Glendinning static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev, 6012f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 6022f7ca802SSteve Glendinning { 6032f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6042f7ca802SSteve Glendinning 6052f7ca802SSteve Glendinning if (ee->magic != LAN95XX_EEPROM_MAGIC) { 6062f7ca802SSteve Glendinning devwarn(dev, "EEPROM: magic value mismatch, magic = 0x%x", 6072f7ca802SSteve Glendinning ee->magic); 6082f7ca802SSteve Glendinning return -EINVAL; 6092f7ca802SSteve Glendinning } 6102f7ca802SSteve Glendinning 6112f7ca802SSteve Glendinning return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data); 6122f7ca802SSteve Glendinning } 6132f7ca802SSteve Glendinning 6142f7ca802SSteve Glendinning static u32 smsc95xx_ethtool_get_rx_csum(struct net_device *netdev) 6152f7ca802SSteve Glendinning { 6162f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6172f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 6182f7ca802SSteve Glendinning 6192f7ca802SSteve Glendinning return pdata->use_rx_csum; 6202f7ca802SSteve Glendinning } 6212f7ca802SSteve Glendinning 6222f7ca802SSteve Glendinning static int smsc95xx_ethtool_set_rx_csum(struct net_device *netdev, u32 val) 6232f7ca802SSteve Glendinning { 6242f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6252f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 6262f7ca802SSteve Glendinning 6272f7ca802SSteve Glendinning pdata->use_rx_csum = !!val; 6282f7ca802SSteve Glendinning 6292f7ca802SSteve Glendinning return smsc95xx_set_rx_csum(dev, pdata->use_rx_csum); 6302f7ca802SSteve Glendinning } 6312f7ca802SSteve Glendinning 6322f7ca802SSteve Glendinning static struct ethtool_ops smsc95xx_ethtool_ops = { 6332f7ca802SSteve Glendinning .get_link = usbnet_get_link, 6342f7ca802SSteve Glendinning .nway_reset = usbnet_nway_reset, 6352f7ca802SSteve Glendinning .get_drvinfo = usbnet_get_drvinfo, 6362f7ca802SSteve Glendinning .get_msglevel = usbnet_get_msglevel, 6372f7ca802SSteve Glendinning .set_msglevel = usbnet_set_msglevel, 6382f7ca802SSteve Glendinning .get_settings = usbnet_get_settings, 6392f7ca802SSteve Glendinning .set_settings = usbnet_set_settings, 6402f7ca802SSteve Glendinning .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len, 6412f7ca802SSteve Glendinning .get_eeprom = smsc95xx_ethtool_get_eeprom, 6422f7ca802SSteve Glendinning .set_eeprom = smsc95xx_ethtool_set_eeprom, 6432f7ca802SSteve Glendinning .get_rx_csum = smsc95xx_ethtool_get_rx_csum, 6442f7ca802SSteve Glendinning .set_rx_csum = smsc95xx_ethtool_set_rx_csum, 6452f7ca802SSteve Glendinning }; 6462f7ca802SSteve Glendinning 6472f7ca802SSteve Glendinning static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd) 6482f7ca802SSteve Glendinning { 6492f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6502f7ca802SSteve Glendinning 6512f7ca802SSteve Glendinning if (!netif_running(netdev)) 6522f7ca802SSteve Glendinning return -EINVAL; 6532f7ca802SSteve Glendinning 6542f7ca802SSteve Glendinning return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL); 6552f7ca802SSteve Glendinning } 6562f7ca802SSteve Glendinning 6572f7ca802SSteve Glendinning static void smsc95xx_init_mac_address(struct usbnet *dev) 6582f7ca802SSteve Glendinning { 6592f7ca802SSteve Glendinning /* try reading mac address from EEPROM */ 6602f7ca802SSteve Glendinning if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN, 6612f7ca802SSteve Glendinning dev->net->dev_addr) == 0) { 6622f7ca802SSteve Glendinning if (is_valid_ether_addr(dev->net->dev_addr)) { 6632f7ca802SSteve Glendinning /* eeprom values are valid so use them */ 6642f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 6652f7ca802SSteve Glendinning devdbg(dev, "MAC address read from EEPROM"); 6662f7ca802SSteve Glendinning return; 6672f7ca802SSteve Glendinning } 6682f7ca802SSteve Glendinning } 6692f7ca802SSteve Glendinning 6702f7ca802SSteve Glendinning /* no eeprom, or eeprom values are invalid. generate random MAC */ 6712f7ca802SSteve Glendinning random_ether_addr(dev->net->dev_addr); 6722f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 6732f7ca802SSteve Glendinning devdbg(dev, "MAC address set to random_ether_addr"); 6742f7ca802SSteve Glendinning } 6752f7ca802SSteve Glendinning 6762f7ca802SSteve Glendinning static int smsc95xx_set_mac_address(struct usbnet *dev) 6772f7ca802SSteve Glendinning { 6782f7ca802SSteve Glendinning u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 | 6792f7ca802SSteve Glendinning dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24; 6802f7ca802SSteve Glendinning u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8; 6812f7ca802SSteve Glendinning int ret; 6822f7ca802SSteve Glendinning 6832f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRL, addr_lo); 6842f7ca802SSteve Glendinning if (ret < 0) { 6852f7ca802SSteve Glendinning devwarn(dev, "Failed to write ADDRL: %d", ret); 6862f7ca802SSteve Glendinning return ret; 6872f7ca802SSteve Glendinning } 6882f7ca802SSteve Glendinning 6892f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRH, addr_hi); 6902f7ca802SSteve Glendinning if (ret < 0) { 6912f7ca802SSteve Glendinning devwarn(dev, "Failed to write ADDRH: %d", ret); 6922f7ca802SSteve Glendinning return ret; 6932f7ca802SSteve Glendinning } 6942f7ca802SSteve Glendinning 6952f7ca802SSteve Glendinning return 0; 6962f7ca802SSteve Glendinning } 6972f7ca802SSteve Glendinning 6982f7ca802SSteve Glendinning /* starts the TX path */ 6992f7ca802SSteve Glendinning static void smsc95xx_start_tx_path(struct usbnet *dev) 7002f7ca802SSteve Glendinning { 7012f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7022f7ca802SSteve Glendinning unsigned long flags; 7032f7ca802SSteve Glendinning u32 reg_val; 7042f7ca802SSteve Glendinning 7052f7ca802SSteve Glendinning /* Enable Tx at MAC */ 7062f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 7072f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_TXEN_; 7082f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 7092f7ca802SSteve Glendinning 7102f7ca802SSteve Glendinning smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 7112f7ca802SSteve Glendinning 7122f7ca802SSteve Glendinning /* Enable Tx at SCSRs */ 7132f7ca802SSteve Glendinning reg_val = TX_CFG_ON_; 7142f7ca802SSteve Glendinning smsc95xx_write_reg(dev, TX_CFG, reg_val); 7152f7ca802SSteve Glendinning } 7162f7ca802SSteve Glendinning 7172f7ca802SSteve Glendinning /* Starts the Receive path */ 7182f7ca802SSteve Glendinning static void smsc95xx_start_rx_path(struct usbnet *dev) 7192f7ca802SSteve Glendinning { 7202f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7212f7ca802SSteve Glendinning unsigned long flags; 7222f7ca802SSteve Glendinning 7232f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 7242f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RXEN_; 7252f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 7262f7ca802SSteve Glendinning 7272f7ca802SSteve Glendinning smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 7282f7ca802SSteve Glendinning } 7292f7ca802SSteve Glendinning 7302f7ca802SSteve Glendinning static int smsc95xx_phy_initialize(struct usbnet *dev) 7312f7ca802SSteve Glendinning { 7322f7ca802SSteve Glendinning /* Initialize MII structure */ 7332f7ca802SSteve Glendinning dev->mii.dev = dev->net; 7342f7ca802SSteve Glendinning dev->mii.mdio_read = smsc95xx_mdio_read; 7352f7ca802SSteve Glendinning dev->mii.mdio_write = smsc95xx_mdio_write; 7362f7ca802SSteve Glendinning dev->mii.phy_id_mask = 0x1f; 7372f7ca802SSteve Glendinning dev->mii.reg_num_mask = 0x1f; 7382f7ca802SSteve Glendinning dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID; 7392f7ca802SSteve Glendinning 7402f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET); 7412f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE, 7422f7ca802SSteve Glendinning ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP | 7432f7ca802SSteve Glendinning ADVERTISE_PAUSE_ASYM); 7442f7ca802SSteve Glendinning 7452f7ca802SSteve Glendinning /* read to clear */ 7462f7ca802SSteve Glendinning smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC); 7472f7ca802SSteve Glendinning 7482f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK, 7492f7ca802SSteve Glendinning PHY_INT_MASK_DEFAULT_); 7502f7ca802SSteve Glendinning mii_nway_restart(&dev->mii); 7512f7ca802SSteve Glendinning 7522f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 7532f7ca802SSteve Glendinning devdbg(dev, "phy initialised succesfully"); 7542f7ca802SSteve Glendinning return 0; 7552f7ca802SSteve Glendinning } 7562f7ca802SSteve Glendinning 7572f7ca802SSteve Glendinning static int smsc95xx_reset(struct usbnet *dev) 7582f7ca802SSteve Glendinning { 7592f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7602f7ca802SSteve Glendinning u32 read_buf, write_buf, burst_cap; 7612f7ca802SSteve Glendinning int ret = 0, timeout; 7622f7ca802SSteve Glendinning 7632f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 7642f7ca802SSteve Glendinning devdbg(dev, "entering smsc95xx_reset"); 7652f7ca802SSteve Glendinning 7662f7ca802SSteve Glendinning write_buf = HW_CFG_LRST_; 7672f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, write_buf); 7682f7ca802SSteve Glendinning if (ret < 0) { 7692f7ca802SSteve Glendinning devwarn(dev, "Failed to write HW_CFG_LRST_ bit in HW_CFG " 7702f7ca802SSteve Glendinning "register, ret = %d", ret); 7712f7ca802SSteve Glendinning return ret; 7722f7ca802SSteve Glendinning } 7732f7ca802SSteve Glendinning 7742f7ca802SSteve Glendinning timeout = 0; 7752f7ca802SSteve Glendinning do { 7762f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 7772f7ca802SSteve Glendinning if (ret < 0) { 7782f7ca802SSteve Glendinning devwarn(dev, "Failed to read HW_CFG: %d", ret); 7792f7ca802SSteve Glendinning return ret; 7802f7ca802SSteve Glendinning } 7812f7ca802SSteve Glendinning msleep(10); 7822f7ca802SSteve Glendinning timeout++; 7832f7ca802SSteve Glendinning } while ((read_buf & HW_CFG_LRST_) && (timeout < 100)); 7842f7ca802SSteve Glendinning 7852f7ca802SSteve Glendinning if (timeout >= 100) { 7862f7ca802SSteve Glendinning devwarn(dev, "timeout waiting for completion of Lite Reset"); 7872f7ca802SSteve Glendinning return ret; 7882f7ca802SSteve Glendinning } 7892f7ca802SSteve Glendinning 7902f7ca802SSteve Glendinning write_buf = PM_CTL_PHY_RST_; 7912f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, write_buf); 7922f7ca802SSteve Glendinning if (ret < 0) { 7932f7ca802SSteve Glendinning devwarn(dev, "Failed to write PM_CTRL: %d", ret); 7942f7ca802SSteve Glendinning return ret; 7952f7ca802SSteve Glendinning } 7962f7ca802SSteve Glendinning 7972f7ca802SSteve Glendinning timeout = 0; 7982f7ca802SSteve Glendinning do { 7992f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf); 8002f7ca802SSteve Glendinning if (ret < 0) { 8012f7ca802SSteve Glendinning devwarn(dev, "Failed to read PM_CTRL: %d", ret); 8022f7ca802SSteve Glendinning return ret; 8032f7ca802SSteve Glendinning } 8042f7ca802SSteve Glendinning msleep(10); 8052f7ca802SSteve Glendinning timeout++; 8062f7ca802SSteve Glendinning } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100)); 8072f7ca802SSteve Glendinning 8082f7ca802SSteve Glendinning if (timeout >= 100) { 8092f7ca802SSteve Glendinning devwarn(dev, "timeout waiting for PHY Reset"); 8102f7ca802SSteve Glendinning return ret; 8112f7ca802SSteve Glendinning } 8122f7ca802SSteve Glendinning 8132f7ca802SSteve Glendinning smsc95xx_init_mac_address(dev); 8142f7ca802SSteve Glendinning 8152f7ca802SSteve Glendinning ret = smsc95xx_set_mac_address(dev); 8162f7ca802SSteve Glendinning if (ret < 0) 8172f7ca802SSteve Glendinning return ret; 8182f7ca802SSteve Glendinning 8192f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 820*e174961cSJohannes Berg devdbg(dev, "MAC Address: %pM", dev->net->dev_addr); 8212f7ca802SSteve Glendinning 8222f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 8232f7ca802SSteve Glendinning if (ret < 0) { 8242f7ca802SSteve Glendinning devwarn(dev, "Failed to read HW_CFG: %d", ret); 8252f7ca802SSteve Glendinning return ret; 8262f7ca802SSteve Glendinning } 8272f7ca802SSteve Glendinning 8282f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 8292f7ca802SSteve Glendinning devdbg(dev, "Read Value from HW_CFG : 0x%08x", read_buf); 8302f7ca802SSteve Glendinning 8312f7ca802SSteve Glendinning read_buf |= HW_CFG_BIR_; 8322f7ca802SSteve Glendinning 8332f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 8342f7ca802SSteve Glendinning if (ret < 0) { 8352f7ca802SSteve Glendinning devwarn(dev, "Failed to write HW_CFG_BIR_ bit in HW_CFG " 8362f7ca802SSteve Glendinning "register, ret = %d", ret); 8372f7ca802SSteve Glendinning return ret; 8382f7ca802SSteve Glendinning } 8392f7ca802SSteve Glendinning 8402f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 8412f7ca802SSteve Glendinning if (ret < 0) { 8422f7ca802SSteve Glendinning devwarn(dev, "Failed to read HW_CFG: %d", ret); 8432f7ca802SSteve Glendinning return ret; 8442f7ca802SSteve Glendinning } 8452f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 8462f7ca802SSteve Glendinning devdbg(dev, "Read Value from HW_CFG after writing " 8472f7ca802SSteve Glendinning "HW_CFG_BIR_: 0x%08x", read_buf); 8482f7ca802SSteve Glendinning 8492f7ca802SSteve Glendinning if (!turbo_mode) { 8502f7ca802SSteve Glendinning burst_cap = 0; 8512f7ca802SSteve Glendinning dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE; 8522f7ca802SSteve Glendinning } else if (dev->udev->speed == USB_SPEED_HIGH) { 8532f7ca802SSteve Glendinning burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE; 8542f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE; 8552f7ca802SSteve Glendinning } else { 8562f7ca802SSteve Glendinning burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE; 8572f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE; 8582f7ca802SSteve Glendinning } 8592f7ca802SSteve Glendinning 8602f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 8612f7ca802SSteve Glendinning devdbg(dev, "rx_urb_size=%ld", (ulong)dev->rx_urb_size); 8622f7ca802SSteve Glendinning 8632f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap); 8642f7ca802SSteve Glendinning if (ret < 0) { 8652f7ca802SSteve Glendinning devwarn(dev, "Failed to write BURST_CAP: %d", ret); 8662f7ca802SSteve Glendinning return ret; 8672f7ca802SSteve Glendinning } 8682f7ca802SSteve Glendinning 8692f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf); 8702f7ca802SSteve Glendinning if (ret < 0) { 8712f7ca802SSteve Glendinning devwarn(dev, "Failed to read BURST_CAP: %d", ret); 8722f7ca802SSteve Glendinning return ret; 8732f7ca802SSteve Glendinning } 8742f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 8752f7ca802SSteve Glendinning devdbg(dev, "Read Value from BURST_CAP after writing: 0x%08x", 8762f7ca802SSteve Glendinning read_buf); 8772f7ca802SSteve Glendinning 8782f7ca802SSteve Glendinning read_buf = DEFAULT_BULK_IN_DELAY; 8792f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, BULK_IN_DLY, read_buf); 8802f7ca802SSteve Glendinning if (ret < 0) { 8812f7ca802SSteve Glendinning devwarn(dev, "ret = %d", ret); 8822f7ca802SSteve Glendinning return ret; 8832f7ca802SSteve Glendinning } 8842f7ca802SSteve Glendinning 8852f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf); 8862f7ca802SSteve Glendinning if (ret < 0) { 8872f7ca802SSteve Glendinning devwarn(dev, "Failed to read BULK_IN_DLY: %d", ret); 8882f7ca802SSteve Glendinning return ret; 8892f7ca802SSteve Glendinning } 8902f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 8912f7ca802SSteve Glendinning devdbg(dev, "Read Value from BULK_IN_DLY after writing: " 8922f7ca802SSteve Glendinning "0x%08x", read_buf); 8932f7ca802SSteve Glendinning 8942f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 8952f7ca802SSteve Glendinning if (ret < 0) { 8962f7ca802SSteve Glendinning devwarn(dev, "Failed to read HW_CFG: %d", ret); 8972f7ca802SSteve Glendinning return ret; 8982f7ca802SSteve Glendinning } 8992f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 9002f7ca802SSteve Glendinning devdbg(dev, "Read Value from HW_CFG: 0x%08x", read_buf); 9012f7ca802SSteve Glendinning 9022f7ca802SSteve Glendinning if (turbo_mode) 9032f7ca802SSteve Glendinning read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_); 9042f7ca802SSteve Glendinning 9052f7ca802SSteve Glendinning read_buf &= ~HW_CFG_RXDOFF_; 9062f7ca802SSteve Glendinning 9072f7ca802SSteve Glendinning /* set Rx data offset=2, Make IP header aligns on word boundary. */ 9082f7ca802SSteve Glendinning read_buf |= NET_IP_ALIGN << 9; 9092f7ca802SSteve Glendinning 9102f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 9112f7ca802SSteve Glendinning if (ret < 0) { 9122f7ca802SSteve Glendinning devwarn(dev, "Failed to write HW_CFG register, ret=%d", ret); 9132f7ca802SSteve Glendinning return ret; 9142f7ca802SSteve Glendinning } 9152f7ca802SSteve Glendinning 9162f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 9172f7ca802SSteve Glendinning if (ret < 0) { 9182f7ca802SSteve Glendinning devwarn(dev, "Failed to read HW_CFG: %d", ret); 9192f7ca802SSteve Glendinning return ret; 9202f7ca802SSteve Glendinning } 9212f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 9222f7ca802SSteve Glendinning devdbg(dev, "Read Value from HW_CFG after writing: 0x%08x", 9232f7ca802SSteve Glendinning read_buf); 9242f7ca802SSteve Glendinning 9252f7ca802SSteve Glendinning write_buf = 0xFFFFFFFF; 9262f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, write_buf); 9272f7ca802SSteve Glendinning if (ret < 0) { 9282f7ca802SSteve Glendinning devwarn(dev, "Failed to write INT_STS register, ret=%d", ret); 9292f7ca802SSteve Glendinning return ret; 9302f7ca802SSteve Glendinning } 9312f7ca802SSteve Glendinning 9322f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &read_buf); 9332f7ca802SSteve Glendinning if (ret < 0) { 9342f7ca802SSteve Glendinning devwarn(dev, "Failed to read ID_REV: %d", ret); 9352f7ca802SSteve Glendinning return ret; 9362f7ca802SSteve Glendinning } 9372f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 9382f7ca802SSteve Glendinning devdbg(dev, "ID_REV = 0x%08x", read_buf); 9392f7ca802SSteve Glendinning 9402f7ca802SSteve Glendinning /* Init Tx */ 9412f7ca802SSteve Glendinning write_buf = 0; 9422f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, write_buf); 9432f7ca802SSteve Glendinning if (ret < 0) { 9442f7ca802SSteve Glendinning devwarn(dev, "Failed to write FLOW: %d", ret); 9452f7ca802SSteve Glendinning return ret; 9462f7ca802SSteve Glendinning } 9472f7ca802SSteve Glendinning 9482f7ca802SSteve Glendinning read_buf = AFC_CFG_DEFAULT; 9492f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, read_buf); 9502f7ca802SSteve Glendinning if (ret < 0) { 9512f7ca802SSteve Glendinning devwarn(dev, "Failed to write AFC_CFG: %d", ret); 9522f7ca802SSteve Glendinning return ret; 9532f7ca802SSteve Glendinning } 9542f7ca802SSteve Glendinning 9552f7ca802SSteve Glendinning /* Don't need mac_cr_lock during initialisation */ 9562f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr); 9572f7ca802SSteve Glendinning if (ret < 0) { 9582f7ca802SSteve Glendinning devwarn(dev, "Failed to read MAC_CR: %d", ret); 9592f7ca802SSteve Glendinning return ret; 9602f7ca802SSteve Glendinning } 9612f7ca802SSteve Glendinning 9622f7ca802SSteve Glendinning /* Init Rx */ 9632f7ca802SSteve Glendinning /* Set Vlan */ 9642f7ca802SSteve Glendinning write_buf = (u32)ETH_P_8021Q; 9652f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, VLAN1, write_buf); 9662f7ca802SSteve Glendinning if (ret < 0) { 9672f7ca802SSteve Glendinning devwarn(dev, "Failed to write VAN1: %d", ret); 9682f7ca802SSteve Glendinning return ret; 9692f7ca802SSteve Glendinning } 9702f7ca802SSteve Glendinning 9712f7ca802SSteve Glendinning /* Enable or disable Rx checksum offload engine */ 9722f7ca802SSteve Glendinning ret = smsc95xx_set_rx_csum(dev, pdata->use_rx_csum); 9732f7ca802SSteve Glendinning if (ret < 0) { 9742f7ca802SSteve Glendinning devwarn(dev, "Failed to set Rx csum offload: %d", ret); 9752f7ca802SSteve Glendinning return ret; 9762f7ca802SSteve Glendinning } 9772f7ca802SSteve Glendinning 9782f7ca802SSteve Glendinning smsc95xx_set_multicast(dev->net); 9792f7ca802SSteve Glendinning 9802f7ca802SSteve Glendinning if (smsc95xx_phy_initialize(dev) < 0) 9812f7ca802SSteve Glendinning return -EIO; 9822f7ca802SSteve Glendinning 9832f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf); 9842f7ca802SSteve Glendinning if (ret < 0) { 9852f7ca802SSteve Glendinning devwarn(dev, "Failed to read INT_EP_CTL: %d", ret); 9862f7ca802SSteve Glendinning return ret; 9872f7ca802SSteve Glendinning } 9882f7ca802SSteve Glendinning 9892f7ca802SSteve Glendinning /* enable PHY interrupts */ 9902f7ca802SSteve Glendinning read_buf |= INT_EP_CTL_PHY_INT_; 9912f7ca802SSteve Glendinning 9922f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf); 9932f7ca802SSteve Glendinning if (ret < 0) { 9942f7ca802SSteve Glendinning devwarn(dev, "Failed to write INT_EP_CTL: %d", ret); 9952f7ca802SSteve Glendinning return ret; 9962f7ca802SSteve Glendinning } 9972f7ca802SSteve Glendinning 9982f7ca802SSteve Glendinning smsc95xx_start_tx_path(dev); 9992f7ca802SSteve Glendinning smsc95xx_start_rx_path(dev); 10002f7ca802SSteve Glendinning 10012f7ca802SSteve Glendinning if (netif_msg_ifup(dev)) 10022f7ca802SSteve Glendinning devdbg(dev, "smsc95xx_reset, return 0"); 10032f7ca802SSteve Glendinning return 0; 10042f7ca802SSteve Glendinning } 10052f7ca802SSteve Glendinning 10062f7ca802SSteve Glendinning static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf) 10072f7ca802SSteve Glendinning { 10082f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = NULL; 10092f7ca802SSteve Glendinning int ret; 10102f7ca802SSteve Glendinning 10112f7ca802SSteve Glendinning printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n"); 10122f7ca802SSteve Glendinning 10132f7ca802SSteve Glendinning ret = usbnet_get_endpoints(dev, intf); 10142f7ca802SSteve Glendinning if (ret < 0) { 10152f7ca802SSteve Glendinning devwarn(dev, "usbnet_get_endpoints failed: %d", ret); 10162f7ca802SSteve Glendinning return ret; 10172f7ca802SSteve Glendinning } 10182f7ca802SSteve Glendinning 10192f7ca802SSteve Glendinning dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv), 10202f7ca802SSteve Glendinning GFP_KERNEL); 10212f7ca802SSteve Glendinning 10222f7ca802SSteve Glendinning pdata = (struct smsc95xx_priv *)(dev->data[0]); 10232f7ca802SSteve Glendinning if (!pdata) { 10242f7ca802SSteve Glendinning devwarn(dev, "Unable to allocate struct smsc95xx_priv"); 10252f7ca802SSteve Glendinning return -ENOMEM; 10262f7ca802SSteve Glendinning } 10272f7ca802SSteve Glendinning 10282f7ca802SSteve Glendinning spin_lock_init(&pdata->mac_cr_lock); 10292f7ca802SSteve Glendinning 10302f7ca802SSteve Glendinning pdata->use_rx_csum = DEFAULT_RX_CSUM_ENABLE; 10312f7ca802SSteve Glendinning 10322f7ca802SSteve Glendinning /* Init all registers */ 10332f7ca802SSteve Glendinning ret = smsc95xx_reset(dev); 10342f7ca802SSteve Glendinning 10352f7ca802SSteve Glendinning dev->net->do_ioctl = smsc95xx_ioctl; 10362f7ca802SSteve Glendinning dev->net->ethtool_ops = &smsc95xx_ethtool_ops; 10372f7ca802SSteve Glendinning dev->net->set_multicast_list = smsc95xx_set_multicast; 10382f7ca802SSteve Glendinning dev->net->flags |= IFF_MULTICAST; 10392f7ca802SSteve Glendinning dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD; 10402f7ca802SSteve Glendinning return 0; 10412f7ca802SSteve Glendinning } 10422f7ca802SSteve Glendinning 10432f7ca802SSteve Glendinning static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf) 10442f7ca802SSteve Glendinning { 10452f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 10462f7ca802SSteve Glendinning if (pdata) { 10472f7ca802SSteve Glendinning if (netif_msg_ifdown(dev)) 10482f7ca802SSteve Glendinning devdbg(dev, "free pdata"); 10492f7ca802SSteve Glendinning kfree(pdata); 10502f7ca802SSteve Glendinning pdata = NULL; 10512f7ca802SSteve Glendinning dev->data[0] = 0; 10522f7ca802SSteve Glendinning } 10532f7ca802SSteve Glendinning } 10542f7ca802SSteve Glendinning 10552f7ca802SSteve Glendinning static void smsc95xx_rx_csum_offload(struct sk_buff *skb) 10562f7ca802SSteve Glendinning { 10572f7ca802SSteve Glendinning skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2); 10582f7ca802SSteve Glendinning skb->ip_summed = CHECKSUM_COMPLETE; 10592f7ca802SSteve Glendinning skb_trim(skb, skb->len - 2); 10602f7ca802SSteve Glendinning } 10612f7ca802SSteve Glendinning 10622f7ca802SSteve Glendinning static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb) 10632f7ca802SSteve Glendinning { 10642f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 10652f7ca802SSteve Glendinning 10662f7ca802SSteve Glendinning while (skb->len > 0) { 10672f7ca802SSteve Glendinning u32 header, align_count; 10682f7ca802SSteve Glendinning struct sk_buff *ax_skb; 10692f7ca802SSteve Glendinning unsigned char *packet; 10702f7ca802SSteve Glendinning u16 size; 10712f7ca802SSteve Glendinning 10722f7ca802SSteve Glendinning memcpy(&header, skb->data, sizeof(header)); 10732f7ca802SSteve Glendinning le32_to_cpus(&header); 10742f7ca802SSteve Glendinning skb_pull(skb, 4 + NET_IP_ALIGN); 10752f7ca802SSteve Glendinning packet = skb->data; 10762f7ca802SSteve Glendinning 10772f7ca802SSteve Glendinning /* get the packet length */ 10782f7ca802SSteve Glendinning size = (u16)((header & RX_STS_FL_) >> 16); 10792f7ca802SSteve Glendinning align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4; 10802f7ca802SSteve Glendinning 10812f7ca802SSteve Glendinning if (unlikely(header & RX_STS_ES_)) { 10822f7ca802SSteve Glendinning if (netif_msg_rx_err(dev)) 10832f7ca802SSteve Glendinning devdbg(dev, "Error header=0x%08x", header); 10842f7ca802SSteve Glendinning dev->stats.rx_errors++; 10852f7ca802SSteve Glendinning dev->stats.rx_dropped++; 10862f7ca802SSteve Glendinning 10872f7ca802SSteve Glendinning if (header & RX_STS_CRC_) { 10882f7ca802SSteve Glendinning dev->stats.rx_crc_errors++; 10892f7ca802SSteve Glendinning } else { 10902f7ca802SSteve Glendinning if (header & (RX_STS_TL_ | RX_STS_RF_)) 10912f7ca802SSteve Glendinning dev->stats.rx_frame_errors++; 10922f7ca802SSteve Glendinning 10932f7ca802SSteve Glendinning if ((header & RX_STS_LE_) && 10942f7ca802SSteve Glendinning (!(header & RX_STS_FT_))) 10952f7ca802SSteve Glendinning dev->stats.rx_length_errors++; 10962f7ca802SSteve Glendinning } 10972f7ca802SSteve Glendinning } else { 10982f7ca802SSteve Glendinning /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */ 10992f7ca802SSteve Glendinning if (unlikely(size > (ETH_FRAME_LEN + 12))) { 11002f7ca802SSteve Glendinning if (netif_msg_rx_err(dev)) 11012f7ca802SSteve Glendinning devdbg(dev, "size err header=0x%08x", 11022f7ca802SSteve Glendinning header); 11032f7ca802SSteve Glendinning return 0; 11042f7ca802SSteve Glendinning } 11052f7ca802SSteve Glendinning 11062f7ca802SSteve Glendinning /* last frame in this batch */ 11072f7ca802SSteve Glendinning if (skb->len == size) { 11082f7ca802SSteve Glendinning if (pdata->use_rx_csum) 11092f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(skb); 11102f7ca802SSteve Glendinning 11112f7ca802SSteve Glendinning skb->truesize = size + sizeof(struct sk_buff); 11122f7ca802SSteve Glendinning 11132f7ca802SSteve Glendinning return 1; 11142f7ca802SSteve Glendinning } 11152f7ca802SSteve Glendinning 11162f7ca802SSteve Glendinning ax_skb = skb_clone(skb, GFP_ATOMIC); 11172f7ca802SSteve Glendinning if (unlikely(!ax_skb)) { 11182f7ca802SSteve Glendinning devwarn(dev, "Error allocating skb"); 11192f7ca802SSteve Glendinning return 0; 11202f7ca802SSteve Glendinning } 11212f7ca802SSteve Glendinning 11222f7ca802SSteve Glendinning ax_skb->len = size; 11232f7ca802SSteve Glendinning ax_skb->data = packet; 11242f7ca802SSteve Glendinning skb_set_tail_pointer(ax_skb, size); 11252f7ca802SSteve Glendinning 11262f7ca802SSteve Glendinning if (pdata->use_rx_csum) 11272f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(ax_skb); 11282f7ca802SSteve Glendinning 11292f7ca802SSteve Glendinning ax_skb->truesize = size + sizeof(struct sk_buff); 11302f7ca802SSteve Glendinning 11312f7ca802SSteve Glendinning usbnet_skb_return(dev, ax_skb); 11322f7ca802SSteve Glendinning } 11332f7ca802SSteve Glendinning 11342f7ca802SSteve Glendinning skb_pull(skb, size); 11352f7ca802SSteve Glendinning 11362f7ca802SSteve Glendinning /* padding bytes before the next frame starts */ 11372f7ca802SSteve Glendinning if (skb->len) 11382f7ca802SSteve Glendinning skb_pull(skb, align_count); 11392f7ca802SSteve Glendinning } 11402f7ca802SSteve Glendinning 11412f7ca802SSteve Glendinning if (unlikely(skb->len < 0)) { 11422f7ca802SSteve Glendinning devwarn(dev, "invalid rx length<0 %d", skb->len); 11432f7ca802SSteve Glendinning return 0; 11442f7ca802SSteve Glendinning } 11452f7ca802SSteve Glendinning 11462f7ca802SSteve Glendinning return 1; 11472f7ca802SSteve Glendinning } 11482f7ca802SSteve Glendinning 11492f7ca802SSteve Glendinning static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev, 11502f7ca802SSteve Glendinning struct sk_buff *skb, gfp_t flags) 11512f7ca802SSteve Glendinning { 11522f7ca802SSteve Glendinning u32 tx_cmd_a, tx_cmd_b; 11532f7ca802SSteve Glendinning 11542f7ca802SSteve Glendinning if (skb_headroom(skb) < SMSC95XX_TX_OVERHEAD) { 11552f7ca802SSteve Glendinning struct sk_buff *skb2 = skb_copy_expand(skb, 11562f7ca802SSteve Glendinning SMSC95XX_TX_OVERHEAD, 0, flags); 11572f7ca802SSteve Glendinning dev_kfree_skb_any(skb); 11582f7ca802SSteve Glendinning skb = skb2; 11592f7ca802SSteve Glendinning if (!skb) 11602f7ca802SSteve Glendinning return NULL; 11612f7ca802SSteve Glendinning } 11622f7ca802SSteve Glendinning 11632f7ca802SSteve Glendinning skb_push(skb, 4); 11642f7ca802SSteve Glendinning tx_cmd_b = (u32)(skb->len - 4); 11652f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_b); 11662f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_b, 4); 11672f7ca802SSteve Glendinning 11682f7ca802SSteve Glendinning skb_push(skb, 4); 11692f7ca802SSteve Glendinning tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ | 11702f7ca802SSteve Glendinning TX_CMD_A_LAST_SEG_; 11712f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_a); 11722f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_a, 4); 11732f7ca802SSteve Glendinning 11742f7ca802SSteve Glendinning return skb; 11752f7ca802SSteve Glendinning } 11762f7ca802SSteve Glendinning 11772f7ca802SSteve Glendinning static const struct driver_info smsc95xx_info = { 11782f7ca802SSteve Glendinning .description = "smsc95xx USB 2.0 Ethernet", 11792f7ca802SSteve Glendinning .bind = smsc95xx_bind, 11802f7ca802SSteve Glendinning .unbind = smsc95xx_unbind, 11812f7ca802SSteve Glendinning .link_reset = smsc95xx_link_reset, 11822f7ca802SSteve Glendinning .reset = smsc95xx_reset, 11832f7ca802SSteve Glendinning .rx_fixup = smsc95xx_rx_fixup, 11842f7ca802SSteve Glendinning .tx_fixup = smsc95xx_tx_fixup, 11852f7ca802SSteve Glendinning .status = smsc95xx_status, 11862f7ca802SSteve Glendinning .flags = FLAG_ETHER, 11872f7ca802SSteve Glendinning }; 11882f7ca802SSteve Glendinning 11892f7ca802SSteve Glendinning static const struct usb_device_id products[] = { 11902f7ca802SSteve Glendinning { 11912f7ca802SSteve Glendinning /* SMSC9500 USB Ethernet Device */ 11922f7ca802SSteve Glendinning USB_DEVICE(0x0424, 0x9500), 11932f7ca802SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 11942f7ca802SSteve Glendinning }, 11952f7ca802SSteve Glendinning { }, /* END */ 11962f7ca802SSteve Glendinning }; 11972f7ca802SSteve Glendinning MODULE_DEVICE_TABLE(usb, products); 11982f7ca802SSteve Glendinning 11992f7ca802SSteve Glendinning static struct usb_driver smsc95xx_driver = { 12002f7ca802SSteve Glendinning .name = "smsc95xx", 12012f7ca802SSteve Glendinning .id_table = products, 12022f7ca802SSteve Glendinning .probe = usbnet_probe, 12032f7ca802SSteve Glendinning .suspend = usbnet_suspend, 12042f7ca802SSteve Glendinning .resume = usbnet_resume, 12052f7ca802SSteve Glendinning .disconnect = usbnet_disconnect, 12062f7ca802SSteve Glendinning }; 12072f7ca802SSteve Glendinning 12082f7ca802SSteve Glendinning static int __init smsc95xx_init(void) 12092f7ca802SSteve Glendinning { 12102f7ca802SSteve Glendinning return usb_register(&smsc95xx_driver); 12112f7ca802SSteve Glendinning } 12122f7ca802SSteve Glendinning module_init(smsc95xx_init); 12132f7ca802SSteve Glendinning 12142f7ca802SSteve Glendinning static void __exit smsc95xx_exit(void) 12152f7ca802SSteve Glendinning { 12162f7ca802SSteve Glendinning usb_deregister(&smsc95xx_driver); 12172f7ca802SSteve Glendinning } 12182f7ca802SSteve Glendinning module_exit(smsc95xx_exit); 12192f7ca802SSteve Glendinning 12202f7ca802SSteve Glendinning MODULE_AUTHOR("Nancy Lin"); 12212f7ca802SSteve Glendinning MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>"); 12222f7ca802SSteve Glendinning MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices"); 12232f7ca802SSteve Glendinning MODULE_LICENSE("GPL"); 1224