12f7ca802SSteve Glendinning /*************************************************************************** 22f7ca802SSteve Glendinning * 32f7ca802SSteve Glendinning * Copyright (C) 2007-2008 SMSC 42f7ca802SSteve Glendinning * 52f7ca802SSteve Glendinning * This program is free software; you can redistribute it and/or 62f7ca802SSteve Glendinning * modify it under the terms of the GNU General Public License 72f7ca802SSteve Glendinning * as published by the Free Software Foundation; either version 2 82f7ca802SSteve Glendinning * of the License, or (at your option) any later version. 92f7ca802SSteve Glendinning * 102f7ca802SSteve Glendinning * This program is distributed in the hope that it will be useful, 112f7ca802SSteve Glendinning * but WITHOUT ANY WARRANTY; without even the implied warranty of 122f7ca802SSteve Glendinning * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 132f7ca802SSteve Glendinning * GNU General Public License for more details. 142f7ca802SSteve Glendinning * 152f7ca802SSteve Glendinning * You should have received a copy of the GNU General Public License 162f7ca802SSteve Glendinning * along with this program; if not, write to the Free Software 172f7ca802SSteve Glendinning * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. 182f7ca802SSteve Glendinning * 192f7ca802SSteve Glendinning *****************************************************************************/ 202f7ca802SSteve Glendinning 212f7ca802SSteve Glendinning #include <linux/module.h> 222f7ca802SSteve Glendinning #include <linux/kmod.h> 232f7ca802SSteve Glendinning #include <linux/init.h> 242f7ca802SSteve Glendinning #include <linux/netdevice.h> 252f7ca802SSteve Glendinning #include <linux/etherdevice.h> 262f7ca802SSteve Glendinning #include <linux/ethtool.h> 272f7ca802SSteve Glendinning #include <linux/mii.h> 282f7ca802SSteve Glendinning #include <linux/usb.h> 29bbd9f9eeSSteve Glendinning #include <linux/bitrev.h> 30bbd9f9eeSSteve Glendinning #include <linux/crc16.h> 312f7ca802SSteve Glendinning #include <linux/crc32.h> 322f7ca802SSteve Glendinning #include <linux/usb/usbnet.h> 335a0e3ad6STejun Heo #include <linux/slab.h> 342f7ca802SSteve Glendinning #include "smsc95xx.h" 352f7ca802SSteve Glendinning 362f7ca802SSteve Glendinning #define SMSC_CHIPNAME "smsc95xx" 37f7b29271SSteve Glendinning #define SMSC_DRIVER_VERSION "1.0.4" 382f7ca802SSteve Glendinning #define HS_USB_PKT_SIZE (512) 392f7ca802SSteve Glendinning #define FS_USB_PKT_SIZE (64) 402f7ca802SSteve Glendinning #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE) 412f7ca802SSteve Glendinning #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE) 422f7ca802SSteve Glendinning #define DEFAULT_BULK_IN_DELAY (0x00002000) 432f7ca802SSteve Glendinning #define MAX_SINGLE_PACKET_SIZE (2048) 442f7ca802SSteve Glendinning #define LAN95XX_EEPROM_MAGIC (0x9500) 452f7ca802SSteve Glendinning #define EEPROM_MAC_OFFSET (0x01) 46f7b29271SSteve Glendinning #define DEFAULT_TX_CSUM_ENABLE (true) 472f7ca802SSteve Glendinning #define DEFAULT_RX_CSUM_ENABLE (true) 482f7ca802SSteve Glendinning #define SMSC95XX_INTERNAL_PHY_ID (1) 492f7ca802SSteve Glendinning #define SMSC95XX_TX_OVERHEAD (8) 50f7b29271SSteve Glendinning #define SMSC95XX_TX_OVERHEAD_CSUM (12) 51bbd9f9eeSSteve Glendinning #define SUPPORTED_WAKE (WAKE_UCAST | WAKE_BCAST | \ 52bbd9f9eeSSteve Glendinning WAKE_MCAST | WAKE_ARP | WAKE_MAGIC) 532f7ca802SSteve Glendinning 54*9ebca507SSteve Glendinning #define FEATURE_8_WAKEUP_FILTERS (0x01) 55*9ebca507SSteve Glendinning #define FEATURE_PHY_NLP_CROSSOVER (0x02) 56*9ebca507SSteve Glendinning #define FEATURE_AUTOSUSPEND (0x04) 57*9ebca507SSteve Glendinning 58769ea6d8SSteve Glendinning #define check_warn(ret, fmt, args...) \ 59769ea6d8SSteve Glendinning ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); }) 60769ea6d8SSteve Glendinning 61769ea6d8SSteve Glendinning #define check_warn_return(ret, fmt, args...) \ 62769ea6d8SSteve Glendinning ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } }) 63769ea6d8SSteve Glendinning 64769ea6d8SSteve Glendinning #define check_warn_goto_done(ret, fmt, args...) \ 65769ea6d8SSteve Glendinning ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } }) 66769ea6d8SSteve Glendinning 672f7ca802SSteve Glendinning struct smsc95xx_priv { 682f7ca802SSteve Glendinning u32 mac_cr; 693c0f3c60SMarc Zyngier u32 hash_hi; 703c0f3c60SMarc Zyngier u32 hash_lo; 71e0e474a8SSteve Glendinning u32 wolopts; 722f7ca802SSteve Glendinning spinlock_t mac_cr_lock; 73*9ebca507SSteve Glendinning u8 features; 742f7ca802SSteve Glendinning }; 752f7ca802SSteve Glendinning 76eb939922SRusty Russell static bool turbo_mode = true; 772f7ca802SSteve Glendinning module_param(turbo_mode, bool, 0644); 782f7ca802SSteve Glendinning MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction"); 792f7ca802SSteve Glendinning 80ec32115dSMing Lei static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index, 81ec32115dSMing Lei u32 *data, int in_pm) 822f7ca802SSteve Glendinning { 8372108fd2SMing Lei u32 buf; 842f7ca802SSteve Glendinning int ret; 85ec32115dSMing Lei int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16); 862f7ca802SSteve Glendinning 872f7ca802SSteve Glendinning BUG_ON(!dev); 882f7ca802SSteve Glendinning 89ec32115dSMing Lei if (!in_pm) 90ec32115dSMing Lei fn = usbnet_read_cmd; 91ec32115dSMing Lei else 92ec32115dSMing Lei fn = usbnet_read_cmd_nopm; 93ec32115dSMing Lei 94ec32115dSMing Lei ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN 95ec32115dSMing Lei | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 9672108fd2SMing Lei 0, index, &buf, 4); 972f7ca802SSteve Glendinning if (unlikely(ret < 0)) 98ec32115dSMing Lei netdev_warn(dev->net, 99ec32115dSMing Lei "Failed to read reg index 0x%08x: %d", index, ret); 1002f7ca802SSteve Glendinning 10172108fd2SMing Lei le32_to_cpus(&buf); 10272108fd2SMing Lei *data = buf; 1032f7ca802SSteve Glendinning 1042f7ca802SSteve Glendinning return ret; 1052f7ca802SSteve Glendinning } 1062f7ca802SSteve Glendinning 107ec32115dSMing Lei static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index, 108ec32115dSMing Lei u32 data, int in_pm) 1092f7ca802SSteve Glendinning { 11072108fd2SMing Lei u32 buf; 1112f7ca802SSteve Glendinning int ret; 112ec32115dSMing Lei int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16); 1132f7ca802SSteve Glendinning 1142f7ca802SSteve Glendinning BUG_ON(!dev); 1152f7ca802SSteve Glendinning 116ec32115dSMing Lei if (!in_pm) 117ec32115dSMing Lei fn = usbnet_write_cmd; 118ec32115dSMing Lei else 119ec32115dSMing Lei fn = usbnet_write_cmd_nopm; 120ec32115dSMing Lei 12172108fd2SMing Lei buf = data; 12272108fd2SMing Lei cpu_to_le32s(&buf); 1232f7ca802SSteve Glendinning 124ec32115dSMing Lei ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT 125ec32115dSMing Lei | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 12672108fd2SMing Lei 0, index, &buf, 4); 1272f7ca802SSteve Glendinning if (unlikely(ret < 0)) 128ec32115dSMing Lei netdev_warn(dev->net, 129ec32115dSMing Lei "Failed to write reg index 0x%08x: %d", index, ret); 1302f7ca802SSteve Glendinning 1312f7ca802SSteve Glendinning return ret; 1322f7ca802SSteve Glendinning } 1332f7ca802SSteve Glendinning 134ec32115dSMing Lei static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index, 135ec32115dSMing Lei u32 *data) 136ec32115dSMing Lei { 137ec32115dSMing Lei return __smsc95xx_read_reg(dev, index, data, 1); 138ec32115dSMing Lei } 139ec32115dSMing Lei 140ec32115dSMing Lei static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index, 141ec32115dSMing Lei u32 data) 142ec32115dSMing Lei { 143ec32115dSMing Lei return __smsc95xx_write_reg(dev, index, data, 1); 144ec32115dSMing Lei } 145ec32115dSMing Lei 146ec32115dSMing Lei static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index, 147ec32115dSMing Lei u32 *data) 148ec32115dSMing Lei { 149ec32115dSMing Lei return __smsc95xx_read_reg(dev, index, data, 0); 150ec32115dSMing Lei } 151ec32115dSMing Lei 152ec32115dSMing Lei static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index, 153ec32115dSMing Lei u32 data) 154ec32115dSMing Lei { 155ec32115dSMing Lei return __smsc95xx_write_reg(dev, index, data, 0); 156ec32115dSMing Lei } 157e0e474a8SSteve Glendinning static int smsc95xx_set_feature(struct usbnet *dev, u32 feature) 158e0e474a8SSteve Glendinning { 159e0e474a8SSteve Glendinning if (WARN_ON_ONCE(!dev)) 160e0e474a8SSteve Glendinning return -EINVAL; 161e0e474a8SSteve Glendinning 162ec32115dSMing Lei return usbnet_write_cmd_nopm(dev, USB_REQ_SET_FEATURE, 163ec32115dSMing Lei USB_RECIP_DEVICE, feature, 0, 164ec32115dSMing Lei NULL, 0); 165e0e474a8SSteve Glendinning } 166e0e474a8SSteve Glendinning 167e0e474a8SSteve Glendinning static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature) 168e0e474a8SSteve Glendinning { 169e0e474a8SSteve Glendinning if (WARN_ON_ONCE(!dev)) 170e0e474a8SSteve Glendinning return -EINVAL; 171e0e474a8SSteve Glendinning 172ec32115dSMing Lei return usbnet_write_cmd_nopm(dev, USB_REQ_CLEAR_FEATURE, 173ec32115dSMing Lei USB_RECIP_DEVICE, feature, 174ec32115dSMing Lei 0, NULL, 0); 175e0e474a8SSteve Glendinning } 176e0e474a8SSteve Glendinning 1772f7ca802SSteve Glendinning /* Loop until the read is completed with timeout 1782f7ca802SSteve Glendinning * called with phy_mutex held */ 179769ea6d8SSteve Glendinning static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev) 1802f7ca802SSteve Glendinning { 1812f7ca802SSteve Glendinning unsigned long start_time = jiffies; 1822f7ca802SSteve Glendinning u32 val; 183769ea6d8SSteve Glendinning int ret; 1842f7ca802SSteve Glendinning 1852f7ca802SSteve Glendinning do { 186769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, MII_ADDR, &val); 187769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading MII_ACCESS"); 1882f7ca802SSteve Glendinning if (!(val & MII_BUSY_)) 1892f7ca802SSteve Glendinning return 0; 1902f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 1912f7ca802SSteve Glendinning 1922f7ca802SSteve Glendinning return -EIO; 1932f7ca802SSteve Glendinning } 1942f7ca802SSteve Glendinning 1952f7ca802SSteve Glendinning static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx) 1962f7ca802SSteve Glendinning { 1972f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 1982f7ca802SSteve Glendinning u32 val, addr; 199769ea6d8SSteve Glendinning int ret; 2002f7ca802SSteve Glendinning 2012f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 2022f7ca802SSteve Glendinning 2032f7ca802SSteve Glendinning /* confirm MII not busy */ 204769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 205769ea6d8SSteve Glendinning check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read"); 2062f7ca802SSteve Glendinning 2072f7ca802SSteve Glendinning /* set the address, index & direction (read from PHY) */ 2082f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 2092f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 21080928805SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_; 211769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MII_ADDR, addr); 212769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error writing MII_ADDR"); 2132f7ca802SSteve Glendinning 214769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 215769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx); 216769ea6d8SSteve Glendinning 217769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, MII_DATA, &val); 218769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error reading MII_DATA"); 219769ea6d8SSteve Glendinning 220769ea6d8SSteve Glendinning ret = (u16)(val & 0xFFFF); 221769ea6d8SSteve Glendinning 222769ea6d8SSteve Glendinning done: 2232f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 224769ea6d8SSteve Glendinning return ret; 2252f7ca802SSteve Glendinning } 2262f7ca802SSteve Glendinning 2272f7ca802SSteve Glendinning static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx, 2282f7ca802SSteve Glendinning int regval) 2292f7ca802SSteve Glendinning { 2302f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 2312f7ca802SSteve Glendinning u32 val, addr; 232769ea6d8SSteve Glendinning int ret; 2332f7ca802SSteve Glendinning 2342f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 2352f7ca802SSteve Glendinning 2362f7ca802SSteve Glendinning /* confirm MII not busy */ 237769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 238769ea6d8SSteve Glendinning check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write"); 2392f7ca802SSteve Glendinning 2402f7ca802SSteve Glendinning val = regval; 241769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MII_DATA, val); 242769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error writing MII_DATA"); 2432f7ca802SSteve Glendinning 2442f7ca802SSteve Glendinning /* set the address, index & direction (write to PHY) */ 2452f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 2462f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 24780928805SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_; 248769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MII_ADDR, addr); 249769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error writing MII_ADDR"); 2502f7ca802SSteve Glendinning 251769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 252769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx); 2532f7ca802SSteve Glendinning 254769ea6d8SSteve Glendinning done: 2552f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 2562f7ca802SSteve Glendinning } 2572f7ca802SSteve Glendinning 258769ea6d8SSteve Glendinning static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev) 2592f7ca802SSteve Glendinning { 2602f7ca802SSteve Glendinning unsigned long start_time = jiffies; 2612f7ca802SSteve Glendinning u32 val; 262769ea6d8SSteve Glendinning int ret; 2632f7ca802SSteve Glendinning 2642f7ca802SSteve Glendinning do { 265769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 266769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading E2P_CMD"); 2672f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_)) 2682f7ca802SSteve Glendinning break; 2692f7ca802SSteve Glendinning udelay(40); 2702f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 2712f7ca802SSteve Glendinning 2722f7ca802SSteve Glendinning if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) { 27360b86755SJoe Perches netdev_warn(dev->net, "EEPROM read operation timeout\n"); 2742f7ca802SSteve Glendinning return -EIO; 2752f7ca802SSteve Glendinning } 2762f7ca802SSteve Glendinning 2772f7ca802SSteve Glendinning return 0; 2782f7ca802SSteve Glendinning } 2792f7ca802SSteve Glendinning 280769ea6d8SSteve Glendinning static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev) 2812f7ca802SSteve Glendinning { 2822f7ca802SSteve Glendinning unsigned long start_time = jiffies; 2832f7ca802SSteve Glendinning u32 val; 284769ea6d8SSteve Glendinning int ret; 2852f7ca802SSteve Glendinning 2862f7ca802SSteve Glendinning do { 287769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 288769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading E2P_CMD"); 2892f7ca802SSteve Glendinning 2902f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_)) 2912f7ca802SSteve Glendinning return 0; 2922f7ca802SSteve Glendinning 2932f7ca802SSteve Glendinning udelay(40); 2942f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 2952f7ca802SSteve Glendinning 29660b86755SJoe Perches netdev_warn(dev->net, "EEPROM is busy\n"); 2972f7ca802SSteve Glendinning return -EIO; 2982f7ca802SSteve Glendinning } 2992f7ca802SSteve Glendinning 3002f7ca802SSteve Glendinning static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length, 3012f7ca802SSteve Glendinning u8 *data) 3022f7ca802SSteve Glendinning { 3032f7ca802SSteve Glendinning u32 val; 3042f7ca802SSteve Glendinning int i, ret; 3052f7ca802SSteve Glendinning 3062f7ca802SSteve Glendinning BUG_ON(!dev); 3072f7ca802SSteve Glendinning BUG_ON(!data); 3082f7ca802SSteve Glendinning 3092f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 3102f7ca802SSteve Glendinning if (ret) 3112f7ca802SSteve Glendinning return ret; 3122f7ca802SSteve Glendinning 3132f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 3142f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_); 315769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 316769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_CMD"); 3172f7ca802SSteve Glendinning 3182f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3192f7ca802SSteve Glendinning if (ret < 0) 3202f7ca802SSteve Glendinning return ret; 3212f7ca802SSteve Glendinning 322769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_DATA, &val); 323769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading E2P_DATA"); 3242f7ca802SSteve Glendinning 3252f7ca802SSteve Glendinning data[i] = val & 0xFF; 3262f7ca802SSteve Glendinning offset++; 3272f7ca802SSteve Glendinning } 3282f7ca802SSteve Glendinning 3292f7ca802SSteve Glendinning return 0; 3302f7ca802SSteve Glendinning } 3312f7ca802SSteve Glendinning 3322f7ca802SSteve Glendinning static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length, 3332f7ca802SSteve Glendinning u8 *data) 3342f7ca802SSteve Glendinning { 3352f7ca802SSteve Glendinning u32 val; 3362f7ca802SSteve Glendinning int i, ret; 3372f7ca802SSteve Glendinning 3382f7ca802SSteve Glendinning BUG_ON(!dev); 3392f7ca802SSteve Glendinning BUG_ON(!data); 3402f7ca802SSteve Glendinning 3412f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 3422f7ca802SSteve Glendinning if (ret) 3432f7ca802SSteve Glendinning return ret; 3442f7ca802SSteve Glendinning 3452f7ca802SSteve Glendinning /* Issue write/erase enable command */ 3462f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_; 347769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 348769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_DATA"); 3492f7ca802SSteve Glendinning 3502f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3512f7ca802SSteve Glendinning if (ret < 0) 3522f7ca802SSteve Glendinning return ret; 3532f7ca802SSteve Glendinning 3542f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 3552f7ca802SSteve Glendinning 3562f7ca802SSteve Glendinning /* Fill data register */ 3572f7ca802SSteve Glendinning val = data[i]; 358769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_DATA, val); 359769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_DATA"); 3602f7ca802SSteve Glendinning 3612f7ca802SSteve Glendinning /* Send "write" command */ 3622f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_); 363769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 364769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_CMD"); 3652f7ca802SSteve Glendinning 3662f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3672f7ca802SSteve Glendinning if (ret < 0) 3682f7ca802SSteve Glendinning return ret; 3692f7ca802SSteve Glendinning 3702f7ca802SSteve Glendinning offset++; 3712f7ca802SSteve Glendinning } 3722f7ca802SSteve Glendinning 3732f7ca802SSteve Glendinning return 0; 3742f7ca802SSteve Glendinning } 3752f7ca802SSteve Glendinning 376769ea6d8SSteve Glendinning static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index, 377769ea6d8SSteve Glendinning u32 *data) 3782f7ca802SSteve Glendinning { 3791d74a6bdSSteve Glendinning const u16 size = 4; 38072108fd2SMing Lei int ret; 3812f7ca802SSteve Glendinning 38272108fd2SMing Lei ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, 38372108fd2SMing Lei USB_DIR_OUT | USB_TYPE_VENDOR | 38472108fd2SMing Lei USB_RECIP_DEVICE, 38572108fd2SMing Lei 0, index, data, size); 38672108fd2SMing Lei if (ret < 0) 38772108fd2SMing Lei netdev_warn(dev->net, "Error write async cmd, sts=%d\n", 38872108fd2SMing Lei ret); 38972108fd2SMing Lei return ret; 3902f7ca802SSteve Glendinning } 3912f7ca802SSteve Glendinning 3922f7ca802SSteve Glendinning /* returns hash bit number for given MAC address 3932f7ca802SSteve Glendinning * example: 3942f7ca802SSteve Glendinning * 01 00 5E 00 00 01 -> returns bit number 31 */ 3952f7ca802SSteve Glendinning static unsigned int smsc95xx_hash(char addr[ETH_ALEN]) 3962f7ca802SSteve Glendinning { 3972f7ca802SSteve Glendinning return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f; 3982f7ca802SSteve Glendinning } 3992f7ca802SSteve Glendinning 4002f7ca802SSteve Glendinning static void smsc95xx_set_multicast(struct net_device *netdev) 4012f7ca802SSteve Glendinning { 4022f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 4032f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 4042f7ca802SSteve Glendinning unsigned long flags; 405769ea6d8SSteve Glendinning int ret; 4062f7ca802SSteve Glendinning 4073c0f3c60SMarc Zyngier pdata->hash_hi = 0; 4083c0f3c60SMarc Zyngier pdata->hash_lo = 0; 4093c0f3c60SMarc Zyngier 4102f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 4112f7ca802SSteve Glendinning 4122f7ca802SSteve Glendinning if (dev->net->flags & IFF_PROMISC) { 413a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n"); 4142f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_PRMS_; 4152f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4162f7ca802SSteve Glendinning } else if (dev->net->flags & IFF_ALLMULTI) { 417a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n"); 4182f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_MCPAS_; 4192f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_); 4204cd24eafSJiri Pirko } else if (!netdev_mc_empty(dev->net)) { 42122bedad3SJiri Pirko struct netdev_hw_addr *ha; 4222f7ca802SSteve Glendinning 4232f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_HPFILT_; 4242f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_); 4252f7ca802SSteve Glendinning 42622bedad3SJiri Pirko netdev_for_each_mc_addr(ha, netdev) { 42722bedad3SJiri Pirko u32 bitnum = smsc95xx_hash(ha->addr); 4282f7ca802SSteve Glendinning u32 mask = 0x01 << (bitnum & 0x1F); 4292f7ca802SSteve Glendinning if (bitnum & 0x20) 4303c0f3c60SMarc Zyngier pdata->hash_hi |= mask; 4312f7ca802SSteve Glendinning else 4323c0f3c60SMarc Zyngier pdata->hash_lo |= mask; 4332f7ca802SSteve Glendinning } 4342f7ca802SSteve Glendinning 435a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n", 4363c0f3c60SMarc Zyngier pdata->hash_hi, pdata->hash_lo); 4372f7ca802SSteve Glendinning } else { 438a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive own packets only\n"); 4392f7ca802SSteve Glendinning pdata->mac_cr &= 4402f7ca802SSteve Glendinning ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4412f7ca802SSteve Glendinning } 4422f7ca802SSteve Glendinning 4432f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 4442f7ca802SSteve Glendinning 4452f7ca802SSteve Glendinning /* Initiate async writes, as we can't wait for completion here */ 446769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi); 447769ea6d8SSteve Glendinning check_warn(ret, "failed to initiate async write to HASHH"); 448769ea6d8SSteve Glendinning 449769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo); 450769ea6d8SSteve Glendinning check_warn(ret, "failed to initiate async write to HASHL"); 451769ea6d8SSteve Glendinning 452769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr); 453769ea6d8SSteve Glendinning check_warn(ret, "failed to initiate async write to MAC_CR"); 4542f7ca802SSteve Glendinning } 4552f7ca802SSteve Glendinning 456769ea6d8SSteve Glendinning static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex, 4572f7ca802SSteve Glendinning u16 lcladv, u16 rmtadv) 4582f7ca802SSteve Glendinning { 4592f7ca802SSteve Glendinning u32 flow, afc_cfg = 0; 4602f7ca802SSteve Glendinning 4612f7ca802SSteve Glendinning int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg); 462769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading AFC_CFG"); 4632f7ca802SSteve Glendinning 4642f7ca802SSteve Glendinning if (duplex == DUPLEX_FULL) { 465bc02ff95SSteve Glendinning u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv); 4662f7ca802SSteve Glendinning 4672f7ca802SSteve Glendinning if (cap & FLOW_CTRL_RX) 4682f7ca802SSteve Glendinning flow = 0xFFFF0002; 4692f7ca802SSteve Glendinning else 4702f7ca802SSteve Glendinning flow = 0; 4712f7ca802SSteve Glendinning 4722f7ca802SSteve Glendinning if (cap & FLOW_CTRL_TX) 4732f7ca802SSteve Glendinning afc_cfg |= 0xF; 4742f7ca802SSteve Glendinning else 4752f7ca802SSteve Glendinning afc_cfg &= ~0xF; 4762f7ca802SSteve Glendinning 477a475f603SJoe Perches netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n", 47860b86755SJoe Perches cap & FLOW_CTRL_RX ? "enabled" : "disabled", 47960b86755SJoe Perches cap & FLOW_CTRL_TX ? "enabled" : "disabled"); 4802f7ca802SSteve Glendinning } else { 481a475f603SJoe Perches netif_dbg(dev, link, dev->net, "half duplex\n"); 4822f7ca802SSteve Glendinning flow = 0; 4832f7ca802SSteve Glendinning afc_cfg |= 0xF; 4842f7ca802SSteve Glendinning } 4852f7ca802SSteve Glendinning 486769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, flow); 487769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing FLOW"); 488769ea6d8SSteve Glendinning 489769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg); 490769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing AFC_CFG"); 491769ea6d8SSteve Glendinning 492769ea6d8SSteve Glendinning return 0; 4932f7ca802SSteve Glendinning } 4942f7ca802SSteve Glendinning 4952f7ca802SSteve Glendinning static int smsc95xx_link_reset(struct usbnet *dev) 4962f7ca802SSteve Glendinning { 4972f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 4982f7ca802SSteve Glendinning struct mii_if_info *mii = &dev->mii; 4998ae6dacaSDavid Decotigny struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET }; 5002f7ca802SSteve Glendinning unsigned long flags; 5012f7ca802SSteve Glendinning u16 lcladv, rmtadv; 502769ea6d8SSteve Glendinning int ret; 5032f7ca802SSteve Glendinning 5042f7ca802SSteve Glendinning /* clear interrupt status */ 505769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC); 506769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading PHY_INT_SRC"); 507769ea6d8SSteve Glendinning 508769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 509769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing INT_STS"); 5102f7ca802SSteve Glendinning 5112f7ca802SSteve Glendinning mii_check_media(mii, 1, 1); 5122f7ca802SSteve Glendinning mii_ethtool_gset(&dev->mii, &ecmd); 5132f7ca802SSteve Glendinning lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE); 5142f7ca802SSteve Glendinning rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA); 5152f7ca802SSteve Glendinning 5168ae6dacaSDavid Decotigny netif_dbg(dev, link, dev->net, 5178ae6dacaSDavid Decotigny "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n", 5188ae6dacaSDavid Decotigny ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv); 5192f7ca802SSteve Glendinning 5202f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 5212f7ca802SSteve Glendinning if (ecmd.duplex != DUPLEX_FULL) { 5222f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_FDPX_; 5232f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RCVOWN_; 5242f7ca802SSteve Glendinning } else { 5252f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_RCVOWN_; 5262f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_FDPX_; 5272f7ca802SSteve Glendinning } 5282f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 5292f7ca802SSteve Glendinning 530769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 531769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing MAC_CR"); 5322f7ca802SSteve Glendinning 533769ea6d8SSteve Glendinning ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv); 534769ea6d8SSteve Glendinning check_warn_return(ret, "Error updating PHY flow control"); 5352f7ca802SSteve Glendinning 5362f7ca802SSteve Glendinning return 0; 5372f7ca802SSteve Glendinning } 5382f7ca802SSteve Glendinning 5392f7ca802SSteve Glendinning static void smsc95xx_status(struct usbnet *dev, struct urb *urb) 5402f7ca802SSteve Glendinning { 5412f7ca802SSteve Glendinning u32 intdata; 5422f7ca802SSteve Glendinning 5432f7ca802SSteve Glendinning if (urb->actual_length != 4) { 54460b86755SJoe Perches netdev_warn(dev->net, "unexpected urb length %d\n", 54560b86755SJoe Perches urb->actual_length); 5462f7ca802SSteve Glendinning return; 5472f7ca802SSteve Glendinning } 5482f7ca802SSteve Glendinning 5492f7ca802SSteve Glendinning memcpy(&intdata, urb->transfer_buffer, 4); 5501d74a6bdSSteve Glendinning le32_to_cpus(&intdata); 5512f7ca802SSteve Glendinning 552a475f603SJoe Perches netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata); 5532f7ca802SSteve Glendinning 5542f7ca802SSteve Glendinning if (intdata & INT_ENP_PHY_INT_) 5552f7ca802SSteve Glendinning usbnet_defer_kevent(dev, EVENT_LINK_RESET); 5562f7ca802SSteve Glendinning else 55760b86755SJoe Perches netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n", 55860b86755SJoe Perches intdata); 5592f7ca802SSteve Glendinning } 5602f7ca802SSteve Glendinning 561f7b29271SSteve Glendinning /* Enable or disable Tx & Rx checksum offload engines */ 562c8f44affSMichał Mirosław static int smsc95xx_set_features(struct net_device *netdev, 563c8f44affSMichał Mirosław netdev_features_t features) 5642f7ca802SSteve Glendinning { 56578e47fe4SMichał Mirosław struct usbnet *dev = netdev_priv(netdev); 5662f7ca802SSteve Glendinning u32 read_buf; 56778e47fe4SMichał Mirosław int ret; 56878e47fe4SMichał Mirosław 56978e47fe4SMichał Mirosław ret = smsc95xx_read_reg(dev, COE_CR, &read_buf); 570769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read COE_CR: %d\n", ret); 5712f7ca802SSteve Glendinning 57278e47fe4SMichał Mirosław if (features & NETIF_F_HW_CSUM) 573f7b29271SSteve Glendinning read_buf |= Tx_COE_EN_; 574f7b29271SSteve Glendinning else 575f7b29271SSteve Glendinning read_buf &= ~Tx_COE_EN_; 576f7b29271SSteve Glendinning 57778e47fe4SMichał Mirosław if (features & NETIF_F_RXCSUM) 5782f7ca802SSteve Glendinning read_buf |= Rx_COE_EN_; 5792f7ca802SSteve Glendinning else 5802f7ca802SSteve Glendinning read_buf &= ~Rx_COE_EN_; 5812f7ca802SSteve Glendinning 5822f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, COE_CR, read_buf); 583769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write COE_CR: %d\n", ret); 5842f7ca802SSteve Glendinning 585a475f603SJoe Perches netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf); 5862f7ca802SSteve Glendinning return 0; 5872f7ca802SSteve Glendinning } 5882f7ca802SSteve Glendinning 5892f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net) 5902f7ca802SSteve Glendinning { 5912f7ca802SSteve Glendinning return MAX_EEPROM_SIZE; 5922f7ca802SSteve Glendinning } 5932f7ca802SSteve Glendinning 5942f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev, 5952f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 5962f7ca802SSteve Glendinning { 5972f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 5982f7ca802SSteve Glendinning 5992f7ca802SSteve Glendinning ee->magic = LAN95XX_EEPROM_MAGIC; 6002f7ca802SSteve Glendinning 6012f7ca802SSteve Glendinning return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data); 6022f7ca802SSteve Glendinning } 6032f7ca802SSteve Glendinning 6042f7ca802SSteve Glendinning static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev, 6052f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 6062f7ca802SSteve Glendinning { 6072f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6082f7ca802SSteve Glendinning 6092f7ca802SSteve Glendinning if (ee->magic != LAN95XX_EEPROM_MAGIC) { 61060b86755SJoe Perches netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n", 6112f7ca802SSteve Glendinning ee->magic); 6122f7ca802SSteve Glendinning return -EINVAL; 6132f7ca802SSteve Glendinning } 6142f7ca802SSteve Glendinning 6152f7ca802SSteve Glendinning return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data); 6162f7ca802SSteve Glendinning } 6172f7ca802SSteve Glendinning 6189fa32e94SEmeric Vigier static int smsc95xx_ethtool_getregslen(struct net_device *netdev) 6199fa32e94SEmeric Vigier { 6209fa32e94SEmeric Vigier /* all smsc95xx registers */ 6219fa32e94SEmeric Vigier return COE_CR - ID_REV + 1; 6229fa32e94SEmeric Vigier } 6239fa32e94SEmeric Vigier 6249fa32e94SEmeric Vigier static void 6259fa32e94SEmeric Vigier smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs, 6269fa32e94SEmeric Vigier void *buf) 6279fa32e94SEmeric Vigier { 6289fa32e94SEmeric Vigier struct usbnet *dev = netdev_priv(netdev); 629d348446bSDan Carpenter unsigned int i, j; 630d348446bSDan Carpenter int retval; 6319fa32e94SEmeric Vigier u32 *data = buf; 6329fa32e94SEmeric Vigier 6339fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, ID_REV, ®s->version); 6349fa32e94SEmeric Vigier if (retval < 0) { 6359fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read ID_REV\n"); 6369fa32e94SEmeric Vigier return; 6379fa32e94SEmeric Vigier } 6389fa32e94SEmeric Vigier 6399fa32e94SEmeric Vigier for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) { 6409fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, i, &data[j]); 6419fa32e94SEmeric Vigier if (retval < 0) { 6429fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i); 6439fa32e94SEmeric Vigier return; 6449fa32e94SEmeric Vigier } 6459fa32e94SEmeric Vigier } 6469fa32e94SEmeric Vigier } 6479fa32e94SEmeric Vigier 648e0e474a8SSteve Glendinning static void smsc95xx_ethtool_get_wol(struct net_device *net, 649e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 650e0e474a8SSteve Glendinning { 651e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 652e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 653e0e474a8SSteve Glendinning 654e0e474a8SSteve Glendinning wolinfo->supported = SUPPORTED_WAKE; 655e0e474a8SSteve Glendinning wolinfo->wolopts = pdata->wolopts; 656e0e474a8SSteve Glendinning } 657e0e474a8SSteve Glendinning 658e0e474a8SSteve Glendinning static int smsc95xx_ethtool_set_wol(struct net_device *net, 659e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 660e0e474a8SSteve Glendinning { 661e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 662e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 663e0e474a8SSteve Glendinning 664e0e474a8SSteve Glendinning pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE; 665e0e474a8SSteve Glendinning return 0; 666e0e474a8SSteve Glendinning } 667e0e474a8SSteve Glendinning 6680fc0b732SStephen Hemminger static const struct ethtool_ops smsc95xx_ethtool_ops = { 6692f7ca802SSteve Glendinning .get_link = usbnet_get_link, 6702f7ca802SSteve Glendinning .nway_reset = usbnet_nway_reset, 6712f7ca802SSteve Glendinning .get_drvinfo = usbnet_get_drvinfo, 6722f7ca802SSteve Glendinning .get_msglevel = usbnet_get_msglevel, 6732f7ca802SSteve Glendinning .set_msglevel = usbnet_set_msglevel, 6742f7ca802SSteve Glendinning .get_settings = usbnet_get_settings, 6752f7ca802SSteve Glendinning .set_settings = usbnet_set_settings, 6762f7ca802SSteve Glendinning .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len, 6772f7ca802SSteve Glendinning .get_eeprom = smsc95xx_ethtool_get_eeprom, 6782f7ca802SSteve Glendinning .set_eeprom = smsc95xx_ethtool_set_eeprom, 6799fa32e94SEmeric Vigier .get_regs_len = smsc95xx_ethtool_getregslen, 6809fa32e94SEmeric Vigier .get_regs = smsc95xx_ethtool_getregs, 681e0e474a8SSteve Glendinning .get_wol = smsc95xx_ethtool_get_wol, 682e0e474a8SSteve Glendinning .set_wol = smsc95xx_ethtool_set_wol, 6832f7ca802SSteve Glendinning }; 6842f7ca802SSteve Glendinning 6852f7ca802SSteve Glendinning static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd) 6862f7ca802SSteve Glendinning { 6872f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6882f7ca802SSteve Glendinning 6892f7ca802SSteve Glendinning if (!netif_running(netdev)) 6902f7ca802SSteve Glendinning return -EINVAL; 6912f7ca802SSteve Glendinning 6922f7ca802SSteve Glendinning return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL); 6932f7ca802SSteve Glendinning } 6942f7ca802SSteve Glendinning 6952f7ca802SSteve Glendinning static void smsc95xx_init_mac_address(struct usbnet *dev) 6962f7ca802SSteve Glendinning { 6972f7ca802SSteve Glendinning /* try reading mac address from EEPROM */ 6982f7ca802SSteve Glendinning if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN, 6992f7ca802SSteve Glendinning dev->net->dev_addr) == 0) { 7002f7ca802SSteve Glendinning if (is_valid_ether_addr(dev->net->dev_addr)) { 7012f7ca802SSteve Glendinning /* eeprom values are valid so use them */ 702a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n"); 7032f7ca802SSteve Glendinning return; 7042f7ca802SSteve Glendinning } 7052f7ca802SSteve Glendinning } 7062f7ca802SSteve Glendinning 7072f7ca802SSteve Glendinning /* no eeprom, or eeprom values are invalid. generate random MAC */ 708f2cedb63SDanny Kukawka eth_hw_addr_random(dev->net); 709c7e12eadSJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n"); 7102f7ca802SSteve Glendinning } 7112f7ca802SSteve Glendinning 7122f7ca802SSteve Glendinning static int smsc95xx_set_mac_address(struct usbnet *dev) 7132f7ca802SSteve Glendinning { 7142f7ca802SSteve Glendinning u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 | 7152f7ca802SSteve Glendinning dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24; 7162f7ca802SSteve Glendinning u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8; 7172f7ca802SSteve Glendinning int ret; 7182f7ca802SSteve Glendinning 7192f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRL, addr_lo); 720769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write ADDRL: %d\n", ret); 7212f7ca802SSteve Glendinning 7222f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRH, addr_hi); 723769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write ADDRH: %d\n", ret); 7242f7ca802SSteve Glendinning 7252f7ca802SSteve Glendinning return 0; 7262f7ca802SSteve Glendinning } 7272f7ca802SSteve Glendinning 7282f7ca802SSteve Glendinning /* starts the TX path */ 729769ea6d8SSteve Glendinning static int smsc95xx_start_tx_path(struct usbnet *dev) 7302f7ca802SSteve Glendinning { 7312f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7322f7ca802SSteve Glendinning unsigned long flags; 733769ea6d8SSteve Glendinning int ret; 7342f7ca802SSteve Glendinning 7352f7ca802SSteve Glendinning /* Enable Tx at MAC */ 7362f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 7372f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_TXEN_; 7382f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 7392f7ca802SSteve Glendinning 740769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 741769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret); 7422f7ca802SSteve Glendinning 7432f7ca802SSteve Glendinning /* Enable Tx at SCSRs */ 744769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_); 745769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret); 746769ea6d8SSteve Glendinning 747769ea6d8SSteve Glendinning return 0; 7482f7ca802SSteve Glendinning } 7492f7ca802SSteve Glendinning 7502f7ca802SSteve Glendinning /* Starts the Receive path */ 751ec32115dSMing Lei static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm) 7522f7ca802SSteve Glendinning { 7532f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7542f7ca802SSteve Glendinning unsigned long flags; 755769ea6d8SSteve Glendinning int ret; 7562f7ca802SSteve Glendinning 7572f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 7582f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RXEN_; 7592f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 7602f7ca802SSteve Glendinning 761ec32115dSMing Lei ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm); 762769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret); 763769ea6d8SSteve Glendinning 764769ea6d8SSteve Glendinning return 0; 7652f7ca802SSteve Glendinning } 7662f7ca802SSteve Glendinning 7672f7ca802SSteve Glendinning static int smsc95xx_phy_initialize(struct usbnet *dev) 7682f7ca802SSteve Glendinning { 769769ea6d8SSteve Glendinning int bmcr, ret, timeout = 0; 770db443c44SSteve Glendinning 7712f7ca802SSteve Glendinning /* Initialize MII structure */ 7722f7ca802SSteve Glendinning dev->mii.dev = dev->net; 7732f7ca802SSteve Glendinning dev->mii.mdio_read = smsc95xx_mdio_read; 7742f7ca802SSteve Glendinning dev->mii.mdio_write = smsc95xx_mdio_write; 7752f7ca802SSteve Glendinning dev->mii.phy_id_mask = 0x1f; 7762f7ca802SSteve Glendinning dev->mii.reg_num_mask = 0x1f; 7772f7ca802SSteve Glendinning dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID; 7782f7ca802SSteve Glendinning 779db443c44SSteve Glendinning /* reset phy and wait for reset to complete */ 7802f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET); 781db443c44SSteve Glendinning 782db443c44SSteve Glendinning do { 783db443c44SSteve Glendinning msleep(10); 784db443c44SSteve Glendinning bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR); 785db443c44SSteve Glendinning timeout++; 786d9460920SRabin Vincent } while ((bmcr & BMCR_RESET) && (timeout < 100)); 787db443c44SSteve Glendinning 788db443c44SSteve Glendinning if (timeout >= 100) { 789db443c44SSteve Glendinning netdev_warn(dev->net, "timeout on PHY Reset"); 790db443c44SSteve Glendinning return -EIO; 791db443c44SSteve Glendinning } 792db443c44SSteve Glendinning 7932f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE, 7942f7ca802SSteve Glendinning ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP | 7952f7ca802SSteve Glendinning ADVERTISE_PAUSE_ASYM); 7962f7ca802SSteve Glendinning 7972f7ca802SSteve Glendinning /* read to clear */ 798769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC); 799769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read PHY_INT_SRC during init"); 8002f7ca802SSteve Glendinning 8012f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK, 8022f7ca802SSteve Glendinning PHY_INT_MASK_DEFAULT_); 8032f7ca802SSteve Glendinning mii_nway_restart(&dev->mii); 8042f7ca802SSteve Glendinning 805a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n"); 8062f7ca802SSteve Glendinning return 0; 8072f7ca802SSteve Glendinning } 8082f7ca802SSteve Glendinning 8092f7ca802SSteve Glendinning static int smsc95xx_reset(struct usbnet *dev) 8102f7ca802SSteve Glendinning { 8112f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 8122f7ca802SSteve Glendinning u32 read_buf, write_buf, burst_cap; 8132f7ca802SSteve Glendinning int ret = 0, timeout; 8142f7ca802SSteve Glendinning 815a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n"); 8162f7ca802SSteve Glendinning 8174436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_); 818769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n"); 8192f7ca802SSteve Glendinning 8202f7ca802SSteve Glendinning timeout = 0; 8212f7ca802SSteve Glendinning do { 822cf2acec2SSteve Glendinning msleep(10); 8232f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 824769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 8252f7ca802SSteve Glendinning timeout++; 8262f7ca802SSteve Glendinning } while ((read_buf & HW_CFG_LRST_) && (timeout < 100)); 8272f7ca802SSteve Glendinning 8282f7ca802SSteve Glendinning if (timeout >= 100) { 82960b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n"); 8302f7ca802SSteve Glendinning return ret; 8312f7ca802SSteve Glendinning } 8322f7ca802SSteve Glendinning 8334436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_); 834769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret); 8352f7ca802SSteve Glendinning 8362f7ca802SSteve Glendinning timeout = 0; 8372f7ca802SSteve Glendinning do { 838cf2acec2SSteve Glendinning msleep(10); 8392f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf); 840769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret); 8412f7ca802SSteve Glendinning timeout++; 8422f7ca802SSteve Glendinning } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100)); 8432f7ca802SSteve Glendinning 8442f7ca802SSteve Glendinning if (timeout >= 100) { 84560b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for PHY Reset\n"); 8462f7ca802SSteve Glendinning return ret; 8472f7ca802SSteve Glendinning } 8482f7ca802SSteve Glendinning 8492f7ca802SSteve Glendinning ret = smsc95xx_set_mac_address(dev); 8502f7ca802SSteve Glendinning if (ret < 0) 8512f7ca802SSteve Glendinning return ret; 8522f7ca802SSteve Glendinning 853a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 854a475f603SJoe Perches "MAC Address: %pM\n", dev->net->dev_addr); 8552f7ca802SSteve Glendinning 8562f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 857769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 8582f7ca802SSteve Glendinning 859a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 860a475f603SJoe Perches "Read Value from HW_CFG : 0x%08x\n", read_buf); 8612f7ca802SSteve Glendinning 8622f7ca802SSteve Glendinning read_buf |= HW_CFG_BIR_; 8632f7ca802SSteve Glendinning 8642f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 865769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n"); 8662f7ca802SSteve Glendinning 8672f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 868769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 869a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 870a475f603SJoe Perches "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n", 87160b86755SJoe Perches read_buf); 8722f7ca802SSteve Glendinning 8732f7ca802SSteve Glendinning if (!turbo_mode) { 8742f7ca802SSteve Glendinning burst_cap = 0; 8752f7ca802SSteve Glendinning dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE; 8762f7ca802SSteve Glendinning } else if (dev->udev->speed == USB_SPEED_HIGH) { 8772f7ca802SSteve Glendinning burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE; 8782f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE; 8792f7ca802SSteve Glendinning } else { 8802f7ca802SSteve Glendinning burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE; 8812f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE; 8822f7ca802SSteve Glendinning } 8832f7ca802SSteve Glendinning 884a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 885a475f603SJoe Perches "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size); 8862f7ca802SSteve Glendinning 8872f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap); 888769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret); 8892f7ca802SSteve Glendinning 8902f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf); 891769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret); 892769ea6d8SSteve Glendinning 893a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 894a475f603SJoe Perches "Read Value from BURST_CAP after writing: 0x%08x\n", 8952f7ca802SSteve Glendinning read_buf); 8962f7ca802SSteve Glendinning 8974436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY); 898769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret); 8992f7ca802SSteve Glendinning 9002f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf); 901769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret); 902769ea6d8SSteve Glendinning 903a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 904a475f603SJoe Perches "Read Value from BULK_IN_DLY after writing: 0x%08x\n", 90560b86755SJoe Perches read_buf); 9062f7ca802SSteve Glendinning 9072f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 908769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 909769ea6d8SSteve Glendinning 910a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 911a475f603SJoe Perches "Read Value from HW_CFG: 0x%08x\n", read_buf); 9122f7ca802SSteve Glendinning 9132f7ca802SSteve Glendinning if (turbo_mode) 9142f7ca802SSteve Glendinning read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_); 9152f7ca802SSteve Glendinning 9162f7ca802SSteve Glendinning read_buf &= ~HW_CFG_RXDOFF_; 9172f7ca802SSteve Glendinning 9182f7ca802SSteve Glendinning /* set Rx data offset=2, Make IP header aligns on word boundary. */ 9192f7ca802SSteve Glendinning read_buf |= NET_IP_ALIGN << 9; 9202f7ca802SSteve Glendinning 9212f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 922769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret); 9232f7ca802SSteve Glendinning 9242f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 925769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 926769ea6d8SSteve Glendinning 927a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 928a475f603SJoe Perches "Read Value from HW_CFG after writing: 0x%08x\n", read_buf); 9292f7ca802SSteve Glendinning 9304436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 931769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write INT_STS: %d\n", ret); 9322f7ca802SSteve Glendinning 9332f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &read_buf); 934769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read ID_REV: %d\n", ret); 935a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf); 9362f7ca802SSteve Glendinning 937f293501cSSteve Glendinning /* Configure GPIO pins as LED outputs */ 938f293501cSSteve Glendinning write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED | 939f293501cSSteve Glendinning LED_GPIO_CFG_FDX_LED; 940f293501cSSteve Glendinning ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf); 941769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret); 942f293501cSSteve Glendinning 9432f7ca802SSteve Glendinning /* Init Tx */ 9444436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, 0); 945769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write FLOW: %d\n", ret); 9462f7ca802SSteve Glendinning 9474436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT); 948769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret); 9492f7ca802SSteve Glendinning 9502f7ca802SSteve Glendinning /* Don't need mac_cr_lock during initialisation */ 9512f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr); 952769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret); 9532f7ca802SSteve Glendinning 9542f7ca802SSteve Glendinning /* Init Rx */ 9552f7ca802SSteve Glendinning /* Set Vlan */ 9564436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q); 957769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write VLAN1: %d\n", ret); 9582f7ca802SSteve Glendinning 959f7b29271SSteve Glendinning /* Enable or disable checksum offload engines */ 960769ea6d8SSteve Glendinning ret = smsc95xx_set_features(dev->net, dev->net->features); 961769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to set checksum offload features"); 9622f7ca802SSteve Glendinning 9632f7ca802SSteve Glendinning smsc95xx_set_multicast(dev->net); 9642f7ca802SSteve Glendinning 965769ea6d8SSteve Glendinning ret = smsc95xx_phy_initialize(dev); 966769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to init PHY"); 9672f7ca802SSteve Glendinning 9682f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf); 969769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret); 9702f7ca802SSteve Glendinning 9712f7ca802SSteve Glendinning /* enable PHY interrupts */ 9722f7ca802SSteve Glendinning read_buf |= INT_EP_CTL_PHY_INT_; 9732f7ca802SSteve Glendinning 9742f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf); 975769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret); 9762f7ca802SSteve Glendinning 977769ea6d8SSteve Glendinning ret = smsc95xx_start_tx_path(dev); 978769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to start TX path"); 979769ea6d8SSteve Glendinning 980ec32115dSMing Lei ret = smsc95xx_start_rx_path(dev, 0); 981769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to start RX path"); 9822f7ca802SSteve Glendinning 983a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n"); 9842f7ca802SSteve Glendinning return 0; 9852f7ca802SSteve Glendinning } 9862f7ca802SSteve Glendinning 98763e77b39SStephen Hemminger static const struct net_device_ops smsc95xx_netdev_ops = { 98863e77b39SStephen Hemminger .ndo_open = usbnet_open, 98963e77b39SStephen Hemminger .ndo_stop = usbnet_stop, 99063e77b39SStephen Hemminger .ndo_start_xmit = usbnet_start_xmit, 99163e77b39SStephen Hemminger .ndo_tx_timeout = usbnet_tx_timeout, 99263e77b39SStephen Hemminger .ndo_change_mtu = usbnet_change_mtu, 99363e77b39SStephen Hemminger .ndo_set_mac_address = eth_mac_addr, 99463e77b39SStephen Hemminger .ndo_validate_addr = eth_validate_addr, 99563e77b39SStephen Hemminger .ndo_do_ioctl = smsc95xx_ioctl, 996afc4b13dSJiri Pirko .ndo_set_rx_mode = smsc95xx_set_multicast, 99778e47fe4SMichał Mirosław .ndo_set_features = smsc95xx_set_features, 99863e77b39SStephen Hemminger }; 99963e77b39SStephen Hemminger 10002f7ca802SSteve Glendinning static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf) 10012f7ca802SSteve Glendinning { 10022f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = NULL; 1003bbd9f9eeSSteve Glendinning u32 val; 10042f7ca802SSteve Glendinning int ret; 10052f7ca802SSteve Glendinning 10062f7ca802SSteve Glendinning printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n"); 10072f7ca802SSteve Glendinning 10082f7ca802SSteve Glendinning ret = usbnet_get_endpoints(dev, intf); 1009769ea6d8SSteve Glendinning check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret); 10102f7ca802SSteve Glendinning 10112f7ca802SSteve Glendinning dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv), 10122f7ca802SSteve Glendinning GFP_KERNEL); 10132f7ca802SSteve Glendinning 10142f7ca802SSteve Glendinning pdata = (struct smsc95xx_priv *)(dev->data[0]); 10152f7ca802SSteve Glendinning if (!pdata) { 101660b86755SJoe Perches netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n"); 10172f7ca802SSteve Glendinning return -ENOMEM; 10182f7ca802SSteve Glendinning } 10192f7ca802SSteve Glendinning 10202f7ca802SSteve Glendinning spin_lock_init(&pdata->mac_cr_lock); 10212f7ca802SSteve Glendinning 102278e47fe4SMichał Mirosław if (DEFAULT_TX_CSUM_ENABLE) 102378e47fe4SMichał Mirosław dev->net->features |= NETIF_F_HW_CSUM; 102478e47fe4SMichał Mirosław if (DEFAULT_RX_CSUM_ENABLE) 102578e47fe4SMichał Mirosław dev->net->features |= NETIF_F_RXCSUM; 102678e47fe4SMichał Mirosław 102778e47fe4SMichał Mirosław dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM; 10282f7ca802SSteve Glendinning 1029f4e8ab7cSBernard Blackham smsc95xx_init_mac_address(dev); 1030f4e8ab7cSBernard Blackham 10312f7ca802SSteve Glendinning /* Init all registers */ 10322f7ca802SSteve Glendinning ret = smsc95xx_reset(dev); 10332f7ca802SSteve Glendinning 1034bbd9f9eeSSteve Glendinning /* detect device revision as different features may be available */ 1035bbd9f9eeSSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &val); 1036bbd9f9eeSSteve Glendinning check_warn_return(ret, "Failed to read ID_REV: %d\n", ret); 1037bbd9f9eeSSteve Glendinning val >>= 16; 1038*9ebca507SSteve Glendinning 1039*9ebca507SSteve Glendinning if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) || 1040*9ebca507SSteve Glendinning (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_)) 1041*9ebca507SSteve Glendinning pdata->features = (FEATURE_8_WAKEUP_FILTERS | 1042*9ebca507SSteve Glendinning FEATURE_PHY_NLP_CROSSOVER | 1043*9ebca507SSteve Glendinning FEATURE_AUTOSUSPEND); 1044*9ebca507SSteve Glendinning else if (val == ID_REV_CHIP_ID_9512_) 1045*9ebca507SSteve Glendinning pdata->features = FEATURE_8_WAKEUP_FILTERS; 1046bbd9f9eeSSteve Glendinning 104763e77b39SStephen Hemminger dev->net->netdev_ops = &smsc95xx_netdev_ops; 10482f7ca802SSteve Glendinning dev->net->ethtool_ops = &smsc95xx_ethtool_ops; 10492f7ca802SSteve Glendinning dev->net->flags |= IFF_MULTICAST; 105078e47fe4SMichał Mirosław dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM; 10519bbf5660SStephane Fillod dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len; 10522f7ca802SSteve Glendinning return 0; 10532f7ca802SSteve Glendinning } 10542f7ca802SSteve Glendinning 10552f7ca802SSteve Glendinning static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf) 10562f7ca802SSteve Glendinning { 10572f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 10582f7ca802SSteve Glendinning if (pdata) { 1059a475f603SJoe Perches netif_dbg(dev, ifdown, dev->net, "free pdata\n"); 10602f7ca802SSteve Glendinning kfree(pdata); 10612f7ca802SSteve Glendinning pdata = NULL; 10622f7ca802SSteve Glendinning dev->data[0] = 0; 10632f7ca802SSteve Glendinning } 10642f7ca802SSteve Glendinning } 10652f7ca802SSteve Glendinning 1066bbd9f9eeSSteve Glendinning static u16 smsc_crc(const u8 *buffer, size_t len, int filter) 1067bbd9f9eeSSteve Glendinning { 1068bbd9f9eeSSteve Glendinning return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16); 1069bbd9f9eeSSteve Glendinning } 1070bbd9f9eeSSteve Glendinning 1071b5a04475SSteve Glendinning static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message) 1072b5a04475SSteve Glendinning { 1073b5a04475SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1074e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1075b5a04475SSteve Glendinning int ret; 1076b5a04475SSteve Glendinning u32 val; 1077b5a04475SSteve Glendinning 1078b5a04475SSteve Glendinning ret = usbnet_suspend(intf, message); 1079b5a04475SSteve Glendinning check_warn_return(ret, "usbnet_suspend error"); 1080b5a04475SSteve Glendinning 1081e0e474a8SSteve Glendinning /* if no wol options set, enter lowest power SUSPEND2 mode */ 1082e0e474a8SSteve Glendinning if (!(pdata->wolopts & SUPPORTED_WAKE)) { 1083b5a04475SSteve Glendinning netdev_info(dev->net, "entering SUSPEND2 mode"); 1084b5a04475SSteve Glendinning 1085e0e474a8SSteve Glendinning /* disable energy detect (link up) & wake up events */ 1086ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1087e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1088e0e474a8SSteve Glendinning 1089e0e474a8SSteve Glendinning val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_); 1090e0e474a8SSteve Glendinning 1091ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1092e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1093e0e474a8SSteve Glendinning 1094ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1095e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1096e0e474a8SSteve Glendinning 1097e0e474a8SSteve Glendinning val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_); 1098e0e474a8SSteve Glendinning 1099ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1100e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1101e0e474a8SSteve Glendinning 1102e0e474a8SSteve Glendinning /* enter suspend2 mode */ 1103ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1104b5a04475SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1105b5a04475SSteve Glendinning 1106b5a04475SSteve Glendinning val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_); 1107b5a04475SSteve Glendinning val |= PM_CTL_SUS_MODE_2; 1108b5a04475SSteve Glendinning 1109ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1110b5a04475SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1111b5a04475SSteve Glendinning 1112b5a04475SSteve Glendinning return 0; 1113b5a04475SSteve Glendinning } 1114b5a04475SSteve Glendinning 1115bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 1116bbd9f9eeSSteve Glendinning u32 *filter_mask = kzalloc(32, GFP_KERNEL); 111706a221beSMing Lei u32 command[2]; 111806a221beSMing Lei u32 offset[2]; 111906a221beSMing Lei u32 crc[4]; 1120*9ebca507SSteve Glendinning int wuff_filter_count = 1121*9ebca507SSteve Glendinning (pdata->features & FEATURE_8_WAKEUP_FILTERS) ? 1122*9ebca507SSteve Glendinning LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM; 1123bbd9f9eeSSteve Glendinning int i, filter = 0; 1124bbd9f9eeSSteve Glendinning 112506a221beSMing Lei memset(command, 0, sizeof(command)); 112606a221beSMing Lei memset(offset, 0, sizeof(offset)); 112706a221beSMing Lei memset(crc, 0, sizeof(crc)); 112806a221beSMing Lei 1129bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_BCAST) { 1130bbd9f9eeSSteve Glendinning const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF}; 1131bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling broadcast detection"); 1132bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1133bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1134bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1135bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1136bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1137bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1138bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(bcast, 6, filter); 1139bbd9f9eeSSteve Glendinning filter++; 1140bbd9f9eeSSteve Glendinning } 1141bbd9f9eeSSteve Glendinning 1142bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_MCAST) { 1143bbd9f9eeSSteve Glendinning const u8 mcast[] = {0x01, 0x00, 0x5E}; 1144bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling multicast detection"); 1145bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0007; 1146bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1147bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1148bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1149bbd9f9eeSSteve Glendinning command[filter/4] |= 0x09UL << ((filter % 4) * 8); 1150bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1151bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(mcast, 3, filter); 1152bbd9f9eeSSteve Glendinning filter++; 1153bbd9f9eeSSteve Glendinning } 1154bbd9f9eeSSteve Glendinning 1155bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_ARP) { 1156bbd9f9eeSSteve Glendinning const u8 arp[] = {0x08, 0x06}; 1157bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling ARP detection"); 1158bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0003; 1159bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1160bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1161bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1162bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1163bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x0C << ((filter % 4) * 8); 1164bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(arp, 2, filter); 1165bbd9f9eeSSteve Glendinning filter++; 1166bbd9f9eeSSteve Glendinning } 1167bbd9f9eeSSteve Glendinning 1168bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_UCAST) { 1169bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling unicast detection"); 1170bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1171bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1172bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1173bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1174bbd9f9eeSSteve Glendinning command[filter/4] |= 0x01UL << ((filter % 4) * 8); 1175bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1176bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter); 1177bbd9f9eeSSteve Glendinning filter++; 1178bbd9f9eeSSteve Glendinning } 1179bbd9f9eeSSteve Glendinning 1180*9ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count * 4); i++) { 1181ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]); 118206a221beSMing Lei if (ret < 0) 118306a221beSMing Lei kfree(filter_mask); 1184bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1185bbd9f9eeSSteve Glendinning } 118606a221beSMing Lei kfree(filter_mask); 1187bbd9f9eeSSteve Glendinning 1188*9ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 4); i++) { 1189ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]); 1190bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1191bbd9f9eeSSteve Glendinning } 1192bbd9f9eeSSteve Glendinning 1193*9ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 4); i++) { 1194ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]); 1195bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1196bbd9f9eeSSteve Glendinning } 1197bbd9f9eeSSteve Glendinning 1198*9ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 2); i++) { 1199ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]); 1200bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1201bbd9f9eeSSteve Glendinning } 1202bbd9f9eeSSteve Glendinning 1203bbd9f9eeSSteve Glendinning /* clear any pending pattern match packet status */ 1204ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1205bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1206bbd9f9eeSSteve Glendinning 1207bbd9f9eeSSteve Glendinning val |= WUCSR_WUFR_; 1208bbd9f9eeSSteve Glendinning 1209ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1210bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1211bbd9f9eeSSteve Glendinning } 1212bbd9f9eeSSteve Glendinning 1213e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 1214e0e474a8SSteve Glendinning /* clear any pending magic packet status */ 1215ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1216e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1217e0e474a8SSteve Glendinning 1218e0e474a8SSteve Glendinning val |= WUCSR_MPR_; 1219e0e474a8SSteve Glendinning 1220ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1221e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1222e0e474a8SSteve Glendinning } 1223e0e474a8SSteve Glendinning 1224bbd9f9eeSSteve Glendinning /* enable/disable wakeup sources */ 1225ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1226e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1227e0e474a8SSteve Glendinning 1228bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 1229bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling pattern match wakeup"); 1230bbd9f9eeSSteve Glendinning val |= WUCSR_WAKE_EN_; 1231bbd9f9eeSSteve Glendinning } else { 1232bbd9f9eeSSteve Glendinning netdev_info(dev->net, "disabling pattern match wakeup"); 1233bbd9f9eeSSteve Glendinning val &= ~WUCSR_WAKE_EN_; 1234bbd9f9eeSSteve Glendinning } 1235bbd9f9eeSSteve Glendinning 1236e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 1237e0e474a8SSteve Glendinning netdev_info(dev->net, "enabling magic packet wakeup"); 1238e0e474a8SSteve Glendinning val |= WUCSR_MPEN_; 1239e0e474a8SSteve Glendinning } else { 1240e0e474a8SSteve Glendinning netdev_info(dev->net, "disabling magic packet wakeup"); 1241e0e474a8SSteve Glendinning val &= ~WUCSR_MPEN_; 1242e0e474a8SSteve Glendinning } 1243e0e474a8SSteve Glendinning 1244ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1245e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1246e0e474a8SSteve Glendinning 1247e0e474a8SSteve Glendinning /* enable wol wakeup source */ 1248ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1249e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1250e0e474a8SSteve Glendinning 1251e0e474a8SSteve Glendinning val |= PM_CTL_WOL_EN_; 1252e0e474a8SSteve Glendinning 1253ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1254e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1255e0e474a8SSteve Glendinning 1256bbd9f9eeSSteve Glendinning /* enable receiver to enable frame reception */ 1257ec32115dSMing Lei smsc95xx_start_rx_path(dev, 1); 1258e0e474a8SSteve Glendinning 1259e0e474a8SSteve Glendinning /* some wol options are enabled, so enter SUSPEND0 */ 1260e0e474a8SSteve Glendinning netdev_info(dev->net, "entering SUSPEND0 mode"); 1261e0e474a8SSteve Glendinning 1262ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1263e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1264e0e474a8SSteve Glendinning 1265e0e474a8SSteve Glendinning val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_)); 1266e0e474a8SSteve Glendinning val |= PM_CTL_SUS_MODE_0; 1267e0e474a8SSteve Glendinning 1268ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1269e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1270e0e474a8SSteve Glendinning 1271e0e474a8SSteve Glendinning /* clear wol status */ 1272e0e474a8SSteve Glendinning val &= ~PM_CTL_WUPS_; 1273e0e474a8SSteve Glendinning val |= PM_CTL_WUPS_WOL_; 1274ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1275e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1276e0e474a8SSteve Glendinning 1277e0e474a8SSteve Glendinning /* read back PM_CTRL */ 1278ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1279e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1280e0e474a8SSteve Glendinning 1281e0e474a8SSteve Glendinning smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP); 1282e0e474a8SSteve Glendinning 1283e0e474a8SSteve Glendinning return 0; 1284e0e474a8SSteve Glendinning } 1285e0e474a8SSteve Glendinning 1286e0e474a8SSteve Glendinning static int smsc95xx_resume(struct usb_interface *intf) 1287e0e474a8SSteve Glendinning { 1288e0e474a8SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1289e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1290e0e474a8SSteve Glendinning int ret; 1291e0e474a8SSteve Glendinning u32 val; 1292e0e474a8SSteve Glendinning 1293e0e474a8SSteve Glendinning BUG_ON(!dev); 1294e0e474a8SSteve Glendinning 1295bbd9f9eeSSteve Glendinning if (pdata->wolopts) { 1296e0e474a8SSteve Glendinning smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP); 1297e0e474a8SSteve Glendinning 1298bbd9f9eeSSteve Glendinning /* clear wake-up sources */ 1299ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1300e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1301e0e474a8SSteve Glendinning 1302bbd9f9eeSSteve Glendinning val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_); 1303e0e474a8SSteve Glendinning 1304ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1305e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1306e0e474a8SSteve Glendinning 1307e0e474a8SSteve Glendinning /* clear wake-up status */ 1308ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1309e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1310e0e474a8SSteve Glendinning 1311e0e474a8SSteve Glendinning val &= ~PM_CTL_WOL_EN_; 1312e0e474a8SSteve Glendinning val |= PM_CTL_WUPS_; 1313e0e474a8SSteve Glendinning 1314ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1315e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1316e0e474a8SSteve Glendinning } 1317e0e474a8SSteve Glendinning 1318af3d7c1eSSteve Glendinning ret = usbnet_resume(intf); 1319e0e474a8SSteve Glendinning check_warn_return(ret, "usbnet_resume error"); 1320e0e474a8SSteve Glendinning 1321e0e474a8SSteve Glendinning return 0; 1322e0e474a8SSteve Glendinning } 1323e0e474a8SSteve Glendinning 13242f7ca802SSteve Glendinning static void smsc95xx_rx_csum_offload(struct sk_buff *skb) 13252f7ca802SSteve Glendinning { 13262f7ca802SSteve Glendinning skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2); 13272f7ca802SSteve Glendinning skb->ip_summed = CHECKSUM_COMPLETE; 13282f7ca802SSteve Glendinning skb_trim(skb, skb->len - 2); 13292f7ca802SSteve Glendinning } 13302f7ca802SSteve Glendinning 13312f7ca802SSteve Glendinning static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb) 13322f7ca802SSteve Glendinning { 13332f7ca802SSteve Glendinning while (skb->len > 0) { 13342f7ca802SSteve Glendinning u32 header, align_count; 13352f7ca802SSteve Glendinning struct sk_buff *ax_skb; 13362f7ca802SSteve Glendinning unsigned char *packet; 13372f7ca802SSteve Glendinning u16 size; 13382f7ca802SSteve Glendinning 13392f7ca802SSteve Glendinning memcpy(&header, skb->data, sizeof(header)); 13402f7ca802SSteve Glendinning le32_to_cpus(&header); 13412f7ca802SSteve Glendinning skb_pull(skb, 4 + NET_IP_ALIGN); 13422f7ca802SSteve Glendinning packet = skb->data; 13432f7ca802SSteve Glendinning 13442f7ca802SSteve Glendinning /* get the packet length */ 13452f7ca802SSteve Glendinning size = (u16)((header & RX_STS_FL_) >> 16); 13462f7ca802SSteve Glendinning align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4; 13472f7ca802SSteve Glendinning 13482f7ca802SSteve Glendinning if (unlikely(header & RX_STS_ES_)) { 1349a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1350a475f603SJoe Perches "Error header=0x%08x\n", header); 135180667ac1SHerbert Xu dev->net->stats.rx_errors++; 135280667ac1SHerbert Xu dev->net->stats.rx_dropped++; 13532f7ca802SSteve Glendinning 13542f7ca802SSteve Glendinning if (header & RX_STS_CRC_) { 135580667ac1SHerbert Xu dev->net->stats.rx_crc_errors++; 13562f7ca802SSteve Glendinning } else { 13572f7ca802SSteve Glendinning if (header & (RX_STS_TL_ | RX_STS_RF_)) 135880667ac1SHerbert Xu dev->net->stats.rx_frame_errors++; 13592f7ca802SSteve Glendinning 13602f7ca802SSteve Glendinning if ((header & RX_STS_LE_) && 13612f7ca802SSteve Glendinning (!(header & RX_STS_FT_))) 136280667ac1SHerbert Xu dev->net->stats.rx_length_errors++; 13632f7ca802SSteve Glendinning } 13642f7ca802SSteve Glendinning } else { 13652f7ca802SSteve Glendinning /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */ 13662f7ca802SSteve Glendinning if (unlikely(size > (ETH_FRAME_LEN + 12))) { 1367a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1368a475f603SJoe Perches "size err header=0x%08x\n", header); 13692f7ca802SSteve Glendinning return 0; 13702f7ca802SSteve Glendinning } 13712f7ca802SSteve Glendinning 13722f7ca802SSteve Glendinning /* last frame in this batch */ 13732f7ca802SSteve Glendinning if (skb->len == size) { 137478e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 13752f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(skb); 1376df18accaSPeter Korsgaard skb_trim(skb, skb->len - 4); /* remove fcs */ 13772f7ca802SSteve Glendinning skb->truesize = size + sizeof(struct sk_buff); 13782f7ca802SSteve Glendinning 13792f7ca802SSteve Glendinning return 1; 13802f7ca802SSteve Glendinning } 13812f7ca802SSteve Glendinning 13822f7ca802SSteve Glendinning ax_skb = skb_clone(skb, GFP_ATOMIC); 13832f7ca802SSteve Glendinning if (unlikely(!ax_skb)) { 138460b86755SJoe Perches netdev_warn(dev->net, "Error allocating skb\n"); 13852f7ca802SSteve Glendinning return 0; 13862f7ca802SSteve Glendinning } 13872f7ca802SSteve Glendinning 13882f7ca802SSteve Glendinning ax_skb->len = size; 13892f7ca802SSteve Glendinning ax_skb->data = packet; 13902f7ca802SSteve Glendinning skb_set_tail_pointer(ax_skb, size); 13912f7ca802SSteve Glendinning 139278e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 13932f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(ax_skb); 1394df18accaSPeter Korsgaard skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */ 13952f7ca802SSteve Glendinning ax_skb->truesize = size + sizeof(struct sk_buff); 13962f7ca802SSteve Glendinning 13972f7ca802SSteve Glendinning usbnet_skb_return(dev, ax_skb); 13982f7ca802SSteve Glendinning } 13992f7ca802SSteve Glendinning 14002f7ca802SSteve Glendinning skb_pull(skb, size); 14012f7ca802SSteve Glendinning 14022f7ca802SSteve Glendinning /* padding bytes before the next frame starts */ 14032f7ca802SSteve Glendinning if (skb->len) 14042f7ca802SSteve Glendinning skb_pull(skb, align_count); 14052f7ca802SSteve Glendinning } 14062f7ca802SSteve Glendinning 14072f7ca802SSteve Glendinning if (unlikely(skb->len < 0)) { 140860b86755SJoe Perches netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len); 14092f7ca802SSteve Glendinning return 0; 14102f7ca802SSteve Glendinning } 14112f7ca802SSteve Glendinning 14122f7ca802SSteve Glendinning return 1; 14132f7ca802SSteve Glendinning } 14142f7ca802SSteve Glendinning 1415f7b29271SSteve Glendinning static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb) 1416f7b29271SSteve Glendinning { 141755508d60SMichał Mirosław u16 low_16 = (u16)skb_checksum_start_offset(skb); 141855508d60SMichał Mirosław u16 high_16 = low_16 + skb->csum_offset; 1419f7b29271SSteve Glendinning return (high_16 << 16) | low_16; 1420f7b29271SSteve Glendinning } 1421f7b29271SSteve Glendinning 14222f7ca802SSteve Glendinning static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev, 14232f7ca802SSteve Glendinning struct sk_buff *skb, gfp_t flags) 14242f7ca802SSteve Glendinning { 142578e47fe4SMichał Mirosław bool csum = skb->ip_summed == CHECKSUM_PARTIAL; 1426f7b29271SSteve Glendinning int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD; 14272f7ca802SSteve Glendinning u32 tx_cmd_a, tx_cmd_b; 14282f7ca802SSteve Glendinning 1429f7b29271SSteve Glendinning /* We do not advertise SG, so skbs should be already linearized */ 1430f7b29271SSteve Glendinning BUG_ON(skb_shinfo(skb)->nr_frags); 1431f7b29271SSteve Glendinning 1432f7b29271SSteve Glendinning if (skb_headroom(skb) < overhead) { 14332f7ca802SSteve Glendinning struct sk_buff *skb2 = skb_copy_expand(skb, 1434f7b29271SSteve Glendinning overhead, 0, flags); 14352f7ca802SSteve Glendinning dev_kfree_skb_any(skb); 14362f7ca802SSteve Glendinning skb = skb2; 14372f7ca802SSteve Glendinning if (!skb) 14382f7ca802SSteve Glendinning return NULL; 14392f7ca802SSteve Glendinning } 14402f7ca802SSteve Glendinning 1441f7b29271SSteve Glendinning if (csum) { 144211bc3088SSteve Glendinning if (skb->len <= 45) { 144311bc3088SSteve Glendinning /* workaround - hardware tx checksum does not work 144411bc3088SSteve Glendinning * properly with extremely small packets */ 144555508d60SMichał Mirosław long csstart = skb_checksum_start_offset(skb); 144611bc3088SSteve Glendinning __wsum calc = csum_partial(skb->data + csstart, 144711bc3088SSteve Glendinning skb->len - csstart, 0); 144811bc3088SSteve Glendinning *((__sum16 *)(skb->data + csstart 144911bc3088SSteve Glendinning + skb->csum_offset)) = csum_fold(calc); 145011bc3088SSteve Glendinning 145111bc3088SSteve Glendinning csum = false; 145211bc3088SSteve Glendinning } else { 1453f7b29271SSteve Glendinning u32 csum_preamble = smsc95xx_calc_csum_preamble(skb); 1454f7b29271SSteve Glendinning skb_push(skb, 4); 145500acda68SSteve Glendinning cpu_to_le32s(&csum_preamble); 1456f7b29271SSteve Glendinning memcpy(skb->data, &csum_preamble, 4); 1457f7b29271SSteve Glendinning } 145811bc3088SSteve Glendinning } 1459f7b29271SSteve Glendinning 14602f7ca802SSteve Glendinning skb_push(skb, 4); 14612f7ca802SSteve Glendinning tx_cmd_b = (u32)(skb->len - 4); 1462f7b29271SSteve Glendinning if (csum) 1463f7b29271SSteve Glendinning tx_cmd_b |= TX_CMD_B_CSUM_ENABLE; 14642f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_b); 14652f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_b, 4); 14662f7ca802SSteve Glendinning 14672f7ca802SSteve Glendinning skb_push(skb, 4); 14682f7ca802SSteve Glendinning tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ | 14692f7ca802SSteve Glendinning TX_CMD_A_LAST_SEG_; 14702f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_a); 14712f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_a, 4); 14722f7ca802SSteve Glendinning 14732f7ca802SSteve Glendinning return skb; 14742f7ca802SSteve Glendinning } 14752f7ca802SSteve Glendinning 14762f7ca802SSteve Glendinning static const struct driver_info smsc95xx_info = { 14772f7ca802SSteve Glendinning .description = "smsc95xx USB 2.0 Ethernet", 14782f7ca802SSteve Glendinning .bind = smsc95xx_bind, 14792f7ca802SSteve Glendinning .unbind = smsc95xx_unbind, 14802f7ca802SSteve Glendinning .link_reset = smsc95xx_link_reset, 14812f7ca802SSteve Glendinning .reset = smsc95xx_reset, 14822f7ca802SSteve Glendinning .rx_fixup = smsc95xx_rx_fixup, 14832f7ca802SSteve Glendinning .tx_fixup = smsc95xx_tx_fixup, 14842f7ca802SSteve Glendinning .status = smsc95xx_status, 148507d69d42SPaolo Pisati .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR, 14862f7ca802SSteve Glendinning }; 14872f7ca802SSteve Glendinning 14882f7ca802SSteve Glendinning static const struct usb_device_id products[] = { 14892f7ca802SSteve Glendinning { 14902f7ca802SSteve Glendinning /* SMSC9500 USB Ethernet Device */ 14912f7ca802SSteve Glendinning USB_DEVICE(0x0424, 0x9500), 14922f7ca802SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14932f7ca802SSteve Glendinning }, 1494726474b8SSteve Glendinning { 14956f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device */ 14966f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9505), 14976f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14986f41d12bSSteve Glendinning }, 14996f41d12bSSteve Glendinning { 15006f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device */ 15016f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E00), 15026f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15036f41d12bSSteve Glendinning }, 15046f41d12bSSteve Glendinning { 15056f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device */ 15066f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E01), 15076f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15086f41d12bSSteve Glendinning }, 15096f41d12bSSteve Glendinning { 1510726474b8SSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device */ 1511726474b8SSteve Glendinning USB_DEVICE(0x0424, 0xec00), 1512726474b8SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 1513726474b8SSteve Glendinning }, 15146f41d12bSSteve Glendinning { 15156f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (SAL10) */ 15166f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9900), 15176f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15186f41d12bSSteve Glendinning }, 15196f41d12bSSteve Glendinning { 15206f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device (SAL10) */ 15216f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9901), 15226f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15236f41d12bSSteve Glendinning }, 15246f41d12bSSteve Glendinning { 15256f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (SAL10) */ 15266f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9902), 15276f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15286f41d12bSSteve Glendinning }, 15296f41d12bSSteve Glendinning { 15306f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (SAL10) */ 15316f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9903), 15326f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15336f41d12bSSteve Glendinning }, 15346f41d12bSSteve Glendinning { 15356f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */ 15366f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9904), 15376f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15386f41d12bSSteve Glendinning }, 15396f41d12bSSteve Glendinning { 15406f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (HAL) */ 15416f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9905), 15426f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15436f41d12bSSteve Glendinning }, 15446f41d12bSSteve Glendinning { 15456f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (HAL) */ 15466f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9906), 15476f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15486f41d12bSSteve Glendinning }, 15496f41d12bSSteve Glendinning { 15506f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (Alternate ID) */ 15516f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9907), 15526f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15536f41d12bSSteve Glendinning }, 15546f41d12bSSteve Glendinning { 15556f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (Alternate ID) */ 15566f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9908), 15576f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15586f41d12bSSteve Glendinning }, 15596f41d12bSSteve Glendinning { 15606f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */ 15616f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9909), 15626f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15636f41d12bSSteve Glendinning }, 156488edaa41SSteve Glendinning { 156588edaa41SSteve Glendinning /* SMSC LAN9530 USB Ethernet Device */ 156688edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9530), 156788edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 156888edaa41SSteve Glendinning }, 156988edaa41SSteve Glendinning { 157088edaa41SSteve Glendinning /* SMSC LAN9730 USB Ethernet Device */ 157188edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9730), 157288edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 157388edaa41SSteve Glendinning }, 157488edaa41SSteve Glendinning { 157588edaa41SSteve Glendinning /* SMSC LAN89530 USB Ethernet Device */ 157688edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9E08), 157788edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 157888edaa41SSteve Glendinning }, 15792f7ca802SSteve Glendinning { }, /* END */ 15802f7ca802SSteve Glendinning }; 15812f7ca802SSteve Glendinning MODULE_DEVICE_TABLE(usb, products); 15822f7ca802SSteve Glendinning 15832f7ca802SSteve Glendinning static struct usb_driver smsc95xx_driver = { 15842f7ca802SSteve Glendinning .name = "smsc95xx", 15852f7ca802SSteve Glendinning .id_table = products, 15862f7ca802SSteve Glendinning .probe = usbnet_probe, 1587b5a04475SSteve Glendinning .suspend = smsc95xx_suspend, 1588e0e474a8SSteve Glendinning .resume = smsc95xx_resume, 1589e0e474a8SSteve Glendinning .reset_resume = smsc95xx_resume, 15902f7ca802SSteve Glendinning .disconnect = usbnet_disconnect, 1591e1f12eb6SSarah Sharp .disable_hub_initiated_lpm = 1, 15922f7ca802SSteve Glendinning }; 15932f7ca802SSteve Glendinning 1594d632eb1bSGreg Kroah-Hartman module_usb_driver(smsc95xx_driver); 15952f7ca802SSteve Glendinning 15962f7ca802SSteve Glendinning MODULE_AUTHOR("Nancy Lin"); 159790b24cfbSSteve Glendinning MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>"); 15982f7ca802SSteve Glendinning MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices"); 15992f7ca802SSteve Glendinning MODULE_LICENSE("GPL"); 1600