12f7ca802SSteve Glendinning /*************************************************************************** 22f7ca802SSteve Glendinning * 32f7ca802SSteve Glendinning * Copyright (C) 2007-2008 SMSC 42f7ca802SSteve Glendinning * 52f7ca802SSteve Glendinning * This program is free software; you can redistribute it and/or 62f7ca802SSteve Glendinning * modify it under the terms of the GNU General Public License 72f7ca802SSteve Glendinning * as published by the Free Software Foundation; either version 2 82f7ca802SSteve Glendinning * of the License, or (at your option) any later version. 92f7ca802SSteve Glendinning * 102f7ca802SSteve Glendinning * This program is distributed in the hope that it will be useful, 112f7ca802SSteve Glendinning * but WITHOUT ANY WARRANTY; without even the implied warranty of 122f7ca802SSteve Glendinning * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 132f7ca802SSteve Glendinning * GNU General Public License for more details. 142f7ca802SSteve Glendinning * 152f7ca802SSteve Glendinning * You should have received a copy of the GNU General Public License 162f7ca802SSteve Glendinning * along with this program; if not, write to the Free Software 172f7ca802SSteve Glendinning * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. 182f7ca802SSteve Glendinning * 192f7ca802SSteve Glendinning *****************************************************************************/ 202f7ca802SSteve Glendinning 212f7ca802SSteve Glendinning #include <linux/module.h> 222f7ca802SSteve Glendinning #include <linux/kmod.h> 232f7ca802SSteve Glendinning #include <linux/init.h> 242f7ca802SSteve Glendinning #include <linux/netdevice.h> 252f7ca802SSteve Glendinning #include <linux/etherdevice.h> 262f7ca802SSteve Glendinning #include <linux/ethtool.h> 272f7ca802SSteve Glendinning #include <linux/mii.h> 282f7ca802SSteve Glendinning #include <linux/usb.h> 29bbd9f9eeSSteve Glendinning #include <linux/bitrev.h> 30bbd9f9eeSSteve Glendinning #include <linux/crc16.h> 312f7ca802SSteve Glendinning #include <linux/crc32.h> 322f7ca802SSteve Glendinning #include <linux/usb/usbnet.h> 335a0e3ad6STejun Heo #include <linux/slab.h> 342f7ca802SSteve Glendinning #include "smsc95xx.h" 352f7ca802SSteve Glendinning 362f7ca802SSteve Glendinning #define SMSC_CHIPNAME "smsc95xx" 37f7b29271SSteve Glendinning #define SMSC_DRIVER_VERSION "1.0.4" 382f7ca802SSteve Glendinning #define HS_USB_PKT_SIZE (512) 392f7ca802SSteve Glendinning #define FS_USB_PKT_SIZE (64) 402f7ca802SSteve Glendinning #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE) 412f7ca802SSteve Glendinning #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE) 422f7ca802SSteve Glendinning #define DEFAULT_BULK_IN_DELAY (0x00002000) 432f7ca802SSteve Glendinning #define MAX_SINGLE_PACKET_SIZE (2048) 442f7ca802SSteve Glendinning #define LAN95XX_EEPROM_MAGIC (0x9500) 452f7ca802SSteve Glendinning #define EEPROM_MAC_OFFSET (0x01) 46f7b29271SSteve Glendinning #define DEFAULT_TX_CSUM_ENABLE (true) 472f7ca802SSteve Glendinning #define DEFAULT_RX_CSUM_ENABLE (true) 482f7ca802SSteve Glendinning #define SMSC95XX_INTERNAL_PHY_ID (1) 492f7ca802SSteve Glendinning #define SMSC95XX_TX_OVERHEAD (8) 50f7b29271SSteve Glendinning #define SMSC95XX_TX_OVERHEAD_CSUM (12) 51e5e3af83SSteve Glendinning #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \ 52bbd9f9eeSSteve Glendinning WAKE_MCAST | WAKE_ARP | WAKE_MAGIC) 532f7ca802SSteve Glendinning 549ebca507SSteve Glendinning #define FEATURE_8_WAKEUP_FILTERS (0x01) 559ebca507SSteve Glendinning #define FEATURE_PHY_NLP_CROSSOVER (0x02) 569ebca507SSteve Glendinning #define FEATURE_AUTOSUSPEND (0x04) 579ebca507SSteve Glendinning 582f7ca802SSteve Glendinning struct smsc95xx_priv { 592f7ca802SSteve Glendinning u32 mac_cr; 603c0f3c60SMarc Zyngier u32 hash_hi; 613c0f3c60SMarc Zyngier u32 hash_lo; 62e0e474a8SSteve Glendinning u32 wolopts; 632f7ca802SSteve Glendinning spinlock_t mac_cr_lock; 649ebca507SSteve Glendinning u8 features; 652f7ca802SSteve Glendinning }; 662f7ca802SSteve Glendinning 67eb939922SRusty Russell static bool turbo_mode = true; 682f7ca802SSteve Glendinning module_param(turbo_mode, bool, 0644); 692f7ca802SSteve Glendinning MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction"); 702f7ca802SSteve Glendinning 71ec32115dSMing Lei static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index, 72ec32115dSMing Lei u32 *data, int in_pm) 732f7ca802SSteve Glendinning { 7472108fd2SMing Lei u32 buf; 752f7ca802SSteve Glendinning int ret; 76ec32115dSMing Lei int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16); 772f7ca802SSteve Glendinning 782f7ca802SSteve Glendinning BUG_ON(!dev); 792f7ca802SSteve Glendinning 80ec32115dSMing Lei if (!in_pm) 81ec32115dSMing Lei fn = usbnet_read_cmd; 82ec32115dSMing Lei else 83ec32115dSMing Lei fn = usbnet_read_cmd_nopm; 84ec32115dSMing Lei 85ec32115dSMing Lei ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN 86ec32115dSMing Lei | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 8772108fd2SMing Lei 0, index, &buf, 4); 882f7ca802SSteve Glendinning if (unlikely(ret < 0)) 891e1d7412SJoe Perches netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n", 901e1d7412SJoe Perches index, ret); 912f7ca802SSteve Glendinning 9272108fd2SMing Lei le32_to_cpus(&buf); 9372108fd2SMing Lei *data = buf; 942f7ca802SSteve Glendinning 952f7ca802SSteve Glendinning return ret; 962f7ca802SSteve Glendinning } 972f7ca802SSteve Glendinning 98ec32115dSMing Lei static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index, 99ec32115dSMing Lei u32 data, int in_pm) 1002f7ca802SSteve Glendinning { 10172108fd2SMing Lei u32 buf; 1022f7ca802SSteve Glendinning int ret; 103ec32115dSMing Lei int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16); 1042f7ca802SSteve Glendinning 1052f7ca802SSteve Glendinning BUG_ON(!dev); 1062f7ca802SSteve Glendinning 107ec32115dSMing Lei if (!in_pm) 108ec32115dSMing Lei fn = usbnet_write_cmd; 109ec32115dSMing Lei else 110ec32115dSMing Lei fn = usbnet_write_cmd_nopm; 111ec32115dSMing Lei 11272108fd2SMing Lei buf = data; 11372108fd2SMing Lei cpu_to_le32s(&buf); 1142f7ca802SSteve Glendinning 115ec32115dSMing Lei ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT 116ec32115dSMing Lei | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 11772108fd2SMing Lei 0, index, &buf, 4); 1182f7ca802SSteve Glendinning if (unlikely(ret < 0)) 1191e1d7412SJoe Perches netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n", 1201e1d7412SJoe Perches index, ret); 1212f7ca802SSteve Glendinning 1222f7ca802SSteve Glendinning return ret; 1232f7ca802SSteve Glendinning } 1242f7ca802SSteve Glendinning 125ec32115dSMing Lei static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index, 126ec32115dSMing Lei u32 *data) 127ec32115dSMing Lei { 128ec32115dSMing Lei return __smsc95xx_read_reg(dev, index, data, 1); 129ec32115dSMing Lei } 130ec32115dSMing Lei 131ec32115dSMing Lei static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index, 132ec32115dSMing Lei u32 data) 133ec32115dSMing Lei { 134ec32115dSMing Lei return __smsc95xx_write_reg(dev, index, data, 1); 135ec32115dSMing Lei } 136ec32115dSMing Lei 137ec32115dSMing Lei static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index, 138ec32115dSMing Lei u32 *data) 139ec32115dSMing Lei { 140ec32115dSMing Lei return __smsc95xx_read_reg(dev, index, data, 0); 141ec32115dSMing Lei } 142ec32115dSMing Lei 143ec32115dSMing Lei static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index, 144ec32115dSMing Lei u32 data) 145ec32115dSMing Lei { 146ec32115dSMing Lei return __smsc95xx_write_reg(dev, index, data, 0); 147ec32115dSMing Lei } 148e0e474a8SSteve Glendinning 1492f7ca802SSteve Glendinning /* Loop until the read is completed with timeout 1502f7ca802SSteve Glendinning * called with phy_mutex held */ 151e5e3af83SSteve Glendinning static int __must_check __smsc95xx_phy_wait_not_busy(struct usbnet *dev, 152e5e3af83SSteve Glendinning int in_pm) 1532f7ca802SSteve Glendinning { 1542f7ca802SSteve Glendinning unsigned long start_time = jiffies; 1552f7ca802SSteve Glendinning u32 val; 156769ea6d8SSteve Glendinning int ret; 1572f7ca802SSteve Glendinning 1582f7ca802SSteve Glendinning do { 159e5e3af83SSteve Glendinning ret = __smsc95xx_read_reg(dev, MII_ADDR, &val, in_pm); 160b052e073SSteve Glendinning if (ret < 0) { 161b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_ACCESS\n"); 162b052e073SSteve Glendinning return ret; 163b052e073SSteve Glendinning } 164b052e073SSteve Glendinning 1652f7ca802SSteve Glendinning if (!(val & MII_BUSY_)) 1662f7ca802SSteve Glendinning return 0; 1672f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 1682f7ca802SSteve Glendinning 1692f7ca802SSteve Glendinning return -EIO; 1702f7ca802SSteve Glendinning } 1712f7ca802SSteve Glendinning 172e5e3af83SSteve Glendinning static int __smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx, 173e5e3af83SSteve Glendinning int in_pm) 1742f7ca802SSteve Glendinning { 1752f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 1762f7ca802SSteve Glendinning u32 val, addr; 177769ea6d8SSteve Glendinning int ret; 1782f7ca802SSteve Glendinning 1792f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 1802f7ca802SSteve Glendinning 1812f7ca802SSteve Glendinning /* confirm MII not busy */ 182e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 183b052e073SSteve Glendinning if (ret < 0) { 184b052e073SSteve Glendinning netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_read\n"); 185b052e073SSteve Glendinning goto done; 186b052e073SSteve Glendinning } 1872f7ca802SSteve Glendinning 1882f7ca802SSteve Glendinning /* set the address, index & direction (read from PHY) */ 1892f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 1902f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 19180928805SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_; 192e5e3af83SSteve Glendinning ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm); 193b052e073SSteve Glendinning if (ret < 0) { 194b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MII_ADDR\n"); 195b052e073SSteve Glendinning goto done; 196b052e073SSteve Glendinning } 1972f7ca802SSteve Glendinning 198e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 199b052e073SSteve Glendinning if (ret < 0) { 200b052e073SSteve Glendinning netdev_warn(dev->net, "Timed out reading MII reg %02X\n", idx); 201b052e073SSteve Glendinning goto done; 202b052e073SSteve Glendinning } 203769ea6d8SSteve Glendinning 204e5e3af83SSteve Glendinning ret = __smsc95xx_read_reg(dev, MII_DATA, &val, in_pm); 205b052e073SSteve Glendinning if (ret < 0) { 206b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_DATA\n"); 207b052e073SSteve Glendinning goto done; 208b052e073SSteve Glendinning } 209769ea6d8SSteve Glendinning 210769ea6d8SSteve Glendinning ret = (u16)(val & 0xFFFF); 211769ea6d8SSteve Glendinning 212769ea6d8SSteve Glendinning done: 2132f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 214769ea6d8SSteve Glendinning return ret; 2152f7ca802SSteve Glendinning } 2162f7ca802SSteve Glendinning 217e5e3af83SSteve Glendinning static void __smsc95xx_mdio_write(struct net_device *netdev, int phy_id, 218e5e3af83SSteve Glendinning int idx, int regval, int in_pm) 2192f7ca802SSteve Glendinning { 2202f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 2212f7ca802SSteve Glendinning u32 val, addr; 222769ea6d8SSteve Glendinning int ret; 2232f7ca802SSteve Glendinning 2242f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 2252f7ca802SSteve Glendinning 2262f7ca802SSteve Glendinning /* confirm MII not busy */ 227e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 228b052e073SSteve Glendinning if (ret < 0) { 229b052e073SSteve Glendinning netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_write\n"); 230b052e073SSteve Glendinning goto done; 231b052e073SSteve Glendinning } 2322f7ca802SSteve Glendinning 2332f7ca802SSteve Glendinning val = regval; 234e5e3af83SSteve Glendinning ret = __smsc95xx_write_reg(dev, MII_DATA, val, in_pm); 235b052e073SSteve Glendinning if (ret < 0) { 236b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MII_DATA\n"); 237b052e073SSteve Glendinning goto done; 238b052e073SSteve Glendinning } 2392f7ca802SSteve Glendinning 2402f7ca802SSteve Glendinning /* set the address, index & direction (write to PHY) */ 2412f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 2422f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 24380928805SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_; 244e5e3af83SSteve Glendinning ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm); 245b052e073SSteve Glendinning if (ret < 0) { 246b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MII_ADDR\n"); 247b052e073SSteve Glendinning goto done; 248b052e073SSteve Glendinning } 2492f7ca802SSteve Glendinning 250e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 251b052e073SSteve Glendinning if (ret < 0) { 252b052e073SSteve Glendinning netdev_warn(dev->net, "Timed out writing MII reg %02X\n", idx); 253b052e073SSteve Glendinning goto done; 254b052e073SSteve Glendinning } 2552f7ca802SSteve Glendinning 256769ea6d8SSteve Glendinning done: 2572f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 2582f7ca802SSteve Glendinning } 2592f7ca802SSteve Glendinning 260e5e3af83SSteve Glendinning static int smsc95xx_mdio_read_nopm(struct net_device *netdev, int phy_id, 261e5e3af83SSteve Glendinning int idx) 262e5e3af83SSteve Glendinning { 263e5e3af83SSteve Glendinning return __smsc95xx_mdio_read(netdev, phy_id, idx, 1); 264e5e3af83SSteve Glendinning } 265e5e3af83SSteve Glendinning 266e5e3af83SSteve Glendinning static void smsc95xx_mdio_write_nopm(struct net_device *netdev, int phy_id, 267e5e3af83SSteve Glendinning int idx, int regval) 268e5e3af83SSteve Glendinning { 269e5e3af83SSteve Glendinning __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 1); 270e5e3af83SSteve Glendinning } 271e5e3af83SSteve Glendinning 272e5e3af83SSteve Glendinning static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx) 273e5e3af83SSteve Glendinning { 274e5e3af83SSteve Glendinning return __smsc95xx_mdio_read(netdev, phy_id, idx, 0); 275e5e3af83SSteve Glendinning } 276e5e3af83SSteve Glendinning 277e5e3af83SSteve Glendinning static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx, 278e5e3af83SSteve Glendinning int regval) 279e5e3af83SSteve Glendinning { 280e5e3af83SSteve Glendinning __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 0); 281e5e3af83SSteve Glendinning } 282e5e3af83SSteve Glendinning 283769ea6d8SSteve Glendinning static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev) 2842f7ca802SSteve Glendinning { 2852f7ca802SSteve Glendinning unsigned long start_time = jiffies; 2862f7ca802SSteve Glendinning u32 val; 287769ea6d8SSteve Glendinning int ret; 2882f7ca802SSteve Glendinning 2892f7ca802SSteve Glendinning do { 290769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 291b052e073SSteve Glendinning if (ret < 0) { 292b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading E2P_CMD\n"); 293b052e073SSteve Glendinning return ret; 294b052e073SSteve Glendinning } 295b052e073SSteve Glendinning 2962f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_)) 2972f7ca802SSteve Glendinning break; 2982f7ca802SSteve Glendinning udelay(40); 2992f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 3002f7ca802SSteve Glendinning 3012f7ca802SSteve Glendinning if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) { 30260b86755SJoe Perches netdev_warn(dev->net, "EEPROM read operation timeout\n"); 3032f7ca802SSteve Glendinning return -EIO; 3042f7ca802SSteve Glendinning } 3052f7ca802SSteve Glendinning 3062f7ca802SSteve Glendinning return 0; 3072f7ca802SSteve Glendinning } 3082f7ca802SSteve Glendinning 309769ea6d8SSteve Glendinning static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev) 3102f7ca802SSteve Glendinning { 3112f7ca802SSteve Glendinning unsigned long start_time = jiffies; 3122f7ca802SSteve Glendinning u32 val; 313769ea6d8SSteve Glendinning int ret; 3142f7ca802SSteve Glendinning 3152f7ca802SSteve Glendinning do { 316769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 317b052e073SSteve Glendinning if (ret < 0) { 318b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading E2P_CMD\n"); 319b052e073SSteve Glendinning return ret; 320b052e073SSteve Glendinning } 3212f7ca802SSteve Glendinning 3222f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_)) 3232f7ca802SSteve Glendinning return 0; 3242f7ca802SSteve Glendinning 3252f7ca802SSteve Glendinning udelay(40); 3262f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 3272f7ca802SSteve Glendinning 32860b86755SJoe Perches netdev_warn(dev->net, "EEPROM is busy\n"); 3292f7ca802SSteve Glendinning return -EIO; 3302f7ca802SSteve Glendinning } 3312f7ca802SSteve Glendinning 3322f7ca802SSteve Glendinning static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length, 3332f7ca802SSteve Glendinning u8 *data) 3342f7ca802SSteve Glendinning { 3352f7ca802SSteve Glendinning u32 val; 3362f7ca802SSteve Glendinning int i, ret; 3372f7ca802SSteve Glendinning 3382f7ca802SSteve Glendinning BUG_ON(!dev); 3392f7ca802SSteve Glendinning BUG_ON(!data); 3402f7ca802SSteve Glendinning 3412f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 3422f7ca802SSteve Glendinning if (ret) 3432f7ca802SSteve Glendinning return ret; 3442f7ca802SSteve Glendinning 3452f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 3462f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_); 347769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 348b052e073SSteve Glendinning if (ret < 0) { 349b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_CMD\n"); 350b052e073SSteve Glendinning return ret; 351b052e073SSteve Glendinning } 3522f7ca802SSteve Glendinning 3532f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3542f7ca802SSteve Glendinning if (ret < 0) 3552f7ca802SSteve Glendinning return ret; 3562f7ca802SSteve Glendinning 357769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_DATA, &val); 358b052e073SSteve Glendinning if (ret < 0) { 359b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading E2P_DATA\n"); 360b052e073SSteve Glendinning return ret; 361b052e073SSteve Glendinning } 3622f7ca802SSteve Glendinning 3632f7ca802SSteve Glendinning data[i] = val & 0xFF; 3642f7ca802SSteve Glendinning offset++; 3652f7ca802SSteve Glendinning } 3662f7ca802SSteve Glendinning 3672f7ca802SSteve Glendinning return 0; 3682f7ca802SSteve Glendinning } 3692f7ca802SSteve Glendinning 3702f7ca802SSteve Glendinning static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length, 3712f7ca802SSteve Glendinning u8 *data) 3722f7ca802SSteve Glendinning { 3732f7ca802SSteve Glendinning u32 val; 3742f7ca802SSteve Glendinning int i, ret; 3752f7ca802SSteve Glendinning 3762f7ca802SSteve Glendinning BUG_ON(!dev); 3772f7ca802SSteve Glendinning BUG_ON(!data); 3782f7ca802SSteve Glendinning 3792f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 3802f7ca802SSteve Glendinning if (ret) 3812f7ca802SSteve Glendinning return ret; 3822f7ca802SSteve Glendinning 3832f7ca802SSteve Glendinning /* Issue write/erase enable command */ 3842f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_; 385769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 386b052e073SSteve Glendinning if (ret < 0) { 387b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_DATA\n"); 388b052e073SSteve Glendinning return ret; 389b052e073SSteve Glendinning } 3902f7ca802SSteve Glendinning 3912f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3922f7ca802SSteve Glendinning if (ret < 0) 3932f7ca802SSteve Glendinning return ret; 3942f7ca802SSteve Glendinning 3952f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 3962f7ca802SSteve Glendinning 3972f7ca802SSteve Glendinning /* Fill data register */ 3982f7ca802SSteve Glendinning val = data[i]; 399769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_DATA, val); 400b052e073SSteve Glendinning if (ret < 0) { 401b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_DATA\n"); 402b052e073SSteve Glendinning return ret; 403b052e073SSteve Glendinning } 4042f7ca802SSteve Glendinning 4052f7ca802SSteve Glendinning /* Send "write" command */ 4062f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_); 407769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 408b052e073SSteve Glendinning if (ret < 0) { 409b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_CMD\n"); 410b052e073SSteve Glendinning return ret; 411b052e073SSteve Glendinning } 4122f7ca802SSteve Glendinning 4132f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 4142f7ca802SSteve Glendinning if (ret < 0) 4152f7ca802SSteve Glendinning return ret; 4162f7ca802SSteve Glendinning 4172f7ca802SSteve Glendinning offset++; 4182f7ca802SSteve Glendinning } 4192f7ca802SSteve Glendinning 4202f7ca802SSteve Glendinning return 0; 4212f7ca802SSteve Glendinning } 4222f7ca802SSteve Glendinning 423769ea6d8SSteve Glendinning static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index, 424769ea6d8SSteve Glendinning u32 *data) 4252f7ca802SSteve Glendinning { 4261d74a6bdSSteve Glendinning const u16 size = 4; 42772108fd2SMing Lei int ret; 4282f7ca802SSteve Glendinning 42972108fd2SMing Lei ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, 43072108fd2SMing Lei USB_DIR_OUT | USB_TYPE_VENDOR | 43172108fd2SMing Lei USB_RECIP_DEVICE, 43272108fd2SMing Lei 0, index, data, size); 43372108fd2SMing Lei if (ret < 0) 43472108fd2SMing Lei netdev_warn(dev->net, "Error write async cmd, sts=%d\n", 43572108fd2SMing Lei ret); 43672108fd2SMing Lei return ret; 4372f7ca802SSteve Glendinning } 4382f7ca802SSteve Glendinning 4392f7ca802SSteve Glendinning /* returns hash bit number for given MAC address 4402f7ca802SSteve Glendinning * example: 4412f7ca802SSteve Glendinning * 01 00 5E 00 00 01 -> returns bit number 31 */ 4422f7ca802SSteve Glendinning static unsigned int smsc95xx_hash(char addr[ETH_ALEN]) 4432f7ca802SSteve Glendinning { 4442f7ca802SSteve Glendinning return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f; 4452f7ca802SSteve Glendinning } 4462f7ca802SSteve Glendinning 4472f7ca802SSteve Glendinning static void smsc95xx_set_multicast(struct net_device *netdev) 4482f7ca802SSteve Glendinning { 4492f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 4502f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 4512f7ca802SSteve Glendinning unsigned long flags; 452769ea6d8SSteve Glendinning int ret; 4532f7ca802SSteve Glendinning 4543c0f3c60SMarc Zyngier pdata->hash_hi = 0; 4553c0f3c60SMarc Zyngier pdata->hash_lo = 0; 4563c0f3c60SMarc Zyngier 4572f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 4582f7ca802SSteve Glendinning 4592f7ca802SSteve Glendinning if (dev->net->flags & IFF_PROMISC) { 460a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n"); 4612f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_PRMS_; 4622f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4632f7ca802SSteve Glendinning } else if (dev->net->flags & IFF_ALLMULTI) { 464a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n"); 4652f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_MCPAS_; 4662f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_); 4674cd24eafSJiri Pirko } else if (!netdev_mc_empty(dev->net)) { 46822bedad3SJiri Pirko struct netdev_hw_addr *ha; 4692f7ca802SSteve Glendinning 4702f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_HPFILT_; 4712f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_); 4722f7ca802SSteve Glendinning 47322bedad3SJiri Pirko netdev_for_each_mc_addr(ha, netdev) { 47422bedad3SJiri Pirko u32 bitnum = smsc95xx_hash(ha->addr); 4752f7ca802SSteve Glendinning u32 mask = 0x01 << (bitnum & 0x1F); 4762f7ca802SSteve Glendinning if (bitnum & 0x20) 4773c0f3c60SMarc Zyngier pdata->hash_hi |= mask; 4782f7ca802SSteve Glendinning else 4793c0f3c60SMarc Zyngier pdata->hash_lo |= mask; 4802f7ca802SSteve Glendinning } 4812f7ca802SSteve Glendinning 482a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n", 4833c0f3c60SMarc Zyngier pdata->hash_hi, pdata->hash_lo); 4842f7ca802SSteve Glendinning } else { 485a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive own packets only\n"); 4862f7ca802SSteve Glendinning pdata->mac_cr &= 4872f7ca802SSteve Glendinning ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4882f7ca802SSteve Glendinning } 4892f7ca802SSteve Glendinning 4902f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 4912f7ca802SSteve Glendinning 4922f7ca802SSteve Glendinning /* Initiate async writes, as we can't wait for completion here */ 493769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi); 494b052e073SSteve Glendinning if (ret < 0) 495b052e073SSteve Glendinning netdev_warn(dev->net, "failed to initiate async write to HASHH\n"); 496769ea6d8SSteve Glendinning 497769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo); 498b052e073SSteve Glendinning if (ret < 0) 499b052e073SSteve Glendinning netdev_warn(dev->net, "failed to initiate async write to HASHL\n"); 500769ea6d8SSteve Glendinning 501769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr); 502b052e073SSteve Glendinning if (ret < 0) 503b052e073SSteve Glendinning netdev_warn(dev->net, "failed to initiate async write to MAC_CR\n"); 5042f7ca802SSteve Glendinning } 5052f7ca802SSteve Glendinning 506769ea6d8SSteve Glendinning static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex, 5072f7ca802SSteve Glendinning u16 lcladv, u16 rmtadv) 5082f7ca802SSteve Glendinning { 5092f7ca802SSteve Glendinning u32 flow, afc_cfg = 0; 5102f7ca802SSteve Glendinning 5112f7ca802SSteve Glendinning int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg); 512b052e073SSteve Glendinning if (ret < 0) { 513b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading AFC_CFG\n"); 514b052e073SSteve Glendinning return ret; 515b052e073SSteve Glendinning } 5162f7ca802SSteve Glendinning 5172f7ca802SSteve Glendinning if (duplex == DUPLEX_FULL) { 518bc02ff95SSteve Glendinning u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv); 5192f7ca802SSteve Glendinning 5202f7ca802SSteve Glendinning if (cap & FLOW_CTRL_RX) 5212f7ca802SSteve Glendinning flow = 0xFFFF0002; 5222f7ca802SSteve Glendinning else 5232f7ca802SSteve Glendinning flow = 0; 5242f7ca802SSteve Glendinning 5252f7ca802SSteve Glendinning if (cap & FLOW_CTRL_TX) 5262f7ca802SSteve Glendinning afc_cfg |= 0xF; 5272f7ca802SSteve Glendinning else 5282f7ca802SSteve Glendinning afc_cfg &= ~0xF; 5292f7ca802SSteve Glendinning 530a475f603SJoe Perches netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n", 53160b86755SJoe Perches cap & FLOW_CTRL_RX ? "enabled" : "disabled", 53260b86755SJoe Perches cap & FLOW_CTRL_TX ? "enabled" : "disabled"); 5332f7ca802SSteve Glendinning } else { 534a475f603SJoe Perches netif_dbg(dev, link, dev->net, "half duplex\n"); 5352f7ca802SSteve Glendinning flow = 0; 5362f7ca802SSteve Glendinning afc_cfg |= 0xF; 5372f7ca802SSteve Glendinning } 5382f7ca802SSteve Glendinning 539769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, flow); 540b052e073SSteve Glendinning if (ret < 0) { 541b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing FLOW\n"); 542b052e073SSteve Glendinning return ret; 543b052e073SSteve Glendinning } 544769ea6d8SSteve Glendinning 545769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg); 546b052e073SSteve Glendinning if (ret < 0) 547b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing AFC_CFG\n"); 548769ea6d8SSteve Glendinning 549b052e073SSteve Glendinning return ret; 5502f7ca802SSteve Glendinning } 5512f7ca802SSteve Glendinning 5522f7ca802SSteve Glendinning static int smsc95xx_link_reset(struct usbnet *dev) 5532f7ca802SSteve Glendinning { 5542f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 5552f7ca802SSteve Glendinning struct mii_if_info *mii = &dev->mii; 5568ae6dacaSDavid Decotigny struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET }; 5572f7ca802SSteve Glendinning unsigned long flags; 5582f7ca802SSteve Glendinning u16 lcladv, rmtadv; 559769ea6d8SSteve Glendinning int ret; 5602f7ca802SSteve Glendinning 5612f7ca802SSteve Glendinning /* clear interrupt status */ 562769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC); 563b052e073SSteve Glendinning if (ret < 0) { 564b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_INT_SRC\n"); 565b052e073SSteve Glendinning return ret; 566b052e073SSteve Glendinning } 567769ea6d8SSteve Glendinning 568769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 569b052e073SSteve Glendinning if (ret < 0) { 570b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing INT_STS\n"); 571b052e073SSteve Glendinning return ret; 572b052e073SSteve Glendinning } 5732f7ca802SSteve Glendinning 5742f7ca802SSteve Glendinning mii_check_media(mii, 1, 1); 5752f7ca802SSteve Glendinning mii_ethtool_gset(&dev->mii, &ecmd); 5762f7ca802SSteve Glendinning lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE); 5772f7ca802SSteve Glendinning rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA); 5782f7ca802SSteve Glendinning 5798ae6dacaSDavid Decotigny netif_dbg(dev, link, dev->net, 5808ae6dacaSDavid Decotigny "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n", 5818ae6dacaSDavid Decotigny ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv); 5822f7ca802SSteve Glendinning 5832f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 5842f7ca802SSteve Glendinning if (ecmd.duplex != DUPLEX_FULL) { 5852f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_FDPX_; 5862f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RCVOWN_; 5872f7ca802SSteve Glendinning } else { 5882f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_RCVOWN_; 5892f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_FDPX_; 5902f7ca802SSteve Glendinning } 5912f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 5922f7ca802SSteve Glendinning 593769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 594b052e073SSteve Glendinning if (ret < 0) { 595b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MAC_CR\n"); 596b052e073SSteve Glendinning return ret; 597b052e073SSteve Glendinning } 5982f7ca802SSteve Glendinning 599769ea6d8SSteve Glendinning ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv); 600b052e073SSteve Glendinning if (ret < 0) 601b052e073SSteve Glendinning netdev_warn(dev->net, "Error updating PHY flow control\n"); 6022f7ca802SSteve Glendinning 603b052e073SSteve Glendinning return ret; 6042f7ca802SSteve Glendinning } 6052f7ca802SSteve Glendinning 6062f7ca802SSteve Glendinning static void smsc95xx_status(struct usbnet *dev, struct urb *urb) 6072f7ca802SSteve Glendinning { 6082f7ca802SSteve Glendinning u32 intdata; 6092f7ca802SSteve Glendinning 6102f7ca802SSteve Glendinning if (urb->actual_length != 4) { 61160b86755SJoe Perches netdev_warn(dev->net, "unexpected urb length %d\n", 61260b86755SJoe Perches urb->actual_length); 6132f7ca802SSteve Glendinning return; 6142f7ca802SSteve Glendinning } 6152f7ca802SSteve Glendinning 6162f7ca802SSteve Glendinning memcpy(&intdata, urb->transfer_buffer, 4); 6171d74a6bdSSteve Glendinning le32_to_cpus(&intdata); 6182f7ca802SSteve Glendinning 619a475f603SJoe Perches netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata); 6202f7ca802SSteve Glendinning 6212f7ca802SSteve Glendinning if (intdata & INT_ENP_PHY_INT_) 6222f7ca802SSteve Glendinning usbnet_defer_kevent(dev, EVENT_LINK_RESET); 6232f7ca802SSteve Glendinning else 62460b86755SJoe Perches netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n", 62560b86755SJoe Perches intdata); 6262f7ca802SSteve Glendinning } 6272f7ca802SSteve Glendinning 628f7b29271SSteve Glendinning /* Enable or disable Tx & Rx checksum offload engines */ 629c8f44affSMichał Mirosław static int smsc95xx_set_features(struct net_device *netdev, 630c8f44affSMichał Mirosław netdev_features_t features) 6312f7ca802SSteve Glendinning { 63278e47fe4SMichał Mirosław struct usbnet *dev = netdev_priv(netdev); 6332f7ca802SSteve Glendinning u32 read_buf; 63478e47fe4SMichał Mirosław int ret; 63578e47fe4SMichał Mirosław 63678e47fe4SMichał Mirosław ret = smsc95xx_read_reg(dev, COE_CR, &read_buf); 637b052e073SSteve Glendinning if (ret < 0) { 638b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read COE_CR: %d\n", ret); 639b052e073SSteve Glendinning return ret; 640b052e073SSteve Glendinning } 6412f7ca802SSteve Glendinning 64278e47fe4SMichał Mirosław if (features & NETIF_F_HW_CSUM) 643f7b29271SSteve Glendinning read_buf |= Tx_COE_EN_; 644f7b29271SSteve Glendinning else 645f7b29271SSteve Glendinning read_buf &= ~Tx_COE_EN_; 646f7b29271SSteve Glendinning 64778e47fe4SMichał Mirosław if (features & NETIF_F_RXCSUM) 6482f7ca802SSteve Glendinning read_buf |= Rx_COE_EN_; 6492f7ca802SSteve Glendinning else 6502f7ca802SSteve Glendinning read_buf &= ~Rx_COE_EN_; 6512f7ca802SSteve Glendinning 6522f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, COE_CR, read_buf); 653b052e073SSteve Glendinning if (ret < 0) { 654b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write COE_CR: %d\n", ret); 655b052e073SSteve Glendinning return ret; 656b052e073SSteve Glendinning } 6572f7ca802SSteve Glendinning 658a475f603SJoe Perches netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf); 6592f7ca802SSteve Glendinning return 0; 6602f7ca802SSteve Glendinning } 6612f7ca802SSteve Glendinning 6622f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net) 6632f7ca802SSteve Glendinning { 6642f7ca802SSteve Glendinning return MAX_EEPROM_SIZE; 6652f7ca802SSteve Glendinning } 6662f7ca802SSteve Glendinning 6672f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev, 6682f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 6692f7ca802SSteve Glendinning { 6702f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6712f7ca802SSteve Glendinning 6722f7ca802SSteve Glendinning ee->magic = LAN95XX_EEPROM_MAGIC; 6732f7ca802SSteve Glendinning 6742f7ca802SSteve Glendinning return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data); 6752f7ca802SSteve Glendinning } 6762f7ca802SSteve Glendinning 6772f7ca802SSteve Glendinning static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev, 6782f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 6792f7ca802SSteve Glendinning { 6802f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6812f7ca802SSteve Glendinning 6822f7ca802SSteve Glendinning if (ee->magic != LAN95XX_EEPROM_MAGIC) { 68360b86755SJoe Perches netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n", 6842f7ca802SSteve Glendinning ee->magic); 6852f7ca802SSteve Glendinning return -EINVAL; 6862f7ca802SSteve Glendinning } 6872f7ca802SSteve Glendinning 6882f7ca802SSteve Glendinning return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data); 6892f7ca802SSteve Glendinning } 6902f7ca802SSteve Glendinning 6919fa32e94SEmeric Vigier static int smsc95xx_ethtool_getregslen(struct net_device *netdev) 6929fa32e94SEmeric Vigier { 6939fa32e94SEmeric Vigier /* all smsc95xx registers */ 694*96245317SSteve Glendinning return COE_CR - ID_REV + sizeof(u32); 6959fa32e94SEmeric Vigier } 6969fa32e94SEmeric Vigier 6979fa32e94SEmeric Vigier static void 6989fa32e94SEmeric Vigier smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs, 6999fa32e94SEmeric Vigier void *buf) 7009fa32e94SEmeric Vigier { 7019fa32e94SEmeric Vigier struct usbnet *dev = netdev_priv(netdev); 702d348446bSDan Carpenter unsigned int i, j; 703d348446bSDan Carpenter int retval; 7049fa32e94SEmeric Vigier u32 *data = buf; 7059fa32e94SEmeric Vigier 7069fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, ID_REV, ®s->version); 7079fa32e94SEmeric Vigier if (retval < 0) { 7089fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read ID_REV\n"); 7099fa32e94SEmeric Vigier return; 7109fa32e94SEmeric Vigier } 7119fa32e94SEmeric Vigier 7129fa32e94SEmeric Vigier for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) { 7139fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, i, &data[j]); 7149fa32e94SEmeric Vigier if (retval < 0) { 7159fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i); 7169fa32e94SEmeric Vigier return; 7179fa32e94SEmeric Vigier } 7189fa32e94SEmeric Vigier } 7199fa32e94SEmeric Vigier } 7209fa32e94SEmeric Vigier 721e0e474a8SSteve Glendinning static void smsc95xx_ethtool_get_wol(struct net_device *net, 722e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 723e0e474a8SSteve Glendinning { 724e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 725e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 726e0e474a8SSteve Glendinning 727e0e474a8SSteve Glendinning wolinfo->supported = SUPPORTED_WAKE; 728e0e474a8SSteve Glendinning wolinfo->wolopts = pdata->wolopts; 729e0e474a8SSteve Glendinning } 730e0e474a8SSteve Glendinning 731e0e474a8SSteve Glendinning static int smsc95xx_ethtool_set_wol(struct net_device *net, 732e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 733e0e474a8SSteve Glendinning { 734e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 735e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7363b14692cSSteve Glendinning int ret; 737e0e474a8SSteve Glendinning 738e0e474a8SSteve Glendinning pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE; 7393b14692cSSteve Glendinning 7403b14692cSSteve Glendinning ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts); 741b052e073SSteve Glendinning if (ret < 0) 742b052e073SSteve Glendinning netdev_warn(dev->net, "device_set_wakeup_enable error %d\n", ret); 7433b14692cSSteve Glendinning 744b052e073SSteve Glendinning return ret; 745e0e474a8SSteve Glendinning } 746e0e474a8SSteve Glendinning 7470fc0b732SStephen Hemminger static const struct ethtool_ops smsc95xx_ethtool_ops = { 7482f7ca802SSteve Glendinning .get_link = usbnet_get_link, 7492f7ca802SSteve Glendinning .nway_reset = usbnet_nway_reset, 7502f7ca802SSteve Glendinning .get_drvinfo = usbnet_get_drvinfo, 7512f7ca802SSteve Glendinning .get_msglevel = usbnet_get_msglevel, 7522f7ca802SSteve Glendinning .set_msglevel = usbnet_set_msglevel, 7532f7ca802SSteve Glendinning .get_settings = usbnet_get_settings, 7542f7ca802SSteve Glendinning .set_settings = usbnet_set_settings, 7552f7ca802SSteve Glendinning .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len, 7562f7ca802SSteve Glendinning .get_eeprom = smsc95xx_ethtool_get_eeprom, 7572f7ca802SSteve Glendinning .set_eeprom = smsc95xx_ethtool_set_eeprom, 7589fa32e94SEmeric Vigier .get_regs_len = smsc95xx_ethtool_getregslen, 7599fa32e94SEmeric Vigier .get_regs = smsc95xx_ethtool_getregs, 760e0e474a8SSteve Glendinning .get_wol = smsc95xx_ethtool_get_wol, 761e0e474a8SSteve Glendinning .set_wol = smsc95xx_ethtool_set_wol, 7622f7ca802SSteve Glendinning }; 7632f7ca802SSteve Glendinning 7642f7ca802SSteve Glendinning static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd) 7652f7ca802SSteve Glendinning { 7662f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 7672f7ca802SSteve Glendinning 7682f7ca802SSteve Glendinning if (!netif_running(netdev)) 7692f7ca802SSteve Glendinning return -EINVAL; 7702f7ca802SSteve Glendinning 7712f7ca802SSteve Glendinning return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL); 7722f7ca802SSteve Glendinning } 7732f7ca802SSteve Glendinning 7742f7ca802SSteve Glendinning static void smsc95xx_init_mac_address(struct usbnet *dev) 7752f7ca802SSteve Glendinning { 7762f7ca802SSteve Glendinning /* try reading mac address from EEPROM */ 7772f7ca802SSteve Glendinning if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN, 7782f7ca802SSteve Glendinning dev->net->dev_addr) == 0) { 7792f7ca802SSteve Glendinning if (is_valid_ether_addr(dev->net->dev_addr)) { 7802f7ca802SSteve Glendinning /* eeprom values are valid so use them */ 781a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n"); 7822f7ca802SSteve Glendinning return; 7832f7ca802SSteve Glendinning } 7842f7ca802SSteve Glendinning } 7852f7ca802SSteve Glendinning 7862f7ca802SSteve Glendinning /* no eeprom, or eeprom values are invalid. generate random MAC */ 787f2cedb63SDanny Kukawka eth_hw_addr_random(dev->net); 788c7e12eadSJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n"); 7892f7ca802SSteve Glendinning } 7902f7ca802SSteve Glendinning 7912f7ca802SSteve Glendinning static int smsc95xx_set_mac_address(struct usbnet *dev) 7922f7ca802SSteve Glendinning { 7932f7ca802SSteve Glendinning u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 | 7942f7ca802SSteve Glendinning dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24; 7952f7ca802SSteve Glendinning u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8; 7962f7ca802SSteve Glendinning int ret; 7972f7ca802SSteve Glendinning 7982f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRL, addr_lo); 799b052e073SSteve Glendinning if (ret < 0) { 800b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write ADDRL: %d\n", ret); 801b052e073SSteve Glendinning return ret; 802b052e073SSteve Glendinning } 8032f7ca802SSteve Glendinning 8042f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRH, addr_hi); 805b052e073SSteve Glendinning if (ret < 0) 806b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write ADDRH: %d\n", ret); 8072f7ca802SSteve Glendinning 808b052e073SSteve Glendinning return ret; 8092f7ca802SSteve Glendinning } 8102f7ca802SSteve Glendinning 8112f7ca802SSteve Glendinning /* starts the TX path */ 812769ea6d8SSteve Glendinning static int smsc95xx_start_tx_path(struct usbnet *dev) 8132f7ca802SSteve Glendinning { 8142f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 8152f7ca802SSteve Glendinning unsigned long flags; 816769ea6d8SSteve Glendinning int ret; 8172f7ca802SSteve Glendinning 8182f7ca802SSteve Glendinning /* Enable Tx at MAC */ 8192f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 8202f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_TXEN_; 8212f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 8222f7ca802SSteve Glendinning 823769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 824b052e073SSteve Glendinning if (ret < 0) { 825b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret); 826b052e073SSteve Glendinning return ret; 827b052e073SSteve Glendinning } 8282f7ca802SSteve Glendinning 8292f7ca802SSteve Glendinning /* Enable Tx at SCSRs */ 830769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_); 831b052e073SSteve Glendinning if (ret < 0) 832b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write TX_CFG: %d\n", ret); 833769ea6d8SSteve Glendinning 834b052e073SSteve Glendinning return ret; 8352f7ca802SSteve Glendinning } 8362f7ca802SSteve Glendinning 8372f7ca802SSteve Glendinning /* Starts the Receive path */ 838ec32115dSMing Lei static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm) 8392f7ca802SSteve Glendinning { 8402f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 8412f7ca802SSteve Glendinning unsigned long flags; 842769ea6d8SSteve Glendinning int ret; 8432f7ca802SSteve Glendinning 8442f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 8452f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RXEN_; 8462f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 8472f7ca802SSteve Glendinning 848ec32115dSMing Lei ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm); 849b052e073SSteve Glendinning if (ret < 0) 850b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret); 851769ea6d8SSteve Glendinning 852b052e073SSteve Glendinning return ret; 8532f7ca802SSteve Glendinning } 8542f7ca802SSteve Glendinning 8552f7ca802SSteve Glendinning static int smsc95xx_phy_initialize(struct usbnet *dev) 8562f7ca802SSteve Glendinning { 857769ea6d8SSteve Glendinning int bmcr, ret, timeout = 0; 858db443c44SSteve Glendinning 8592f7ca802SSteve Glendinning /* Initialize MII structure */ 8602f7ca802SSteve Glendinning dev->mii.dev = dev->net; 8612f7ca802SSteve Glendinning dev->mii.mdio_read = smsc95xx_mdio_read; 8622f7ca802SSteve Glendinning dev->mii.mdio_write = smsc95xx_mdio_write; 8632f7ca802SSteve Glendinning dev->mii.phy_id_mask = 0x1f; 8642f7ca802SSteve Glendinning dev->mii.reg_num_mask = 0x1f; 8652f7ca802SSteve Glendinning dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID; 8662f7ca802SSteve Glendinning 867db443c44SSteve Glendinning /* reset phy and wait for reset to complete */ 8682f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET); 869db443c44SSteve Glendinning 870db443c44SSteve Glendinning do { 871db443c44SSteve Glendinning msleep(10); 872db443c44SSteve Glendinning bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR); 873db443c44SSteve Glendinning timeout++; 874d9460920SRabin Vincent } while ((bmcr & BMCR_RESET) && (timeout < 100)); 875db443c44SSteve Glendinning 876db443c44SSteve Glendinning if (timeout >= 100) { 877db443c44SSteve Glendinning netdev_warn(dev->net, "timeout on PHY Reset"); 878db443c44SSteve Glendinning return -EIO; 879db443c44SSteve Glendinning } 880db443c44SSteve Glendinning 8812f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE, 8822f7ca802SSteve Glendinning ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP | 8832f7ca802SSteve Glendinning ADVERTISE_PAUSE_ASYM); 8842f7ca802SSteve Glendinning 8852f7ca802SSteve Glendinning /* read to clear */ 886769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC); 887b052e073SSteve Glendinning if (ret < 0) { 888b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read PHY_INT_SRC during init\n"); 889b052e073SSteve Glendinning return ret; 890b052e073SSteve Glendinning } 8912f7ca802SSteve Glendinning 8922f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK, 8932f7ca802SSteve Glendinning PHY_INT_MASK_DEFAULT_); 8942f7ca802SSteve Glendinning mii_nway_restart(&dev->mii); 8952f7ca802SSteve Glendinning 896a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n"); 8972f7ca802SSteve Glendinning return 0; 8982f7ca802SSteve Glendinning } 8992f7ca802SSteve Glendinning 9002f7ca802SSteve Glendinning static int smsc95xx_reset(struct usbnet *dev) 9012f7ca802SSteve Glendinning { 9022f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 9032f7ca802SSteve Glendinning u32 read_buf, write_buf, burst_cap; 9042f7ca802SSteve Glendinning int ret = 0, timeout; 9052f7ca802SSteve Glendinning 906a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n"); 9072f7ca802SSteve Glendinning 9084436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_); 909b052e073SSteve Glendinning if (ret < 0) { 910b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n"); 911b052e073SSteve Glendinning return ret; 912b052e073SSteve Glendinning } 9132f7ca802SSteve Glendinning 9142f7ca802SSteve Glendinning timeout = 0; 9152f7ca802SSteve Glendinning do { 916cf2acec2SSteve Glendinning msleep(10); 9172f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 918b052e073SSteve Glendinning if (ret < 0) { 919b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 920b052e073SSteve Glendinning return ret; 921b052e073SSteve Glendinning } 9222f7ca802SSteve Glendinning timeout++; 9232f7ca802SSteve Glendinning } while ((read_buf & HW_CFG_LRST_) && (timeout < 100)); 9242f7ca802SSteve Glendinning 9252f7ca802SSteve Glendinning if (timeout >= 100) { 92660b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n"); 9272f7ca802SSteve Glendinning return ret; 9282f7ca802SSteve Glendinning } 9292f7ca802SSteve Glendinning 9304436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_); 931b052e073SSteve Glendinning if (ret < 0) { 932b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write PM_CTRL: %d\n", ret); 933b052e073SSteve Glendinning return ret; 934b052e073SSteve Glendinning } 9352f7ca802SSteve Glendinning 9362f7ca802SSteve Glendinning timeout = 0; 9372f7ca802SSteve Glendinning do { 938cf2acec2SSteve Glendinning msleep(10); 9392f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf); 940b052e073SSteve Glendinning if (ret < 0) { 941b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read PM_CTRL: %d\n", ret); 942b052e073SSteve Glendinning return ret; 943b052e073SSteve Glendinning } 9442f7ca802SSteve Glendinning timeout++; 9452f7ca802SSteve Glendinning } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100)); 9462f7ca802SSteve Glendinning 9472f7ca802SSteve Glendinning if (timeout >= 100) { 94860b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for PHY Reset\n"); 9492f7ca802SSteve Glendinning return ret; 9502f7ca802SSteve Glendinning } 9512f7ca802SSteve Glendinning 9522f7ca802SSteve Glendinning ret = smsc95xx_set_mac_address(dev); 9532f7ca802SSteve Glendinning if (ret < 0) 9542f7ca802SSteve Glendinning return ret; 9552f7ca802SSteve Glendinning 9561e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n", 9571e1d7412SJoe Perches dev->net->dev_addr); 9582f7ca802SSteve Glendinning 9592f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 960b052e073SSteve Glendinning if (ret < 0) { 961b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 962b052e073SSteve Glendinning return ret; 963b052e073SSteve Glendinning } 9642f7ca802SSteve Glendinning 9651e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n", 9661e1d7412SJoe Perches read_buf); 9672f7ca802SSteve Glendinning 9682f7ca802SSteve Glendinning read_buf |= HW_CFG_BIR_; 9692f7ca802SSteve Glendinning 9702f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 971b052e073SSteve Glendinning if (ret < 0) { 972b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n"); 973b052e073SSteve Glendinning return ret; 974b052e073SSteve Glendinning } 9752f7ca802SSteve Glendinning 9762f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 977b052e073SSteve Glendinning if (ret < 0) { 978b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 979b052e073SSteve Glendinning return ret; 980b052e073SSteve Glendinning } 981b052e073SSteve Glendinning 982a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 983a475f603SJoe Perches "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n", 98460b86755SJoe Perches read_buf); 9852f7ca802SSteve Glendinning 9862f7ca802SSteve Glendinning if (!turbo_mode) { 9872f7ca802SSteve Glendinning burst_cap = 0; 9882f7ca802SSteve Glendinning dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE; 9892f7ca802SSteve Glendinning } else if (dev->udev->speed == USB_SPEED_HIGH) { 9902f7ca802SSteve Glendinning burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE; 9912f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE; 9922f7ca802SSteve Glendinning } else { 9932f7ca802SSteve Glendinning burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE; 9942f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE; 9952f7ca802SSteve Glendinning } 9962f7ca802SSteve Glendinning 9971e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n", 9981e1d7412SJoe Perches (ulong)dev->rx_urb_size); 9992f7ca802SSteve Glendinning 10002f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap); 1001b052e073SSteve Glendinning if (ret < 0) { 1002b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write BURST_CAP: %d\n", ret); 1003b052e073SSteve Glendinning return ret; 1004b052e073SSteve Glendinning } 10052f7ca802SSteve Glendinning 10062f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf); 1007b052e073SSteve Glendinning if (ret < 0) { 1008b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read BURST_CAP: %d\n", ret); 1009b052e073SSteve Glendinning return ret; 1010b052e073SSteve Glendinning } 1011769ea6d8SSteve Glendinning 1012a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 1013a475f603SJoe Perches "Read Value from BURST_CAP after writing: 0x%08x\n", 10142f7ca802SSteve Glendinning read_buf); 10152f7ca802SSteve Glendinning 10164436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY); 1017b052e073SSteve Glendinning if (ret < 0) { 1018b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write BULK_IN_DLY: %d\n", ret); 1019b052e073SSteve Glendinning return ret; 1020b052e073SSteve Glendinning } 10212f7ca802SSteve Glendinning 10222f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf); 1023b052e073SSteve Glendinning if (ret < 0) { 1024b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read BULK_IN_DLY: %d\n", ret); 1025b052e073SSteve Glendinning return ret; 1026b052e073SSteve Glendinning } 1027769ea6d8SSteve Glendinning 1028a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 1029a475f603SJoe Perches "Read Value from BULK_IN_DLY after writing: 0x%08x\n", 103060b86755SJoe Perches read_buf); 10312f7ca802SSteve Glendinning 10322f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 1033b052e073SSteve Glendinning if (ret < 0) { 1034b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 1035b052e073SSteve Glendinning return ret; 1036b052e073SSteve Glendinning } 1037769ea6d8SSteve Glendinning 10381e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG: 0x%08x\n", 10391e1d7412SJoe Perches read_buf); 10402f7ca802SSteve Glendinning 10412f7ca802SSteve Glendinning if (turbo_mode) 10422f7ca802SSteve Glendinning read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_); 10432f7ca802SSteve Glendinning 10442f7ca802SSteve Glendinning read_buf &= ~HW_CFG_RXDOFF_; 10452f7ca802SSteve Glendinning 10462f7ca802SSteve Glendinning /* set Rx data offset=2, Make IP header aligns on word boundary. */ 10472f7ca802SSteve Glendinning read_buf |= NET_IP_ALIGN << 9; 10482f7ca802SSteve Glendinning 10492f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 1050b052e073SSteve Glendinning if (ret < 0) { 1051b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret); 1052b052e073SSteve Glendinning return ret; 1053b052e073SSteve Glendinning } 10542f7ca802SSteve Glendinning 10552f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 1056b052e073SSteve Glendinning if (ret < 0) { 1057b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 1058b052e073SSteve Glendinning return ret; 1059b052e073SSteve Glendinning } 1060769ea6d8SSteve Glendinning 1061a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 1062a475f603SJoe Perches "Read Value from HW_CFG after writing: 0x%08x\n", read_buf); 10632f7ca802SSteve Glendinning 10644436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 1065b052e073SSteve Glendinning if (ret < 0) { 1066b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write INT_STS: %d\n", ret); 1067b052e073SSteve Glendinning return ret; 1068b052e073SSteve Glendinning } 10692f7ca802SSteve Glendinning 10702f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &read_buf); 1071b052e073SSteve Glendinning if (ret < 0) { 1072b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret); 1073b052e073SSteve Glendinning return ret; 1074b052e073SSteve Glendinning } 1075a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf); 10762f7ca802SSteve Glendinning 1077f293501cSSteve Glendinning /* Configure GPIO pins as LED outputs */ 1078f293501cSSteve Glendinning write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED | 1079f293501cSSteve Glendinning LED_GPIO_CFG_FDX_LED; 1080f293501cSSteve Glendinning ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf); 1081b052e073SSteve Glendinning if (ret < 0) { 1082b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write LED_GPIO_CFG: %d\n", ret); 1083b052e073SSteve Glendinning return ret; 1084b052e073SSteve Glendinning } 1085f293501cSSteve Glendinning 10862f7ca802SSteve Glendinning /* Init Tx */ 10874436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, 0); 1088b052e073SSteve Glendinning if (ret < 0) { 1089b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write FLOW: %d\n", ret); 1090b052e073SSteve Glendinning return ret; 1091b052e073SSteve Glendinning } 10922f7ca802SSteve Glendinning 10934436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT); 1094b052e073SSteve Glendinning if (ret < 0) { 1095b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write AFC_CFG: %d\n", ret); 1096b052e073SSteve Glendinning return ret; 1097b052e073SSteve Glendinning } 10982f7ca802SSteve Glendinning 10992f7ca802SSteve Glendinning /* Don't need mac_cr_lock during initialisation */ 11002f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr); 1101b052e073SSteve Glendinning if (ret < 0) { 1102b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read MAC_CR: %d\n", ret); 1103b052e073SSteve Glendinning return ret; 1104b052e073SSteve Glendinning } 11052f7ca802SSteve Glendinning 11062f7ca802SSteve Glendinning /* Init Rx */ 11072f7ca802SSteve Glendinning /* Set Vlan */ 11084436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q); 1109b052e073SSteve Glendinning if (ret < 0) { 1110b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write VLAN1: %d\n", ret); 1111b052e073SSteve Glendinning return ret; 1112b052e073SSteve Glendinning } 11132f7ca802SSteve Glendinning 1114f7b29271SSteve Glendinning /* Enable or disable checksum offload engines */ 1115769ea6d8SSteve Glendinning ret = smsc95xx_set_features(dev->net, dev->net->features); 1116b052e073SSteve Glendinning if (ret < 0) { 1117b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to set checksum offload features\n"); 1118b052e073SSteve Glendinning return ret; 1119b052e073SSteve Glendinning } 11202f7ca802SSteve Glendinning 11212f7ca802SSteve Glendinning smsc95xx_set_multicast(dev->net); 11222f7ca802SSteve Glendinning 1123769ea6d8SSteve Glendinning ret = smsc95xx_phy_initialize(dev); 1124b052e073SSteve Glendinning if (ret < 0) { 1125b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to init PHY\n"); 1126b052e073SSteve Glendinning return ret; 1127b052e073SSteve Glendinning } 11282f7ca802SSteve Glendinning 11292f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf); 1130b052e073SSteve Glendinning if (ret < 0) { 1131b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read INT_EP_CTL: %d\n", ret); 1132b052e073SSteve Glendinning return ret; 1133b052e073SSteve Glendinning } 11342f7ca802SSteve Glendinning 11352f7ca802SSteve Glendinning /* enable PHY interrupts */ 11362f7ca802SSteve Glendinning read_buf |= INT_EP_CTL_PHY_INT_; 11372f7ca802SSteve Glendinning 11382f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf); 1139b052e073SSteve Glendinning if (ret < 0) { 1140b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write INT_EP_CTL: %d\n", ret); 1141b052e073SSteve Glendinning return ret; 1142b052e073SSteve Glendinning } 11432f7ca802SSteve Glendinning 1144769ea6d8SSteve Glendinning ret = smsc95xx_start_tx_path(dev); 1145b052e073SSteve Glendinning if (ret < 0) { 1146b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to start TX path\n"); 1147b052e073SSteve Glendinning return ret; 1148b052e073SSteve Glendinning } 1149769ea6d8SSteve Glendinning 1150ec32115dSMing Lei ret = smsc95xx_start_rx_path(dev, 0); 1151b052e073SSteve Glendinning if (ret < 0) { 1152b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to start RX path\n"); 1153b052e073SSteve Glendinning return ret; 1154b052e073SSteve Glendinning } 11552f7ca802SSteve Glendinning 1156a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n"); 11572f7ca802SSteve Glendinning return 0; 11582f7ca802SSteve Glendinning } 11592f7ca802SSteve Glendinning 116063e77b39SStephen Hemminger static const struct net_device_ops smsc95xx_netdev_ops = { 116163e77b39SStephen Hemminger .ndo_open = usbnet_open, 116263e77b39SStephen Hemminger .ndo_stop = usbnet_stop, 116363e77b39SStephen Hemminger .ndo_start_xmit = usbnet_start_xmit, 116463e77b39SStephen Hemminger .ndo_tx_timeout = usbnet_tx_timeout, 116563e77b39SStephen Hemminger .ndo_change_mtu = usbnet_change_mtu, 116663e77b39SStephen Hemminger .ndo_set_mac_address = eth_mac_addr, 116763e77b39SStephen Hemminger .ndo_validate_addr = eth_validate_addr, 116863e77b39SStephen Hemminger .ndo_do_ioctl = smsc95xx_ioctl, 1169afc4b13dSJiri Pirko .ndo_set_rx_mode = smsc95xx_set_multicast, 117078e47fe4SMichał Mirosław .ndo_set_features = smsc95xx_set_features, 117163e77b39SStephen Hemminger }; 117263e77b39SStephen Hemminger 11732f7ca802SSteve Glendinning static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf) 11742f7ca802SSteve Glendinning { 11752f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = NULL; 1176bbd9f9eeSSteve Glendinning u32 val; 11772f7ca802SSteve Glendinning int ret; 11782f7ca802SSteve Glendinning 11792f7ca802SSteve Glendinning printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n"); 11802f7ca802SSteve Glendinning 11812f7ca802SSteve Glendinning ret = usbnet_get_endpoints(dev, intf); 1182b052e073SSteve Glendinning if (ret < 0) { 1183b052e073SSteve Glendinning netdev_warn(dev->net, "usbnet_get_endpoints failed: %d\n", ret); 1184b052e073SSteve Glendinning return ret; 1185b052e073SSteve Glendinning } 11862f7ca802SSteve Glendinning 11872f7ca802SSteve Glendinning dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv), 11882f7ca802SSteve Glendinning GFP_KERNEL); 11892f7ca802SSteve Glendinning 11902f7ca802SSteve Glendinning pdata = (struct smsc95xx_priv *)(dev->data[0]); 11912f7ca802SSteve Glendinning if (!pdata) { 119260b86755SJoe Perches netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n"); 11932f7ca802SSteve Glendinning return -ENOMEM; 11942f7ca802SSteve Glendinning } 11952f7ca802SSteve Glendinning 11962f7ca802SSteve Glendinning spin_lock_init(&pdata->mac_cr_lock); 11972f7ca802SSteve Glendinning 119878e47fe4SMichał Mirosław if (DEFAULT_TX_CSUM_ENABLE) 119978e47fe4SMichał Mirosław dev->net->features |= NETIF_F_HW_CSUM; 120078e47fe4SMichał Mirosław if (DEFAULT_RX_CSUM_ENABLE) 120178e47fe4SMichał Mirosław dev->net->features |= NETIF_F_RXCSUM; 120278e47fe4SMichał Mirosław 120378e47fe4SMichał Mirosław dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM; 12042f7ca802SSteve Glendinning 1205f4e8ab7cSBernard Blackham smsc95xx_init_mac_address(dev); 1206f4e8ab7cSBernard Blackham 12072f7ca802SSteve Glendinning /* Init all registers */ 12082f7ca802SSteve Glendinning ret = smsc95xx_reset(dev); 12092f7ca802SSteve Glendinning 1210bbd9f9eeSSteve Glendinning /* detect device revision as different features may be available */ 1211bbd9f9eeSSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &val); 1212b052e073SSteve Glendinning if (ret < 0) { 1213b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret); 1214b052e073SSteve Glendinning return ret; 1215b052e073SSteve Glendinning } 1216bbd9f9eeSSteve Glendinning val >>= 16; 12179ebca507SSteve Glendinning 12189ebca507SSteve Glendinning if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) || 12199ebca507SSteve Glendinning (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_)) 12209ebca507SSteve Glendinning pdata->features = (FEATURE_8_WAKEUP_FILTERS | 12219ebca507SSteve Glendinning FEATURE_PHY_NLP_CROSSOVER | 12229ebca507SSteve Glendinning FEATURE_AUTOSUSPEND); 12239ebca507SSteve Glendinning else if (val == ID_REV_CHIP_ID_9512_) 12249ebca507SSteve Glendinning pdata->features = FEATURE_8_WAKEUP_FILTERS; 1225bbd9f9eeSSteve Glendinning 122663e77b39SStephen Hemminger dev->net->netdev_ops = &smsc95xx_netdev_ops; 12272f7ca802SSteve Glendinning dev->net->ethtool_ops = &smsc95xx_ethtool_ops; 12282f7ca802SSteve Glendinning dev->net->flags |= IFF_MULTICAST; 122978e47fe4SMichał Mirosław dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM; 12309bbf5660SStephane Fillod dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len; 12312f7ca802SSteve Glendinning return 0; 12322f7ca802SSteve Glendinning } 12332f7ca802SSteve Glendinning 12342f7ca802SSteve Glendinning static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf) 12352f7ca802SSteve Glendinning { 12362f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 12372f7ca802SSteve Glendinning if (pdata) { 1238a475f603SJoe Perches netif_dbg(dev, ifdown, dev->net, "free pdata\n"); 12392f7ca802SSteve Glendinning kfree(pdata); 12402f7ca802SSteve Glendinning pdata = NULL; 12412f7ca802SSteve Glendinning dev->data[0] = 0; 12422f7ca802SSteve Glendinning } 12432f7ca802SSteve Glendinning } 12442f7ca802SSteve Glendinning 1245068bb1a7SSteve Glendinning static u32 smsc_crc(const u8 *buffer, size_t len, int filter) 1246bbd9f9eeSSteve Glendinning { 1247068bb1a7SSteve Glendinning u32 crc = bitrev16(crc16(0xFFFF, buffer, len)); 1248068bb1a7SSteve Glendinning return crc << ((filter % 2) * 16); 1249bbd9f9eeSSteve Glendinning } 1250bbd9f9eeSSteve Glendinning 1251e5e3af83SSteve Glendinning static int smsc95xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask) 1252e5e3af83SSteve Glendinning { 1253e5e3af83SSteve Glendinning struct mii_if_info *mii = &dev->mii; 1254e5e3af83SSteve Glendinning int ret; 1255e5e3af83SSteve Glendinning 12561e1d7412SJoe Perches netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n"); 1257e5e3af83SSteve Glendinning 1258e5e3af83SSteve Glendinning /* read to clear */ 1259e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC); 1260b052e073SSteve Glendinning if (ret < 0) { 1261b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_INT_SRC\n"); 1262b052e073SSteve Glendinning return ret; 1263b052e073SSteve Glendinning } 1264e5e3af83SSteve Glendinning 1265e5e3af83SSteve Glendinning /* enable interrupt source */ 1266e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK); 1267b052e073SSteve Glendinning if (ret < 0) { 1268b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_INT_MASK\n"); 1269b052e073SSteve Glendinning return ret; 1270b052e073SSteve Glendinning } 1271e5e3af83SSteve Glendinning 1272e5e3af83SSteve Glendinning ret |= mask; 1273e5e3af83SSteve Glendinning 1274e5e3af83SSteve Glendinning smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret); 1275e5e3af83SSteve Glendinning 1276e5e3af83SSteve Glendinning return 0; 1277e5e3af83SSteve Glendinning } 1278e5e3af83SSteve Glendinning 1279e5e3af83SSteve Glendinning static int smsc95xx_link_ok_nopm(struct usbnet *dev) 1280e5e3af83SSteve Glendinning { 1281e5e3af83SSteve Glendinning struct mii_if_info *mii = &dev->mii; 1282e5e3af83SSteve Glendinning int ret; 1283e5e3af83SSteve Glendinning 1284e5e3af83SSteve Glendinning /* first, a dummy read, needed to latch some MII phys */ 1285e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR); 1286b052e073SSteve Glendinning if (ret < 0) { 1287b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_BMSR\n"); 1288b052e073SSteve Glendinning return ret; 1289b052e073SSteve Glendinning } 1290e5e3af83SSteve Glendinning 1291e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR); 1292b052e073SSteve Glendinning if (ret < 0) { 1293b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_BMSR\n"); 1294b052e073SSteve Glendinning return ret; 1295b052e073SSteve Glendinning } 1296e5e3af83SSteve Glendinning 1297e5e3af83SSteve Glendinning return !!(ret & BMSR_LSTATUS); 1298e5e3af83SSteve Glendinning } 1299e5e3af83SSteve Glendinning 1300319b95b5SSteve Glendinning static int smsc95xx_enter_suspend0(struct usbnet *dev) 1301319b95b5SSteve Glendinning { 1302319b95b5SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1303319b95b5SSteve Glendinning u32 val; 1304319b95b5SSteve Glendinning int ret; 1305319b95b5SSteve Glendinning 1306319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1307b052e073SSteve Glendinning if (ret < 0) { 1308b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1309b052e073SSteve Glendinning return ret; 1310b052e073SSteve Glendinning } 1311319b95b5SSteve Glendinning 1312319b95b5SSteve Glendinning val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_)); 1313319b95b5SSteve Glendinning val |= PM_CTL_SUS_MODE_0; 1314319b95b5SSteve Glendinning 1315319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1316b052e073SSteve Glendinning if (ret < 0) { 1317b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1318b052e073SSteve Glendinning return ret; 1319b052e073SSteve Glendinning } 1320319b95b5SSteve Glendinning 1321319b95b5SSteve Glendinning /* clear wol status */ 1322319b95b5SSteve Glendinning val &= ~PM_CTL_WUPS_; 1323319b95b5SSteve Glendinning val |= PM_CTL_WUPS_WOL_; 1324319b95b5SSteve Glendinning 1325319b95b5SSteve Glendinning /* enable energy detection */ 1326319b95b5SSteve Glendinning if (pdata->wolopts & WAKE_PHY) 1327319b95b5SSteve Glendinning val |= PM_CTL_WUPS_ED_; 1328319b95b5SSteve Glendinning 1329319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1330b052e073SSteve Glendinning if (ret < 0) { 1331b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1332b052e073SSteve Glendinning return ret; 1333b052e073SSteve Glendinning } 1334319b95b5SSteve Glendinning 1335319b95b5SSteve Glendinning /* read back PM_CTRL */ 1336319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1337b052e073SSteve Glendinning if (ret < 0) 1338b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1339319b95b5SSteve Glendinning 1340b052e073SSteve Glendinning return ret; 1341319b95b5SSteve Glendinning } 1342319b95b5SSteve Glendinning 1343319b95b5SSteve Glendinning static int smsc95xx_enter_suspend1(struct usbnet *dev) 1344319b95b5SSteve Glendinning { 1345319b95b5SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1346319b95b5SSteve Glendinning struct mii_if_info *mii = &dev->mii; 1347319b95b5SSteve Glendinning u32 val; 1348319b95b5SSteve Glendinning int ret; 1349319b95b5SSteve Glendinning 1350319b95b5SSteve Glendinning /* reconfigure link pulse detection timing for 1351319b95b5SSteve Glendinning * compatibility with non-standard link partners 1352319b95b5SSteve Glendinning */ 1353319b95b5SSteve Glendinning if (pdata->features & FEATURE_PHY_NLP_CROSSOVER) 1354319b95b5SSteve Glendinning smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_EDPD_CONFIG, 1355319b95b5SSteve Glendinning PHY_EDPD_CONFIG_DEFAULT); 1356319b95b5SSteve Glendinning 1357319b95b5SSteve Glendinning /* enable energy detect power-down mode */ 1358319b95b5SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS); 1359b052e073SSteve Glendinning if (ret < 0) { 1360b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_MODE_CTRL_STS\n"); 1361b052e073SSteve Glendinning return ret; 1362b052e073SSteve Glendinning } 1363319b95b5SSteve Glendinning 1364319b95b5SSteve Glendinning ret |= MODE_CTRL_STS_EDPWRDOWN_; 1365319b95b5SSteve Glendinning 1366319b95b5SSteve Glendinning smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS, ret); 1367319b95b5SSteve Glendinning 1368319b95b5SSteve Glendinning /* enter SUSPEND1 mode */ 1369319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1370b052e073SSteve Glendinning if (ret < 0) { 1371b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1372b052e073SSteve Glendinning return ret; 1373b052e073SSteve Glendinning } 1374319b95b5SSteve Glendinning 1375319b95b5SSteve Glendinning val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_); 1376319b95b5SSteve Glendinning val |= PM_CTL_SUS_MODE_1; 1377319b95b5SSteve Glendinning 1378319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1379b052e073SSteve Glendinning if (ret < 0) { 1380b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1381b052e073SSteve Glendinning return ret; 1382b052e073SSteve Glendinning } 1383319b95b5SSteve Glendinning 1384319b95b5SSteve Glendinning /* clear wol status, enable energy detection */ 1385319b95b5SSteve Glendinning val &= ~PM_CTL_WUPS_; 1386319b95b5SSteve Glendinning val |= (PM_CTL_WUPS_ED_ | PM_CTL_ED_EN_); 1387319b95b5SSteve Glendinning 1388319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1389b052e073SSteve Glendinning if (ret < 0) 1390b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1391319b95b5SSteve Glendinning 1392b052e073SSteve Glendinning return ret; 1393319b95b5SSteve Glendinning } 1394319b95b5SSteve Glendinning 1395319b95b5SSteve Glendinning static int smsc95xx_enter_suspend2(struct usbnet *dev) 1396319b95b5SSteve Glendinning { 1397319b95b5SSteve Glendinning u32 val; 1398319b95b5SSteve Glendinning int ret; 1399319b95b5SSteve Glendinning 1400319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1401b052e073SSteve Glendinning if (ret < 0) { 1402b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1403b052e073SSteve Glendinning return ret; 1404b052e073SSteve Glendinning } 1405319b95b5SSteve Glendinning 1406319b95b5SSteve Glendinning val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_); 1407319b95b5SSteve Glendinning val |= PM_CTL_SUS_MODE_2; 1408319b95b5SSteve Glendinning 1409319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1410b052e073SSteve Glendinning if (ret < 0) 1411b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1412319b95b5SSteve Glendinning 1413b052e073SSteve Glendinning return ret; 1414319b95b5SSteve Glendinning } 1415319b95b5SSteve Glendinning 1416b5a04475SSteve Glendinning static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message) 1417b5a04475SSteve Glendinning { 1418b5a04475SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1419e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1420e5e3af83SSteve Glendinning u32 val, link_up; 1421b5a04475SSteve Glendinning int ret; 1422b5a04475SSteve Glendinning 1423b5a04475SSteve Glendinning ret = usbnet_suspend(intf, message); 1424b052e073SSteve Glendinning if (ret < 0) { 1425b052e073SSteve Glendinning netdev_warn(dev->net, "usbnet_suspend error\n"); 1426b052e073SSteve Glendinning return ret; 1427b052e073SSteve Glendinning } 1428b5a04475SSteve Glendinning 1429e5e3af83SSteve Glendinning /* determine if link is up using only _nopm functions */ 1430e5e3af83SSteve Glendinning link_up = smsc95xx_link_ok_nopm(dev); 1431e5e3af83SSteve Glendinning 1432e5e3af83SSteve Glendinning /* if no wol options set, or if link is down and we're not waking on 1433e5e3af83SSteve Glendinning * PHY activity, enter lowest power SUSPEND2 mode 1434e5e3af83SSteve Glendinning */ 1435e5e3af83SSteve Glendinning if (!(pdata->wolopts & SUPPORTED_WAKE) || 1436e5e3af83SSteve Glendinning !(link_up || (pdata->wolopts & WAKE_PHY))) { 14371e1d7412SJoe Perches netdev_info(dev->net, "entering SUSPEND2 mode\n"); 1438b5a04475SSteve Glendinning 1439e0e474a8SSteve Glendinning /* disable energy detect (link up) & wake up events */ 1440ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1441b052e073SSteve Glendinning if (ret < 0) { 1442b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1443b052e073SSteve Glendinning goto done; 1444b052e073SSteve Glendinning } 1445e0e474a8SSteve Glendinning 1446e0e474a8SSteve Glendinning val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_); 1447e0e474a8SSteve Glendinning 1448ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1449b052e073SSteve Glendinning if (ret < 0) { 1450b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1451b052e073SSteve Glendinning goto done; 1452b052e073SSteve Glendinning } 1453e0e474a8SSteve Glendinning 1454ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1455b052e073SSteve Glendinning if (ret < 0) { 1456b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1457b052e073SSteve Glendinning goto done; 1458b052e073SSteve Glendinning } 1459e0e474a8SSteve Glendinning 1460e0e474a8SSteve Glendinning val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_); 1461e0e474a8SSteve Glendinning 1462ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1463b052e073SSteve Glendinning if (ret < 0) { 1464b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1465b052e073SSteve Glendinning goto done; 1466b052e073SSteve Glendinning } 1467e0e474a8SSteve Glendinning 14683b9f7d8cSSteve Glendinning ret = smsc95xx_enter_suspend2(dev); 14693b9f7d8cSSteve Glendinning goto done; 1470b5a04475SSteve Glendinning } 1471b5a04475SSteve Glendinning 1472e5e3af83SSteve Glendinning if (pdata->wolopts & WAKE_PHY) { 1473e5e3af83SSteve Glendinning ret = smsc95xx_enable_phy_wakeup_interrupts(dev, 1474e5e3af83SSteve Glendinning (PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_LINK_DOWN_)); 1475b052e073SSteve Glendinning if (ret < 0) { 1476b052e073SSteve Glendinning netdev_warn(dev->net, "error enabling PHY wakeup ints\n"); 1477b052e073SSteve Glendinning goto done; 1478b052e073SSteve Glendinning } 1479e5e3af83SSteve Glendinning 1480e5e3af83SSteve Glendinning /* if link is down then configure EDPD and enter SUSPEND1, 1481e5e3af83SSteve Glendinning * otherwise enter SUSPEND0 below 1482e5e3af83SSteve Glendinning */ 1483e5e3af83SSteve Glendinning if (!link_up) { 14841e1d7412SJoe Perches netdev_info(dev->net, "entering SUSPEND1 mode\n"); 14853b9f7d8cSSteve Glendinning ret = smsc95xx_enter_suspend1(dev); 14863b9f7d8cSSteve Glendinning goto done; 1487e5e3af83SSteve Glendinning } 1488e5e3af83SSteve Glendinning } 1489e5e3af83SSteve Glendinning 1490bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 1491eed9a729SSteve Glendinning u32 *filter_mask = kzalloc(sizeof(u32) * 32, GFP_KERNEL); 149206a221beSMing Lei u32 command[2]; 149306a221beSMing Lei u32 offset[2]; 149406a221beSMing Lei u32 crc[4]; 14959ebca507SSteve Glendinning int wuff_filter_count = 14969ebca507SSteve Glendinning (pdata->features & FEATURE_8_WAKEUP_FILTERS) ? 14979ebca507SSteve Glendinning LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM; 1498bbd9f9eeSSteve Glendinning int i, filter = 0; 1499bbd9f9eeSSteve Glendinning 1500eed9a729SSteve Glendinning if (!filter_mask) { 1501eed9a729SSteve Glendinning netdev_warn(dev->net, "Unable to allocate filter_mask\n"); 15023b9f7d8cSSteve Glendinning ret = -ENOMEM; 15033b9f7d8cSSteve Glendinning goto done; 1504eed9a729SSteve Glendinning } 1505eed9a729SSteve Glendinning 150606a221beSMing Lei memset(command, 0, sizeof(command)); 150706a221beSMing Lei memset(offset, 0, sizeof(offset)); 150806a221beSMing Lei memset(crc, 0, sizeof(crc)); 150906a221beSMing Lei 1510bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_BCAST) { 1511bbd9f9eeSSteve Glendinning const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF}; 15121e1d7412SJoe Perches netdev_info(dev->net, "enabling broadcast detection\n"); 1513bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1514bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1515bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1516bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1517bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1518bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1519bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(bcast, 6, filter); 1520bbd9f9eeSSteve Glendinning filter++; 1521bbd9f9eeSSteve Glendinning } 1522bbd9f9eeSSteve Glendinning 1523bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_MCAST) { 1524bbd9f9eeSSteve Glendinning const u8 mcast[] = {0x01, 0x00, 0x5E}; 15251e1d7412SJoe Perches netdev_info(dev->net, "enabling multicast detection\n"); 1526bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0007; 1527bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1528bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1529bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1530bbd9f9eeSSteve Glendinning command[filter/4] |= 0x09UL << ((filter % 4) * 8); 1531bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1532bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(mcast, 3, filter); 1533bbd9f9eeSSteve Glendinning filter++; 1534bbd9f9eeSSteve Glendinning } 1535bbd9f9eeSSteve Glendinning 1536bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_ARP) { 1537bbd9f9eeSSteve Glendinning const u8 arp[] = {0x08, 0x06}; 15381e1d7412SJoe Perches netdev_info(dev->net, "enabling ARP detection\n"); 1539bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0003; 1540bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1541bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1542bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1543bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1544bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x0C << ((filter % 4) * 8); 1545bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(arp, 2, filter); 1546bbd9f9eeSSteve Glendinning filter++; 1547bbd9f9eeSSteve Glendinning } 1548bbd9f9eeSSteve Glendinning 1549bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_UCAST) { 15501e1d7412SJoe Perches netdev_info(dev->net, "enabling unicast detection\n"); 1551bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1552bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1553bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1554bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1555bbd9f9eeSSteve Glendinning command[filter/4] |= 0x01UL << ((filter % 4) * 8); 1556bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1557bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter); 1558bbd9f9eeSSteve Glendinning filter++; 1559bbd9f9eeSSteve Glendinning } 1560bbd9f9eeSSteve Glendinning 15619ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count * 4); i++) { 1562ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]); 1563b052e073SSteve Glendinning if (ret < 0) { 1564b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 156506a221beSMing Lei kfree(filter_mask); 1566b052e073SSteve Glendinning goto done; 1567b052e073SSteve Glendinning } 1568bbd9f9eeSSteve Glendinning } 156906a221beSMing Lei kfree(filter_mask); 1570bbd9f9eeSSteve Glendinning 15719ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 4); i++) { 1572ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]); 1573b052e073SSteve Glendinning if (ret < 0) { 1574b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 1575b052e073SSteve Glendinning goto done; 1576b052e073SSteve Glendinning } 1577bbd9f9eeSSteve Glendinning } 1578bbd9f9eeSSteve Glendinning 15799ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 4); i++) { 1580ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]); 1581b052e073SSteve Glendinning if (ret < 0) { 1582b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 1583b052e073SSteve Glendinning goto done; 1584b052e073SSteve Glendinning } 1585bbd9f9eeSSteve Glendinning } 1586bbd9f9eeSSteve Glendinning 15879ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 2); i++) { 1588ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]); 1589b052e073SSteve Glendinning if (ret < 0) { 1590b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 1591b052e073SSteve Glendinning goto done; 1592b052e073SSteve Glendinning } 1593bbd9f9eeSSteve Glendinning } 1594bbd9f9eeSSteve Glendinning 1595bbd9f9eeSSteve Glendinning /* clear any pending pattern match packet status */ 1596ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1597b052e073SSteve Glendinning if (ret < 0) { 1598b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1599b052e073SSteve Glendinning goto done; 1600b052e073SSteve Glendinning } 1601bbd9f9eeSSteve Glendinning 1602bbd9f9eeSSteve Glendinning val |= WUCSR_WUFR_; 1603bbd9f9eeSSteve Glendinning 1604ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1605b052e073SSteve Glendinning if (ret < 0) { 1606b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1607b052e073SSteve Glendinning goto done; 1608b052e073SSteve Glendinning } 1609bbd9f9eeSSteve Glendinning } 1610bbd9f9eeSSteve Glendinning 1611e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 1612e0e474a8SSteve Glendinning /* clear any pending magic packet status */ 1613ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1614b052e073SSteve Glendinning if (ret < 0) { 1615b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1616b052e073SSteve Glendinning goto done; 1617b052e073SSteve Glendinning } 1618e0e474a8SSteve Glendinning 1619e0e474a8SSteve Glendinning val |= WUCSR_MPR_; 1620e0e474a8SSteve Glendinning 1621ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1622b052e073SSteve Glendinning if (ret < 0) { 1623b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1624b052e073SSteve Glendinning goto done; 1625b052e073SSteve Glendinning } 1626e0e474a8SSteve Glendinning } 1627e0e474a8SSteve Glendinning 1628bbd9f9eeSSteve Glendinning /* enable/disable wakeup sources */ 1629ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1630b052e073SSteve Glendinning if (ret < 0) { 1631b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1632b052e073SSteve Glendinning goto done; 1633b052e073SSteve Glendinning } 1634e0e474a8SSteve Glendinning 1635bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 16361e1d7412SJoe Perches netdev_info(dev->net, "enabling pattern match wakeup\n"); 1637bbd9f9eeSSteve Glendinning val |= WUCSR_WAKE_EN_; 1638bbd9f9eeSSteve Glendinning } else { 16391e1d7412SJoe Perches netdev_info(dev->net, "disabling pattern match wakeup\n"); 1640bbd9f9eeSSteve Glendinning val &= ~WUCSR_WAKE_EN_; 1641bbd9f9eeSSteve Glendinning } 1642bbd9f9eeSSteve Glendinning 1643e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 16441e1d7412SJoe Perches netdev_info(dev->net, "enabling magic packet wakeup\n"); 1645e0e474a8SSteve Glendinning val |= WUCSR_MPEN_; 1646e0e474a8SSteve Glendinning } else { 16471e1d7412SJoe Perches netdev_info(dev->net, "disabling magic packet wakeup\n"); 1648e0e474a8SSteve Glendinning val &= ~WUCSR_MPEN_; 1649e0e474a8SSteve Glendinning } 1650e0e474a8SSteve Glendinning 1651ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1652b052e073SSteve Glendinning if (ret < 0) { 1653b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1654b052e073SSteve Glendinning goto done; 1655b052e073SSteve Glendinning } 1656e0e474a8SSteve Glendinning 1657e0e474a8SSteve Glendinning /* enable wol wakeup source */ 1658ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1659b052e073SSteve Glendinning if (ret < 0) { 1660b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1661b052e073SSteve Glendinning goto done; 1662b052e073SSteve Glendinning } 1663e0e474a8SSteve Glendinning 1664e0e474a8SSteve Glendinning val |= PM_CTL_WOL_EN_; 1665e0e474a8SSteve Glendinning 1666e5e3af83SSteve Glendinning /* phy energy detect wakeup source */ 1667e5e3af83SSteve Glendinning if (pdata->wolopts & WAKE_PHY) 1668e5e3af83SSteve Glendinning val |= PM_CTL_ED_EN_; 1669e5e3af83SSteve Glendinning 1670ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1671b052e073SSteve Glendinning if (ret < 0) { 1672b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1673b052e073SSteve Glendinning goto done; 1674b052e073SSteve Glendinning } 1675e0e474a8SSteve Glendinning 1676bbd9f9eeSSteve Glendinning /* enable receiver to enable frame reception */ 1677ec32115dSMing Lei smsc95xx_start_rx_path(dev, 1); 1678e0e474a8SSteve Glendinning 1679e0e474a8SSteve Glendinning /* some wol options are enabled, so enter SUSPEND0 */ 16801e1d7412SJoe Perches netdev_info(dev->net, "entering SUSPEND0 mode\n"); 16813b9f7d8cSSteve Glendinning ret = smsc95xx_enter_suspend0(dev); 16823b9f7d8cSSteve Glendinning 16833b9f7d8cSSteve Glendinning done: 16843b9f7d8cSSteve Glendinning if (ret) 16853b9f7d8cSSteve Glendinning usbnet_resume(intf); 16863b9f7d8cSSteve Glendinning return ret; 1687e0e474a8SSteve Glendinning } 1688e0e474a8SSteve Glendinning 1689e0e474a8SSteve Glendinning static int smsc95xx_resume(struct usb_interface *intf) 1690e0e474a8SSteve Glendinning { 1691e0e474a8SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1692e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1693e0e474a8SSteve Glendinning int ret; 1694e0e474a8SSteve Glendinning u32 val; 1695e0e474a8SSteve Glendinning 1696e0e474a8SSteve Glendinning BUG_ON(!dev); 1697e0e474a8SSteve Glendinning 1698bbd9f9eeSSteve Glendinning if (pdata->wolopts) { 1699bbd9f9eeSSteve Glendinning /* clear wake-up sources */ 1700ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1701b052e073SSteve Glendinning if (ret < 0) { 1702b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1703b052e073SSteve Glendinning return ret; 1704b052e073SSteve Glendinning } 1705e0e474a8SSteve Glendinning 1706bbd9f9eeSSteve Glendinning val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_); 1707e0e474a8SSteve Glendinning 1708ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1709b052e073SSteve Glendinning if (ret < 0) { 1710b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1711b052e073SSteve Glendinning return ret; 1712b052e073SSteve Glendinning } 1713e0e474a8SSteve Glendinning 1714e0e474a8SSteve Glendinning /* clear wake-up status */ 1715ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1716b052e073SSteve Glendinning if (ret < 0) { 1717b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1718b052e073SSteve Glendinning return ret; 1719b052e073SSteve Glendinning } 1720e0e474a8SSteve Glendinning 1721e0e474a8SSteve Glendinning val &= ~PM_CTL_WOL_EN_; 1722e0e474a8SSteve Glendinning val |= PM_CTL_WUPS_; 1723e0e474a8SSteve Glendinning 1724ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1725b052e073SSteve Glendinning if (ret < 0) { 1726b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1727b052e073SSteve Glendinning return ret; 1728b052e073SSteve Glendinning } 1729e0e474a8SSteve Glendinning } 1730e0e474a8SSteve Glendinning 1731af3d7c1eSSteve Glendinning ret = usbnet_resume(intf); 1732b052e073SSteve Glendinning if (ret < 0) 1733b052e073SSteve Glendinning netdev_warn(dev->net, "usbnet_resume error\n"); 1734e0e474a8SSteve Glendinning 1735b052e073SSteve Glendinning return ret; 1736e0e474a8SSteve Glendinning } 1737e0e474a8SSteve Glendinning 17382f7ca802SSteve Glendinning static void smsc95xx_rx_csum_offload(struct sk_buff *skb) 17392f7ca802SSteve Glendinning { 17402f7ca802SSteve Glendinning skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2); 17412f7ca802SSteve Glendinning skb->ip_summed = CHECKSUM_COMPLETE; 17422f7ca802SSteve Glendinning skb_trim(skb, skb->len - 2); 17432f7ca802SSteve Glendinning } 17442f7ca802SSteve Glendinning 17452f7ca802SSteve Glendinning static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb) 17462f7ca802SSteve Glendinning { 17472f7ca802SSteve Glendinning while (skb->len > 0) { 17482f7ca802SSteve Glendinning u32 header, align_count; 17492f7ca802SSteve Glendinning struct sk_buff *ax_skb; 17502f7ca802SSteve Glendinning unsigned char *packet; 17512f7ca802SSteve Glendinning u16 size; 17522f7ca802SSteve Glendinning 17532f7ca802SSteve Glendinning memcpy(&header, skb->data, sizeof(header)); 17542f7ca802SSteve Glendinning le32_to_cpus(&header); 17552f7ca802SSteve Glendinning skb_pull(skb, 4 + NET_IP_ALIGN); 17562f7ca802SSteve Glendinning packet = skb->data; 17572f7ca802SSteve Glendinning 17582f7ca802SSteve Glendinning /* get the packet length */ 17592f7ca802SSteve Glendinning size = (u16)((header & RX_STS_FL_) >> 16); 17602f7ca802SSteve Glendinning align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4; 17612f7ca802SSteve Glendinning 17622f7ca802SSteve Glendinning if (unlikely(header & RX_STS_ES_)) { 1763a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1764a475f603SJoe Perches "Error header=0x%08x\n", header); 176580667ac1SHerbert Xu dev->net->stats.rx_errors++; 176680667ac1SHerbert Xu dev->net->stats.rx_dropped++; 17672f7ca802SSteve Glendinning 17682f7ca802SSteve Glendinning if (header & RX_STS_CRC_) { 176980667ac1SHerbert Xu dev->net->stats.rx_crc_errors++; 17702f7ca802SSteve Glendinning } else { 17712f7ca802SSteve Glendinning if (header & (RX_STS_TL_ | RX_STS_RF_)) 177280667ac1SHerbert Xu dev->net->stats.rx_frame_errors++; 17732f7ca802SSteve Glendinning 17742f7ca802SSteve Glendinning if ((header & RX_STS_LE_) && 17752f7ca802SSteve Glendinning (!(header & RX_STS_FT_))) 177680667ac1SHerbert Xu dev->net->stats.rx_length_errors++; 17772f7ca802SSteve Glendinning } 17782f7ca802SSteve Glendinning } else { 17792f7ca802SSteve Glendinning /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */ 17802f7ca802SSteve Glendinning if (unlikely(size > (ETH_FRAME_LEN + 12))) { 1781a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1782a475f603SJoe Perches "size err header=0x%08x\n", header); 17832f7ca802SSteve Glendinning return 0; 17842f7ca802SSteve Glendinning } 17852f7ca802SSteve Glendinning 17862f7ca802SSteve Glendinning /* last frame in this batch */ 17872f7ca802SSteve Glendinning if (skb->len == size) { 178878e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 17892f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(skb); 1790df18accaSPeter Korsgaard skb_trim(skb, skb->len - 4); /* remove fcs */ 17912f7ca802SSteve Glendinning skb->truesize = size + sizeof(struct sk_buff); 17922f7ca802SSteve Glendinning 17932f7ca802SSteve Glendinning return 1; 17942f7ca802SSteve Glendinning } 17952f7ca802SSteve Glendinning 17962f7ca802SSteve Glendinning ax_skb = skb_clone(skb, GFP_ATOMIC); 17972f7ca802SSteve Glendinning if (unlikely(!ax_skb)) { 179860b86755SJoe Perches netdev_warn(dev->net, "Error allocating skb\n"); 17992f7ca802SSteve Glendinning return 0; 18002f7ca802SSteve Glendinning } 18012f7ca802SSteve Glendinning 18022f7ca802SSteve Glendinning ax_skb->len = size; 18032f7ca802SSteve Glendinning ax_skb->data = packet; 18042f7ca802SSteve Glendinning skb_set_tail_pointer(ax_skb, size); 18052f7ca802SSteve Glendinning 180678e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 18072f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(ax_skb); 1808df18accaSPeter Korsgaard skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */ 18092f7ca802SSteve Glendinning ax_skb->truesize = size + sizeof(struct sk_buff); 18102f7ca802SSteve Glendinning 18112f7ca802SSteve Glendinning usbnet_skb_return(dev, ax_skb); 18122f7ca802SSteve Glendinning } 18132f7ca802SSteve Glendinning 18142f7ca802SSteve Glendinning skb_pull(skb, size); 18152f7ca802SSteve Glendinning 18162f7ca802SSteve Glendinning /* padding bytes before the next frame starts */ 18172f7ca802SSteve Glendinning if (skb->len) 18182f7ca802SSteve Glendinning skb_pull(skb, align_count); 18192f7ca802SSteve Glendinning } 18202f7ca802SSteve Glendinning 18212f7ca802SSteve Glendinning if (unlikely(skb->len < 0)) { 182260b86755SJoe Perches netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len); 18232f7ca802SSteve Glendinning return 0; 18242f7ca802SSteve Glendinning } 18252f7ca802SSteve Glendinning 18262f7ca802SSteve Glendinning return 1; 18272f7ca802SSteve Glendinning } 18282f7ca802SSteve Glendinning 1829f7b29271SSteve Glendinning static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb) 1830f7b29271SSteve Glendinning { 183155508d60SMichał Mirosław u16 low_16 = (u16)skb_checksum_start_offset(skb); 183255508d60SMichał Mirosław u16 high_16 = low_16 + skb->csum_offset; 1833f7b29271SSteve Glendinning return (high_16 << 16) | low_16; 1834f7b29271SSteve Glendinning } 1835f7b29271SSteve Glendinning 18362f7ca802SSteve Glendinning static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev, 18372f7ca802SSteve Glendinning struct sk_buff *skb, gfp_t flags) 18382f7ca802SSteve Glendinning { 183978e47fe4SMichał Mirosław bool csum = skb->ip_summed == CHECKSUM_PARTIAL; 1840f7b29271SSteve Glendinning int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD; 18412f7ca802SSteve Glendinning u32 tx_cmd_a, tx_cmd_b; 18422f7ca802SSteve Glendinning 1843f7b29271SSteve Glendinning /* We do not advertise SG, so skbs should be already linearized */ 1844f7b29271SSteve Glendinning BUG_ON(skb_shinfo(skb)->nr_frags); 1845f7b29271SSteve Glendinning 1846f7b29271SSteve Glendinning if (skb_headroom(skb) < overhead) { 18472f7ca802SSteve Glendinning struct sk_buff *skb2 = skb_copy_expand(skb, 1848f7b29271SSteve Glendinning overhead, 0, flags); 18492f7ca802SSteve Glendinning dev_kfree_skb_any(skb); 18502f7ca802SSteve Glendinning skb = skb2; 18512f7ca802SSteve Glendinning if (!skb) 18522f7ca802SSteve Glendinning return NULL; 18532f7ca802SSteve Glendinning } 18542f7ca802SSteve Glendinning 1855f7b29271SSteve Glendinning if (csum) { 185611bc3088SSteve Glendinning if (skb->len <= 45) { 185711bc3088SSteve Glendinning /* workaround - hardware tx checksum does not work 185811bc3088SSteve Glendinning * properly with extremely small packets */ 185955508d60SMichał Mirosław long csstart = skb_checksum_start_offset(skb); 186011bc3088SSteve Glendinning __wsum calc = csum_partial(skb->data + csstart, 186111bc3088SSteve Glendinning skb->len - csstart, 0); 186211bc3088SSteve Glendinning *((__sum16 *)(skb->data + csstart 186311bc3088SSteve Glendinning + skb->csum_offset)) = csum_fold(calc); 186411bc3088SSteve Glendinning 186511bc3088SSteve Glendinning csum = false; 186611bc3088SSteve Glendinning } else { 1867f7b29271SSteve Glendinning u32 csum_preamble = smsc95xx_calc_csum_preamble(skb); 1868f7b29271SSteve Glendinning skb_push(skb, 4); 186900acda68SSteve Glendinning cpu_to_le32s(&csum_preamble); 1870f7b29271SSteve Glendinning memcpy(skb->data, &csum_preamble, 4); 1871f7b29271SSteve Glendinning } 187211bc3088SSteve Glendinning } 1873f7b29271SSteve Glendinning 18742f7ca802SSteve Glendinning skb_push(skb, 4); 18752f7ca802SSteve Glendinning tx_cmd_b = (u32)(skb->len - 4); 1876f7b29271SSteve Glendinning if (csum) 1877f7b29271SSteve Glendinning tx_cmd_b |= TX_CMD_B_CSUM_ENABLE; 18782f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_b); 18792f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_b, 4); 18802f7ca802SSteve Glendinning 18812f7ca802SSteve Glendinning skb_push(skb, 4); 18822f7ca802SSteve Glendinning tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ | 18832f7ca802SSteve Glendinning TX_CMD_A_LAST_SEG_; 18842f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_a); 18852f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_a, 4); 18862f7ca802SSteve Glendinning 18872f7ca802SSteve Glendinning return skb; 18882f7ca802SSteve Glendinning } 18892f7ca802SSteve Glendinning 18902f7ca802SSteve Glendinning static const struct driver_info smsc95xx_info = { 18912f7ca802SSteve Glendinning .description = "smsc95xx USB 2.0 Ethernet", 18922f7ca802SSteve Glendinning .bind = smsc95xx_bind, 18932f7ca802SSteve Glendinning .unbind = smsc95xx_unbind, 18942f7ca802SSteve Glendinning .link_reset = smsc95xx_link_reset, 18952f7ca802SSteve Glendinning .reset = smsc95xx_reset, 18962f7ca802SSteve Glendinning .rx_fixup = smsc95xx_rx_fixup, 18972f7ca802SSteve Glendinning .tx_fixup = smsc95xx_tx_fixup, 18982f7ca802SSteve Glendinning .status = smsc95xx_status, 189907d69d42SPaolo Pisati .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR, 19002f7ca802SSteve Glendinning }; 19012f7ca802SSteve Glendinning 19022f7ca802SSteve Glendinning static const struct usb_device_id products[] = { 19032f7ca802SSteve Glendinning { 19042f7ca802SSteve Glendinning /* SMSC9500 USB Ethernet Device */ 19052f7ca802SSteve Glendinning USB_DEVICE(0x0424, 0x9500), 19062f7ca802SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19072f7ca802SSteve Glendinning }, 1908726474b8SSteve Glendinning { 19096f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device */ 19106f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9505), 19116f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19126f41d12bSSteve Glendinning }, 19136f41d12bSSteve Glendinning { 19146f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device */ 19156f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E00), 19166f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19176f41d12bSSteve Glendinning }, 19186f41d12bSSteve Glendinning { 19196f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device */ 19206f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E01), 19216f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19226f41d12bSSteve Glendinning }, 19236f41d12bSSteve Glendinning { 1924726474b8SSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device */ 1925726474b8SSteve Glendinning USB_DEVICE(0x0424, 0xec00), 1926726474b8SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 1927726474b8SSteve Glendinning }, 19286f41d12bSSteve Glendinning { 19296f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (SAL10) */ 19306f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9900), 19316f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19326f41d12bSSteve Glendinning }, 19336f41d12bSSteve Glendinning { 19346f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device (SAL10) */ 19356f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9901), 19366f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19376f41d12bSSteve Glendinning }, 19386f41d12bSSteve Glendinning { 19396f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (SAL10) */ 19406f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9902), 19416f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19426f41d12bSSteve Glendinning }, 19436f41d12bSSteve Glendinning { 19446f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (SAL10) */ 19456f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9903), 19466f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19476f41d12bSSteve Glendinning }, 19486f41d12bSSteve Glendinning { 19496f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */ 19506f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9904), 19516f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19526f41d12bSSteve Glendinning }, 19536f41d12bSSteve Glendinning { 19546f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (HAL) */ 19556f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9905), 19566f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19576f41d12bSSteve Glendinning }, 19586f41d12bSSteve Glendinning { 19596f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (HAL) */ 19606f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9906), 19616f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19626f41d12bSSteve Glendinning }, 19636f41d12bSSteve Glendinning { 19646f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (Alternate ID) */ 19656f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9907), 19666f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19676f41d12bSSteve Glendinning }, 19686f41d12bSSteve Glendinning { 19696f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (Alternate ID) */ 19706f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9908), 19716f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19726f41d12bSSteve Glendinning }, 19736f41d12bSSteve Glendinning { 19746f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */ 19756f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9909), 19766f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19776f41d12bSSteve Glendinning }, 197888edaa41SSteve Glendinning { 197988edaa41SSteve Glendinning /* SMSC LAN9530 USB Ethernet Device */ 198088edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9530), 198188edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 198288edaa41SSteve Glendinning }, 198388edaa41SSteve Glendinning { 198488edaa41SSteve Glendinning /* SMSC LAN9730 USB Ethernet Device */ 198588edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9730), 198688edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 198788edaa41SSteve Glendinning }, 198888edaa41SSteve Glendinning { 198988edaa41SSteve Glendinning /* SMSC LAN89530 USB Ethernet Device */ 199088edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9E08), 199188edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 199288edaa41SSteve Glendinning }, 19932f7ca802SSteve Glendinning { }, /* END */ 19942f7ca802SSteve Glendinning }; 19952f7ca802SSteve Glendinning MODULE_DEVICE_TABLE(usb, products); 19962f7ca802SSteve Glendinning 19972f7ca802SSteve Glendinning static struct usb_driver smsc95xx_driver = { 19982f7ca802SSteve Glendinning .name = "smsc95xx", 19992f7ca802SSteve Glendinning .id_table = products, 20002f7ca802SSteve Glendinning .probe = usbnet_probe, 2001b5a04475SSteve Glendinning .suspend = smsc95xx_suspend, 2002e0e474a8SSteve Glendinning .resume = smsc95xx_resume, 2003e0e474a8SSteve Glendinning .reset_resume = smsc95xx_resume, 20042f7ca802SSteve Glendinning .disconnect = usbnet_disconnect, 2005e1f12eb6SSarah Sharp .disable_hub_initiated_lpm = 1, 20062f7ca802SSteve Glendinning }; 20072f7ca802SSteve Glendinning 2008d632eb1bSGreg Kroah-Hartman module_usb_driver(smsc95xx_driver); 20092f7ca802SSteve Glendinning 20102f7ca802SSteve Glendinning MODULE_AUTHOR("Nancy Lin"); 201190b24cfbSSteve Glendinning MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>"); 20122f7ca802SSteve Glendinning MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices"); 20132f7ca802SSteve Glendinning MODULE_LICENSE("GPL"); 2014