12f7ca802SSteve Glendinning /*************************************************************************** 22f7ca802SSteve Glendinning * 32f7ca802SSteve Glendinning * Copyright (C) 2007-2008 SMSC 42f7ca802SSteve Glendinning * 52f7ca802SSteve Glendinning * This program is free software; you can redistribute it and/or 62f7ca802SSteve Glendinning * modify it under the terms of the GNU General Public License 72f7ca802SSteve Glendinning * as published by the Free Software Foundation; either version 2 82f7ca802SSteve Glendinning * of the License, or (at your option) any later version. 92f7ca802SSteve Glendinning * 102f7ca802SSteve Glendinning * This program is distributed in the hope that it will be useful, 112f7ca802SSteve Glendinning * but WITHOUT ANY WARRANTY; without even the implied warranty of 122f7ca802SSteve Glendinning * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 132f7ca802SSteve Glendinning * GNU General Public License for more details. 142f7ca802SSteve Glendinning * 152f7ca802SSteve Glendinning * You should have received a copy of the GNU General Public License 162f7ca802SSteve Glendinning * along with this program; if not, write to the Free Software 172f7ca802SSteve Glendinning * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. 182f7ca802SSteve Glendinning * 192f7ca802SSteve Glendinning *****************************************************************************/ 202f7ca802SSteve Glendinning 212f7ca802SSteve Glendinning #include <linux/module.h> 222f7ca802SSteve Glendinning #include <linux/kmod.h> 232f7ca802SSteve Glendinning #include <linux/init.h> 242f7ca802SSteve Glendinning #include <linux/netdevice.h> 252f7ca802SSteve Glendinning #include <linux/etherdevice.h> 262f7ca802SSteve Glendinning #include <linux/ethtool.h> 272f7ca802SSteve Glendinning #include <linux/mii.h> 282f7ca802SSteve Glendinning #include <linux/usb.h> 29bbd9f9eeSSteve Glendinning #include <linux/bitrev.h> 30bbd9f9eeSSteve Glendinning #include <linux/crc16.h> 312f7ca802SSteve Glendinning #include <linux/crc32.h> 322f7ca802SSteve Glendinning #include <linux/usb/usbnet.h> 335a0e3ad6STejun Heo #include <linux/slab.h> 342f7ca802SSteve Glendinning #include "smsc95xx.h" 352f7ca802SSteve Glendinning 362f7ca802SSteve Glendinning #define SMSC_CHIPNAME "smsc95xx" 37f7b29271SSteve Glendinning #define SMSC_DRIVER_VERSION "1.0.4" 382f7ca802SSteve Glendinning #define HS_USB_PKT_SIZE (512) 392f7ca802SSteve Glendinning #define FS_USB_PKT_SIZE (64) 402f7ca802SSteve Glendinning #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE) 412f7ca802SSteve Glendinning #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE) 422f7ca802SSteve Glendinning #define DEFAULT_BULK_IN_DELAY (0x00002000) 432f7ca802SSteve Glendinning #define MAX_SINGLE_PACKET_SIZE (2048) 442f7ca802SSteve Glendinning #define LAN95XX_EEPROM_MAGIC (0x9500) 452f7ca802SSteve Glendinning #define EEPROM_MAC_OFFSET (0x01) 46f7b29271SSteve Glendinning #define DEFAULT_TX_CSUM_ENABLE (true) 472f7ca802SSteve Glendinning #define DEFAULT_RX_CSUM_ENABLE (true) 482f7ca802SSteve Glendinning #define SMSC95XX_INTERNAL_PHY_ID (1) 492f7ca802SSteve Glendinning #define SMSC95XX_TX_OVERHEAD (8) 50f7b29271SSteve Glendinning #define SMSC95XX_TX_OVERHEAD_CSUM (12) 51e5e3af83SSteve Glendinning #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \ 52bbd9f9eeSSteve Glendinning WAKE_MCAST | WAKE_ARP | WAKE_MAGIC) 532f7ca802SSteve Glendinning 549ebca507SSteve Glendinning #define FEATURE_8_WAKEUP_FILTERS (0x01) 559ebca507SSteve Glendinning #define FEATURE_PHY_NLP_CROSSOVER (0x02) 569ebca507SSteve Glendinning #define FEATURE_AUTOSUSPEND (0x04) 579ebca507SSteve Glendinning 582f7ca802SSteve Glendinning struct smsc95xx_priv { 592f7ca802SSteve Glendinning u32 mac_cr; 603c0f3c60SMarc Zyngier u32 hash_hi; 613c0f3c60SMarc Zyngier u32 hash_lo; 62e0e474a8SSteve Glendinning u32 wolopts; 632f7ca802SSteve Glendinning spinlock_t mac_cr_lock; 649ebca507SSteve Glendinning u8 features; 652f7ca802SSteve Glendinning }; 662f7ca802SSteve Glendinning 67eb939922SRusty Russell static bool turbo_mode = true; 682f7ca802SSteve Glendinning module_param(turbo_mode, bool, 0644); 692f7ca802SSteve Glendinning MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction"); 702f7ca802SSteve Glendinning 71ec32115dSMing Lei static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index, 72ec32115dSMing Lei u32 *data, int in_pm) 732f7ca802SSteve Glendinning { 7472108fd2SMing Lei u32 buf; 752f7ca802SSteve Glendinning int ret; 76ec32115dSMing Lei int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16); 772f7ca802SSteve Glendinning 782f7ca802SSteve Glendinning BUG_ON(!dev); 792f7ca802SSteve Glendinning 80ec32115dSMing Lei if (!in_pm) 81ec32115dSMing Lei fn = usbnet_read_cmd; 82ec32115dSMing Lei else 83ec32115dSMing Lei fn = usbnet_read_cmd_nopm; 84ec32115dSMing Lei 85ec32115dSMing Lei ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN 86ec32115dSMing Lei | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 8772108fd2SMing Lei 0, index, &buf, 4); 882f7ca802SSteve Glendinning if (unlikely(ret < 0)) 891e1d7412SJoe Perches netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n", 901e1d7412SJoe Perches index, ret); 912f7ca802SSteve Glendinning 9272108fd2SMing Lei le32_to_cpus(&buf); 9372108fd2SMing Lei *data = buf; 942f7ca802SSteve Glendinning 952f7ca802SSteve Glendinning return ret; 962f7ca802SSteve Glendinning } 972f7ca802SSteve Glendinning 98ec32115dSMing Lei static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index, 99ec32115dSMing Lei u32 data, int in_pm) 1002f7ca802SSteve Glendinning { 10172108fd2SMing Lei u32 buf; 1022f7ca802SSteve Glendinning int ret; 103ec32115dSMing Lei int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16); 1042f7ca802SSteve Glendinning 1052f7ca802SSteve Glendinning BUG_ON(!dev); 1062f7ca802SSteve Glendinning 107ec32115dSMing Lei if (!in_pm) 108ec32115dSMing Lei fn = usbnet_write_cmd; 109ec32115dSMing Lei else 110ec32115dSMing Lei fn = usbnet_write_cmd_nopm; 111ec32115dSMing Lei 11272108fd2SMing Lei buf = data; 11372108fd2SMing Lei cpu_to_le32s(&buf); 1142f7ca802SSteve Glendinning 115ec32115dSMing Lei ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT 116ec32115dSMing Lei | USB_TYPE_VENDOR | USB_RECIP_DEVICE, 11772108fd2SMing Lei 0, index, &buf, 4); 1182f7ca802SSteve Glendinning if (unlikely(ret < 0)) 1191e1d7412SJoe Perches netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n", 1201e1d7412SJoe Perches index, ret); 1212f7ca802SSteve Glendinning 1222f7ca802SSteve Glendinning return ret; 1232f7ca802SSteve Glendinning } 1242f7ca802SSteve Glendinning 125ec32115dSMing Lei static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index, 126ec32115dSMing Lei u32 *data) 127ec32115dSMing Lei { 128ec32115dSMing Lei return __smsc95xx_read_reg(dev, index, data, 1); 129ec32115dSMing Lei } 130ec32115dSMing Lei 131ec32115dSMing Lei static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index, 132ec32115dSMing Lei u32 data) 133ec32115dSMing Lei { 134ec32115dSMing Lei return __smsc95xx_write_reg(dev, index, data, 1); 135ec32115dSMing Lei } 136ec32115dSMing Lei 137ec32115dSMing Lei static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index, 138ec32115dSMing Lei u32 *data) 139ec32115dSMing Lei { 140ec32115dSMing Lei return __smsc95xx_read_reg(dev, index, data, 0); 141ec32115dSMing Lei } 142ec32115dSMing Lei 143ec32115dSMing Lei static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index, 144ec32115dSMing Lei u32 data) 145ec32115dSMing Lei { 146ec32115dSMing Lei return __smsc95xx_write_reg(dev, index, data, 0); 147ec32115dSMing Lei } 148e0e474a8SSteve Glendinning 1492f7ca802SSteve Glendinning /* Loop until the read is completed with timeout 1502f7ca802SSteve Glendinning * called with phy_mutex held */ 151e5e3af83SSteve Glendinning static int __must_check __smsc95xx_phy_wait_not_busy(struct usbnet *dev, 152e5e3af83SSteve Glendinning int in_pm) 1532f7ca802SSteve Glendinning { 1542f7ca802SSteve Glendinning unsigned long start_time = jiffies; 1552f7ca802SSteve Glendinning u32 val; 156769ea6d8SSteve Glendinning int ret; 1572f7ca802SSteve Glendinning 1582f7ca802SSteve Glendinning do { 159e5e3af83SSteve Glendinning ret = __smsc95xx_read_reg(dev, MII_ADDR, &val, in_pm); 160b052e073SSteve Glendinning if (ret < 0) { 161b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_ACCESS\n"); 162b052e073SSteve Glendinning return ret; 163b052e073SSteve Glendinning } 164b052e073SSteve Glendinning 1652f7ca802SSteve Glendinning if (!(val & MII_BUSY_)) 1662f7ca802SSteve Glendinning return 0; 1672f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 1682f7ca802SSteve Glendinning 1692f7ca802SSteve Glendinning return -EIO; 1702f7ca802SSteve Glendinning } 1712f7ca802SSteve Glendinning 172e5e3af83SSteve Glendinning static int __smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx, 173e5e3af83SSteve Glendinning int in_pm) 1742f7ca802SSteve Glendinning { 1752f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 1762f7ca802SSteve Glendinning u32 val, addr; 177769ea6d8SSteve Glendinning int ret; 1782f7ca802SSteve Glendinning 1792f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 1802f7ca802SSteve Glendinning 1812f7ca802SSteve Glendinning /* confirm MII not busy */ 182e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 183b052e073SSteve Glendinning if (ret < 0) { 184b052e073SSteve Glendinning netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_read\n"); 185b052e073SSteve Glendinning goto done; 186b052e073SSteve Glendinning } 1872f7ca802SSteve Glendinning 1882f7ca802SSteve Glendinning /* set the address, index & direction (read from PHY) */ 1892f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 1902f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 19180928805SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_; 192e5e3af83SSteve Glendinning ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm); 193b052e073SSteve Glendinning if (ret < 0) { 194b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MII_ADDR\n"); 195b052e073SSteve Glendinning goto done; 196b052e073SSteve Glendinning } 1972f7ca802SSteve Glendinning 198e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 199b052e073SSteve Glendinning if (ret < 0) { 200b052e073SSteve Glendinning netdev_warn(dev->net, "Timed out reading MII reg %02X\n", idx); 201b052e073SSteve Glendinning goto done; 202b052e073SSteve Glendinning } 203769ea6d8SSteve Glendinning 204e5e3af83SSteve Glendinning ret = __smsc95xx_read_reg(dev, MII_DATA, &val, in_pm); 205b052e073SSteve Glendinning if (ret < 0) { 206b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_DATA\n"); 207b052e073SSteve Glendinning goto done; 208b052e073SSteve Glendinning } 209769ea6d8SSteve Glendinning 210769ea6d8SSteve Glendinning ret = (u16)(val & 0xFFFF); 211769ea6d8SSteve Glendinning 212769ea6d8SSteve Glendinning done: 2132f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 214769ea6d8SSteve Glendinning return ret; 2152f7ca802SSteve Glendinning } 2162f7ca802SSteve Glendinning 217e5e3af83SSteve Glendinning static void __smsc95xx_mdio_write(struct net_device *netdev, int phy_id, 218e5e3af83SSteve Glendinning int idx, int regval, int in_pm) 2192f7ca802SSteve Glendinning { 2202f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 2212f7ca802SSteve Glendinning u32 val, addr; 222769ea6d8SSteve Glendinning int ret; 2232f7ca802SSteve Glendinning 2242f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 2252f7ca802SSteve Glendinning 2262f7ca802SSteve Glendinning /* confirm MII not busy */ 227e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 228b052e073SSteve Glendinning if (ret < 0) { 229b052e073SSteve Glendinning netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_write\n"); 230b052e073SSteve Glendinning goto done; 231b052e073SSteve Glendinning } 2322f7ca802SSteve Glendinning 2332f7ca802SSteve Glendinning val = regval; 234e5e3af83SSteve Glendinning ret = __smsc95xx_write_reg(dev, MII_DATA, val, in_pm); 235b052e073SSteve Glendinning if (ret < 0) { 236b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MII_DATA\n"); 237b052e073SSteve Glendinning goto done; 238b052e073SSteve Glendinning } 2392f7ca802SSteve Glendinning 2402f7ca802SSteve Glendinning /* set the address, index & direction (write to PHY) */ 2412f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 2422f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 24380928805SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_; 244e5e3af83SSteve Glendinning ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm); 245b052e073SSteve Glendinning if (ret < 0) { 246b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MII_ADDR\n"); 247b052e073SSteve Glendinning goto done; 248b052e073SSteve Glendinning } 2492f7ca802SSteve Glendinning 250e5e3af83SSteve Glendinning ret = __smsc95xx_phy_wait_not_busy(dev, in_pm); 251b052e073SSteve Glendinning if (ret < 0) { 252b052e073SSteve Glendinning netdev_warn(dev->net, "Timed out writing MII reg %02X\n", idx); 253b052e073SSteve Glendinning goto done; 254b052e073SSteve Glendinning } 2552f7ca802SSteve Glendinning 256769ea6d8SSteve Glendinning done: 2572f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 2582f7ca802SSteve Glendinning } 2592f7ca802SSteve Glendinning 260e5e3af83SSteve Glendinning static int smsc95xx_mdio_read_nopm(struct net_device *netdev, int phy_id, 261e5e3af83SSteve Glendinning int idx) 262e5e3af83SSteve Glendinning { 263e5e3af83SSteve Glendinning return __smsc95xx_mdio_read(netdev, phy_id, idx, 1); 264e5e3af83SSteve Glendinning } 265e5e3af83SSteve Glendinning 266e5e3af83SSteve Glendinning static void smsc95xx_mdio_write_nopm(struct net_device *netdev, int phy_id, 267e5e3af83SSteve Glendinning int idx, int regval) 268e5e3af83SSteve Glendinning { 269e5e3af83SSteve Glendinning __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 1); 270e5e3af83SSteve Glendinning } 271e5e3af83SSteve Glendinning 272e5e3af83SSteve Glendinning static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx) 273e5e3af83SSteve Glendinning { 274e5e3af83SSteve Glendinning return __smsc95xx_mdio_read(netdev, phy_id, idx, 0); 275e5e3af83SSteve Glendinning } 276e5e3af83SSteve Glendinning 277e5e3af83SSteve Glendinning static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx, 278e5e3af83SSteve Glendinning int regval) 279e5e3af83SSteve Glendinning { 280e5e3af83SSteve Glendinning __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 0); 281e5e3af83SSteve Glendinning } 282e5e3af83SSteve Glendinning 283769ea6d8SSteve Glendinning static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev) 2842f7ca802SSteve Glendinning { 2852f7ca802SSteve Glendinning unsigned long start_time = jiffies; 2862f7ca802SSteve Glendinning u32 val; 287769ea6d8SSteve Glendinning int ret; 2882f7ca802SSteve Glendinning 2892f7ca802SSteve Glendinning do { 290769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 291b052e073SSteve Glendinning if (ret < 0) { 292b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading E2P_CMD\n"); 293b052e073SSteve Glendinning return ret; 294b052e073SSteve Glendinning } 295b052e073SSteve Glendinning 2962f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_)) 2972f7ca802SSteve Glendinning break; 2982f7ca802SSteve Glendinning udelay(40); 2992f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 3002f7ca802SSteve Glendinning 3012f7ca802SSteve Glendinning if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) { 30260b86755SJoe Perches netdev_warn(dev->net, "EEPROM read operation timeout\n"); 3032f7ca802SSteve Glendinning return -EIO; 3042f7ca802SSteve Glendinning } 3052f7ca802SSteve Glendinning 3062f7ca802SSteve Glendinning return 0; 3072f7ca802SSteve Glendinning } 3082f7ca802SSteve Glendinning 309769ea6d8SSteve Glendinning static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev) 3102f7ca802SSteve Glendinning { 3112f7ca802SSteve Glendinning unsigned long start_time = jiffies; 3122f7ca802SSteve Glendinning u32 val; 313769ea6d8SSteve Glendinning int ret; 3142f7ca802SSteve Glendinning 3152f7ca802SSteve Glendinning do { 316769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 317b052e073SSteve Glendinning if (ret < 0) { 318b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading E2P_CMD\n"); 319b052e073SSteve Glendinning return ret; 320b052e073SSteve Glendinning } 3212f7ca802SSteve Glendinning 3222f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_)) 3232f7ca802SSteve Glendinning return 0; 3242f7ca802SSteve Glendinning 3252f7ca802SSteve Glendinning udelay(40); 3262f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 3272f7ca802SSteve Glendinning 32860b86755SJoe Perches netdev_warn(dev->net, "EEPROM is busy\n"); 3292f7ca802SSteve Glendinning return -EIO; 3302f7ca802SSteve Glendinning } 3312f7ca802SSteve Glendinning 3322f7ca802SSteve Glendinning static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length, 3332f7ca802SSteve Glendinning u8 *data) 3342f7ca802SSteve Glendinning { 3352f7ca802SSteve Glendinning u32 val; 3362f7ca802SSteve Glendinning int i, ret; 3372f7ca802SSteve Glendinning 3382f7ca802SSteve Glendinning BUG_ON(!dev); 3392f7ca802SSteve Glendinning BUG_ON(!data); 3402f7ca802SSteve Glendinning 3412f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 3422f7ca802SSteve Glendinning if (ret) 3432f7ca802SSteve Glendinning return ret; 3442f7ca802SSteve Glendinning 3452f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 3462f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_); 347769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 348b052e073SSteve Glendinning if (ret < 0) { 349b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_CMD\n"); 350b052e073SSteve Glendinning return ret; 351b052e073SSteve Glendinning } 3522f7ca802SSteve Glendinning 3532f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3542f7ca802SSteve Glendinning if (ret < 0) 3552f7ca802SSteve Glendinning return ret; 3562f7ca802SSteve Glendinning 357769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_DATA, &val); 358b052e073SSteve Glendinning if (ret < 0) { 359b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading E2P_DATA\n"); 360b052e073SSteve Glendinning return ret; 361b052e073SSteve Glendinning } 3622f7ca802SSteve Glendinning 3632f7ca802SSteve Glendinning data[i] = val & 0xFF; 3642f7ca802SSteve Glendinning offset++; 3652f7ca802SSteve Glendinning } 3662f7ca802SSteve Glendinning 3672f7ca802SSteve Glendinning return 0; 3682f7ca802SSteve Glendinning } 3692f7ca802SSteve Glendinning 3702f7ca802SSteve Glendinning static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length, 3712f7ca802SSteve Glendinning u8 *data) 3722f7ca802SSteve Glendinning { 3732f7ca802SSteve Glendinning u32 val; 3742f7ca802SSteve Glendinning int i, ret; 3752f7ca802SSteve Glendinning 3762f7ca802SSteve Glendinning BUG_ON(!dev); 3772f7ca802SSteve Glendinning BUG_ON(!data); 3782f7ca802SSteve Glendinning 3792f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 3802f7ca802SSteve Glendinning if (ret) 3812f7ca802SSteve Glendinning return ret; 3822f7ca802SSteve Glendinning 3832f7ca802SSteve Glendinning /* Issue write/erase enable command */ 3842f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_; 385769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 386b052e073SSteve Glendinning if (ret < 0) { 387b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_DATA\n"); 388b052e073SSteve Glendinning return ret; 389b052e073SSteve Glendinning } 3902f7ca802SSteve Glendinning 3912f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3922f7ca802SSteve Glendinning if (ret < 0) 3932f7ca802SSteve Glendinning return ret; 3942f7ca802SSteve Glendinning 3952f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 3962f7ca802SSteve Glendinning 3972f7ca802SSteve Glendinning /* Fill data register */ 3982f7ca802SSteve Glendinning val = data[i]; 399769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_DATA, val); 400b052e073SSteve Glendinning if (ret < 0) { 401b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_DATA\n"); 402b052e073SSteve Glendinning return ret; 403b052e073SSteve Glendinning } 4042f7ca802SSteve Glendinning 4052f7ca802SSteve Glendinning /* Send "write" command */ 4062f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_); 407769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 408b052e073SSteve Glendinning if (ret < 0) { 409b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing E2P_CMD\n"); 410b052e073SSteve Glendinning return ret; 411b052e073SSteve Glendinning } 4122f7ca802SSteve Glendinning 4132f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 4142f7ca802SSteve Glendinning if (ret < 0) 4152f7ca802SSteve Glendinning return ret; 4162f7ca802SSteve Glendinning 4172f7ca802SSteve Glendinning offset++; 4182f7ca802SSteve Glendinning } 4192f7ca802SSteve Glendinning 4202f7ca802SSteve Glendinning return 0; 4212f7ca802SSteve Glendinning } 4222f7ca802SSteve Glendinning 423769ea6d8SSteve Glendinning static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index, 424*7b9e7580SSteve Glendinning u32 data) 4252f7ca802SSteve Glendinning { 4261d74a6bdSSteve Glendinning const u16 size = 4; 427*7b9e7580SSteve Glendinning u32 buf; 42872108fd2SMing Lei int ret; 4292f7ca802SSteve Glendinning 430*7b9e7580SSteve Glendinning buf = data; 431*7b9e7580SSteve Glendinning cpu_to_le32s(&buf); 432*7b9e7580SSteve Glendinning 43372108fd2SMing Lei ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, 43472108fd2SMing Lei USB_DIR_OUT | USB_TYPE_VENDOR | 43572108fd2SMing Lei USB_RECIP_DEVICE, 436*7b9e7580SSteve Glendinning 0, index, &buf, size); 43772108fd2SMing Lei if (ret < 0) 43872108fd2SMing Lei netdev_warn(dev->net, "Error write async cmd, sts=%d\n", 43972108fd2SMing Lei ret); 44072108fd2SMing Lei return ret; 4412f7ca802SSteve Glendinning } 4422f7ca802SSteve Glendinning 4432f7ca802SSteve Glendinning /* returns hash bit number for given MAC address 4442f7ca802SSteve Glendinning * example: 4452f7ca802SSteve Glendinning * 01 00 5E 00 00 01 -> returns bit number 31 */ 4462f7ca802SSteve Glendinning static unsigned int smsc95xx_hash(char addr[ETH_ALEN]) 4472f7ca802SSteve Glendinning { 4482f7ca802SSteve Glendinning return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f; 4492f7ca802SSteve Glendinning } 4502f7ca802SSteve Glendinning 4512f7ca802SSteve Glendinning static void smsc95xx_set_multicast(struct net_device *netdev) 4522f7ca802SSteve Glendinning { 4532f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 4542f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 4552f7ca802SSteve Glendinning unsigned long flags; 456769ea6d8SSteve Glendinning int ret; 4572f7ca802SSteve Glendinning 4583c0f3c60SMarc Zyngier pdata->hash_hi = 0; 4593c0f3c60SMarc Zyngier pdata->hash_lo = 0; 4603c0f3c60SMarc Zyngier 4612f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 4622f7ca802SSteve Glendinning 4632f7ca802SSteve Glendinning if (dev->net->flags & IFF_PROMISC) { 464a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n"); 4652f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_PRMS_; 4662f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4672f7ca802SSteve Glendinning } else if (dev->net->flags & IFF_ALLMULTI) { 468a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n"); 4692f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_MCPAS_; 4702f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_); 4714cd24eafSJiri Pirko } else if (!netdev_mc_empty(dev->net)) { 47222bedad3SJiri Pirko struct netdev_hw_addr *ha; 4732f7ca802SSteve Glendinning 4742f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_HPFILT_; 4752f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_); 4762f7ca802SSteve Glendinning 47722bedad3SJiri Pirko netdev_for_each_mc_addr(ha, netdev) { 47822bedad3SJiri Pirko u32 bitnum = smsc95xx_hash(ha->addr); 4792f7ca802SSteve Glendinning u32 mask = 0x01 << (bitnum & 0x1F); 4802f7ca802SSteve Glendinning if (bitnum & 0x20) 4813c0f3c60SMarc Zyngier pdata->hash_hi |= mask; 4822f7ca802SSteve Glendinning else 4833c0f3c60SMarc Zyngier pdata->hash_lo |= mask; 4842f7ca802SSteve Glendinning } 4852f7ca802SSteve Glendinning 486a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n", 4873c0f3c60SMarc Zyngier pdata->hash_hi, pdata->hash_lo); 4882f7ca802SSteve Glendinning } else { 489a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive own packets only\n"); 4902f7ca802SSteve Glendinning pdata->mac_cr &= 4912f7ca802SSteve Glendinning ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4922f7ca802SSteve Glendinning } 4932f7ca802SSteve Glendinning 4942f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 4952f7ca802SSteve Glendinning 4962f7ca802SSteve Glendinning /* Initiate async writes, as we can't wait for completion here */ 497*7b9e7580SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHH, pdata->hash_hi); 498b052e073SSteve Glendinning if (ret < 0) 499b052e073SSteve Glendinning netdev_warn(dev->net, "failed to initiate async write to HASHH\n"); 500769ea6d8SSteve Glendinning 501*7b9e7580SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHL, pdata->hash_lo); 502b052e073SSteve Glendinning if (ret < 0) 503b052e073SSteve Glendinning netdev_warn(dev->net, "failed to initiate async write to HASHL\n"); 504769ea6d8SSteve Glendinning 505*7b9e7580SSteve Glendinning ret = smsc95xx_write_reg_async(dev, MAC_CR, pdata->mac_cr); 506b052e073SSteve Glendinning if (ret < 0) 507b052e073SSteve Glendinning netdev_warn(dev->net, "failed to initiate async write to MAC_CR\n"); 5082f7ca802SSteve Glendinning } 5092f7ca802SSteve Glendinning 510769ea6d8SSteve Glendinning static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex, 5112f7ca802SSteve Glendinning u16 lcladv, u16 rmtadv) 5122f7ca802SSteve Glendinning { 5132f7ca802SSteve Glendinning u32 flow, afc_cfg = 0; 5142f7ca802SSteve Glendinning 5152f7ca802SSteve Glendinning int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg); 516b052e073SSteve Glendinning if (ret < 0) { 517b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading AFC_CFG\n"); 518b052e073SSteve Glendinning return ret; 519b052e073SSteve Glendinning } 5202f7ca802SSteve Glendinning 5212f7ca802SSteve Glendinning if (duplex == DUPLEX_FULL) { 522bc02ff95SSteve Glendinning u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv); 5232f7ca802SSteve Glendinning 5242f7ca802SSteve Glendinning if (cap & FLOW_CTRL_RX) 5252f7ca802SSteve Glendinning flow = 0xFFFF0002; 5262f7ca802SSteve Glendinning else 5272f7ca802SSteve Glendinning flow = 0; 5282f7ca802SSteve Glendinning 5292f7ca802SSteve Glendinning if (cap & FLOW_CTRL_TX) 5302f7ca802SSteve Glendinning afc_cfg |= 0xF; 5312f7ca802SSteve Glendinning else 5322f7ca802SSteve Glendinning afc_cfg &= ~0xF; 5332f7ca802SSteve Glendinning 534a475f603SJoe Perches netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n", 53560b86755SJoe Perches cap & FLOW_CTRL_RX ? "enabled" : "disabled", 53660b86755SJoe Perches cap & FLOW_CTRL_TX ? "enabled" : "disabled"); 5372f7ca802SSteve Glendinning } else { 538a475f603SJoe Perches netif_dbg(dev, link, dev->net, "half duplex\n"); 5392f7ca802SSteve Glendinning flow = 0; 5402f7ca802SSteve Glendinning afc_cfg |= 0xF; 5412f7ca802SSteve Glendinning } 5422f7ca802SSteve Glendinning 543769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, flow); 544b052e073SSteve Glendinning if (ret < 0) { 545b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing FLOW\n"); 546b052e073SSteve Glendinning return ret; 547b052e073SSteve Glendinning } 548769ea6d8SSteve Glendinning 549769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg); 550b052e073SSteve Glendinning if (ret < 0) 551b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing AFC_CFG\n"); 552769ea6d8SSteve Glendinning 553b052e073SSteve Glendinning return ret; 5542f7ca802SSteve Glendinning } 5552f7ca802SSteve Glendinning 5562f7ca802SSteve Glendinning static int smsc95xx_link_reset(struct usbnet *dev) 5572f7ca802SSteve Glendinning { 5582f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 5592f7ca802SSteve Glendinning struct mii_if_info *mii = &dev->mii; 5608ae6dacaSDavid Decotigny struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET }; 5612f7ca802SSteve Glendinning unsigned long flags; 5622f7ca802SSteve Glendinning u16 lcladv, rmtadv; 563769ea6d8SSteve Glendinning int ret; 5642f7ca802SSteve Glendinning 5652f7ca802SSteve Glendinning /* clear interrupt status */ 566769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC); 567b052e073SSteve Glendinning if (ret < 0) { 568b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_INT_SRC\n"); 569b052e073SSteve Glendinning return ret; 570b052e073SSteve Glendinning } 571769ea6d8SSteve Glendinning 572769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 573b052e073SSteve Glendinning if (ret < 0) { 574b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing INT_STS\n"); 575b052e073SSteve Glendinning return ret; 576b052e073SSteve Glendinning } 5772f7ca802SSteve Glendinning 5782f7ca802SSteve Glendinning mii_check_media(mii, 1, 1); 5792f7ca802SSteve Glendinning mii_ethtool_gset(&dev->mii, &ecmd); 5802f7ca802SSteve Glendinning lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE); 5812f7ca802SSteve Glendinning rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA); 5822f7ca802SSteve Glendinning 5838ae6dacaSDavid Decotigny netif_dbg(dev, link, dev->net, 5848ae6dacaSDavid Decotigny "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n", 5858ae6dacaSDavid Decotigny ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv); 5862f7ca802SSteve Glendinning 5872f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 5882f7ca802SSteve Glendinning if (ecmd.duplex != DUPLEX_FULL) { 5892f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_FDPX_; 5902f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RCVOWN_; 5912f7ca802SSteve Glendinning } else { 5922f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_RCVOWN_; 5932f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_FDPX_; 5942f7ca802SSteve Glendinning } 5952f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 5962f7ca802SSteve Glendinning 597769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 598b052e073SSteve Glendinning if (ret < 0) { 599b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing MAC_CR\n"); 600b052e073SSteve Glendinning return ret; 601b052e073SSteve Glendinning } 6022f7ca802SSteve Glendinning 603769ea6d8SSteve Glendinning ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv); 604b052e073SSteve Glendinning if (ret < 0) 605b052e073SSteve Glendinning netdev_warn(dev->net, "Error updating PHY flow control\n"); 6062f7ca802SSteve Glendinning 607b052e073SSteve Glendinning return ret; 6082f7ca802SSteve Glendinning } 6092f7ca802SSteve Glendinning 6102f7ca802SSteve Glendinning static void smsc95xx_status(struct usbnet *dev, struct urb *urb) 6112f7ca802SSteve Glendinning { 6122f7ca802SSteve Glendinning u32 intdata; 6132f7ca802SSteve Glendinning 6142f7ca802SSteve Glendinning if (urb->actual_length != 4) { 61560b86755SJoe Perches netdev_warn(dev->net, "unexpected urb length %d\n", 61660b86755SJoe Perches urb->actual_length); 6172f7ca802SSteve Glendinning return; 6182f7ca802SSteve Glendinning } 6192f7ca802SSteve Glendinning 6202f7ca802SSteve Glendinning memcpy(&intdata, urb->transfer_buffer, 4); 6211d74a6bdSSteve Glendinning le32_to_cpus(&intdata); 6222f7ca802SSteve Glendinning 623a475f603SJoe Perches netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata); 6242f7ca802SSteve Glendinning 6252f7ca802SSteve Glendinning if (intdata & INT_ENP_PHY_INT_) 6262f7ca802SSteve Glendinning usbnet_defer_kevent(dev, EVENT_LINK_RESET); 6272f7ca802SSteve Glendinning else 62860b86755SJoe Perches netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n", 62960b86755SJoe Perches intdata); 6302f7ca802SSteve Glendinning } 6312f7ca802SSteve Glendinning 632f7b29271SSteve Glendinning /* Enable or disable Tx & Rx checksum offload engines */ 633c8f44affSMichał Mirosław static int smsc95xx_set_features(struct net_device *netdev, 634c8f44affSMichał Mirosław netdev_features_t features) 6352f7ca802SSteve Glendinning { 63678e47fe4SMichał Mirosław struct usbnet *dev = netdev_priv(netdev); 6372f7ca802SSteve Glendinning u32 read_buf; 63878e47fe4SMichał Mirosław int ret; 63978e47fe4SMichał Mirosław 64078e47fe4SMichał Mirosław ret = smsc95xx_read_reg(dev, COE_CR, &read_buf); 641b052e073SSteve Glendinning if (ret < 0) { 642b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read COE_CR: %d\n", ret); 643b052e073SSteve Glendinning return ret; 644b052e073SSteve Glendinning } 6452f7ca802SSteve Glendinning 64678e47fe4SMichał Mirosław if (features & NETIF_F_HW_CSUM) 647f7b29271SSteve Glendinning read_buf |= Tx_COE_EN_; 648f7b29271SSteve Glendinning else 649f7b29271SSteve Glendinning read_buf &= ~Tx_COE_EN_; 650f7b29271SSteve Glendinning 65178e47fe4SMichał Mirosław if (features & NETIF_F_RXCSUM) 6522f7ca802SSteve Glendinning read_buf |= Rx_COE_EN_; 6532f7ca802SSteve Glendinning else 6542f7ca802SSteve Glendinning read_buf &= ~Rx_COE_EN_; 6552f7ca802SSteve Glendinning 6562f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, COE_CR, read_buf); 657b052e073SSteve Glendinning if (ret < 0) { 658b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write COE_CR: %d\n", ret); 659b052e073SSteve Glendinning return ret; 660b052e073SSteve Glendinning } 6612f7ca802SSteve Glendinning 662a475f603SJoe Perches netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf); 6632f7ca802SSteve Glendinning return 0; 6642f7ca802SSteve Glendinning } 6652f7ca802SSteve Glendinning 6662f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net) 6672f7ca802SSteve Glendinning { 6682f7ca802SSteve Glendinning return MAX_EEPROM_SIZE; 6692f7ca802SSteve Glendinning } 6702f7ca802SSteve Glendinning 6712f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev, 6722f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 6732f7ca802SSteve Glendinning { 6742f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6752f7ca802SSteve Glendinning 6762f7ca802SSteve Glendinning ee->magic = LAN95XX_EEPROM_MAGIC; 6772f7ca802SSteve Glendinning 6782f7ca802SSteve Glendinning return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data); 6792f7ca802SSteve Glendinning } 6802f7ca802SSteve Glendinning 6812f7ca802SSteve Glendinning static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev, 6822f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 6832f7ca802SSteve Glendinning { 6842f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6852f7ca802SSteve Glendinning 6862f7ca802SSteve Glendinning if (ee->magic != LAN95XX_EEPROM_MAGIC) { 68760b86755SJoe Perches netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n", 6882f7ca802SSteve Glendinning ee->magic); 6892f7ca802SSteve Glendinning return -EINVAL; 6902f7ca802SSteve Glendinning } 6912f7ca802SSteve Glendinning 6922f7ca802SSteve Glendinning return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data); 6932f7ca802SSteve Glendinning } 6942f7ca802SSteve Glendinning 6959fa32e94SEmeric Vigier static int smsc95xx_ethtool_getregslen(struct net_device *netdev) 6969fa32e94SEmeric Vigier { 6979fa32e94SEmeric Vigier /* all smsc95xx registers */ 69896245317SSteve Glendinning return COE_CR - ID_REV + sizeof(u32); 6999fa32e94SEmeric Vigier } 7009fa32e94SEmeric Vigier 7019fa32e94SEmeric Vigier static void 7029fa32e94SEmeric Vigier smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs, 7039fa32e94SEmeric Vigier void *buf) 7049fa32e94SEmeric Vigier { 7059fa32e94SEmeric Vigier struct usbnet *dev = netdev_priv(netdev); 706d348446bSDan Carpenter unsigned int i, j; 707d348446bSDan Carpenter int retval; 7089fa32e94SEmeric Vigier u32 *data = buf; 7099fa32e94SEmeric Vigier 7109fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, ID_REV, ®s->version); 7119fa32e94SEmeric Vigier if (retval < 0) { 7129fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read ID_REV\n"); 7139fa32e94SEmeric Vigier return; 7149fa32e94SEmeric Vigier } 7159fa32e94SEmeric Vigier 7169fa32e94SEmeric Vigier for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) { 7179fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, i, &data[j]); 7189fa32e94SEmeric Vigier if (retval < 0) { 7199fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i); 7209fa32e94SEmeric Vigier return; 7219fa32e94SEmeric Vigier } 7229fa32e94SEmeric Vigier } 7239fa32e94SEmeric Vigier } 7249fa32e94SEmeric Vigier 725e0e474a8SSteve Glendinning static void smsc95xx_ethtool_get_wol(struct net_device *net, 726e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 727e0e474a8SSteve Glendinning { 728e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 729e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 730e0e474a8SSteve Glendinning 731e0e474a8SSteve Glendinning wolinfo->supported = SUPPORTED_WAKE; 732e0e474a8SSteve Glendinning wolinfo->wolopts = pdata->wolopts; 733e0e474a8SSteve Glendinning } 734e0e474a8SSteve Glendinning 735e0e474a8SSteve Glendinning static int smsc95xx_ethtool_set_wol(struct net_device *net, 736e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 737e0e474a8SSteve Glendinning { 738e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 739e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7403b14692cSSteve Glendinning int ret; 741e0e474a8SSteve Glendinning 742e0e474a8SSteve Glendinning pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE; 7433b14692cSSteve Glendinning 7443b14692cSSteve Glendinning ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts); 745b052e073SSteve Glendinning if (ret < 0) 746b052e073SSteve Glendinning netdev_warn(dev->net, "device_set_wakeup_enable error %d\n", ret); 7473b14692cSSteve Glendinning 748b052e073SSteve Glendinning return ret; 749e0e474a8SSteve Glendinning } 750e0e474a8SSteve Glendinning 7510fc0b732SStephen Hemminger static const struct ethtool_ops smsc95xx_ethtool_ops = { 7522f7ca802SSteve Glendinning .get_link = usbnet_get_link, 7532f7ca802SSteve Glendinning .nway_reset = usbnet_nway_reset, 7542f7ca802SSteve Glendinning .get_drvinfo = usbnet_get_drvinfo, 7552f7ca802SSteve Glendinning .get_msglevel = usbnet_get_msglevel, 7562f7ca802SSteve Glendinning .set_msglevel = usbnet_set_msglevel, 7572f7ca802SSteve Glendinning .get_settings = usbnet_get_settings, 7582f7ca802SSteve Glendinning .set_settings = usbnet_set_settings, 7592f7ca802SSteve Glendinning .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len, 7602f7ca802SSteve Glendinning .get_eeprom = smsc95xx_ethtool_get_eeprom, 7612f7ca802SSteve Glendinning .set_eeprom = smsc95xx_ethtool_set_eeprom, 7629fa32e94SEmeric Vigier .get_regs_len = smsc95xx_ethtool_getregslen, 7639fa32e94SEmeric Vigier .get_regs = smsc95xx_ethtool_getregs, 764e0e474a8SSteve Glendinning .get_wol = smsc95xx_ethtool_get_wol, 765e0e474a8SSteve Glendinning .set_wol = smsc95xx_ethtool_set_wol, 7662f7ca802SSteve Glendinning }; 7672f7ca802SSteve Glendinning 7682f7ca802SSteve Glendinning static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd) 7692f7ca802SSteve Glendinning { 7702f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 7712f7ca802SSteve Glendinning 7722f7ca802SSteve Glendinning if (!netif_running(netdev)) 7732f7ca802SSteve Glendinning return -EINVAL; 7742f7ca802SSteve Glendinning 7752f7ca802SSteve Glendinning return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL); 7762f7ca802SSteve Glendinning } 7772f7ca802SSteve Glendinning 7782f7ca802SSteve Glendinning static void smsc95xx_init_mac_address(struct usbnet *dev) 7792f7ca802SSteve Glendinning { 7802f7ca802SSteve Glendinning /* try reading mac address from EEPROM */ 7812f7ca802SSteve Glendinning if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN, 7822f7ca802SSteve Glendinning dev->net->dev_addr) == 0) { 7832f7ca802SSteve Glendinning if (is_valid_ether_addr(dev->net->dev_addr)) { 7842f7ca802SSteve Glendinning /* eeprom values are valid so use them */ 785a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n"); 7862f7ca802SSteve Glendinning return; 7872f7ca802SSteve Glendinning } 7882f7ca802SSteve Glendinning } 7892f7ca802SSteve Glendinning 7902f7ca802SSteve Glendinning /* no eeprom, or eeprom values are invalid. generate random MAC */ 791f2cedb63SDanny Kukawka eth_hw_addr_random(dev->net); 792c7e12eadSJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n"); 7932f7ca802SSteve Glendinning } 7942f7ca802SSteve Glendinning 7952f7ca802SSteve Glendinning static int smsc95xx_set_mac_address(struct usbnet *dev) 7962f7ca802SSteve Glendinning { 7972f7ca802SSteve Glendinning u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 | 7982f7ca802SSteve Glendinning dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24; 7992f7ca802SSteve Glendinning u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8; 8002f7ca802SSteve Glendinning int ret; 8012f7ca802SSteve Glendinning 8022f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRL, addr_lo); 803b052e073SSteve Glendinning if (ret < 0) { 804b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write ADDRL: %d\n", ret); 805b052e073SSteve Glendinning return ret; 806b052e073SSteve Glendinning } 8072f7ca802SSteve Glendinning 8082f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRH, addr_hi); 809b052e073SSteve Glendinning if (ret < 0) 810b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write ADDRH: %d\n", ret); 8112f7ca802SSteve Glendinning 812b052e073SSteve Glendinning return ret; 8132f7ca802SSteve Glendinning } 8142f7ca802SSteve Glendinning 8152f7ca802SSteve Glendinning /* starts the TX path */ 816769ea6d8SSteve Glendinning static int smsc95xx_start_tx_path(struct usbnet *dev) 8172f7ca802SSteve Glendinning { 8182f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 8192f7ca802SSteve Glendinning unsigned long flags; 820769ea6d8SSteve Glendinning int ret; 8212f7ca802SSteve Glendinning 8222f7ca802SSteve Glendinning /* Enable Tx at MAC */ 8232f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 8242f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_TXEN_; 8252f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 8262f7ca802SSteve Glendinning 827769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 828b052e073SSteve Glendinning if (ret < 0) { 829b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret); 830b052e073SSteve Glendinning return ret; 831b052e073SSteve Glendinning } 8322f7ca802SSteve Glendinning 8332f7ca802SSteve Glendinning /* Enable Tx at SCSRs */ 834769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_); 835b052e073SSteve Glendinning if (ret < 0) 836b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write TX_CFG: %d\n", ret); 837769ea6d8SSteve Glendinning 838b052e073SSteve Glendinning return ret; 8392f7ca802SSteve Glendinning } 8402f7ca802SSteve Glendinning 8412f7ca802SSteve Glendinning /* Starts the Receive path */ 842ec32115dSMing Lei static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm) 8432f7ca802SSteve Glendinning { 8442f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 8452f7ca802SSteve Glendinning unsigned long flags; 846769ea6d8SSteve Glendinning int ret; 8472f7ca802SSteve Glendinning 8482f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 8492f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RXEN_; 8502f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 8512f7ca802SSteve Glendinning 852ec32115dSMing Lei ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm); 853b052e073SSteve Glendinning if (ret < 0) 854b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret); 855769ea6d8SSteve Glendinning 856b052e073SSteve Glendinning return ret; 8572f7ca802SSteve Glendinning } 8582f7ca802SSteve Glendinning 8592f7ca802SSteve Glendinning static int smsc95xx_phy_initialize(struct usbnet *dev) 8602f7ca802SSteve Glendinning { 861769ea6d8SSteve Glendinning int bmcr, ret, timeout = 0; 862db443c44SSteve Glendinning 8632f7ca802SSteve Glendinning /* Initialize MII structure */ 8642f7ca802SSteve Glendinning dev->mii.dev = dev->net; 8652f7ca802SSteve Glendinning dev->mii.mdio_read = smsc95xx_mdio_read; 8662f7ca802SSteve Glendinning dev->mii.mdio_write = smsc95xx_mdio_write; 8672f7ca802SSteve Glendinning dev->mii.phy_id_mask = 0x1f; 8682f7ca802SSteve Glendinning dev->mii.reg_num_mask = 0x1f; 8692f7ca802SSteve Glendinning dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID; 8702f7ca802SSteve Glendinning 871db443c44SSteve Glendinning /* reset phy and wait for reset to complete */ 8722f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET); 873db443c44SSteve Glendinning 874db443c44SSteve Glendinning do { 875db443c44SSteve Glendinning msleep(10); 876db443c44SSteve Glendinning bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR); 877db443c44SSteve Glendinning timeout++; 878d9460920SRabin Vincent } while ((bmcr & BMCR_RESET) && (timeout < 100)); 879db443c44SSteve Glendinning 880db443c44SSteve Glendinning if (timeout >= 100) { 881db443c44SSteve Glendinning netdev_warn(dev->net, "timeout on PHY Reset"); 882db443c44SSteve Glendinning return -EIO; 883db443c44SSteve Glendinning } 884db443c44SSteve Glendinning 8852f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE, 8862f7ca802SSteve Glendinning ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP | 8872f7ca802SSteve Glendinning ADVERTISE_PAUSE_ASYM); 8882f7ca802SSteve Glendinning 8892f7ca802SSteve Glendinning /* read to clear */ 890769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC); 891b052e073SSteve Glendinning if (ret < 0) { 892b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read PHY_INT_SRC during init\n"); 893b052e073SSteve Glendinning return ret; 894b052e073SSteve Glendinning } 8952f7ca802SSteve Glendinning 8962f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK, 8972f7ca802SSteve Glendinning PHY_INT_MASK_DEFAULT_); 8982f7ca802SSteve Glendinning mii_nway_restart(&dev->mii); 8992f7ca802SSteve Glendinning 900a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n"); 9012f7ca802SSteve Glendinning return 0; 9022f7ca802SSteve Glendinning } 9032f7ca802SSteve Glendinning 9042f7ca802SSteve Glendinning static int smsc95xx_reset(struct usbnet *dev) 9052f7ca802SSteve Glendinning { 9062f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 9072f7ca802SSteve Glendinning u32 read_buf, write_buf, burst_cap; 9082f7ca802SSteve Glendinning int ret = 0, timeout; 9092f7ca802SSteve Glendinning 910a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n"); 9112f7ca802SSteve Glendinning 9124436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_); 913b052e073SSteve Glendinning if (ret < 0) { 914b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n"); 915b052e073SSteve Glendinning return ret; 916b052e073SSteve Glendinning } 9172f7ca802SSteve Glendinning 9182f7ca802SSteve Glendinning timeout = 0; 9192f7ca802SSteve Glendinning do { 920cf2acec2SSteve Glendinning msleep(10); 9212f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 922b052e073SSteve Glendinning if (ret < 0) { 923b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 924b052e073SSteve Glendinning return ret; 925b052e073SSteve Glendinning } 9262f7ca802SSteve Glendinning timeout++; 9272f7ca802SSteve Glendinning } while ((read_buf & HW_CFG_LRST_) && (timeout < 100)); 9282f7ca802SSteve Glendinning 9292f7ca802SSteve Glendinning if (timeout >= 100) { 93060b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n"); 9312f7ca802SSteve Glendinning return ret; 9322f7ca802SSteve Glendinning } 9332f7ca802SSteve Glendinning 9344436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_); 935b052e073SSteve Glendinning if (ret < 0) { 936b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write PM_CTRL: %d\n", ret); 937b052e073SSteve Glendinning return ret; 938b052e073SSteve Glendinning } 9392f7ca802SSteve Glendinning 9402f7ca802SSteve Glendinning timeout = 0; 9412f7ca802SSteve Glendinning do { 942cf2acec2SSteve Glendinning msleep(10); 9432f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf); 944b052e073SSteve Glendinning if (ret < 0) { 945b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read PM_CTRL: %d\n", ret); 946b052e073SSteve Glendinning return ret; 947b052e073SSteve Glendinning } 9482f7ca802SSteve Glendinning timeout++; 9492f7ca802SSteve Glendinning } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100)); 9502f7ca802SSteve Glendinning 9512f7ca802SSteve Glendinning if (timeout >= 100) { 95260b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for PHY Reset\n"); 9532f7ca802SSteve Glendinning return ret; 9542f7ca802SSteve Glendinning } 9552f7ca802SSteve Glendinning 9562f7ca802SSteve Glendinning ret = smsc95xx_set_mac_address(dev); 9572f7ca802SSteve Glendinning if (ret < 0) 9582f7ca802SSteve Glendinning return ret; 9592f7ca802SSteve Glendinning 9601e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n", 9611e1d7412SJoe Perches dev->net->dev_addr); 9622f7ca802SSteve Glendinning 9632f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 964b052e073SSteve Glendinning if (ret < 0) { 965b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 966b052e073SSteve Glendinning return ret; 967b052e073SSteve Glendinning } 9682f7ca802SSteve Glendinning 9691e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n", 9701e1d7412SJoe Perches read_buf); 9712f7ca802SSteve Glendinning 9722f7ca802SSteve Glendinning read_buf |= HW_CFG_BIR_; 9732f7ca802SSteve Glendinning 9742f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 975b052e073SSteve Glendinning if (ret < 0) { 976b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n"); 977b052e073SSteve Glendinning return ret; 978b052e073SSteve Glendinning } 9792f7ca802SSteve Glendinning 9802f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 981b052e073SSteve Glendinning if (ret < 0) { 982b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 983b052e073SSteve Glendinning return ret; 984b052e073SSteve Glendinning } 985b052e073SSteve Glendinning 986a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 987a475f603SJoe Perches "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n", 98860b86755SJoe Perches read_buf); 9892f7ca802SSteve Glendinning 9902f7ca802SSteve Glendinning if (!turbo_mode) { 9912f7ca802SSteve Glendinning burst_cap = 0; 9922f7ca802SSteve Glendinning dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE; 9932f7ca802SSteve Glendinning } else if (dev->udev->speed == USB_SPEED_HIGH) { 9942f7ca802SSteve Glendinning burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE; 9952f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE; 9962f7ca802SSteve Glendinning } else { 9972f7ca802SSteve Glendinning burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE; 9982f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE; 9992f7ca802SSteve Glendinning } 10002f7ca802SSteve Glendinning 10011e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n", 10021e1d7412SJoe Perches (ulong)dev->rx_urb_size); 10032f7ca802SSteve Glendinning 10042f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap); 1005b052e073SSteve Glendinning if (ret < 0) { 1006b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write BURST_CAP: %d\n", ret); 1007b052e073SSteve Glendinning return ret; 1008b052e073SSteve Glendinning } 10092f7ca802SSteve Glendinning 10102f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf); 1011b052e073SSteve Glendinning if (ret < 0) { 1012b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read BURST_CAP: %d\n", ret); 1013b052e073SSteve Glendinning return ret; 1014b052e073SSteve Glendinning } 1015769ea6d8SSteve Glendinning 1016a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 1017a475f603SJoe Perches "Read Value from BURST_CAP after writing: 0x%08x\n", 10182f7ca802SSteve Glendinning read_buf); 10192f7ca802SSteve Glendinning 10204436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY); 1021b052e073SSteve Glendinning if (ret < 0) { 1022b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write BULK_IN_DLY: %d\n", ret); 1023b052e073SSteve Glendinning return ret; 1024b052e073SSteve Glendinning } 10252f7ca802SSteve Glendinning 10262f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf); 1027b052e073SSteve Glendinning if (ret < 0) { 1028b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read BULK_IN_DLY: %d\n", ret); 1029b052e073SSteve Glendinning return ret; 1030b052e073SSteve Glendinning } 1031769ea6d8SSteve Glendinning 1032a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 1033a475f603SJoe Perches "Read Value from BULK_IN_DLY after writing: 0x%08x\n", 103460b86755SJoe Perches read_buf); 10352f7ca802SSteve Glendinning 10362f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 1037b052e073SSteve Glendinning if (ret < 0) { 1038b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 1039b052e073SSteve Glendinning return ret; 1040b052e073SSteve Glendinning } 1041769ea6d8SSteve Glendinning 10421e1d7412SJoe Perches netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG: 0x%08x\n", 10431e1d7412SJoe Perches read_buf); 10442f7ca802SSteve Glendinning 10452f7ca802SSteve Glendinning if (turbo_mode) 10462f7ca802SSteve Glendinning read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_); 10472f7ca802SSteve Glendinning 10482f7ca802SSteve Glendinning read_buf &= ~HW_CFG_RXDOFF_; 10492f7ca802SSteve Glendinning 10502f7ca802SSteve Glendinning /* set Rx data offset=2, Make IP header aligns on word boundary. */ 10512f7ca802SSteve Glendinning read_buf |= NET_IP_ALIGN << 9; 10522f7ca802SSteve Glendinning 10532f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 1054b052e073SSteve Glendinning if (ret < 0) { 1055b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret); 1056b052e073SSteve Glendinning return ret; 1057b052e073SSteve Glendinning } 10582f7ca802SSteve Glendinning 10592f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 1060b052e073SSteve Glendinning if (ret < 0) { 1061b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret); 1062b052e073SSteve Glendinning return ret; 1063b052e073SSteve Glendinning } 1064769ea6d8SSteve Glendinning 1065a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 1066a475f603SJoe Perches "Read Value from HW_CFG after writing: 0x%08x\n", read_buf); 10672f7ca802SSteve Glendinning 10684436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 1069b052e073SSteve Glendinning if (ret < 0) { 1070b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write INT_STS: %d\n", ret); 1071b052e073SSteve Glendinning return ret; 1072b052e073SSteve Glendinning } 10732f7ca802SSteve Glendinning 10742f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &read_buf); 1075b052e073SSteve Glendinning if (ret < 0) { 1076b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret); 1077b052e073SSteve Glendinning return ret; 1078b052e073SSteve Glendinning } 1079a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf); 10802f7ca802SSteve Glendinning 1081f293501cSSteve Glendinning /* Configure GPIO pins as LED outputs */ 1082f293501cSSteve Glendinning write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED | 1083f293501cSSteve Glendinning LED_GPIO_CFG_FDX_LED; 1084f293501cSSteve Glendinning ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf); 1085b052e073SSteve Glendinning if (ret < 0) { 1086b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write LED_GPIO_CFG: %d\n", ret); 1087b052e073SSteve Glendinning return ret; 1088b052e073SSteve Glendinning } 1089f293501cSSteve Glendinning 10902f7ca802SSteve Glendinning /* Init Tx */ 10914436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, 0); 1092b052e073SSteve Glendinning if (ret < 0) { 1093b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write FLOW: %d\n", ret); 1094b052e073SSteve Glendinning return ret; 1095b052e073SSteve Glendinning } 10962f7ca802SSteve Glendinning 10974436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT); 1098b052e073SSteve Glendinning if (ret < 0) { 1099b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write AFC_CFG: %d\n", ret); 1100b052e073SSteve Glendinning return ret; 1101b052e073SSteve Glendinning } 11022f7ca802SSteve Glendinning 11032f7ca802SSteve Glendinning /* Don't need mac_cr_lock during initialisation */ 11042f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr); 1105b052e073SSteve Glendinning if (ret < 0) { 1106b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read MAC_CR: %d\n", ret); 1107b052e073SSteve Glendinning return ret; 1108b052e073SSteve Glendinning } 11092f7ca802SSteve Glendinning 11102f7ca802SSteve Glendinning /* Init Rx */ 11112f7ca802SSteve Glendinning /* Set Vlan */ 11124436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q); 1113b052e073SSteve Glendinning if (ret < 0) { 1114b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write VLAN1: %d\n", ret); 1115b052e073SSteve Glendinning return ret; 1116b052e073SSteve Glendinning } 11172f7ca802SSteve Glendinning 1118f7b29271SSteve Glendinning /* Enable or disable checksum offload engines */ 1119769ea6d8SSteve Glendinning ret = smsc95xx_set_features(dev->net, dev->net->features); 1120b052e073SSteve Glendinning if (ret < 0) { 1121b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to set checksum offload features\n"); 1122b052e073SSteve Glendinning return ret; 1123b052e073SSteve Glendinning } 11242f7ca802SSteve Glendinning 11252f7ca802SSteve Glendinning smsc95xx_set_multicast(dev->net); 11262f7ca802SSteve Glendinning 1127769ea6d8SSteve Glendinning ret = smsc95xx_phy_initialize(dev); 1128b052e073SSteve Glendinning if (ret < 0) { 1129b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to init PHY\n"); 1130b052e073SSteve Glendinning return ret; 1131b052e073SSteve Glendinning } 11322f7ca802SSteve Glendinning 11332f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf); 1134b052e073SSteve Glendinning if (ret < 0) { 1135b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read INT_EP_CTL: %d\n", ret); 1136b052e073SSteve Glendinning return ret; 1137b052e073SSteve Glendinning } 11382f7ca802SSteve Glendinning 11392f7ca802SSteve Glendinning /* enable PHY interrupts */ 11402f7ca802SSteve Glendinning read_buf |= INT_EP_CTL_PHY_INT_; 11412f7ca802SSteve Glendinning 11422f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf); 1143b052e073SSteve Glendinning if (ret < 0) { 1144b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to write INT_EP_CTL: %d\n", ret); 1145b052e073SSteve Glendinning return ret; 1146b052e073SSteve Glendinning } 11472f7ca802SSteve Glendinning 1148769ea6d8SSteve Glendinning ret = smsc95xx_start_tx_path(dev); 1149b052e073SSteve Glendinning if (ret < 0) { 1150b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to start TX path\n"); 1151b052e073SSteve Glendinning return ret; 1152b052e073SSteve Glendinning } 1153769ea6d8SSteve Glendinning 1154ec32115dSMing Lei ret = smsc95xx_start_rx_path(dev, 0); 1155b052e073SSteve Glendinning if (ret < 0) { 1156b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to start RX path\n"); 1157b052e073SSteve Glendinning return ret; 1158b052e073SSteve Glendinning } 11592f7ca802SSteve Glendinning 1160a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n"); 11612f7ca802SSteve Glendinning return 0; 11622f7ca802SSteve Glendinning } 11632f7ca802SSteve Glendinning 116463e77b39SStephen Hemminger static const struct net_device_ops smsc95xx_netdev_ops = { 116563e77b39SStephen Hemminger .ndo_open = usbnet_open, 116663e77b39SStephen Hemminger .ndo_stop = usbnet_stop, 116763e77b39SStephen Hemminger .ndo_start_xmit = usbnet_start_xmit, 116863e77b39SStephen Hemminger .ndo_tx_timeout = usbnet_tx_timeout, 116963e77b39SStephen Hemminger .ndo_change_mtu = usbnet_change_mtu, 117063e77b39SStephen Hemminger .ndo_set_mac_address = eth_mac_addr, 117163e77b39SStephen Hemminger .ndo_validate_addr = eth_validate_addr, 117263e77b39SStephen Hemminger .ndo_do_ioctl = smsc95xx_ioctl, 1173afc4b13dSJiri Pirko .ndo_set_rx_mode = smsc95xx_set_multicast, 117478e47fe4SMichał Mirosław .ndo_set_features = smsc95xx_set_features, 117563e77b39SStephen Hemminger }; 117663e77b39SStephen Hemminger 11772f7ca802SSteve Glendinning static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf) 11782f7ca802SSteve Glendinning { 11792f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = NULL; 1180bbd9f9eeSSteve Glendinning u32 val; 11812f7ca802SSteve Glendinning int ret; 11822f7ca802SSteve Glendinning 11832f7ca802SSteve Glendinning printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n"); 11842f7ca802SSteve Glendinning 11852f7ca802SSteve Glendinning ret = usbnet_get_endpoints(dev, intf); 1186b052e073SSteve Glendinning if (ret < 0) { 1187b052e073SSteve Glendinning netdev_warn(dev->net, "usbnet_get_endpoints failed: %d\n", ret); 1188b052e073SSteve Glendinning return ret; 1189b052e073SSteve Glendinning } 11902f7ca802SSteve Glendinning 11912f7ca802SSteve Glendinning dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv), 11922f7ca802SSteve Glendinning GFP_KERNEL); 11932f7ca802SSteve Glendinning 11942f7ca802SSteve Glendinning pdata = (struct smsc95xx_priv *)(dev->data[0]); 11952f7ca802SSteve Glendinning if (!pdata) { 119660b86755SJoe Perches netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n"); 11972f7ca802SSteve Glendinning return -ENOMEM; 11982f7ca802SSteve Glendinning } 11992f7ca802SSteve Glendinning 12002f7ca802SSteve Glendinning spin_lock_init(&pdata->mac_cr_lock); 12012f7ca802SSteve Glendinning 120278e47fe4SMichał Mirosław if (DEFAULT_TX_CSUM_ENABLE) 120378e47fe4SMichał Mirosław dev->net->features |= NETIF_F_HW_CSUM; 120478e47fe4SMichał Mirosław if (DEFAULT_RX_CSUM_ENABLE) 120578e47fe4SMichał Mirosław dev->net->features |= NETIF_F_RXCSUM; 120678e47fe4SMichał Mirosław 120778e47fe4SMichał Mirosław dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM; 12082f7ca802SSteve Glendinning 1209f4e8ab7cSBernard Blackham smsc95xx_init_mac_address(dev); 1210f4e8ab7cSBernard Blackham 12112f7ca802SSteve Glendinning /* Init all registers */ 12122f7ca802SSteve Glendinning ret = smsc95xx_reset(dev); 12132f7ca802SSteve Glendinning 1214bbd9f9eeSSteve Glendinning /* detect device revision as different features may be available */ 1215bbd9f9eeSSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &val); 1216b052e073SSteve Glendinning if (ret < 0) { 1217b052e073SSteve Glendinning netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret); 1218b052e073SSteve Glendinning return ret; 1219b052e073SSteve Glendinning } 1220bbd9f9eeSSteve Glendinning val >>= 16; 12219ebca507SSteve Glendinning 12229ebca507SSteve Glendinning if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) || 12239ebca507SSteve Glendinning (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_)) 12249ebca507SSteve Glendinning pdata->features = (FEATURE_8_WAKEUP_FILTERS | 12259ebca507SSteve Glendinning FEATURE_PHY_NLP_CROSSOVER | 12269ebca507SSteve Glendinning FEATURE_AUTOSUSPEND); 12279ebca507SSteve Glendinning else if (val == ID_REV_CHIP_ID_9512_) 12289ebca507SSteve Glendinning pdata->features = FEATURE_8_WAKEUP_FILTERS; 1229bbd9f9eeSSteve Glendinning 123063e77b39SStephen Hemminger dev->net->netdev_ops = &smsc95xx_netdev_ops; 12312f7ca802SSteve Glendinning dev->net->ethtool_ops = &smsc95xx_ethtool_ops; 12322f7ca802SSteve Glendinning dev->net->flags |= IFF_MULTICAST; 123378e47fe4SMichał Mirosław dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM; 12349bbf5660SStephane Fillod dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len; 12352f7ca802SSteve Glendinning return 0; 12362f7ca802SSteve Glendinning } 12372f7ca802SSteve Glendinning 12382f7ca802SSteve Glendinning static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf) 12392f7ca802SSteve Glendinning { 12402f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 12412f7ca802SSteve Glendinning if (pdata) { 1242a475f603SJoe Perches netif_dbg(dev, ifdown, dev->net, "free pdata\n"); 12432f7ca802SSteve Glendinning kfree(pdata); 12442f7ca802SSteve Glendinning pdata = NULL; 12452f7ca802SSteve Glendinning dev->data[0] = 0; 12462f7ca802SSteve Glendinning } 12472f7ca802SSteve Glendinning } 12482f7ca802SSteve Glendinning 1249068bb1a7SSteve Glendinning static u32 smsc_crc(const u8 *buffer, size_t len, int filter) 1250bbd9f9eeSSteve Glendinning { 1251068bb1a7SSteve Glendinning u32 crc = bitrev16(crc16(0xFFFF, buffer, len)); 1252068bb1a7SSteve Glendinning return crc << ((filter % 2) * 16); 1253bbd9f9eeSSteve Glendinning } 1254bbd9f9eeSSteve Glendinning 1255e5e3af83SSteve Glendinning static int smsc95xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask) 1256e5e3af83SSteve Glendinning { 1257e5e3af83SSteve Glendinning struct mii_if_info *mii = &dev->mii; 1258e5e3af83SSteve Glendinning int ret; 1259e5e3af83SSteve Glendinning 12601e1d7412SJoe Perches netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n"); 1261e5e3af83SSteve Glendinning 1262e5e3af83SSteve Glendinning /* read to clear */ 1263e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC); 1264b052e073SSteve Glendinning if (ret < 0) { 1265b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_INT_SRC\n"); 1266b052e073SSteve Glendinning return ret; 1267b052e073SSteve Glendinning } 1268e5e3af83SSteve Glendinning 1269e5e3af83SSteve Glendinning /* enable interrupt source */ 1270e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK); 1271b052e073SSteve Glendinning if (ret < 0) { 1272b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_INT_MASK\n"); 1273b052e073SSteve Glendinning return ret; 1274b052e073SSteve Glendinning } 1275e5e3af83SSteve Glendinning 1276e5e3af83SSteve Glendinning ret |= mask; 1277e5e3af83SSteve Glendinning 1278e5e3af83SSteve Glendinning smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret); 1279e5e3af83SSteve Glendinning 1280e5e3af83SSteve Glendinning return 0; 1281e5e3af83SSteve Glendinning } 1282e5e3af83SSteve Glendinning 1283e5e3af83SSteve Glendinning static int smsc95xx_link_ok_nopm(struct usbnet *dev) 1284e5e3af83SSteve Glendinning { 1285e5e3af83SSteve Glendinning struct mii_if_info *mii = &dev->mii; 1286e5e3af83SSteve Glendinning int ret; 1287e5e3af83SSteve Glendinning 1288e5e3af83SSteve Glendinning /* first, a dummy read, needed to latch some MII phys */ 1289e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR); 1290b052e073SSteve Glendinning if (ret < 0) { 1291b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_BMSR\n"); 1292b052e073SSteve Glendinning return ret; 1293b052e073SSteve Glendinning } 1294e5e3af83SSteve Glendinning 1295e5e3af83SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR); 1296b052e073SSteve Glendinning if (ret < 0) { 1297b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading MII_BMSR\n"); 1298b052e073SSteve Glendinning return ret; 1299b052e073SSteve Glendinning } 1300e5e3af83SSteve Glendinning 1301e5e3af83SSteve Glendinning return !!(ret & BMSR_LSTATUS); 1302e5e3af83SSteve Glendinning } 1303e5e3af83SSteve Glendinning 1304319b95b5SSteve Glendinning static int smsc95xx_enter_suspend0(struct usbnet *dev) 1305319b95b5SSteve Glendinning { 1306319b95b5SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1307319b95b5SSteve Glendinning u32 val; 1308319b95b5SSteve Glendinning int ret; 1309319b95b5SSteve Glendinning 1310319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1311b052e073SSteve Glendinning if (ret < 0) { 1312b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1313b052e073SSteve Glendinning return ret; 1314b052e073SSteve Glendinning } 1315319b95b5SSteve Glendinning 1316319b95b5SSteve Glendinning val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_)); 1317319b95b5SSteve Glendinning val |= PM_CTL_SUS_MODE_0; 1318319b95b5SSteve Glendinning 1319319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1320b052e073SSteve Glendinning if (ret < 0) { 1321b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1322b052e073SSteve Glendinning return ret; 1323b052e073SSteve Glendinning } 1324319b95b5SSteve Glendinning 1325319b95b5SSteve Glendinning /* clear wol status */ 1326319b95b5SSteve Glendinning val &= ~PM_CTL_WUPS_; 1327319b95b5SSteve Glendinning val |= PM_CTL_WUPS_WOL_; 1328319b95b5SSteve Glendinning 1329319b95b5SSteve Glendinning /* enable energy detection */ 1330319b95b5SSteve Glendinning if (pdata->wolopts & WAKE_PHY) 1331319b95b5SSteve Glendinning val |= PM_CTL_WUPS_ED_; 1332319b95b5SSteve Glendinning 1333319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1334b052e073SSteve Glendinning if (ret < 0) { 1335b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1336b052e073SSteve Glendinning return ret; 1337b052e073SSteve Glendinning } 1338319b95b5SSteve Glendinning 1339319b95b5SSteve Glendinning /* read back PM_CTRL */ 1340319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1341b052e073SSteve Glendinning if (ret < 0) 1342b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1343319b95b5SSteve Glendinning 1344b052e073SSteve Glendinning return ret; 1345319b95b5SSteve Glendinning } 1346319b95b5SSteve Glendinning 1347319b95b5SSteve Glendinning static int smsc95xx_enter_suspend1(struct usbnet *dev) 1348319b95b5SSteve Glendinning { 1349319b95b5SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1350319b95b5SSteve Glendinning struct mii_if_info *mii = &dev->mii; 1351319b95b5SSteve Glendinning u32 val; 1352319b95b5SSteve Glendinning int ret; 1353319b95b5SSteve Glendinning 1354319b95b5SSteve Glendinning /* reconfigure link pulse detection timing for 1355319b95b5SSteve Glendinning * compatibility with non-standard link partners 1356319b95b5SSteve Glendinning */ 1357319b95b5SSteve Glendinning if (pdata->features & FEATURE_PHY_NLP_CROSSOVER) 1358319b95b5SSteve Glendinning smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_EDPD_CONFIG, 1359319b95b5SSteve Glendinning PHY_EDPD_CONFIG_DEFAULT); 1360319b95b5SSteve Glendinning 1361319b95b5SSteve Glendinning /* enable energy detect power-down mode */ 1362319b95b5SSteve Glendinning ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS); 1363b052e073SSteve Glendinning if (ret < 0) { 1364b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PHY_MODE_CTRL_STS\n"); 1365b052e073SSteve Glendinning return ret; 1366b052e073SSteve Glendinning } 1367319b95b5SSteve Glendinning 1368319b95b5SSteve Glendinning ret |= MODE_CTRL_STS_EDPWRDOWN_; 1369319b95b5SSteve Glendinning 1370319b95b5SSteve Glendinning smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS, ret); 1371319b95b5SSteve Glendinning 1372319b95b5SSteve Glendinning /* enter SUSPEND1 mode */ 1373319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1374b052e073SSteve Glendinning if (ret < 0) { 1375b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1376b052e073SSteve Glendinning return ret; 1377b052e073SSteve Glendinning } 1378319b95b5SSteve Glendinning 1379319b95b5SSteve Glendinning val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_); 1380319b95b5SSteve Glendinning val |= PM_CTL_SUS_MODE_1; 1381319b95b5SSteve Glendinning 1382319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1383b052e073SSteve Glendinning if (ret < 0) { 1384b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1385b052e073SSteve Glendinning return ret; 1386b052e073SSteve Glendinning } 1387319b95b5SSteve Glendinning 1388319b95b5SSteve Glendinning /* clear wol status, enable energy detection */ 1389319b95b5SSteve Glendinning val &= ~PM_CTL_WUPS_; 1390319b95b5SSteve Glendinning val |= (PM_CTL_WUPS_ED_ | PM_CTL_ED_EN_); 1391319b95b5SSteve Glendinning 1392319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1393b052e073SSteve Glendinning if (ret < 0) 1394b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1395319b95b5SSteve Glendinning 1396b052e073SSteve Glendinning return ret; 1397319b95b5SSteve Glendinning } 1398319b95b5SSteve Glendinning 1399319b95b5SSteve Glendinning static int smsc95xx_enter_suspend2(struct usbnet *dev) 1400319b95b5SSteve Glendinning { 1401319b95b5SSteve Glendinning u32 val; 1402319b95b5SSteve Glendinning int ret; 1403319b95b5SSteve Glendinning 1404319b95b5SSteve Glendinning ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1405b052e073SSteve Glendinning if (ret < 0) { 1406b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1407b052e073SSteve Glendinning return ret; 1408b052e073SSteve Glendinning } 1409319b95b5SSteve Glendinning 1410319b95b5SSteve Glendinning val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_); 1411319b95b5SSteve Glendinning val |= PM_CTL_SUS_MODE_2; 1412319b95b5SSteve Glendinning 1413319b95b5SSteve Glendinning ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1414b052e073SSteve Glendinning if (ret < 0) 1415b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1416319b95b5SSteve Glendinning 1417b052e073SSteve Glendinning return ret; 1418319b95b5SSteve Glendinning } 1419319b95b5SSteve Glendinning 1420b5a04475SSteve Glendinning static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message) 1421b5a04475SSteve Glendinning { 1422b5a04475SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1423e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1424e5e3af83SSteve Glendinning u32 val, link_up; 1425b5a04475SSteve Glendinning int ret; 1426b5a04475SSteve Glendinning 1427b5a04475SSteve Glendinning ret = usbnet_suspend(intf, message); 1428b052e073SSteve Glendinning if (ret < 0) { 1429b052e073SSteve Glendinning netdev_warn(dev->net, "usbnet_suspend error\n"); 1430b052e073SSteve Glendinning return ret; 1431b052e073SSteve Glendinning } 1432b5a04475SSteve Glendinning 1433e5e3af83SSteve Glendinning /* determine if link is up using only _nopm functions */ 1434e5e3af83SSteve Glendinning link_up = smsc95xx_link_ok_nopm(dev); 1435e5e3af83SSteve Glendinning 1436e5e3af83SSteve Glendinning /* if no wol options set, or if link is down and we're not waking on 1437e5e3af83SSteve Glendinning * PHY activity, enter lowest power SUSPEND2 mode 1438e5e3af83SSteve Glendinning */ 1439e5e3af83SSteve Glendinning if (!(pdata->wolopts & SUPPORTED_WAKE) || 1440e5e3af83SSteve Glendinning !(link_up || (pdata->wolopts & WAKE_PHY))) { 14411e1d7412SJoe Perches netdev_info(dev->net, "entering SUSPEND2 mode\n"); 1442b5a04475SSteve Glendinning 1443e0e474a8SSteve Glendinning /* disable energy detect (link up) & wake up events */ 1444ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1445b052e073SSteve Glendinning if (ret < 0) { 1446b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1447b052e073SSteve Glendinning goto done; 1448b052e073SSteve Glendinning } 1449e0e474a8SSteve Glendinning 1450e0e474a8SSteve Glendinning val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_); 1451e0e474a8SSteve Glendinning 1452ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1453b052e073SSteve Glendinning if (ret < 0) { 1454b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1455b052e073SSteve Glendinning goto done; 1456b052e073SSteve Glendinning } 1457e0e474a8SSteve Glendinning 1458ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1459b052e073SSteve Glendinning if (ret < 0) { 1460b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1461b052e073SSteve Glendinning goto done; 1462b052e073SSteve Glendinning } 1463e0e474a8SSteve Glendinning 1464e0e474a8SSteve Glendinning val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_); 1465e0e474a8SSteve Glendinning 1466ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1467b052e073SSteve Glendinning if (ret < 0) { 1468b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1469b052e073SSteve Glendinning goto done; 1470b052e073SSteve Glendinning } 1471e0e474a8SSteve Glendinning 14723b9f7d8cSSteve Glendinning ret = smsc95xx_enter_suspend2(dev); 14733b9f7d8cSSteve Glendinning goto done; 1474b5a04475SSteve Glendinning } 1475b5a04475SSteve Glendinning 1476e5e3af83SSteve Glendinning if (pdata->wolopts & WAKE_PHY) { 1477e5e3af83SSteve Glendinning ret = smsc95xx_enable_phy_wakeup_interrupts(dev, 1478e5e3af83SSteve Glendinning (PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_LINK_DOWN_)); 1479b052e073SSteve Glendinning if (ret < 0) { 1480b052e073SSteve Glendinning netdev_warn(dev->net, "error enabling PHY wakeup ints\n"); 1481b052e073SSteve Glendinning goto done; 1482b052e073SSteve Glendinning } 1483e5e3af83SSteve Glendinning 1484e5e3af83SSteve Glendinning /* if link is down then configure EDPD and enter SUSPEND1, 1485e5e3af83SSteve Glendinning * otherwise enter SUSPEND0 below 1486e5e3af83SSteve Glendinning */ 1487e5e3af83SSteve Glendinning if (!link_up) { 14881e1d7412SJoe Perches netdev_info(dev->net, "entering SUSPEND1 mode\n"); 14893b9f7d8cSSteve Glendinning ret = smsc95xx_enter_suspend1(dev); 14903b9f7d8cSSteve Glendinning goto done; 1491e5e3af83SSteve Glendinning } 1492e5e3af83SSteve Glendinning } 1493e5e3af83SSteve Glendinning 1494bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 1495eed9a729SSteve Glendinning u32 *filter_mask = kzalloc(sizeof(u32) * 32, GFP_KERNEL); 149606a221beSMing Lei u32 command[2]; 149706a221beSMing Lei u32 offset[2]; 149806a221beSMing Lei u32 crc[4]; 14999ebca507SSteve Glendinning int wuff_filter_count = 15009ebca507SSteve Glendinning (pdata->features & FEATURE_8_WAKEUP_FILTERS) ? 15019ebca507SSteve Glendinning LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM; 1502bbd9f9eeSSteve Glendinning int i, filter = 0; 1503bbd9f9eeSSteve Glendinning 1504eed9a729SSteve Glendinning if (!filter_mask) { 1505eed9a729SSteve Glendinning netdev_warn(dev->net, "Unable to allocate filter_mask\n"); 15063b9f7d8cSSteve Glendinning ret = -ENOMEM; 15073b9f7d8cSSteve Glendinning goto done; 1508eed9a729SSteve Glendinning } 1509eed9a729SSteve Glendinning 151006a221beSMing Lei memset(command, 0, sizeof(command)); 151106a221beSMing Lei memset(offset, 0, sizeof(offset)); 151206a221beSMing Lei memset(crc, 0, sizeof(crc)); 151306a221beSMing Lei 1514bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_BCAST) { 1515bbd9f9eeSSteve Glendinning const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF}; 15161e1d7412SJoe Perches netdev_info(dev->net, "enabling broadcast detection\n"); 1517bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1518bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1519bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1520bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1521bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1522bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1523bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(bcast, 6, filter); 1524bbd9f9eeSSteve Glendinning filter++; 1525bbd9f9eeSSteve Glendinning } 1526bbd9f9eeSSteve Glendinning 1527bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_MCAST) { 1528bbd9f9eeSSteve Glendinning const u8 mcast[] = {0x01, 0x00, 0x5E}; 15291e1d7412SJoe Perches netdev_info(dev->net, "enabling multicast detection\n"); 1530bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0007; 1531bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1532bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1533bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1534bbd9f9eeSSteve Glendinning command[filter/4] |= 0x09UL << ((filter % 4) * 8); 1535bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1536bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(mcast, 3, filter); 1537bbd9f9eeSSteve Glendinning filter++; 1538bbd9f9eeSSteve Glendinning } 1539bbd9f9eeSSteve Glendinning 1540bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_ARP) { 1541bbd9f9eeSSteve Glendinning const u8 arp[] = {0x08, 0x06}; 15421e1d7412SJoe Perches netdev_info(dev->net, "enabling ARP detection\n"); 1543bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0003; 1544bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1545bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1546bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1547bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1548bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x0C << ((filter % 4) * 8); 1549bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(arp, 2, filter); 1550bbd9f9eeSSteve Glendinning filter++; 1551bbd9f9eeSSteve Glendinning } 1552bbd9f9eeSSteve Glendinning 1553bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_UCAST) { 15541e1d7412SJoe Perches netdev_info(dev->net, "enabling unicast detection\n"); 1555bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1556bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1557bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1558bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1559bbd9f9eeSSteve Glendinning command[filter/4] |= 0x01UL << ((filter % 4) * 8); 1560bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1561bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter); 1562bbd9f9eeSSteve Glendinning filter++; 1563bbd9f9eeSSteve Glendinning } 1564bbd9f9eeSSteve Glendinning 15659ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count * 4); i++) { 1566ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]); 1567b052e073SSteve Glendinning if (ret < 0) { 1568b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 156906a221beSMing Lei kfree(filter_mask); 1570b052e073SSteve Glendinning goto done; 1571b052e073SSteve Glendinning } 1572bbd9f9eeSSteve Glendinning } 157306a221beSMing Lei kfree(filter_mask); 1574bbd9f9eeSSteve Glendinning 15759ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 4); i++) { 1576ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]); 1577b052e073SSteve Glendinning if (ret < 0) { 1578b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 1579b052e073SSteve Glendinning goto done; 1580b052e073SSteve Glendinning } 1581bbd9f9eeSSteve Glendinning } 1582bbd9f9eeSSteve Glendinning 15839ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 4); i++) { 1584ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]); 1585b052e073SSteve Glendinning if (ret < 0) { 1586b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 1587b052e073SSteve Glendinning goto done; 1588b052e073SSteve Glendinning } 1589bbd9f9eeSSteve Glendinning } 1590bbd9f9eeSSteve Glendinning 15919ebca507SSteve Glendinning for (i = 0; i < (wuff_filter_count / 2); i++) { 1592ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]); 1593b052e073SSteve Glendinning if (ret < 0) { 1594b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUFF\n"); 1595b052e073SSteve Glendinning goto done; 1596b052e073SSteve Glendinning } 1597bbd9f9eeSSteve Glendinning } 1598bbd9f9eeSSteve Glendinning 1599bbd9f9eeSSteve Glendinning /* clear any pending pattern match packet status */ 1600ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1601b052e073SSteve Glendinning if (ret < 0) { 1602b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1603b052e073SSteve Glendinning goto done; 1604b052e073SSteve Glendinning } 1605bbd9f9eeSSteve Glendinning 1606bbd9f9eeSSteve Glendinning val |= WUCSR_WUFR_; 1607bbd9f9eeSSteve Glendinning 1608ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1609b052e073SSteve Glendinning if (ret < 0) { 1610b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1611b052e073SSteve Glendinning goto done; 1612b052e073SSteve Glendinning } 1613bbd9f9eeSSteve Glendinning } 1614bbd9f9eeSSteve Glendinning 1615e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 1616e0e474a8SSteve Glendinning /* clear any pending magic packet status */ 1617ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1618b052e073SSteve Glendinning if (ret < 0) { 1619b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1620b052e073SSteve Glendinning goto done; 1621b052e073SSteve Glendinning } 1622e0e474a8SSteve Glendinning 1623e0e474a8SSteve Glendinning val |= WUCSR_MPR_; 1624e0e474a8SSteve Glendinning 1625ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1626b052e073SSteve Glendinning if (ret < 0) { 1627b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1628b052e073SSteve Glendinning goto done; 1629b052e073SSteve Glendinning } 1630e0e474a8SSteve Glendinning } 1631e0e474a8SSteve Glendinning 1632bbd9f9eeSSteve Glendinning /* enable/disable wakeup sources */ 1633ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1634b052e073SSteve Glendinning if (ret < 0) { 1635b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1636b052e073SSteve Glendinning goto done; 1637b052e073SSteve Glendinning } 1638e0e474a8SSteve Glendinning 1639bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 16401e1d7412SJoe Perches netdev_info(dev->net, "enabling pattern match wakeup\n"); 1641bbd9f9eeSSteve Glendinning val |= WUCSR_WAKE_EN_; 1642bbd9f9eeSSteve Glendinning } else { 16431e1d7412SJoe Perches netdev_info(dev->net, "disabling pattern match wakeup\n"); 1644bbd9f9eeSSteve Glendinning val &= ~WUCSR_WAKE_EN_; 1645bbd9f9eeSSteve Glendinning } 1646bbd9f9eeSSteve Glendinning 1647e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 16481e1d7412SJoe Perches netdev_info(dev->net, "enabling magic packet wakeup\n"); 1649e0e474a8SSteve Glendinning val |= WUCSR_MPEN_; 1650e0e474a8SSteve Glendinning } else { 16511e1d7412SJoe Perches netdev_info(dev->net, "disabling magic packet wakeup\n"); 1652e0e474a8SSteve Glendinning val &= ~WUCSR_MPEN_; 1653e0e474a8SSteve Glendinning } 1654e0e474a8SSteve Glendinning 1655ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1656b052e073SSteve Glendinning if (ret < 0) { 1657b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1658b052e073SSteve Glendinning goto done; 1659b052e073SSteve Glendinning } 1660e0e474a8SSteve Glendinning 1661e0e474a8SSteve Glendinning /* enable wol wakeup source */ 1662ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1663b052e073SSteve Glendinning if (ret < 0) { 1664b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1665b052e073SSteve Glendinning goto done; 1666b052e073SSteve Glendinning } 1667e0e474a8SSteve Glendinning 1668e0e474a8SSteve Glendinning val |= PM_CTL_WOL_EN_; 1669e0e474a8SSteve Glendinning 1670e5e3af83SSteve Glendinning /* phy energy detect wakeup source */ 1671e5e3af83SSteve Glendinning if (pdata->wolopts & WAKE_PHY) 1672e5e3af83SSteve Glendinning val |= PM_CTL_ED_EN_; 1673e5e3af83SSteve Glendinning 1674ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1675b052e073SSteve Glendinning if (ret < 0) { 1676b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1677b052e073SSteve Glendinning goto done; 1678b052e073SSteve Glendinning } 1679e0e474a8SSteve Glendinning 1680bbd9f9eeSSteve Glendinning /* enable receiver to enable frame reception */ 1681ec32115dSMing Lei smsc95xx_start_rx_path(dev, 1); 1682e0e474a8SSteve Glendinning 1683e0e474a8SSteve Glendinning /* some wol options are enabled, so enter SUSPEND0 */ 16841e1d7412SJoe Perches netdev_info(dev->net, "entering SUSPEND0 mode\n"); 16853b9f7d8cSSteve Glendinning ret = smsc95xx_enter_suspend0(dev); 16863b9f7d8cSSteve Glendinning 16873b9f7d8cSSteve Glendinning done: 16883b9f7d8cSSteve Glendinning if (ret) 16893b9f7d8cSSteve Glendinning usbnet_resume(intf); 16903b9f7d8cSSteve Glendinning return ret; 1691e0e474a8SSteve Glendinning } 1692e0e474a8SSteve Glendinning 1693e0e474a8SSteve Glendinning static int smsc95xx_resume(struct usb_interface *intf) 1694e0e474a8SSteve Glendinning { 1695e0e474a8SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1696e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1697e0e474a8SSteve Glendinning int ret; 1698e0e474a8SSteve Glendinning u32 val; 1699e0e474a8SSteve Glendinning 1700e0e474a8SSteve Glendinning BUG_ON(!dev); 1701e0e474a8SSteve Glendinning 1702bbd9f9eeSSteve Glendinning if (pdata->wolopts) { 1703bbd9f9eeSSteve Glendinning /* clear wake-up sources */ 1704ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val); 1705b052e073SSteve Glendinning if (ret < 0) { 1706b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading WUCSR\n"); 1707b052e073SSteve Glendinning return ret; 1708b052e073SSteve Glendinning } 1709e0e474a8SSteve Glendinning 1710bbd9f9eeSSteve Glendinning val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_); 1711e0e474a8SSteve Glendinning 1712ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, WUCSR, val); 1713b052e073SSteve Glendinning if (ret < 0) { 1714b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing WUCSR\n"); 1715b052e073SSteve Glendinning return ret; 1716b052e073SSteve Glendinning } 1717e0e474a8SSteve Glendinning 1718e0e474a8SSteve Glendinning /* clear wake-up status */ 1719ec32115dSMing Lei ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val); 1720b052e073SSteve Glendinning if (ret < 0) { 1721b052e073SSteve Glendinning netdev_warn(dev->net, "Error reading PM_CTRL\n"); 1722b052e073SSteve Glendinning return ret; 1723b052e073SSteve Glendinning } 1724e0e474a8SSteve Glendinning 1725e0e474a8SSteve Glendinning val &= ~PM_CTL_WOL_EN_; 1726e0e474a8SSteve Glendinning val |= PM_CTL_WUPS_; 1727e0e474a8SSteve Glendinning 1728ec32115dSMing Lei ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val); 1729b052e073SSteve Glendinning if (ret < 0) { 1730b052e073SSteve Glendinning netdev_warn(dev->net, "Error writing PM_CTRL\n"); 1731b052e073SSteve Glendinning return ret; 1732b052e073SSteve Glendinning } 1733e0e474a8SSteve Glendinning } 1734e0e474a8SSteve Glendinning 1735af3d7c1eSSteve Glendinning ret = usbnet_resume(intf); 1736b052e073SSteve Glendinning if (ret < 0) 1737b052e073SSteve Glendinning netdev_warn(dev->net, "usbnet_resume error\n"); 1738e0e474a8SSteve Glendinning 1739b052e073SSteve Glendinning return ret; 1740e0e474a8SSteve Glendinning } 1741e0e474a8SSteve Glendinning 17422f7ca802SSteve Glendinning static void smsc95xx_rx_csum_offload(struct sk_buff *skb) 17432f7ca802SSteve Glendinning { 17442f7ca802SSteve Glendinning skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2); 17452f7ca802SSteve Glendinning skb->ip_summed = CHECKSUM_COMPLETE; 17462f7ca802SSteve Glendinning skb_trim(skb, skb->len - 2); 17472f7ca802SSteve Glendinning } 17482f7ca802SSteve Glendinning 17492f7ca802SSteve Glendinning static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb) 17502f7ca802SSteve Glendinning { 17512f7ca802SSteve Glendinning while (skb->len > 0) { 17522f7ca802SSteve Glendinning u32 header, align_count; 17532f7ca802SSteve Glendinning struct sk_buff *ax_skb; 17542f7ca802SSteve Glendinning unsigned char *packet; 17552f7ca802SSteve Glendinning u16 size; 17562f7ca802SSteve Glendinning 17572f7ca802SSteve Glendinning memcpy(&header, skb->data, sizeof(header)); 17582f7ca802SSteve Glendinning le32_to_cpus(&header); 17592f7ca802SSteve Glendinning skb_pull(skb, 4 + NET_IP_ALIGN); 17602f7ca802SSteve Glendinning packet = skb->data; 17612f7ca802SSteve Glendinning 17622f7ca802SSteve Glendinning /* get the packet length */ 17632f7ca802SSteve Glendinning size = (u16)((header & RX_STS_FL_) >> 16); 17642f7ca802SSteve Glendinning align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4; 17652f7ca802SSteve Glendinning 17662f7ca802SSteve Glendinning if (unlikely(header & RX_STS_ES_)) { 1767a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1768a475f603SJoe Perches "Error header=0x%08x\n", header); 176980667ac1SHerbert Xu dev->net->stats.rx_errors++; 177080667ac1SHerbert Xu dev->net->stats.rx_dropped++; 17712f7ca802SSteve Glendinning 17722f7ca802SSteve Glendinning if (header & RX_STS_CRC_) { 177380667ac1SHerbert Xu dev->net->stats.rx_crc_errors++; 17742f7ca802SSteve Glendinning } else { 17752f7ca802SSteve Glendinning if (header & (RX_STS_TL_ | RX_STS_RF_)) 177680667ac1SHerbert Xu dev->net->stats.rx_frame_errors++; 17772f7ca802SSteve Glendinning 17782f7ca802SSteve Glendinning if ((header & RX_STS_LE_) && 17792f7ca802SSteve Glendinning (!(header & RX_STS_FT_))) 178080667ac1SHerbert Xu dev->net->stats.rx_length_errors++; 17812f7ca802SSteve Glendinning } 17822f7ca802SSteve Glendinning } else { 17832f7ca802SSteve Glendinning /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */ 17842f7ca802SSteve Glendinning if (unlikely(size > (ETH_FRAME_LEN + 12))) { 1785a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1786a475f603SJoe Perches "size err header=0x%08x\n", header); 17872f7ca802SSteve Glendinning return 0; 17882f7ca802SSteve Glendinning } 17892f7ca802SSteve Glendinning 17902f7ca802SSteve Glendinning /* last frame in this batch */ 17912f7ca802SSteve Glendinning if (skb->len == size) { 179278e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 17932f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(skb); 1794df18accaSPeter Korsgaard skb_trim(skb, skb->len - 4); /* remove fcs */ 17952f7ca802SSteve Glendinning skb->truesize = size + sizeof(struct sk_buff); 17962f7ca802SSteve Glendinning 17972f7ca802SSteve Glendinning return 1; 17982f7ca802SSteve Glendinning } 17992f7ca802SSteve Glendinning 18002f7ca802SSteve Glendinning ax_skb = skb_clone(skb, GFP_ATOMIC); 18012f7ca802SSteve Glendinning if (unlikely(!ax_skb)) { 180260b86755SJoe Perches netdev_warn(dev->net, "Error allocating skb\n"); 18032f7ca802SSteve Glendinning return 0; 18042f7ca802SSteve Glendinning } 18052f7ca802SSteve Glendinning 18062f7ca802SSteve Glendinning ax_skb->len = size; 18072f7ca802SSteve Glendinning ax_skb->data = packet; 18082f7ca802SSteve Glendinning skb_set_tail_pointer(ax_skb, size); 18092f7ca802SSteve Glendinning 181078e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 18112f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(ax_skb); 1812df18accaSPeter Korsgaard skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */ 18132f7ca802SSteve Glendinning ax_skb->truesize = size + sizeof(struct sk_buff); 18142f7ca802SSteve Glendinning 18152f7ca802SSteve Glendinning usbnet_skb_return(dev, ax_skb); 18162f7ca802SSteve Glendinning } 18172f7ca802SSteve Glendinning 18182f7ca802SSteve Glendinning skb_pull(skb, size); 18192f7ca802SSteve Glendinning 18202f7ca802SSteve Glendinning /* padding bytes before the next frame starts */ 18212f7ca802SSteve Glendinning if (skb->len) 18222f7ca802SSteve Glendinning skb_pull(skb, align_count); 18232f7ca802SSteve Glendinning } 18242f7ca802SSteve Glendinning 18252f7ca802SSteve Glendinning if (unlikely(skb->len < 0)) { 182660b86755SJoe Perches netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len); 18272f7ca802SSteve Glendinning return 0; 18282f7ca802SSteve Glendinning } 18292f7ca802SSteve Glendinning 18302f7ca802SSteve Glendinning return 1; 18312f7ca802SSteve Glendinning } 18322f7ca802SSteve Glendinning 1833f7b29271SSteve Glendinning static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb) 1834f7b29271SSteve Glendinning { 183555508d60SMichał Mirosław u16 low_16 = (u16)skb_checksum_start_offset(skb); 183655508d60SMichał Mirosław u16 high_16 = low_16 + skb->csum_offset; 1837f7b29271SSteve Glendinning return (high_16 << 16) | low_16; 1838f7b29271SSteve Glendinning } 1839f7b29271SSteve Glendinning 18402f7ca802SSteve Glendinning static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev, 18412f7ca802SSteve Glendinning struct sk_buff *skb, gfp_t flags) 18422f7ca802SSteve Glendinning { 184378e47fe4SMichał Mirosław bool csum = skb->ip_summed == CHECKSUM_PARTIAL; 1844f7b29271SSteve Glendinning int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD; 18452f7ca802SSteve Glendinning u32 tx_cmd_a, tx_cmd_b; 18462f7ca802SSteve Glendinning 1847f7b29271SSteve Glendinning /* We do not advertise SG, so skbs should be already linearized */ 1848f7b29271SSteve Glendinning BUG_ON(skb_shinfo(skb)->nr_frags); 1849f7b29271SSteve Glendinning 1850f7b29271SSteve Glendinning if (skb_headroom(skb) < overhead) { 18512f7ca802SSteve Glendinning struct sk_buff *skb2 = skb_copy_expand(skb, 1852f7b29271SSteve Glendinning overhead, 0, flags); 18532f7ca802SSteve Glendinning dev_kfree_skb_any(skb); 18542f7ca802SSteve Glendinning skb = skb2; 18552f7ca802SSteve Glendinning if (!skb) 18562f7ca802SSteve Glendinning return NULL; 18572f7ca802SSteve Glendinning } 18582f7ca802SSteve Glendinning 1859f7b29271SSteve Glendinning if (csum) { 186011bc3088SSteve Glendinning if (skb->len <= 45) { 186111bc3088SSteve Glendinning /* workaround - hardware tx checksum does not work 186211bc3088SSteve Glendinning * properly with extremely small packets */ 186355508d60SMichał Mirosław long csstart = skb_checksum_start_offset(skb); 186411bc3088SSteve Glendinning __wsum calc = csum_partial(skb->data + csstart, 186511bc3088SSteve Glendinning skb->len - csstart, 0); 186611bc3088SSteve Glendinning *((__sum16 *)(skb->data + csstart 186711bc3088SSteve Glendinning + skb->csum_offset)) = csum_fold(calc); 186811bc3088SSteve Glendinning 186911bc3088SSteve Glendinning csum = false; 187011bc3088SSteve Glendinning } else { 1871f7b29271SSteve Glendinning u32 csum_preamble = smsc95xx_calc_csum_preamble(skb); 1872f7b29271SSteve Glendinning skb_push(skb, 4); 187300acda68SSteve Glendinning cpu_to_le32s(&csum_preamble); 1874f7b29271SSteve Glendinning memcpy(skb->data, &csum_preamble, 4); 1875f7b29271SSteve Glendinning } 187611bc3088SSteve Glendinning } 1877f7b29271SSteve Glendinning 18782f7ca802SSteve Glendinning skb_push(skb, 4); 18792f7ca802SSteve Glendinning tx_cmd_b = (u32)(skb->len - 4); 1880f7b29271SSteve Glendinning if (csum) 1881f7b29271SSteve Glendinning tx_cmd_b |= TX_CMD_B_CSUM_ENABLE; 18822f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_b); 18832f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_b, 4); 18842f7ca802SSteve Glendinning 18852f7ca802SSteve Glendinning skb_push(skb, 4); 18862f7ca802SSteve Glendinning tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ | 18872f7ca802SSteve Glendinning TX_CMD_A_LAST_SEG_; 18882f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_a); 18892f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_a, 4); 18902f7ca802SSteve Glendinning 18912f7ca802SSteve Glendinning return skb; 18922f7ca802SSteve Glendinning } 18932f7ca802SSteve Glendinning 18942f7ca802SSteve Glendinning static const struct driver_info smsc95xx_info = { 18952f7ca802SSteve Glendinning .description = "smsc95xx USB 2.0 Ethernet", 18962f7ca802SSteve Glendinning .bind = smsc95xx_bind, 18972f7ca802SSteve Glendinning .unbind = smsc95xx_unbind, 18982f7ca802SSteve Glendinning .link_reset = smsc95xx_link_reset, 18992f7ca802SSteve Glendinning .reset = smsc95xx_reset, 19002f7ca802SSteve Glendinning .rx_fixup = smsc95xx_rx_fixup, 19012f7ca802SSteve Glendinning .tx_fixup = smsc95xx_tx_fixup, 19022f7ca802SSteve Glendinning .status = smsc95xx_status, 190307d69d42SPaolo Pisati .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR, 19042f7ca802SSteve Glendinning }; 19052f7ca802SSteve Glendinning 19062f7ca802SSteve Glendinning static const struct usb_device_id products[] = { 19072f7ca802SSteve Glendinning { 19082f7ca802SSteve Glendinning /* SMSC9500 USB Ethernet Device */ 19092f7ca802SSteve Glendinning USB_DEVICE(0x0424, 0x9500), 19102f7ca802SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19112f7ca802SSteve Glendinning }, 1912726474b8SSteve Glendinning { 19136f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device */ 19146f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9505), 19156f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19166f41d12bSSteve Glendinning }, 19176f41d12bSSteve Glendinning { 19186f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device */ 19196f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E00), 19206f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19216f41d12bSSteve Glendinning }, 19226f41d12bSSteve Glendinning { 19236f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device */ 19246f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E01), 19256f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19266f41d12bSSteve Glendinning }, 19276f41d12bSSteve Glendinning { 1928726474b8SSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device */ 1929726474b8SSteve Glendinning USB_DEVICE(0x0424, 0xec00), 1930726474b8SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 1931726474b8SSteve Glendinning }, 19326f41d12bSSteve Glendinning { 19336f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (SAL10) */ 19346f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9900), 19356f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19366f41d12bSSteve Glendinning }, 19376f41d12bSSteve Glendinning { 19386f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device (SAL10) */ 19396f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9901), 19406f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19416f41d12bSSteve Glendinning }, 19426f41d12bSSteve Glendinning { 19436f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (SAL10) */ 19446f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9902), 19456f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19466f41d12bSSteve Glendinning }, 19476f41d12bSSteve Glendinning { 19486f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (SAL10) */ 19496f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9903), 19506f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19516f41d12bSSteve Glendinning }, 19526f41d12bSSteve Glendinning { 19536f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */ 19546f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9904), 19556f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19566f41d12bSSteve Glendinning }, 19576f41d12bSSteve Glendinning { 19586f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (HAL) */ 19596f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9905), 19606f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19616f41d12bSSteve Glendinning }, 19626f41d12bSSteve Glendinning { 19636f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (HAL) */ 19646f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9906), 19656f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19666f41d12bSSteve Glendinning }, 19676f41d12bSSteve Glendinning { 19686f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (Alternate ID) */ 19696f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9907), 19706f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19716f41d12bSSteve Glendinning }, 19726f41d12bSSteve Glendinning { 19736f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (Alternate ID) */ 19746f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9908), 19756f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19766f41d12bSSteve Glendinning }, 19776f41d12bSSteve Glendinning { 19786f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */ 19796f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9909), 19806f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 19816f41d12bSSteve Glendinning }, 198288edaa41SSteve Glendinning { 198388edaa41SSteve Glendinning /* SMSC LAN9530 USB Ethernet Device */ 198488edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9530), 198588edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 198688edaa41SSteve Glendinning }, 198788edaa41SSteve Glendinning { 198888edaa41SSteve Glendinning /* SMSC LAN9730 USB Ethernet Device */ 198988edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9730), 199088edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 199188edaa41SSteve Glendinning }, 199288edaa41SSteve Glendinning { 199388edaa41SSteve Glendinning /* SMSC LAN89530 USB Ethernet Device */ 199488edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9E08), 199588edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 199688edaa41SSteve Glendinning }, 19972f7ca802SSteve Glendinning { }, /* END */ 19982f7ca802SSteve Glendinning }; 19992f7ca802SSteve Glendinning MODULE_DEVICE_TABLE(usb, products); 20002f7ca802SSteve Glendinning 20012f7ca802SSteve Glendinning static struct usb_driver smsc95xx_driver = { 20022f7ca802SSteve Glendinning .name = "smsc95xx", 20032f7ca802SSteve Glendinning .id_table = products, 20042f7ca802SSteve Glendinning .probe = usbnet_probe, 2005b5a04475SSteve Glendinning .suspend = smsc95xx_suspend, 2006e0e474a8SSteve Glendinning .resume = smsc95xx_resume, 2007e0e474a8SSteve Glendinning .reset_resume = smsc95xx_resume, 20082f7ca802SSteve Glendinning .disconnect = usbnet_disconnect, 2009e1f12eb6SSarah Sharp .disable_hub_initiated_lpm = 1, 20102f7ca802SSteve Glendinning }; 20112f7ca802SSteve Glendinning 2012d632eb1bSGreg Kroah-Hartman module_usb_driver(smsc95xx_driver); 20132f7ca802SSteve Glendinning 20142f7ca802SSteve Glendinning MODULE_AUTHOR("Nancy Lin"); 201590b24cfbSSteve Glendinning MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>"); 20162f7ca802SSteve Glendinning MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices"); 20172f7ca802SSteve Glendinning MODULE_LICENSE("GPL"); 2018