12f7ca802SSteve Glendinning /*************************************************************************** 22f7ca802SSteve Glendinning * 32f7ca802SSteve Glendinning * Copyright (C) 2007-2008 SMSC 42f7ca802SSteve Glendinning * 52f7ca802SSteve Glendinning * This program is free software; you can redistribute it and/or 62f7ca802SSteve Glendinning * modify it under the terms of the GNU General Public License 72f7ca802SSteve Glendinning * as published by the Free Software Foundation; either version 2 82f7ca802SSteve Glendinning * of the License, or (at your option) any later version. 92f7ca802SSteve Glendinning * 102f7ca802SSteve Glendinning * This program is distributed in the hope that it will be useful, 112f7ca802SSteve Glendinning * but WITHOUT ANY WARRANTY; without even the implied warranty of 122f7ca802SSteve Glendinning * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 132f7ca802SSteve Glendinning * GNU General Public License for more details. 142f7ca802SSteve Glendinning * 152f7ca802SSteve Glendinning * You should have received a copy of the GNU General Public License 162f7ca802SSteve Glendinning * along with this program; if not, write to the Free Software 172f7ca802SSteve Glendinning * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. 182f7ca802SSteve Glendinning * 192f7ca802SSteve Glendinning *****************************************************************************/ 202f7ca802SSteve Glendinning 212f7ca802SSteve Glendinning #include <linux/module.h> 222f7ca802SSteve Glendinning #include <linux/kmod.h> 232f7ca802SSteve Glendinning #include <linux/init.h> 242f7ca802SSteve Glendinning #include <linux/netdevice.h> 252f7ca802SSteve Glendinning #include <linux/etherdevice.h> 262f7ca802SSteve Glendinning #include <linux/ethtool.h> 272f7ca802SSteve Glendinning #include <linux/mii.h> 282f7ca802SSteve Glendinning #include <linux/usb.h> 29bbd9f9eeSSteve Glendinning #include <linux/bitrev.h> 30bbd9f9eeSSteve Glendinning #include <linux/crc16.h> 312f7ca802SSteve Glendinning #include <linux/crc32.h> 322f7ca802SSteve Glendinning #include <linux/usb/usbnet.h> 335a0e3ad6STejun Heo #include <linux/slab.h> 342f7ca802SSteve Glendinning #include "smsc95xx.h" 352f7ca802SSteve Glendinning 362f7ca802SSteve Glendinning #define SMSC_CHIPNAME "smsc95xx" 37f7b29271SSteve Glendinning #define SMSC_DRIVER_VERSION "1.0.4" 382f7ca802SSteve Glendinning #define HS_USB_PKT_SIZE (512) 392f7ca802SSteve Glendinning #define FS_USB_PKT_SIZE (64) 402f7ca802SSteve Glendinning #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE) 412f7ca802SSteve Glendinning #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE) 422f7ca802SSteve Glendinning #define DEFAULT_BULK_IN_DELAY (0x00002000) 432f7ca802SSteve Glendinning #define MAX_SINGLE_PACKET_SIZE (2048) 442f7ca802SSteve Glendinning #define LAN95XX_EEPROM_MAGIC (0x9500) 452f7ca802SSteve Glendinning #define EEPROM_MAC_OFFSET (0x01) 46f7b29271SSteve Glendinning #define DEFAULT_TX_CSUM_ENABLE (true) 472f7ca802SSteve Glendinning #define DEFAULT_RX_CSUM_ENABLE (true) 482f7ca802SSteve Glendinning #define SMSC95XX_INTERNAL_PHY_ID (1) 492f7ca802SSteve Glendinning #define SMSC95XX_TX_OVERHEAD (8) 50f7b29271SSteve Glendinning #define SMSC95XX_TX_OVERHEAD_CSUM (12) 51bbd9f9eeSSteve Glendinning #define SUPPORTED_WAKE (WAKE_UCAST | WAKE_BCAST | \ 52bbd9f9eeSSteve Glendinning WAKE_MCAST | WAKE_ARP | WAKE_MAGIC) 532f7ca802SSteve Glendinning 54769ea6d8SSteve Glendinning #define check_warn(ret, fmt, args...) \ 55769ea6d8SSteve Glendinning ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); }) 56769ea6d8SSteve Glendinning 57769ea6d8SSteve Glendinning #define check_warn_return(ret, fmt, args...) \ 58769ea6d8SSteve Glendinning ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } }) 59769ea6d8SSteve Glendinning 60769ea6d8SSteve Glendinning #define check_warn_goto_done(ret, fmt, args...) \ 61769ea6d8SSteve Glendinning ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } }) 62769ea6d8SSteve Glendinning 632f7ca802SSteve Glendinning struct smsc95xx_priv { 642f7ca802SSteve Glendinning u32 mac_cr; 653c0f3c60SMarc Zyngier u32 hash_hi; 663c0f3c60SMarc Zyngier u32 hash_lo; 67e0e474a8SSteve Glendinning u32 wolopts; 682f7ca802SSteve Glendinning spinlock_t mac_cr_lock; 69bbd9f9eeSSteve Glendinning int wuff_filter_count; 702f7ca802SSteve Glendinning }; 712f7ca802SSteve Glendinning 72eb939922SRusty Russell static bool turbo_mode = true; 732f7ca802SSteve Glendinning module_param(turbo_mode, bool, 0644); 742f7ca802SSteve Glendinning MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction"); 752f7ca802SSteve Glendinning 76769ea6d8SSteve Glendinning static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index, 77769ea6d8SSteve Glendinning u32 *data) 782f7ca802SSteve Glendinning { 7972108fd2SMing Lei u32 buf; 802f7ca802SSteve Glendinning int ret; 812f7ca802SSteve Glendinning 822f7ca802SSteve Glendinning BUG_ON(!dev); 832f7ca802SSteve Glendinning 8472108fd2SMing Lei ret = usbnet_read_cmd(dev, USB_VENDOR_REQUEST_READ_REGISTER, 8572108fd2SMing Lei USB_DIR_IN | USB_TYPE_VENDOR | 8672108fd2SMing Lei USB_RECIP_DEVICE, 8772108fd2SMing Lei 0, index, &buf, 4); 882f7ca802SSteve Glendinning if (unlikely(ret < 0)) 8960b86755SJoe Perches netdev_warn(dev->net, "Failed to read register index 0x%08x\n", index); 902f7ca802SSteve Glendinning 9172108fd2SMing Lei le32_to_cpus(&buf); 9272108fd2SMing Lei *data = buf; 932f7ca802SSteve Glendinning 942f7ca802SSteve Glendinning return ret; 952f7ca802SSteve Glendinning } 962f7ca802SSteve Glendinning 97769ea6d8SSteve Glendinning static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index, 98769ea6d8SSteve Glendinning u32 data) 992f7ca802SSteve Glendinning { 10072108fd2SMing Lei u32 buf; 1012f7ca802SSteve Glendinning int ret; 1022f7ca802SSteve Glendinning 1032f7ca802SSteve Glendinning BUG_ON(!dev); 1042f7ca802SSteve Glendinning 10572108fd2SMing Lei buf = data; 10672108fd2SMing Lei cpu_to_le32s(&buf); 1072f7ca802SSteve Glendinning 1082f7ca802SSteve Glendinning 10972108fd2SMing Lei ret = usbnet_write_cmd(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, 11072108fd2SMing Lei USB_DIR_OUT | USB_TYPE_VENDOR | 11172108fd2SMing Lei USB_RECIP_DEVICE, 11272108fd2SMing Lei 0, index, &buf, 4); 1132f7ca802SSteve Glendinning if (unlikely(ret < 0)) 11460b86755SJoe Perches netdev_warn(dev->net, "Failed to write register index 0x%08x\n", index); 1152f7ca802SSteve Glendinning 1162f7ca802SSteve Glendinning return ret; 1172f7ca802SSteve Glendinning } 1182f7ca802SSteve Glendinning 119e0e474a8SSteve Glendinning static int smsc95xx_set_feature(struct usbnet *dev, u32 feature) 120e0e474a8SSteve Glendinning { 121e0e474a8SSteve Glendinning if (WARN_ON_ONCE(!dev)) 122e0e474a8SSteve Glendinning return -EINVAL; 123e0e474a8SSteve Glendinning 12472108fd2SMing Lei return usbnet_write_cmd(dev, USB_REQ_SET_FEATURE, 12572108fd2SMing Lei USB_RECIP_DEVICE, feature, 0, NULL, 0); 126e0e474a8SSteve Glendinning } 127e0e474a8SSteve Glendinning 128e0e474a8SSteve Glendinning static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature) 129e0e474a8SSteve Glendinning { 130e0e474a8SSteve Glendinning if (WARN_ON_ONCE(!dev)) 131e0e474a8SSteve Glendinning return -EINVAL; 132e0e474a8SSteve Glendinning 13372108fd2SMing Lei return usbnet_write_cmd(dev, USB_REQ_CLEAR_FEATURE, 13472108fd2SMing Lei USB_RECIP_DEVICE, feature, 0, NULL, 0); 135e0e474a8SSteve Glendinning } 136e0e474a8SSteve Glendinning 1372f7ca802SSteve Glendinning /* Loop until the read is completed with timeout 1382f7ca802SSteve Glendinning * called with phy_mutex held */ 139769ea6d8SSteve Glendinning static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev) 1402f7ca802SSteve Glendinning { 1412f7ca802SSteve Glendinning unsigned long start_time = jiffies; 1422f7ca802SSteve Glendinning u32 val; 143769ea6d8SSteve Glendinning int ret; 1442f7ca802SSteve Glendinning 1452f7ca802SSteve Glendinning do { 146769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, MII_ADDR, &val); 147769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading MII_ACCESS"); 1482f7ca802SSteve Glendinning if (!(val & MII_BUSY_)) 1492f7ca802SSteve Glendinning return 0; 1502f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 1512f7ca802SSteve Glendinning 1522f7ca802SSteve Glendinning return -EIO; 1532f7ca802SSteve Glendinning } 1542f7ca802SSteve Glendinning 1552f7ca802SSteve Glendinning static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx) 1562f7ca802SSteve Glendinning { 1572f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 1582f7ca802SSteve Glendinning u32 val, addr; 159769ea6d8SSteve Glendinning int ret; 1602f7ca802SSteve Glendinning 1612f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 1622f7ca802SSteve Glendinning 1632f7ca802SSteve Glendinning /* confirm MII not busy */ 164769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 165769ea6d8SSteve Glendinning check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read"); 1662f7ca802SSteve Glendinning 1672f7ca802SSteve Glendinning /* set the address, index & direction (read from PHY) */ 1682f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 1692f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 1702f7ca802SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_READ_; 171769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MII_ADDR, addr); 172769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error writing MII_ADDR"); 1732f7ca802SSteve Glendinning 174769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 175769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx); 176769ea6d8SSteve Glendinning 177769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, MII_DATA, &val); 178769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error reading MII_DATA"); 179769ea6d8SSteve Glendinning 180769ea6d8SSteve Glendinning ret = (u16)(val & 0xFFFF); 181769ea6d8SSteve Glendinning 182769ea6d8SSteve Glendinning done: 1832f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 184769ea6d8SSteve Glendinning return ret; 1852f7ca802SSteve Glendinning } 1862f7ca802SSteve Glendinning 1872f7ca802SSteve Glendinning static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx, 1882f7ca802SSteve Glendinning int regval) 1892f7ca802SSteve Glendinning { 1902f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 1912f7ca802SSteve Glendinning u32 val, addr; 192769ea6d8SSteve Glendinning int ret; 1932f7ca802SSteve Glendinning 1942f7ca802SSteve Glendinning mutex_lock(&dev->phy_mutex); 1952f7ca802SSteve Glendinning 1962f7ca802SSteve Glendinning /* confirm MII not busy */ 197769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 198769ea6d8SSteve Glendinning check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write"); 1992f7ca802SSteve Glendinning 2002f7ca802SSteve Glendinning val = regval; 201769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MII_DATA, val); 202769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error writing MII_DATA"); 2032f7ca802SSteve Glendinning 2042f7ca802SSteve Glendinning /* set the address, index & direction (write to PHY) */ 2052f7ca802SSteve Glendinning phy_id &= dev->mii.phy_id_mask; 2062f7ca802SSteve Glendinning idx &= dev->mii.reg_num_mask; 2072f7ca802SSteve Glendinning addr = (phy_id << 11) | (idx << 6) | MII_WRITE_; 208769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MII_ADDR, addr); 209769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Error writing MII_ADDR"); 2102f7ca802SSteve Glendinning 211769ea6d8SSteve Glendinning ret = smsc95xx_phy_wait_not_busy(dev); 212769ea6d8SSteve Glendinning check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx); 2132f7ca802SSteve Glendinning 214769ea6d8SSteve Glendinning done: 2152f7ca802SSteve Glendinning mutex_unlock(&dev->phy_mutex); 2162f7ca802SSteve Glendinning } 2172f7ca802SSteve Glendinning 218769ea6d8SSteve Glendinning static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev) 2192f7ca802SSteve Glendinning { 2202f7ca802SSteve Glendinning unsigned long start_time = jiffies; 2212f7ca802SSteve Glendinning u32 val; 222769ea6d8SSteve Glendinning int ret; 2232f7ca802SSteve Glendinning 2242f7ca802SSteve Glendinning do { 225769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 226769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading E2P_CMD"); 2272f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_)) 2282f7ca802SSteve Glendinning break; 2292f7ca802SSteve Glendinning udelay(40); 2302f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 2312f7ca802SSteve Glendinning 2322f7ca802SSteve Glendinning if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) { 23360b86755SJoe Perches netdev_warn(dev->net, "EEPROM read operation timeout\n"); 2342f7ca802SSteve Glendinning return -EIO; 2352f7ca802SSteve Glendinning } 2362f7ca802SSteve Glendinning 2372f7ca802SSteve Glendinning return 0; 2382f7ca802SSteve Glendinning } 2392f7ca802SSteve Glendinning 240769ea6d8SSteve Glendinning static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev) 2412f7ca802SSteve Glendinning { 2422f7ca802SSteve Glendinning unsigned long start_time = jiffies; 2432f7ca802SSteve Glendinning u32 val; 244769ea6d8SSteve Glendinning int ret; 2452f7ca802SSteve Glendinning 2462f7ca802SSteve Glendinning do { 247769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_CMD, &val); 248769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading E2P_CMD"); 2492f7ca802SSteve Glendinning 2502f7ca802SSteve Glendinning if (!(val & E2P_CMD_BUSY_)) 2512f7ca802SSteve Glendinning return 0; 2522f7ca802SSteve Glendinning 2532f7ca802SSteve Glendinning udelay(40); 2542f7ca802SSteve Glendinning } while (!time_after(jiffies, start_time + HZ)); 2552f7ca802SSteve Glendinning 25660b86755SJoe Perches netdev_warn(dev->net, "EEPROM is busy\n"); 2572f7ca802SSteve Glendinning return -EIO; 2582f7ca802SSteve Glendinning } 2592f7ca802SSteve Glendinning 2602f7ca802SSteve Glendinning static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length, 2612f7ca802SSteve Glendinning u8 *data) 2622f7ca802SSteve Glendinning { 2632f7ca802SSteve Glendinning u32 val; 2642f7ca802SSteve Glendinning int i, ret; 2652f7ca802SSteve Glendinning 2662f7ca802SSteve Glendinning BUG_ON(!dev); 2672f7ca802SSteve Glendinning BUG_ON(!data); 2682f7ca802SSteve Glendinning 2692f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 2702f7ca802SSteve Glendinning if (ret) 2712f7ca802SSteve Glendinning return ret; 2722f7ca802SSteve Glendinning 2732f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 2742f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_); 275769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 276769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_CMD"); 2772f7ca802SSteve Glendinning 2782f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 2792f7ca802SSteve Glendinning if (ret < 0) 2802f7ca802SSteve Glendinning return ret; 2812f7ca802SSteve Glendinning 282769ea6d8SSteve Glendinning ret = smsc95xx_read_reg(dev, E2P_DATA, &val); 283769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading E2P_DATA"); 2842f7ca802SSteve Glendinning 2852f7ca802SSteve Glendinning data[i] = val & 0xFF; 2862f7ca802SSteve Glendinning offset++; 2872f7ca802SSteve Glendinning } 2882f7ca802SSteve Glendinning 2892f7ca802SSteve Glendinning return 0; 2902f7ca802SSteve Glendinning } 2912f7ca802SSteve Glendinning 2922f7ca802SSteve Glendinning static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length, 2932f7ca802SSteve Glendinning u8 *data) 2942f7ca802SSteve Glendinning { 2952f7ca802SSteve Glendinning u32 val; 2962f7ca802SSteve Glendinning int i, ret; 2972f7ca802SSteve Glendinning 2982f7ca802SSteve Glendinning BUG_ON(!dev); 2992f7ca802SSteve Glendinning BUG_ON(!data); 3002f7ca802SSteve Glendinning 3012f7ca802SSteve Glendinning ret = smsc95xx_eeprom_confirm_not_busy(dev); 3022f7ca802SSteve Glendinning if (ret) 3032f7ca802SSteve Glendinning return ret; 3042f7ca802SSteve Glendinning 3052f7ca802SSteve Glendinning /* Issue write/erase enable command */ 3062f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_; 307769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 308769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_DATA"); 3092f7ca802SSteve Glendinning 3102f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3112f7ca802SSteve Glendinning if (ret < 0) 3122f7ca802SSteve Glendinning return ret; 3132f7ca802SSteve Glendinning 3142f7ca802SSteve Glendinning for (i = 0; i < length; i++) { 3152f7ca802SSteve Glendinning 3162f7ca802SSteve Glendinning /* Fill data register */ 3172f7ca802SSteve Glendinning val = data[i]; 318769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_DATA, val); 319769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_DATA"); 3202f7ca802SSteve Glendinning 3212f7ca802SSteve Glendinning /* Send "write" command */ 3222f7ca802SSteve Glendinning val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_); 323769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, E2P_CMD, val); 324769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing E2P_CMD"); 3252f7ca802SSteve Glendinning 3262f7ca802SSteve Glendinning ret = smsc95xx_wait_eeprom(dev); 3272f7ca802SSteve Glendinning if (ret < 0) 3282f7ca802SSteve Glendinning return ret; 3292f7ca802SSteve Glendinning 3302f7ca802SSteve Glendinning offset++; 3312f7ca802SSteve Glendinning } 3322f7ca802SSteve Glendinning 3332f7ca802SSteve Glendinning return 0; 3342f7ca802SSteve Glendinning } 3352f7ca802SSteve Glendinning 336769ea6d8SSteve Glendinning static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index, 337769ea6d8SSteve Glendinning u32 *data) 3382f7ca802SSteve Glendinning { 3391d74a6bdSSteve Glendinning const u16 size = 4; 34072108fd2SMing Lei int ret; 3412f7ca802SSteve Glendinning 34272108fd2SMing Lei ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, 34372108fd2SMing Lei USB_DIR_OUT | USB_TYPE_VENDOR | 34472108fd2SMing Lei USB_RECIP_DEVICE, 34572108fd2SMing Lei 0, index, data, size); 34672108fd2SMing Lei if (ret < 0) 34772108fd2SMing Lei netdev_warn(dev->net, "Error write async cmd, sts=%d\n", 34872108fd2SMing Lei ret); 34972108fd2SMing Lei return ret; 3502f7ca802SSteve Glendinning } 3512f7ca802SSteve Glendinning 3522f7ca802SSteve Glendinning /* returns hash bit number for given MAC address 3532f7ca802SSteve Glendinning * example: 3542f7ca802SSteve Glendinning * 01 00 5E 00 00 01 -> returns bit number 31 */ 3552f7ca802SSteve Glendinning static unsigned int smsc95xx_hash(char addr[ETH_ALEN]) 3562f7ca802SSteve Glendinning { 3572f7ca802SSteve Glendinning return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f; 3582f7ca802SSteve Glendinning } 3592f7ca802SSteve Glendinning 3602f7ca802SSteve Glendinning static void smsc95xx_set_multicast(struct net_device *netdev) 3612f7ca802SSteve Glendinning { 3622f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 3632f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 3642f7ca802SSteve Glendinning unsigned long flags; 365769ea6d8SSteve Glendinning int ret; 3662f7ca802SSteve Glendinning 3673c0f3c60SMarc Zyngier pdata->hash_hi = 0; 3683c0f3c60SMarc Zyngier pdata->hash_lo = 0; 3693c0f3c60SMarc Zyngier 3702f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 3712f7ca802SSteve Glendinning 3722f7ca802SSteve Glendinning if (dev->net->flags & IFF_PROMISC) { 373a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n"); 3742f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_PRMS_; 3752f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 3762f7ca802SSteve Glendinning } else if (dev->net->flags & IFF_ALLMULTI) { 377a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n"); 3782f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_MCPAS_; 3792f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_); 3804cd24eafSJiri Pirko } else if (!netdev_mc_empty(dev->net)) { 38122bedad3SJiri Pirko struct netdev_hw_addr *ha; 3822f7ca802SSteve Glendinning 3832f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_HPFILT_; 3842f7ca802SSteve Glendinning pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_); 3852f7ca802SSteve Glendinning 38622bedad3SJiri Pirko netdev_for_each_mc_addr(ha, netdev) { 38722bedad3SJiri Pirko u32 bitnum = smsc95xx_hash(ha->addr); 3882f7ca802SSteve Glendinning u32 mask = 0x01 << (bitnum & 0x1F); 3892f7ca802SSteve Glendinning if (bitnum & 0x20) 3903c0f3c60SMarc Zyngier pdata->hash_hi |= mask; 3912f7ca802SSteve Glendinning else 3923c0f3c60SMarc Zyngier pdata->hash_lo |= mask; 3932f7ca802SSteve Glendinning } 3942f7ca802SSteve Glendinning 395a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n", 3963c0f3c60SMarc Zyngier pdata->hash_hi, pdata->hash_lo); 3972f7ca802SSteve Glendinning } else { 398a475f603SJoe Perches netif_dbg(dev, drv, dev->net, "receive own packets only\n"); 3992f7ca802SSteve Glendinning pdata->mac_cr &= 4002f7ca802SSteve Glendinning ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_); 4012f7ca802SSteve Glendinning } 4022f7ca802SSteve Glendinning 4032f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 4042f7ca802SSteve Glendinning 4052f7ca802SSteve Glendinning /* Initiate async writes, as we can't wait for completion here */ 406769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi); 407769ea6d8SSteve Glendinning check_warn(ret, "failed to initiate async write to HASHH"); 408769ea6d8SSteve Glendinning 409769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo); 410769ea6d8SSteve Glendinning check_warn(ret, "failed to initiate async write to HASHL"); 411769ea6d8SSteve Glendinning 412769ea6d8SSteve Glendinning ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr); 413769ea6d8SSteve Glendinning check_warn(ret, "failed to initiate async write to MAC_CR"); 4142f7ca802SSteve Glendinning } 4152f7ca802SSteve Glendinning 416769ea6d8SSteve Glendinning static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex, 4172f7ca802SSteve Glendinning u16 lcladv, u16 rmtadv) 4182f7ca802SSteve Glendinning { 4192f7ca802SSteve Glendinning u32 flow, afc_cfg = 0; 4202f7ca802SSteve Glendinning 4212f7ca802SSteve Glendinning int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg); 422769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading AFC_CFG"); 4232f7ca802SSteve Glendinning 4242f7ca802SSteve Glendinning if (duplex == DUPLEX_FULL) { 425bc02ff95SSteve Glendinning u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv); 4262f7ca802SSteve Glendinning 4272f7ca802SSteve Glendinning if (cap & FLOW_CTRL_RX) 4282f7ca802SSteve Glendinning flow = 0xFFFF0002; 4292f7ca802SSteve Glendinning else 4302f7ca802SSteve Glendinning flow = 0; 4312f7ca802SSteve Glendinning 4322f7ca802SSteve Glendinning if (cap & FLOW_CTRL_TX) 4332f7ca802SSteve Glendinning afc_cfg |= 0xF; 4342f7ca802SSteve Glendinning else 4352f7ca802SSteve Glendinning afc_cfg &= ~0xF; 4362f7ca802SSteve Glendinning 437a475f603SJoe Perches netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n", 43860b86755SJoe Perches cap & FLOW_CTRL_RX ? "enabled" : "disabled", 43960b86755SJoe Perches cap & FLOW_CTRL_TX ? "enabled" : "disabled"); 4402f7ca802SSteve Glendinning } else { 441a475f603SJoe Perches netif_dbg(dev, link, dev->net, "half duplex\n"); 4422f7ca802SSteve Glendinning flow = 0; 4432f7ca802SSteve Glendinning afc_cfg |= 0xF; 4442f7ca802SSteve Glendinning } 4452f7ca802SSteve Glendinning 446769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, flow); 447769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing FLOW"); 448769ea6d8SSteve Glendinning 449769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg); 450769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing AFC_CFG"); 451769ea6d8SSteve Glendinning 452769ea6d8SSteve Glendinning return 0; 4532f7ca802SSteve Glendinning } 4542f7ca802SSteve Glendinning 4552f7ca802SSteve Glendinning static int smsc95xx_link_reset(struct usbnet *dev) 4562f7ca802SSteve Glendinning { 4572f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 4582f7ca802SSteve Glendinning struct mii_if_info *mii = &dev->mii; 4598ae6dacaSDavid Decotigny struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET }; 4602f7ca802SSteve Glendinning unsigned long flags; 4612f7ca802SSteve Glendinning u16 lcladv, rmtadv; 462769ea6d8SSteve Glendinning int ret; 4632f7ca802SSteve Glendinning 4642f7ca802SSteve Glendinning /* clear interrupt status */ 465769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC); 466769ea6d8SSteve Glendinning check_warn_return(ret, "Error reading PHY_INT_SRC"); 467769ea6d8SSteve Glendinning 468769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 469769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing INT_STS"); 4702f7ca802SSteve Glendinning 4712f7ca802SSteve Glendinning mii_check_media(mii, 1, 1); 4722f7ca802SSteve Glendinning mii_ethtool_gset(&dev->mii, &ecmd); 4732f7ca802SSteve Glendinning lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE); 4742f7ca802SSteve Glendinning rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA); 4752f7ca802SSteve Glendinning 4768ae6dacaSDavid Decotigny netif_dbg(dev, link, dev->net, 4778ae6dacaSDavid Decotigny "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n", 4788ae6dacaSDavid Decotigny ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv); 4792f7ca802SSteve Glendinning 4802f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 4812f7ca802SSteve Glendinning if (ecmd.duplex != DUPLEX_FULL) { 4822f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_FDPX_; 4832f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RCVOWN_; 4842f7ca802SSteve Glendinning } else { 4852f7ca802SSteve Glendinning pdata->mac_cr &= ~MAC_CR_RCVOWN_; 4862f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_FDPX_; 4872f7ca802SSteve Glendinning } 4882f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 4892f7ca802SSteve Glendinning 490769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 491769ea6d8SSteve Glendinning check_warn_return(ret, "Error writing MAC_CR"); 4922f7ca802SSteve Glendinning 493769ea6d8SSteve Glendinning ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv); 494769ea6d8SSteve Glendinning check_warn_return(ret, "Error updating PHY flow control"); 4952f7ca802SSteve Glendinning 4962f7ca802SSteve Glendinning return 0; 4972f7ca802SSteve Glendinning } 4982f7ca802SSteve Glendinning 4992f7ca802SSteve Glendinning static void smsc95xx_status(struct usbnet *dev, struct urb *urb) 5002f7ca802SSteve Glendinning { 5012f7ca802SSteve Glendinning u32 intdata; 5022f7ca802SSteve Glendinning 5032f7ca802SSteve Glendinning if (urb->actual_length != 4) { 50460b86755SJoe Perches netdev_warn(dev->net, "unexpected urb length %d\n", 50560b86755SJoe Perches urb->actual_length); 5062f7ca802SSteve Glendinning return; 5072f7ca802SSteve Glendinning } 5082f7ca802SSteve Glendinning 5092f7ca802SSteve Glendinning memcpy(&intdata, urb->transfer_buffer, 4); 5101d74a6bdSSteve Glendinning le32_to_cpus(&intdata); 5112f7ca802SSteve Glendinning 512a475f603SJoe Perches netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata); 5132f7ca802SSteve Glendinning 5142f7ca802SSteve Glendinning if (intdata & INT_ENP_PHY_INT_) 5152f7ca802SSteve Glendinning usbnet_defer_kevent(dev, EVENT_LINK_RESET); 5162f7ca802SSteve Glendinning else 51760b86755SJoe Perches netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n", 51860b86755SJoe Perches intdata); 5192f7ca802SSteve Glendinning } 5202f7ca802SSteve Glendinning 521f7b29271SSteve Glendinning /* Enable or disable Tx & Rx checksum offload engines */ 522c8f44affSMichał Mirosław static int smsc95xx_set_features(struct net_device *netdev, 523c8f44affSMichał Mirosław netdev_features_t features) 5242f7ca802SSteve Glendinning { 52578e47fe4SMichał Mirosław struct usbnet *dev = netdev_priv(netdev); 5262f7ca802SSteve Glendinning u32 read_buf; 52778e47fe4SMichał Mirosław int ret; 52878e47fe4SMichał Mirosław 52978e47fe4SMichał Mirosław ret = smsc95xx_read_reg(dev, COE_CR, &read_buf); 530769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read COE_CR: %d\n", ret); 5312f7ca802SSteve Glendinning 53278e47fe4SMichał Mirosław if (features & NETIF_F_HW_CSUM) 533f7b29271SSteve Glendinning read_buf |= Tx_COE_EN_; 534f7b29271SSteve Glendinning else 535f7b29271SSteve Glendinning read_buf &= ~Tx_COE_EN_; 536f7b29271SSteve Glendinning 53778e47fe4SMichał Mirosław if (features & NETIF_F_RXCSUM) 5382f7ca802SSteve Glendinning read_buf |= Rx_COE_EN_; 5392f7ca802SSteve Glendinning else 5402f7ca802SSteve Glendinning read_buf &= ~Rx_COE_EN_; 5412f7ca802SSteve Glendinning 5422f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, COE_CR, read_buf); 543769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write COE_CR: %d\n", ret); 5442f7ca802SSteve Glendinning 545a475f603SJoe Perches netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf); 5462f7ca802SSteve Glendinning return 0; 5472f7ca802SSteve Glendinning } 5482f7ca802SSteve Glendinning 5492f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net) 5502f7ca802SSteve Glendinning { 5512f7ca802SSteve Glendinning return MAX_EEPROM_SIZE; 5522f7ca802SSteve Glendinning } 5532f7ca802SSteve Glendinning 5542f7ca802SSteve Glendinning static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev, 5552f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 5562f7ca802SSteve Glendinning { 5572f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 5582f7ca802SSteve Glendinning 5592f7ca802SSteve Glendinning ee->magic = LAN95XX_EEPROM_MAGIC; 5602f7ca802SSteve Glendinning 5612f7ca802SSteve Glendinning return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data); 5622f7ca802SSteve Glendinning } 5632f7ca802SSteve Glendinning 5642f7ca802SSteve Glendinning static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev, 5652f7ca802SSteve Glendinning struct ethtool_eeprom *ee, u8 *data) 5662f7ca802SSteve Glendinning { 5672f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 5682f7ca802SSteve Glendinning 5692f7ca802SSteve Glendinning if (ee->magic != LAN95XX_EEPROM_MAGIC) { 57060b86755SJoe Perches netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n", 5712f7ca802SSteve Glendinning ee->magic); 5722f7ca802SSteve Glendinning return -EINVAL; 5732f7ca802SSteve Glendinning } 5742f7ca802SSteve Glendinning 5752f7ca802SSteve Glendinning return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data); 5762f7ca802SSteve Glendinning } 5772f7ca802SSteve Glendinning 5789fa32e94SEmeric Vigier static int smsc95xx_ethtool_getregslen(struct net_device *netdev) 5799fa32e94SEmeric Vigier { 5809fa32e94SEmeric Vigier /* all smsc95xx registers */ 5819fa32e94SEmeric Vigier return COE_CR - ID_REV + 1; 5829fa32e94SEmeric Vigier } 5839fa32e94SEmeric Vigier 5849fa32e94SEmeric Vigier static void 5859fa32e94SEmeric Vigier smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs, 5869fa32e94SEmeric Vigier void *buf) 5879fa32e94SEmeric Vigier { 5889fa32e94SEmeric Vigier struct usbnet *dev = netdev_priv(netdev); 589d348446bSDan Carpenter unsigned int i, j; 590d348446bSDan Carpenter int retval; 5919fa32e94SEmeric Vigier u32 *data = buf; 5929fa32e94SEmeric Vigier 5939fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, ID_REV, ®s->version); 5949fa32e94SEmeric Vigier if (retval < 0) { 5959fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read ID_REV\n"); 5969fa32e94SEmeric Vigier return; 5979fa32e94SEmeric Vigier } 5989fa32e94SEmeric Vigier 5999fa32e94SEmeric Vigier for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) { 6009fa32e94SEmeric Vigier retval = smsc95xx_read_reg(dev, i, &data[j]); 6019fa32e94SEmeric Vigier if (retval < 0) { 6029fa32e94SEmeric Vigier netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i); 6039fa32e94SEmeric Vigier return; 6049fa32e94SEmeric Vigier } 6059fa32e94SEmeric Vigier } 6069fa32e94SEmeric Vigier } 6079fa32e94SEmeric Vigier 608e0e474a8SSteve Glendinning static void smsc95xx_ethtool_get_wol(struct net_device *net, 609e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 610e0e474a8SSteve Glendinning { 611e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 612e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 613e0e474a8SSteve Glendinning 614e0e474a8SSteve Glendinning wolinfo->supported = SUPPORTED_WAKE; 615e0e474a8SSteve Glendinning wolinfo->wolopts = pdata->wolopts; 616e0e474a8SSteve Glendinning } 617e0e474a8SSteve Glendinning 618e0e474a8SSteve Glendinning static int smsc95xx_ethtool_set_wol(struct net_device *net, 619e0e474a8SSteve Glendinning struct ethtool_wolinfo *wolinfo) 620e0e474a8SSteve Glendinning { 621e0e474a8SSteve Glendinning struct usbnet *dev = netdev_priv(net); 622e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 623e0e474a8SSteve Glendinning 624e0e474a8SSteve Glendinning pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE; 625e0e474a8SSteve Glendinning return 0; 626e0e474a8SSteve Glendinning } 627e0e474a8SSteve Glendinning 6280fc0b732SStephen Hemminger static const struct ethtool_ops smsc95xx_ethtool_ops = { 6292f7ca802SSteve Glendinning .get_link = usbnet_get_link, 6302f7ca802SSteve Glendinning .nway_reset = usbnet_nway_reset, 6312f7ca802SSteve Glendinning .get_drvinfo = usbnet_get_drvinfo, 6322f7ca802SSteve Glendinning .get_msglevel = usbnet_get_msglevel, 6332f7ca802SSteve Glendinning .set_msglevel = usbnet_set_msglevel, 6342f7ca802SSteve Glendinning .get_settings = usbnet_get_settings, 6352f7ca802SSteve Glendinning .set_settings = usbnet_set_settings, 6362f7ca802SSteve Glendinning .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len, 6372f7ca802SSteve Glendinning .get_eeprom = smsc95xx_ethtool_get_eeprom, 6382f7ca802SSteve Glendinning .set_eeprom = smsc95xx_ethtool_set_eeprom, 6399fa32e94SEmeric Vigier .get_regs_len = smsc95xx_ethtool_getregslen, 6409fa32e94SEmeric Vigier .get_regs = smsc95xx_ethtool_getregs, 641e0e474a8SSteve Glendinning .get_wol = smsc95xx_ethtool_get_wol, 642e0e474a8SSteve Glendinning .set_wol = smsc95xx_ethtool_set_wol, 6432f7ca802SSteve Glendinning }; 6442f7ca802SSteve Glendinning 6452f7ca802SSteve Glendinning static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd) 6462f7ca802SSteve Glendinning { 6472f7ca802SSteve Glendinning struct usbnet *dev = netdev_priv(netdev); 6482f7ca802SSteve Glendinning 6492f7ca802SSteve Glendinning if (!netif_running(netdev)) 6502f7ca802SSteve Glendinning return -EINVAL; 6512f7ca802SSteve Glendinning 6522f7ca802SSteve Glendinning return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL); 6532f7ca802SSteve Glendinning } 6542f7ca802SSteve Glendinning 6552f7ca802SSteve Glendinning static void smsc95xx_init_mac_address(struct usbnet *dev) 6562f7ca802SSteve Glendinning { 6572f7ca802SSteve Glendinning /* try reading mac address from EEPROM */ 6582f7ca802SSteve Glendinning if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN, 6592f7ca802SSteve Glendinning dev->net->dev_addr) == 0) { 6602f7ca802SSteve Glendinning if (is_valid_ether_addr(dev->net->dev_addr)) { 6612f7ca802SSteve Glendinning /* eeprom values are valid so use them */ 662a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n"); 6632f7ca802SSteve Glendinning return; 6642f7ca802SSteve Glendinning } 6652f7ca802SSteve Glendinning } 6662f7ca802SSteve Glendinning 6672f7ca802SSteve Glendinning /* no eeprom, or eeprom values are invalid. generate random MAC */ 668f2cedb63SDanny Kukawka eth_hw_addr_random(dev->net); 669c7e12eadSJoe Perches netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n"); 6702f7ca802SSteve Glendinning } 6712f7ca802SSteve Glendinning 6722f7ca802SSteve Glendinning static int smsc95xx_set_mac_address(struct usbnet *dev) 6732f7ca802SSteve Glendinning { 6742f7ca802SSteve Glendinning u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 | 6752f7ca802SSteve Glendinning dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24; 6762f7ca802SSteve Glendinning u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8; 6772f7ca802SSteve Glendinning int ret; 6782f7ca802SSteve Glendinning 6792f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRL, addr_lo); 680769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write ADDRL: %d\n", ret); 6812f7ca802SSteve Glendinning 6822f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, ADDRH, addr_hi); 683769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write ADDRH: %d\n", ret); 6842f7ca802SSteve Glendinning 6852f7ca802SSteve Glendinning return 0; 6862f7ca802SSteve Glendinning } 6872f7ca802SSteve Glendinning 6882f7ca802SSteve Glendinning /* starts the TX path */ 689769ea6d8SSteve Glendinning static int smsc95xx_start_tx_path(struct usbnet *dev) 6902f7ca802SSteve Glendinning { 6912f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 6922f7ca802SSteve Glendinning unsigned long flags; 693769ea6d8SSteve Glendinning int ret; 6942f7ca802SSteve Glendinning 6952f7ca802SSteve Glendinning /* Enable Tx at MAC */ 6962f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 6972f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_TXEN_; 6982f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 6992f7ca802SSteve Glendinning 700769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 701769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret); 7022f7ca802SSteve Glendinning 7032f7ca802SSteve Glendinning /* Enable Tx at SCSRs */ 704769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_); 705769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret); 706769ea6d8SSteve Glendinning 707769ea6d8SSteve Glendinning return 0; 7082f7ca802SSteve Glendinning } 7092f7ca802SSteve Glendinning 7102f7ca802SSteve Glendinning /* Starts the Receive path */ 711769ea6d8SSteve Glendinning static int smsc95xx_start_rx_path(struct usbnet *dev) 7122f7ca802SSteve Glendinning { 7132f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7142f7ca802SSteve Glendinning unsigned long flags; 715769ea6d8SSteve Glendinning int ret; 7162f7ca802SSteve Glendinning 7172f7ca802SSteve Glendinning spin_lock_irqsave(&pdata->mac_cr_lock, flags); 7182f7ca802SSteve Glendinning pdata->mac_cr |= MAC_CR_RXEN_; 7192f7ca802SSteve Glendinning spin_unlock_irqrestore(&pdata->mac_cr_lock, flags); 7202f7ca802SSteve Glendinning 721769ea6d8SSteve Glendinning ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr); 722769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret); 723769ea6d8SSteve Glendinning 724769ea6d8SSteve Glendinning return 0; 7252f7ca802SSteve Glendinning } 7262f7ca802SSteve Glendinning 7272f7ca802SSteve Glendinning static int smsc95xx_phy_initialize(struct usbnet *dev) 7282f7ca802SSteve Glendinning { 729769ea6d8SSteve Glendinning int bmcr, ret, timeout = 0; 730db443c44SSteve Glendinning 7312f7ca802SSteve Glendinning /* Initialize MII structure */ 7322f7ca802SSteve Glendinning dev->mii.dev = dev->net; 7332f7ca802SSteve Glendinning dev->mii.mdio_read = smsc95xx_mdio_read; 7342f7ca802SSteve Glendinning dev->mii.mdio_write = smsc95xx_mdio_write; 7352f7ca802SSteve Glendinning dev->mii.phy_id_mask = 0x1f; 7362f7ca802SSteve Glendinning dev->mii.reg_num_mask = 0x1f; 7372f7ca802SSteve Glendinning dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID; 7382f7ca802SSteve Glendinning 739db443c44SSteve Glendinning /* reset phy and wait for reset to complete */ 7402f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET); 741db443c44SSteve Glendinning 742db443c44SSteve Glendinning do { 743db443c44SSteve Glendinning msleep(10); 744db443c44SSteve Glendinning bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR); 745db443c44SSteve Glendinning timeout++; 746d9460920SRabin Vincent } while ((bmcr & BMCR_RESET) && (timeout < 100)); 747db443c44SSteve Glendinning 748db443c44SSteve Glendinning if (timeout >= 100) { 749db443c44SSteve Glendinning netdev_warn(dev->net, "timeout on PHY Reset"); 750db443c44SSteve Glendinning return -EIO; 751db443c44SSteve Glendinning } 752db443c44SSteve Glendinning 7532f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE, 7542f7ca802SSteve Glendinning ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP | 7552f7ca802SSteve Glendinning ADVERTISE_PAUSE_ASYM); 7562f7ca802SSteve Glendinning 7572f7ca802SSteve Glendinning /* read to clear */ 758769ea6d8SSteve Glendinning ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC); 759769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read PHY_INT_SRC during init"); 7602f7ca802SSteve Glendinning 7612f7ca802SSteve Glendinning smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK, 7622f7ca802SSteve Glendinning PHY_INT_MASK_DEFAULT_); 7632f7ca802SSteve Glendinning mii_nway_restart(&dev->mii); 7642f7ca802SSteve Glendinning 765a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n"); 7662f7ca802SSteve Glendinning return 0; 7672f7ca802SSteve Glendinning } 7682f7ca802SSteve Glendinning 7692f7ca802SSteve Glendinning static int smsc95xx_reset(struct usbnet *dev) 7702f7ca802SSteve Glendinning { 7712f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 7722f7ca802SSteve Glendinning u32 read_buf, write_buf, burst_cap; 7732f7ca802SSteve Glendinning int ret = 0, timeout; 7742f7ca802SSteve Glendinning 775a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n"); 7762f7ca802SSteve Glendinning 7774436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_); 778769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n"); 7792f7ca802SSteve Glendinning 7802f7ca802SSteve Glendinning timeout = 0; 7812f7ca802SSteve Glendinning do { 782cf2acec2SSteve Glendinning msleep(10); 7832f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 784769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 7852f7ca802SSteve Glendinning timeout++; 7862f7ca802SSteve Glendinning } while ((read_buf & HW_CFG_LRST_) && (timeout < 100)); 7872f7ca802SSteve Glendinning 7882f7ca802SSteve Glendinning if (timeout >= 100) { 78960b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n"); 7902f7ca802SSteve Glendinning return ret; 7912f7ca802SSteve Glendinning } 7922f7ca802SSteve Glendinning 7934436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_); 794769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret); 7952f7ca802SSteve Glendinning 7962f7ca802SSteve Glendinning timeout = 0; 7972f7ca802SSteve Glendinning do { 798cf2acec2SSteve Glendinning msleep(10); 7992f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf); 800769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret); 8012f7ca802SSteve Glendinning timeout++; 8022f7ca802SSteve Glendinning } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100)); 8032f7ca802SSteve Glendinning 8042f7ca802SSteve Glendinning if (timeout >= 100) { 80560b86755SJoe Perches netdev_warn(dev->net, "timeout waiting for PHY Reset\n"); 8062f7ca802SSteve Glendinning return ret; 8072f7ca802SSteve Glendinning } 8082f7ca802SSteve Glendinning 8092f7ca802SSteve Glendinning ret = smsc95xx_set_mac_address(dev); 8102f7ca802SSteve Glendinning if (ret < 0) 8112f7ca802SSteve Glendinning return ret; 8122f7ca802SSteve Glendinning 813a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 814a475f603SJoe Perches "MAC Address: %pM\n", dev->net->dev_addr); 8152f7ca802SSteve Glendinning 8162f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 817769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 8182f7ca802SSteve Glendinning 819a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 820a475f603SJoe Perches "Read Value from HW_CFG : 0x%08x\n", read_buf); 8212f7ca802SSteve Glendinning 8222f7ca802SSteve Glendinning read_buf |= HW_CFG_BIR_; 8232f7ca802SSteve Glendinning 8242f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 825769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n"); 8262f7ca802SSteve Glendinning 8272f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 828769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 829a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 830a475f603SJoe Perches "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n", 83160b86755SJoe Perches read_buf); 8322f7ca802SSteve Glendinning 8332f7ca802SSteve Glendinning if (!turbo_mode) { 8342f7ca802SSteve Glendinning burst_cap = 0; 8352f7ca802SSteve Glendinning dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE; 8362f7ca802SSteve Glendinning } else if (dev->udev->speed == USB_SPEED_HIGH) { 8372f7ca802SSteve Glendinning burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE; 8382f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE; 8392f7ca802SSteve Glendinning } else { 8402f7ca802SSteve Glendinning burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE; 8412f7ca802SSteve Glendinning dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE; 8422f7ca802SSteve Glendinning } 8432f7ca802SSteve Glendinning 844a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 845a475f603SJoe Perches "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size); 8462f7ca802SSteve Glendinning 8472f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap); 848769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret); 8492f7ca802SSteve Glendinning 8502f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf); 851769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret); 852769ea6d8SSteve Glendinning 853a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 854a475f603SJoe Perches "Read Value from BURST_CAP after writing: 0x%08x\n", 8552f7ca802SSteve Glendinning read_buf); 8562f7ca802SSteve Glendinning 8574436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY); 858769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret); 8592f7ca802SSteve Glendinning 8602f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf); 861769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret); 862769ea6d8SSteve Glendinning 863a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 864a475f603SJoe Perches "Read Value from BULK_IN_DLY after writing: 0x%08x\n", 86560b86755SJoe Perches read_buf); 8662f7ca802SSteve Glendinning 8672f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 868769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 869769ea6d8SSteve Glendinning 870a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 871a475f603SJoe Perches "Read Value from HW_CFG: 0x%08x\n", read_buf); 8722f7ca802SSteve Glendinning 8732f7ca802SSteve Glendinning if (turbo_mode) 8742f7ca802SSteve Glendinning read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_); 8752f7ca802SSteve Glendinning 8762f7ca802SSteve Glendinning read_buf &= ~HW_CFG_RXDOFF_; 8772f7ca802SSteve Glendinning 8782f7ca802SSteve Glendinning /* set Rx data offset=2, Make IP header aligns on word boundary. */ 8792f7ca802SSteve Glendinning read_buf |= NET_IP_ALIGN << 9; 8802f7ca802SSteve Glendinning 8812f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, HW_CFG, read_buf); 882769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret); 8832f7ca802SSteve Glendinning 8842f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf); 885769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret); 886769ea6d8SSteve Glendinning 887a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, 888a475f603SJoe Perches "Read Value from HW_CFG after writing: 0x%08x\n", read_buf); 8892f7ca802SSteve Glendinning 8904436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_); 891769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write INT_STS: %d\n", ret); 8922f7ca802SSteve Glendinning 8932f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &read_buf); 894769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read ID_REV: %d\n", ret); 895a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf); 8962f7ca802SSteve Glendinning 897f293501cSSteve Glendinning /* Configure GPIO pins as LED outputs */ 898f293501cSSteve Glendinning write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED | 899f293501cSSteve Glendinning LED_GPIO_CFG_FDX_LED; 900f293501cSSteve Glendinning ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf); 901769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret); 902f293501cSSteve Glendinning 9032f7ca802SSteve Glendinning /* Init Tx */ 9044436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, FLOW, 0); 905769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write FLOW: %d\n", ret); 9062f7ca802SSteve Glendinning 9074436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT); 908769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret); 9092f7ca802SSteve Glendinning 9102f7ca802SSteve Glendinning /* Don't need mac_cr_lock during initialisation */ 9112f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr); 912769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret); 9132f7ca802SSteve Glendinning 9142f7ca802SSteve Glendinning /* Init Rx */ 9152f7ca802SSteve Glendinning /* Set Vlan */ 9164436761bSSteve Glendinning ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q); 917769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write VLAN1: %d\n", ret); 9182f7ca802SSteve Glendinning 919f7b29271SSteve Glendinning /* Enable or disable checksum offload engines */ 920769ea6d8SSteve Glendinning ret = smsc95xx_set_features(dev->net, dev->net->features); 921769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to set checksum offload features"); 9222f7ca802SSteve Glendinning 9232f7ca802SSteve Glendinning smsc95xx_set_multicast(dev->net); 9242f7ca802SSteve Glendinning 925769ea6d8SSteve Glendinning ret = smsc95xx_phy_initialize(dev); 926769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to init PHY"); 9272f7ca802SSteve Glendinning 9282f7ca802SSteve Glendinning ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf); 929769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret); 9302f7ca802SSteve Glendinning 9312f7ca802SSteve Glendinning /* enable PHY interrupts */ 9322f7ca802SSteve Glendinning read_buf |= INT_EP_CTL_PHY_INT_; 9332f7ca802SSteve Glendinning 9342f7ca802SSteve Glendinning ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf); 935769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret); 9362f7ca802SSteve Glendinning 937769ea6d8SSteve Glendinning ret = smsc95xx_start_tx_path(dev); 938769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to start TX path"); 939769ea6d8SSteve Glendinning 940769ea6d8SSteve Glendinning ret = smsc95xx_start_rx_path(dev); 941769ea6d8SSteve Glendinning check_warn_return(ret, "Failed to start RX path"); 9422f7ca802SSteve Glendinning 943a475f603SJoe Perches netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n"); 9442f7ca802SSteve Glendinning return 0; 9452f7ca802SSteve Glendinning } 9462f7ca802SSteve Glendinning 94763e77b39SStephen Hemminger static const struct net_device_ops smsc95xx_netdev_ops = { 94863e77b39SStephen Hemminger .ndo_open = usbnet_open, 94963e77b39SStephen Hemminger .ndo_stop = usbnet_stop, 95063e77b39SStephen Hemminger .ndo_start_xmit = usbnet_start_xmit, 95163e77b39SStephen Hemminger .ndo_tx_timeout = usbnet_tx_timeout, 95263e77b39SStephen Hemminger .ndo_change_mtu = usbnet_change_mtu, 95363e77b39SStephen Hemminger .ndo_set_mac_address = eth_mac_addr, 95463e77b39SStephen Hemminger .ndo_validate_addr = eth_validate_addr, 95563e77b39SStephen Hemminger .ndo_do_ioctl = smsc95xx_ioctl, 956afc4b13dSJiri Pirko .ndo_set_rx_mode = smsc95xx_set_multicast, 95778e47fe4SMichał Mirosław .ndo_set_features = smsc95xx_set_features, 95863e77b39SStephen Hemminger }; 95963e77b39SStephen Hemminger 9602f7ca802SSteve Glendinning static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf) 9612f7ca802SSteve Glendinning { 9622f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = NULL; 963bbd9f9eeSSteve Glendinning u32 val; 9642f7ca802SSteve Glendinning int ret; 9652f7ca802SSteve Glendinning 9662f7ca802SSteve Glendinning printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n"); 9672f7ca802SSteve Glendinning 9682f7ca802SSteve Glendinning ret = usbnet_get_endpoints(dev, intf); 969769ea6d8SSteve Glendinning check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret); 9702f7ca802SSteve Glendinning 9712f7ca802SSteve Glendinning dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv), 9722f7ca802SSteve Glendinning GFP_KERNEL); 9732f7ca802SSteve Glendinning 9742f7ca802SSteve Glendinning pdata = (struct smsc95xx_priv *)(dev->data[0]); 9752f7ca802SSteve Glendinning if (!pdata) { 97660b86755SJoe Perches netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n"); 9772f7ca802SSteve Glendinning return -ENOMEM; 9782f7ca802SSteve Glendinning } 9792f7ca802SSteve Glendinning 9802f7ca802SSteve Glendinning spin_lock_init(&pdata->mac_cr_lock); 9812f7ca802SSteve Glendinning 98278e47fe4SMichał Mirosław if (DEFAULT_TX_CSUM_ENABLE) 98378e47fe4SMichał Mirosław dev->net->features |= NETIF_F_HW_CSUM; 98478e47fe4SMichał Mirosław if (DEFAULT_RX_CSUM_ENABLE) 98578e47fe4SMichał Mirosław dev->net->features |= NETIF_F_RXCSUM; 98678e47fe4SMichał Mirosław 98778e47fe4SMichał Mirosław dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM; 9882f7ca802SSteve Glendinning 989f4e8ab7cSBernard Blackham smsc95xx_init_mac_address(dev); 990f4e8ab7cSBernard Blackham 9912f7ca802SSteve Glendinning /* Init all registers */ 9922f7ca802SSteve Glendinning ret = smsc95xx_reset(dev); 9932f7ca802SSteve Glendinning 994bbd9f9eeSSteve Glendinning /* detect device revision as different features may be available */ 995bbd9f9eeSSteve Glendinning ret = smsc95xx_read_reg(dev, ID_REV, &val); 996bbd9f9eeSSteve Glendinning check_warn_return(ret, "Failed to read ID_REV: %d\n", ret); 997bbd9f9eeSSteve Glendinning val >>= 16; 998bbd9f9eeSSteve Glendinning if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9512_)) 999bbd9f9eeSSteve Glendinning pdata->wuff_filter_count = LAN9500A_WUFF_NUM; 1000bbd9f9eeSSteve Glendinning else 1001bbd9f9eeSSteve Glendinning pdata->wuff_filter_count = LAN9500_WUFF_NUM; 1002bbd9f9eeSSteve Glendinning 100363e77b39SStephen Hemminger dev->net->netdev_ops = &smsc95xx_netdev_ops; 10042f7ca802SSteve Glendinning dev->net->ethtool_ops = &smsc95xx_ethtool_ops; 10052f7ca802SSteve Glendinning dev->net->flags |= IFF_MULTICAST; 100678e47fe4SMichał Mirosław dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM; 10079bbf5660SStephane Fillod dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len; 10082f7ca802SSteve Glendinning return 0; 10092f7ca802SSteve Glendinning } 10102f7ca802SSteve Glendinning 10112f7ca802SSteve Glendinning static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf) 10122f7ca802SSteve Glendinning { 10132f7ca802SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 10142f7ca802SSteve Glendinning if (pdata) { 1015a475f603SJoe Perches netif_dbg(dev, ifdown, dev->net, "free pdata\n"); 10162f7ca802SSteve Glendinning kfree(pdata); 10172f7ca802SSteve Glendinning pdata = NULL; 10182f7ca802SSteve Glendinning dev->data[0] = 0; 10192f7ca802SSteve Glendinning } 10202f7ca802SSteve Glendinning } 10212f7ca802SSteve Glendinning 1022bbd9f9eeSSteve Glendinning static u16 smsc_crc(const u8 *buffer, size_t len, int filter) 1023bbd9f9eeSSteve Glendinning { 1024bbd9f9eeSSteve Glendinning return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16); 1025bbd9f9eeSSteve Glendinning } 1026bbd9f9eeSSteve Glendinning 1027b5a04475SSteve Glendinning static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message) 1028b5a04475SSteve Glendinning { 1029b5a04475SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1030e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1031b5a04475SSteve Glendinning int ret; 1032b5a04475SSteve Glendinning u32 val; 1033b5a04475SSteve Glendinning 1034b5a04475SSteve Glendinning ret = usbnet_suspend(intf, message); 1035b5a04475SSteve Glendinning check_warn_return(ret, "usbnet_suspend error"); 1036b5a04475SSteve Glendinning 1037e0e474a8SSteve Glendinning /* if no wol options set, enter lowest power SUSPEND2 mode */ 1038e0e474a8SSteve Glendinning if (!(pdata->wolopts & SUPPORTED_WAKE)) { 1039b5a04475SSteve Glendinning netdev_info(dev->net, "entering SUSPEND2 mode"); 1040b5a04475SSteve Glendinning 1041e0e474a8SSteve Glendinning /* disable energy detect (link up) & wake up events */ 1042e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, WUCSR, &val); 1043e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1044e0e474a8SSteve Glendinning 1045e0e474a8SSteve Glendinning val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_); 1046e0e474a8SSteve Glendinning 1047e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, WUCSR, val); 1048e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1049e0e474a8SSteve Glendinning 1050e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &val); 1051e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1052e0e474a8SSteve Glendinning 1053e0e474a8SSteve Glendinning val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_); 1054e0e474a8SSteve Glendinning 1055e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, val); 1056e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1057e0e474a8SSteve Glendinning 1058e0e474a8SSteve Glendinning /* enter suspend2 mode */ 1059b5a04475SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &val); 1060b5a04475SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1061b5a04475SSteve Glendinning 1062b5a04475SSteve Glendinning val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_); 1063b5a04475SSteve Glendinning val |= PM_CTL_SUS_MODE_2; 1064b5a04475SSteve Glendinning 1065b5a04475SSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, val); 1066b5a04475SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1067b5a04475SSteve Glendinning 1068b5a04475SSteve Glendinning return 0; 1069b5a04475SSteve Glendinning } 1070b5a04475SSteve Glendinning 1071bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 1072bbd9f9eeSSteve Glendinning u32 *filter_mask = kzalloc(32, GFP_KERNEL); 1073*06a221beSMing Lei u32 command[2]; 1074*06a221beSMing Lei u32 offset[2]; 1075*06a221beSMing Lei u32 crc[4]; 1076bbd9f9eeSSteve Glendinning int i, filter = 0; 1077bbd9f9eeSSteve Glendinning 1078*06a221beSMing Lei memset(command, 0, sizeof(command)); 1079*06a221beSMing Lei memset(offset, 0, sizeof(offset)); 1080*06a221beSMing Lei memset(crc, 0, sizeof(crc)); 1081*06a221beSMing Lei 1082bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_BCAST) { 1083bbd9f9eeSSteve Glendinning const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF}; 1084bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling broadcast detection"); 1085bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1086bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1087bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1088bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1089bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1090bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1091bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(bcast, 6, filter); 1092bbd9f9eeSSteve Glendinning filter++; 1093bbd9f9eeSSteve Glendinning } 1094bbd9f9eeSSteve Glendinning 1095bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_MCAST) { 1096bbd9f9eeSSteve Glendinning const u8 mcast[] = {0x01, 0x00, 0x5E}; 1097bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling multicast detection"); 1098bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0007; 1099bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1100bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1101bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1102bbd9f9eeSSteve Glendinning command[filter/4] |= 0x09UL << ((filter % 4) * 8); 1103bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1104bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(mcast, 3, filter); 1105bbd9f9eeSSteve Glendinning filter++; 1106bbd9f9eeSSteve Glendinning } 1107bbd9f9eeSSteve Glendinning 1108bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_ARP) { 1109bbd9f9eeSSteve Glendinning const u8 arp[] = {0x08, 0x06}; 1110bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling ARP detection"); 1111bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x0003; 1112bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1113bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1114bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1115bbd9f9eeSSteve Glendinning command[filter/4] |= 0x05UL << ((filter % 4) * 8); 1116bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x0C << ((filter % 4) * 8); 1117bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(arp, 2, filter); 1118bbd9f9eeSSteve Glendinning filter++; 1119bbd9f9eeSSteve Glendinning } 1120bbd9f9eeSSteve Glendinning 1121bbd9f9eeSSteve Glendinning if (pdata->wolopts & WAKE_UCAST) { 1122bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling unicast detection"); 1123bbd9f9eeSSteve Glendinning filter_mask[filter * 4] = 0x003F; 1124bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 1] = 0x00; 1125bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 2] = 0x00; 1126bbd9f9eeSSteve Glendinning filter_mask[filter * 4 + 3] = 0x00; 1127bbd9f9eeSSteve Glendinning command[filter/4] |= 0x01UL << ((filter % 4) * 8); 1128bbd9f9eeSSteve Glendinning offset[filter/4] |= 0x00 << ((filter % 4) * 8); 1129bbd9f9eeSSteve Glendinning crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter); 1130bbd9f9eeSSteve Glendinning filter++; 1131bbd9f9eeSSteve Glendinning } 1132bbd9f9eeSSteve Glendinning 1133bbd9f9eeSSteve Glendinning for (i = 0; i < (pdata->wuff_filter_count * 4); i++) { 1134bbd9f9eeSSteve Glendinning ret = smsc95xx_write_reg(dev, WUFF, filter_mask[i]); 1135*06a221beSMing Lei if (ret < 0) 1136*06a221beSMing Lei kfree(filter_mask); 1137bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1138bbd9f9eeSSteve Glendinning } 1139*06a221beSMing Lei kfree(filter_mask); 1140bbd9f9eeSSteve Glendinning 1141bbd9f9eeSSteve Glendinning for (i = 0; i < (pdata->wuff_filter_count / 4); i++) { 1142bbd9f9eeSSteve Glendinning ret = smsc95xx_write_reg(dev, WUFF, command[i]); 1143bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1144bbd9f9eeSSteve Glendinning } 1145bbd9f9eeSSteve Glendinning 1146bbd9f9eeSSteve Glendinning for (i = 0; i < (pdata->wuff_filter_count / 4); i++) { 1147bbd9f9eeSSteve Glendinning ret = smsc95xx_write_reg(dev, WUFF, offset[i]); 1148bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1149bbd9f9eeSSteve Glendinning } 1150bbd9f9eeSSteve Glendinning 1151bbd9f9eeSSteve Glendinning for (i = 0; i < (pdata->wuff_filter_count / 2); i++) { 1152bbd9f9eeSSteve Glendinning ret = smsc95xx_write_reg(dev, WUFF, crc[i]); 1153bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUFF"); 1154bbd9f9eeSSteve Glendinning } 1155bbd9f9eeSSteve Glendinning 1156bbd9f9eeSSteve Glendinning /* clear any pending pattern match packet status */ 1157bbd9f9eeSSteve Glendinning ret = smsc95xx_read_reg(dev, WUCSR, &val); 1158bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1159bbd9f9eeSSteve Glendinning 1160bbd9f9eeSSteve Glendinning val |= WUCSR_WUFR_; 1161bbd9f9eeSSteve Glendinning 1162bbd9f9eeSSteve Glendinning ret = smsc95xx_write_reg(dev, WUCSR, val); 1163bbd9f9eeSSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1164bbd9f9eeSSteve Glendinning } 1165bbd9f9eeSSteve Glendinning 1166e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 1167e0e474a8SSteve Glendinning /* clear any pending magic packet status */ 1168e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, WUCSR, &val); 1169e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1170e0e474a8SSteve Glendinning 1171e0e474a8SSteve Glendinning val |= WUCSR_MPR_; 1172e0e474a8SSteve Glendinning 1173e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, WUCSR, val); 1174e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1175e0e474a8SSteve Glendinning } 1176e0e474a8SSteve Glendinning 1177bbd9f9eeSSteve Glendinning /* enable/disable wakeup sources */ 1178e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, WUCSR, &val); 1179e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1180e0e474a8SSteve Glendinning 1181bbd9f9eeSSteve Glendinning if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) { 1182bbd9f9eeSSteve Glendinning netdev_info(dev->net, "enabling pattern match wakeup"); 1183bbd9f9eeSSteve Glendinning val |= WUCSR_WAKE_EN_; 1184bbd9f9eeSSteve Glendinning } else { 1185bbd9f9eeSSteve Glendinning netdev_info(dev->net, "disabling pattern match wakeup"); 1186bbd9f9eeSSteve Glendinning val &= ~WUCSR_WAKE_EN_; 1187bbd9f9eeSSteve Glendinning } 1188bbd9f9eeSSteve Glendinning 1189e0e474a8SSteve Glendinning if (pdata->wolopts & WAKE_MAGIC) { 1190e0e474a8SSteve Glendinning netdev_info(dev->net, "enabling magic packet wakeup"); 1191e0e474a8SSteve Glendinning val |= WUCSR_MPEN_; 1192e0e474a8SSteve Glendinning } else { 1193e0e474a8SSteve Glendinning netdev_info(dev->net, "disabling magic packet wakeup"); 1194e0e474a8SSteve Glendinning val &= ~WUCSR_MPEN_; 1195e0e474a8SSteve Glendinning } 1196e0e474a8SSteve Glendinning 1197e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, WUCSR, val); 1198e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1199e0e474a8SSteve Glendinning 1200e0e474a8SSteve Glendinning /* enable wol wakeup source */ 1201e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &val); 1202e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1203e0e474a8SSteve Glendinning 1204e0e474a8SSteve Glendinning val |= PM_CTL_WOL_EN_; 1205e0e474a8SSteve Glendinning 1206e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, val); 1207e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1208e0e474a8SSteve Glendinning 1209bbd9f9eeSSteve Glendinning /* enable receiver to enable frame reception */ 1210e0e474a8SSteve Glendinning smsc95xx_start_rx_path(dev); 1211e0e474a8SSteve Glendinning 1212e0e474a8SSteve Glendinning /* some wol options are enabled, so enter SUSPEND0 */ 1213e0e474a8SSteve Glendinning netdev_info(dev->net, "entering SUSPEND0 mode"); 1214e0e474a8SSteve Glendinning 1215e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &val); 1216e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1217e0e474a8SSteve Glendinning 1218e0e474a8SSteve Glendinning val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_)); 1219e0e474a8SSteve Glendinning val |= PM_CTL_SUS_MODE_0; 1220e0e474a8SSteve Glendinning 1221e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, val); 1222e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1223e0e474a8SSteve Glendinning 1224e0e474a8SSteve Glendinning /* clear wol status */ 1225e0e474a8SSteve Glendinning val &= ~PM_CTL_WUPS_; 1226e0e474a8SSteve Glendinning val |= PM_CTL_WUPS_WOL_; 1227e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, val); 1228e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1229e0e474a8SSteve Glendinning 1230e0e474a8SSteve Glendinning /* read back PM_CTRL */ 1231e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &val); 1232e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1233e0e474a8SSteve Glendinning 1234e0e474a8SSteve Glendinning smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP); 1235e0e474a8SSteve Glendinning 1236e0e474a8SSteve Glendinning return 0; 1237e0e474a8SSteve Glendinning } 1238e0e474a8SSteve Glendinning 1239e0e474a8SSteve Glendinning static int smsc95xx_resume(struct usb_interface *intf) 1240e0e474a8SSteve Glendinning { 1241e0e474a8SSteve Glendinning struct usbnet *dev = usb_get_intfdata(intf); 1242e0e474a8SSteve Glendinning struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]); 1243e0e474a8SSteve Glendinning int ret; 1244e0e474a8SSteve Glendinning u32 val; 1245e0e474a8SSteve Glendinning 1246e0e474a8SSteve Glendinning BUG_ON(!dev); 1247e0e474a8SSteve Glendinning 1248bbd9f9eeSSteve Glendinning if (pdata->wolopts) { 1249e0e474a8SSteve Glendinning smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP); 1250e0e474a8SSteve Glendinning 1251bbd9f9eeSSteve Glendinning /* clear wake-up sources */ 1252e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, WUCSR, &val); 1253e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading WUCSR"); 1254e0e474a8SSteve Glendinning 1255bbd9f9eeSSteve Glendinning val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_); 1256e0e474a8SSteve Glendinning 1257e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, WUCSR, val); 1258e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing WUCSR"); 1259e0e474a8SSteve Glendinning 1260e0e474a8SSteve Glendinning /* clear wake-up status */ 1261e0e474a8SSteve Glendinning ret = smsc95xx_read_reg(dev, PM_CTRL, &val); 1262e0e474a8SSteve Glendinning check_warn_return(ret, "Error reading PM_CTRL"); 1263e0e474a8SSteve Glendinning 1264e0e474a8SSteve Glendinning val &= ~PM_CTL_WOL_EN_; 1265e0e474a8SSteve Glendinning val |= PM_CTL_WUPS_; 1266e0e474a8SSteve Glendinning 1267e0e474a8SSteve Glendinning ret = smsc95xx_write_reg(dev, PM_CTRL, val); 1268e0e474a8SSteve Glendinning check_warn_return(ret, "Error writing PM_CTRL"); 1269e0e474a8SSteve Glendinning } 1270e0e474a8SSteve Glendinning 1271e0e474a8SSteve Glendinning return usbnet_resume(intf); 1272e0e474a8SSteve Glendinning check_warn_return(ret, "usbnet_resume error"); 1273e0e474a8SSteve Glendinning 1274e0e474a8SSteve Glendinning return 0; 1275e0e474a8SSteve Glendinning } 1276e0e474a8SSteve Glendinning 12772f7ca802SSteve Glendinning static void smsc95xx_rx_csum_offload(struct sk_buff *skb) 12782f7ca802SSteve Glendinning { 12792f7ca802SSteve Glendinning skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2); 12802f7ca802SSteve Glendinning skb->ip_summed = CHECKSUM_COMPLETE; 12812f7ca802SSteve Glendinning skb_trim(skb, skb->len - 2); 12822f7ca802SSteve Glendinning } 12832f7ca802SSteve Glendinning 12842f7ca802SSteve Glendinning static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb) 12852f7ca802SSteve Glendinning { 12862f7ca802SSteve Glendinning while (skb->len > 0) { 12872f7ca802SSteve Glendinning u32 header, align_count; 12882f7ca802SSteve Glendinning struct sk_buff *ax_skb; 12892f7ca802SSteve Glendinning unsigned char *packet; 12902f7ca802SSteve Glendinning u16 size; 12912f7ca802SSteve Glendinning 12922f7ca802SSteve Glendinning memcpy(&header, skb->data, sizeof(header)); 12932f7ca802SSteve Glendinning le32_to_cpus(&header); 12942f7ca802SSteve Glendinning skb_pull(skb, 4 + NET_IP_ALIGN); 12952f7ca802SSteve Glendinning packet = skb->data; 12962f7ca802SSteve Glendinning 12972f7ca802SSteve Glendinning /* get the packet length */ 12982f7ca802SSteve Glendinning size = (u16)((header & RX_STS_FL_) >> 16); 12992f7ca802SSteve Glendinning align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4; 13002f7ca802SSteve Glendinning 13012f7ca802SSteve Glendinning if (unlikely(header & RX_STS_ES_)) { 1302a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1303a475f603SJoe Perches "Error header=0x%08x\n", header); 130480667ac1SHerbert Xu dev->net->stats.rx_errors++; 130580667ac1SHerbert Xu dev->net->stats.rx_dropped++; 13062f7ca802SSteve Glendinning 13072f7ca802SSteve Glendinning if (header & RX_STS_CRC_) { 130880667ac1SHerbert Xu dev->net->stats.rx_crc_errors++; 13092f7ca802SSteve Glendinning } else { 13102f7ca802SSteve Glendinning if (header & (RX_STS_TL_ | RX_STS_RF_)) 131180667ac1SHerbert Xu dev->net->stats.rx_frame_errors++; 13122f7ca802SSteve Glendinning 13132f7ca802SSteve Glendinning if ((header & RX_STS_LE_) && 13142f7ca802SSteve Glendinning (!(header & RX_STS_FT_))) 131580667ac1SHerbert Xu dev->net->stats.rx_length_errors++; 13162f7ca802SSteve Glendinning } 13172f7ca802SSteve Glendinning } else { 13182f7ca802SSteve Glendinning /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */ 13192f7ca802SSteve Glendinning if (unlikely(size > (ETH_FRAME_LEN + 12))) { 1320a475f603SJoe Perches netif_dbg(dev, rx_err, dev->net, 1321a475f603SJoe Perches "size err header=0x%08x\n", header); 13222f7ca802SSteve Glendinning return 0; 13232f7ca802SSteve Glendinning } 13242f7ca802SSteve Glendinning 13252f7ca802SSteve Glendinning /* last frame in this batch */ 13262f7ca802SSteve Glendinning if (skb->len == size) { 132778e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 13282f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(skb); 1329df18accaSPeter Korsgaard skb_trim(skb, skb->len - 4); /* remove fcs */ 13302f7ca802SSteve Glendinning skb->truesize = size + sizeof(struct sk_buff); 13312f7ca802SSteve Glendinning 13322f7ca802SSteve Glendinning return 1; 13332f7ca802SSteve Glendinning } 13342f7ca802SSteve Glendinning 13352f7ca802SSteve Glendinning ax_skb = skb_clone(skb, GFP_ATOMIC); 13362f7ca802SSteve Glendinning if (unlikely(!ax_skb)) { 133760b86755SJoe Perches netdev_warn(dev->net, "Error allocating skb\n"); 13382f7ca802SSteve Glendinning return 0; 13392f7ca802SSteve Glendinning } 13402f7ca802SSteve Glendinning 13412f7ca802SSteve Glendinning ax_skb->len = size; 13422f7ca802SSteve Glendinning ax_skb->data = packet; 13432f7ca802SSteve Glendinning skb_set_tail_pointer(ax_skb, size); 13442f7ca802SSteve Glendinning 134578e47fe4SMichał Mirosław if (dev->net->features & NETIF_F_RXCSUM) 13462f7ca802SSteve Glendinning smsc95xx_rx_csum_offload(ax_skb); 1347df18accaSPeter Korsgaard skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */ 13482f7ca802SSteve Glendinning ax_skb->truesize = size + sizeof(struct sk_buff); 13492f7ca802SSteve Glendinning 13502f7ca802SSteve Glendinning usbnet_skb_return(dev, ax_skb); 13512f7ca802SSteve Glendinning } 13522f7ca802SSteve Glendinning 13532f7ca802SSteve Glendinning skb_pull(skb, size); 13542f7ca802SSteve Glendinning 13552f7ca802SSteve Glendinning /* padding bytes before the next frame starts */ 13562f7ca802SSteve Glendinning if (skb->len) 13572f7ca802SSteve Glendinning skb_pull(skb, align_count); 13582f7ca802SSteve Glendinning } 13592f7ca802SSteve Glendinning 13602f7ca802SSteve Glendinning if (unlikely(skb->len < 0)) { 136160b86755SJoe Perches netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len); 13622f7ca802SSteve Glendinning return 0; 13632f7ca802SSteve Glendinning } 13642f7ca802SSteve Glendinning 13652f7ca802SSteve Glendinning return 1; 13662f7ca802SSteve Glendinning } 13672f7ca802SSteve Glendinning 1368f7b29271SSteve Glendinning static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb) 1369f7b29271SSteve Glendinning { 137055508d60SMichał Mirosław u16 low_16 = (u16)skb_checksum_start_offset(skb); 137155508d60SMichał Mirosław u16 high_16 = low_16 + skb->csum_offset; 1372f7b29271SSteve Glendinning return (high_16 << 16) | low_16; 1373f7b29271SSteve Glendinning } 1374f7b29271SSteve Glendinning 13752f7ca802SSteve Glendinning static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev, 13762f7ca802SSteve Glendinning struct sk_buff *skb, gfp_t flags) 13772f7ca802SSteve Glendinning { 137878e47fe4SMichał Mirosław bool csum = skb->ip_summed == CHECKSUM_PARTIAL; 1379f7b29271SSteve Glendinning int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD; 13802f7ca802SSteve Glendinning u32 tx_cmd_a, tx_cmd_b; 13812f7ca802SSteve Glendinning 1382f7b29271SSteve Glendinning /* We do not advertise SG, so skbs should be already linearized */ 1383f7b29271SSteve Glendinning BUG_ON(skb_shinfo(skb)->nr_frags); 1384f7b29271SSteve Glendinning 1385f7b29271SSteve Glendinning if (skb_headroom(skb) < overhead) { 13862f7ca802SSteve Glendinning struct sk_buff *skb2 = skb_copy_expand(skb, 1387f7b29271SSteve Glendinning overhead, 0, flags); 13882f7ca802SSteve Glendinning dev_kfree_skb_any(skb); 13892f7ca802SSteve Glendinning skb = skb2; 13902f7ca802SSteve Glendinning if (!skb) 13912f7ca802SSteve Glendinning return NULL; 13922f7ca802SSteve Glendinning } 13932f7ca802SSteve Glendinning 1394f7b29271SSteve Glendinning if (csum) { 139511bc3088SSteve Glendinning if (skb->len <= 45) { 139611bc3088SSteve Glendinning /* workaround - hardware tx checksum does not work 139711bc3088SSteve Glendinning * properly with extremely small packets */ 139855508d60SMichał Mirosław long csstart = skb_checksum_start_offset(skb); 139911bc3088SSteve Glendinning __wsum calc = csum_partial(skb->data + csstart, 140011bc3088SSteve Glendinning skb->len - csstart, 0); 140111bc3088SSteve Glendinning *((__sum16 *)(skb->data + csstart 140211bc3088SSteve Glendinning + skb->csum_offset)) = csum_fold(calc); 140311bc3088SSteve Glendinning 140411bc3088SSteve Glendinning csum = false; 140511bc3088SSteve Glendinning } else { 1406f7b29271SSteve Glendinning u32 csum_preamble = smsc95xx_calc_csum_preamble(skb); 1407f7b29271SSteve Glendinning skb_push(skb, 4); 1408f7b29271SSteve Glendinning memcpy(skb->data, &csum_preamble, 4); 1409f7b29271SSteve Glendinning } 141011bc3088SSteve Glendinning } 1411f7b29271SSteve Glendinning 14122f7ca802SSteve Glendinning skb_push(skb, 4); 14132f7ca802SSteve Glendinning tx_cmd_b = (u32)(skb->len - 4); 1414f7b29271SSteve Glendinning if (csum) 1415f7b29271SSteve Glendinning tx_cmd_b |= TX_CMD_B_CSUM_ENABLE; 14162f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_b); 14172f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_b, 4); 14182f7ca802SSteve Glendinning 14192f7ca802SSteve Glendinning skb_push(skb, 4); 14202f7ca802SSteve Glendinning tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ | 14212f7ca802SSteve Glendinning TX_CMD_A_LAST_SEG_; 14222f7ca802SSteve Glendinning cpu_to_le32s(&tx_cmd_a); 14232f7ca802SSteve Glendinning memcpy(skb->data, &tx_cmd_a, 4); 14242f7ca802SSteve Glendinning 14252f7ca802SSteve Glendinning return skb; 14262f7ca802SSteve Glendinning } 14272f7ca802SSteve Glendinning 14282f7ca802SSteve Glendinning static const struct driver_info smsc95xx_info = { 14292f7ca802SSteve Glendinning .description = "smsc95xx USB 2.0 Ethernet", 14302f7ca802SSteve Glendinning .bind = smsc95xx_bind, 14312f7ca802SSteve Glendinning .unbind = smsc95xx_unbind, 14322f7ca802SSteve Glendinning .link_reset = smsc95xx_link_reset, 14332f7ca802SSteve Glendinning .reset = smsc95xx_reset, 14342f7ca802SSteve Glendinning .rx_fixup = smsc95xx_rx_fixup, 14352f7ca802SSteve Glendinning .tx_fixup = smsc95xx_tx_fixup, 14362f7ca802SSteve Glendinning .status = smsc95xx_status, 143707d69d42SPaolo Pisati .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR, 14382f7ca802SSteve Glendinning }; 14392f7ca802SSteve Glendinning 14402f7ca802SSteve Glendinning static const struct usb_device_id products[] = { 14412f7ca802SSteve Glendinning { 14422f7ca802SSteve Glendinning /* SMSC9500 USB Ethernet Device */ 14432f7ca802SSteve Glendinning USB_DEVICE(0x0424, 0x9500), 14442f7ca802SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14452f7ca802SSteve Glendinning }, 1446726474b8SSteve Glendinning { 14476f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device */ 14486f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9505), 14496f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14506f41d12bSSteve Glendinning }, 14516f41d12bSSteve Glendinning { 14526f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device */ 14536f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E00), 14546f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14556f41d12bSSteve Glendinning }, 14566f41d12bSSteve Glendinning { 14576f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device */ 14586f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9E01), 14596f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14606f41d12bSSteve Glendinning }, 14616f41d12bSSteve Glendinning { 1462726474b8SSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device */ 1463726474b8SSteve Glendinning USB_DEVICE(0x0424, 0xec00), 1464726474b8SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 1465726474b8SSteve Glendinning }, 14666f41d12bSSteve Glendinning { 14676f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (SAL10) */ 14686f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9900), 14696f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14706f41d12bSSteve Glendinning }, 14716f41d12bSSteve Glendinning { 14726f41d12bSSteve Glendinning /* SMSC9505 USB Ethernet Device (SAL10) */ 14736f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9901), 14746f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14756f41d12bSSteve Glendinning }, 14766f41d12bSSteve Glendinning { 14776f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (SAL10) */ 14786f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9902), 14796f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14806f41d12bSSteve Glendinning }, 14816f41d12bSSteve Glendinning { 14826f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (SAL10) */ 14836f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9903), 14846f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14856f41d12bSSteve Glendinning }, 14866f41d12bSSteve Glendinning { 14876f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */ 14886f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9904), 14896f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14906f41d12bSSteve Glendinning }, 14916f41d12bSSteve Glendinning { 14926f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (HAL) */ 14936f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9905), 14946f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 14956f41d12bSSteve Glendinning }, 14966f41d12bSSteve Glendinning { 14976f41d12bSSteve Glendinning /* SMSC9505A USB Ethernet Device (HAL) */ 14986f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9906), 14996f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15006f41d12bSSteve Glendinning }, 15016f41d12bSSteve Glendinning { 15026f41d12bSSteve Glendinning /* SMSC9500 USB Ethernet Device (Alternate ID) */ 15036f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9907), 15046f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15056f41d12bSSteve Glendinning }, 15066f41d12bSSteve Glendinning { 15076f41d12bSSteve Glendinning /* SMSC9500A USB Ethernet Device (Alternate ID) */ 15086f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9908), 15096f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15106f41d12bSSteve Glendinning }, 15116f41d12bSSteve Glendinning { 15126f41d12bSSteve Glendinning /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */ 15136f41d12bSSteve Glendinning USB_DEVICE(0x0424, 0x9909), 15146f41d12bSSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 15156f41d12bSSteve Glendinning }, 151688edaa41SSteve Glendinning { 151788edaa41SSteve Glendinning /* SMSC LAN9530 USB Ethernet Device */ 151888edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9530), 151988edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 152088edaa41SSteve Glendinning }, 152188edaa41SSteve Glendinning { 152288edaa41SSteve Glendinning /* SMSC LAN9730 USB Ethernet Device */ 152388edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9730), 152488edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 152588edaa41SSteve Glendinning }, 152688edaa41SSteve Glendinning { 152788edaa41SSteve Glendinning /* SMSC LAN89530 USB Ethernet Device */ 152888edaa41SSteve Glendinning USB_DEVICE(0x0424, 0x9E08), 152988edaa41SSteve Glendinning .driver_info = (unsigned long) &smsc95xx_info, 153088edaa41SSteve Glendinning }, 15312f7ca802SSteve Glendinning { }, /* END */ 15322f7ca802SSteve Glendinning }; 15332f7ca802SSteve Glendinning MODULE_DEVICE_TABLE(usb, products); 15342f7ca802SSteve Glendinning 15352f7ca802SSteve Glendinning static struct usb_driver smsc95xx_driver = { 15362f7ca802SSteve Glendinning .name = "smsc95xx", 15372f7ca802SSteve Glendinning .id_table = products, 15382f7ca802SSteve Glendinning .probe = usbnet_probe, 1539b5a04475SSteve Glendinning .suspend = smsc95xx_suspend, 1540e0e474a8SSteve Glendinning .resume = smsc95xx_resume, 1541e0e474a8SSteve Glendinning .reset_resume = smsc95xx_resume, 15422f7ca802SSteve Glendinning .disconnect = usbnet_disconnect, 1543e1f12eb6SSarah Sharp .disable_hub_initiated_lpm = 1, 15442f7ca802SSteve Glendinning }; 15452f7ca802SSteve Glendinning 1546d632eb1bSGreg Kroah-Hartman module_usb_driver(smsc95xx_driver); 15472f7ca802SSteve Glendinning 15482f7ca802SSteve Glendinning MODULE_AUTHOR("Nancy Lin"); 154990b24cfbSSteve Glendinning MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>"); 15502f7ca802SSteve Glendinning MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices"); 15512f7ca802SSteve Glendinning MODULE_LICENSE("GPL"); 1552