xref: /openbmc/linux/drivers/net/usb/smsc75xx.h (revision 58e16d792a6a8c6b750f637a4649967fcac853dc)
1*1ccea77eSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2d0cad871SSteve Glendinning  /***************************************************************************
3d0cad871SSteve Glendinning  *
4d0cad871SSteve Glendinning  * Copyright (C) 2007-2010 SMSC
5d0cad871SSteve Glendinning  *
6d0cad871SSteve Glendinning  *****************************************************************************/
7d0cad871SSteve Glendinning 
8d0cad871SSteve Glendinning #ifndef _SMSC75XX_H
9d0cad871SSteve Glendinning #define _SMSC75XX_H
10d0cad871SSteve Glendinning 
11d0cad871SSteve Glendinning /* Tx command words */
12d0cad871SSteve Glendinning #define TX_CMD_A_LSO			(0x08000000)
13d0cad871SSteve Glendinning #define TX_CMD_A_IPE			(0x04000000)
14d0cad871SSteve Glendinning #define TX_CMD_A_TPE			(0x02000000)
15d0cad871SSteve Glendinning #define TX_CMD_A_IVTG			(0x01000000)
16d0cad871SSteve Glendinning #define TX_CMD_A_RVTG			(0x00800000)
17d0cad871SSteve Glendinning #define TX_CMD_A_FCS			(0x00400000)
18d0cad871SSteve Glendinning #define TX_CMD_A_LEN			(0x000FFFFF)
19d0cad871SSteve Glendinning 
20d0cad871SSteve Glendinning #define TX_CMD_B_MSS			(0x3FFF0000)
21d0cad871SSteve Glendinning #define TX_CMD_B_MSS_SHIFT		(16)
22d0cad871SSteve Glendinning #define TX_MSS_MIN			((u16)8)
23d0cad871SSteve Glendinning #define TX_CMD_B_VTAG			(0x0000FFFF)
24d0cad871SSteve Glendinning 
25d0cad871SSteve Glendinning /* Rx command words */
26d0cad871SSteve Glendinning #define RX_CMD_A_ICE			(0x80000000)
27d0cad871SSteve Glendinning #define RX_CMD_A_TCE			(0x40000000)
28d0cad871SSteve Glendinning #define RX_CMD_A_IPV			(0x20000000)
29d0cad871SSteve Glendinning #define RX_CMD_A_PID			(0x18000000)
30d0cad871SSteve Glendinning #define RX_CMD_A_PID_NIP		(0x00000000)
31d0cad871SSteve Glendinning #define RX_CMD_A_PID_TCP		(0x08000000)
32d0cad871SSteve Glendinning #define RX_CMD_A_PID_UDP		(0x10000000)
33d0cad871SSteve Glendinning #define RX_CMD_A_PID_PP			(0x18000000)
34d0cad871SSteve Glendinning #define RX_CMD_A_PFF			(0x04000000)
35d0cad871SSteve Glendinning #define RX_CMD_A_BAM			(0x02000000)
36d0cad871SSteve Glendinning #define RX_CMD_A_MAM			(0x01000000)
37d0cad871SSteve Glendinning #define RX_CMD_A_FVTG			(0x00800000)
38d0cad871SSteve Glendinning #define RX_CMD_A_RED			(0x00400000)
39d0cad871SSteve Glendinning #define RX_CMD_A_RWT			(0x00200000)
40d0cad871SSteve Glendinning #define RX_CMD_A_RUNT			(0x00100000)
41d0cad871SSteve Glendinning #define RX_CMD_A_LONG			(0x00080000)
42d0cad871SSteve Glendinning #define RX_CMD_A_RXE			(0x00040000)
43d0cad871SSteve Glendinning #define RX_CMD_A_DRB			(0x00020000)
44d0cad871SSteve Glendinning #define RX_CMD_A_FCS			(0x00010000)
45d0cad871SSteve Glendinning #define RX_CMD_A_UAM			(0x00008000)
46d0cad871SSteve Glendinning #define RX_CMD_A_LCSM			(0x00004000)
47d0cad871SSteve Glendinning #define RX_CMD_A_LEN			(0x00003FFF)
48d0cad871SSteve Glendinning 
49d0cad871SSteve Glendinning #define RX_CMD_B_CSUM			(0xFFFF0000)
50d0cad871SSteve Glendinning #define RX_CMD_B_CSUM_SHIFT		(16)
51d0cad871SSteve Glendinning #define RX_CMD_B_VTAG			(0x0000FFFF)
52d0cad871SSteve Glendinning 
53d0cad871SSteve Glendinning /* SCSRs */
54d0cad871SSteve Glendinning #define ID_REV				(0x0000)
55d0cad871SSteve Glendinning 
56d0cad871SSteve Glendinning #define FPGA_REV			(0x0004)
57d0cad871SSteve Glendinning 
58d0cad871SSteve Glendinning #define BOND_CTL			(0x0008)
59d0cad871SSteve Glendinning 
60d0cad871SSteve Glendinning #define INT_STS				(0x000C)
61d0cad871SSteve Glendinning #define INT_STS_RDFO_INT		(0x00400000)
62d0cad871SSteve Glendinning #define INT_STS_TXE_INT			(0x00200000)
63d0cad871SSteve Glendinning #define INT_STS_MACRTO_INT		(0x00100000)
64d0cad871SSteve Glendinning #define INT_STS_TX_DIS_INT		(0x00080000)
65d0cad871SSteve Glendinning #define INT_STS_RX_DIS_INT		(0x00040000)
66d0cad871SSteve Glendinning #define INT_STS_PHY_INT_		(0x00020000)
67d0cad871SSteve Glendinning #define INT_STS_MAC_ERR_INT		(0x00008000)
68d0cad871SSteve Glendinning #define INT_STS_TDFU			(0x00004000)
69d0cad871SSteve Glendinning #define INT_STS_TDFO			(0x00002000)
70d0cad871SSteve Glendinning #define INT_STS_GPIOS			(0x00000FFF)
71d0cad871SSteve Glendinning #define INT_STS_CLEAR_ALL		(0xFFFFFFFF)
72d0cad871SSteve Glendinning 
73d0cad871SSteve Glendinning #define HW_CFG				(0x0010)
74d0cad871SSteve Glendinning #define HW_CFG_SMDET_STS		(0x00008000)
75d0cad871SSteve Glendinning #define HW_CFG_SMDET_EN			(0x00004000)
76d0cad871SSteve Glendinning #define HW_CFG_EEM			(0x00002000)
77d0cad871SSteve Glendinning #define HW_CFG_RST_PROTECT		(0x00001000)
78d0cad871SSteve Glendinning #define HW_CFG_PORT_SWAP		(0x00000800)
79d0cad871SSteve Glendinning #define HW_CFG_PHY_BOOST		(0x00000600)
80d0cad871SSteve Glendinning #define HW_CFG_PHY_BOOST_NORMAL		(0x00000000)
81d0cad871SSteve Glendinning #define HW_CFG_PHY_BOOST_4		(0x00002000)
82d0cad871SSteve Glendinning #define HW_CFG_PHY_BOOST_8		(0x00004000)
83d0cad871SSteve Glendinning #define HW_CFG_PHY_BOOST_12		(0x00006000)
84d0cad871SSteve Glendinning #define HW_CFG_LEDB			(0x00000100)
85d0cad871SSteve Glendinning #define HW_CFG_BIR			(0x00000080)
86d0cad871SSteve Glendinning #define HW_CFG_SBP			(0x00000040)
87d0cad871SSteve Glendinning #define HW_CFG_IME			(0x00000020)
88d0cad871SSteve Glendinning #define HW_CFG_MEF			(0x00000010)
89d0cad871SSteve Glendinning #define HW_CFG_ETC			(0x00000008)
90d0cad871SSteve Glendinning #define HW_CFG_BCE			(0x00000004)
91d0cad871SSteve Glendinning #define HW_CFG_LRST			(0x00000002)
92d0cad871SSteve Glendinning #define HW_CFG_SRST			(0x00000001)
93d0cad871SSteve Glendinning 
94d0cad871SSteve Glendinning #define PMT_CTL				(0x0014)
95d0cad871SSteve Glendinning #define PMT_CTL_PHY_PWRUP		(0x00000400)
96d0cad871SSteve Glendinning #define PMT_CTL_RES_CLR_WKP_EN		(0x00000100)
97d0cad871SSteve Glendinning #define PMT_CTL_DEV_RDY			(0x00000080)
98d0cad871SSteve Glendinning #define PMT_CTL_SUS_MODE		(0x00000060)
99d0cad871SSteve Glendinning #define PMT_CTL_SUS_MODE_0		(0x00000000)
100d0cad871SSteve Glendinning #define PMT_CTL_SUS_MODE_1		(0x00000020)
101d0cad871SSteve Glendinning #define PMT_CTL_SUS_MODE_2		(0x00000040)
102d0cad871SSteve Glendinning #define PMT_CTL_SUS_MODE_3		(0x00000060)
103d0cad871SSteve Glendinning #define PMT_CTL_PHY_RST			(0x00000010)
104d0cad871SSteve Glendinning #define PMT_CTL_WOL_EN			(0x00000008)
105d0cad871SSteve Glendinning #define PMT_CTL_ED_EN			(0x00000004)
106d0cad871SSteve Glendinning #define PMT_CTL_WUPS			(0x00000003)
107d0cad871SSteve Glendinning #define PMT_CTL_WUPS_NO			(0x00000000)
108d0cad871SSteve Glendinning #define PMT_CTL_WUPS_ED			(0x00000001)
109d0cad871SSteve Glendinning #define PMT_CTL_WUPS_WOL		(0x00000002)
110d0cad871SSteve Glendinning #define PMT_CTL_WUPS_MULTI		(0x00000003)
111d0cad871SSteve Glendinning 
112d0cad871SSteve Glendinning #define LED_GPIO_CFG			(0x0018)
113d0cad871SSteve Glendinning #define LED_GPIO_CFG_LED2_FUN_SEL	(0x80000000)
114d0cad871SSteve Glendinning #define LED_GPIO_CFG_LED10_FUN_SEL	(0x40000000)
115d0cad871SSteve Glendinning #define LED_GPIO_CFG_LEDGPIO_EN		(0x0000F000)
116d0cad871SSteve Glendinning #define LED_GPIO_CFG_LEDGPIO_EN_0	(0x00001000)
117d0cad871SSteve Glendinning #define LED_GPIO_CFG_LEDGPIO_EN_1	(0x00002000)
118d0cad871SSteve Glendinning #define LED_GPIO_CFG_LEDGPIO_EN_2	(0x00004000)
119d0cad871SSteve Glendinning #define LED_GPIO_CFG_LEDGPIO_EN_3	(0x00008000)
120d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPBUF		(0x00000F00)
121d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPBUF_0		(0x00000100)
122d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPBUF_1		(0x00000200)
123d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPBUF_2		(0x00000400)
124d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPBUF_3		(0x00000800)
125d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDIR		(0x000000F0)
126d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDIR_0		(0x00000010)
127d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDIR_1		(0x00000020)
128d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDIR_2		(0x00000040)
129d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDIR_3		(0x00000080)
130d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDATA		(0x0000000F)
131d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDATA_0		(0x00000001)
132d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDATA_1		(0x00000002)
133d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDATA_2		(0x00000004)
134d0cad871SSteve Glendinning #define LED_GPIO_CFG_GPDATA_3		(0x00000008)
135d0cad871SSteve Glendinning 
136d0cad871SSteve Glendinning #define GPIO_CFG			(0x001C)
137d0cad871SSteve Glendinning #define GPIO_CFG_SHIFT			(24)
138d0cad871SSteve Glendinning #define GPIO_CFG_GPEN			(0xFF000000)
139d0cad871SSteve Glendinning #define GPIO_CFG_GPBUF			(0x00FF0000)
140d0cad871SSteve Glendinning #define GPIO_CFG_GPDIR			(0x0000FF00)
141d0cad871SSteve Glendinning #define GPIO_CFG_GPDATA			(0x000000FF)
142d0cad871SSteve Glendinning 
143d0cad871SSteve Glendinning #define GPIO_WAKE			(0x0020)
144d0cad871SSteve Glendinning #define GPIO_WAKE_PHY_LINKUP_EN		(0x80000000)
145d0cad871SSteve Glendinning #define GPIO_WAKE_POL			(0x0FFF0000)
146d0cad871SSteve Glendinning #define GPIO_WAKE_POL_SHIFT		(16)
147d0cad871SSteve Glendinning #define GPIO_WAKE_WK			(0x00000FFF)
148d0cad871SSteve Glendinning 
149d0cad871SSteve Glendinning #define DP_SEL				(0x0024)
150d0cad871SSteve Glendinning #define DP_SEL_DPRDY			(0x80000000)
151d0cad871SSteve Glendinning #define DP_SEL_RSEL			(0x0000000F)
152d0cad871SSteve Glendinning #define DP_SEL_URX			(0x00000000)
153d0cad871SSteve Glendinning #define DP_SEL_VHF			(0x00000001)
154d0cad871SSteve Glendinning #define DP_SEL_VHF_HASH_LEN		(16)
155d0cad871SSteve Glendinning #define DP_SEL_VHF_VLAN_LEN		(128)
156d0cad871SSteve Glendinning #define DP_SEL_LSO_HEAD			(0x00000002)
157d0cad871SSteve Glendinning #define DP_SEL_FCT_RX			(0x00000003)
158d0cad871SSteve Glendinning #define DP_SEL_FCT_TX			(0x00000004)
159d0cad871SSteve Glendinning #define DP_SEL_DESCRIPTOR		(0x00000005)
160d0cad871SSteve Glendinning #define DP_SEL_WOL			(0x00000006)
161d0cad871SSteve Glendinning 
162d0cad871SSteve Glendinning #define DP_CMD				(0x0028)
163d0cad871SSteve Glendinning #define DP_CMD_WRITE			(0x01)
164d0cad871SSteve Glendinning #define DP_CMD_READ			(0x00)
165d0cad871SSteve Glendinning 
166d0cad871SSteve Glendinning #define DP_ADDR				(0x002C)
167d0cad871SSteve Glendinning 
168d0cad871SSteve Glendinning #define DP_DATA				(0x0030)
169d0cad871SSteve Glendinning 
170d0cad871SSteve Glendinning #define BURST_CAP			(0x0034)
171d0cad871SSteve Glendinning #define BURST_CAP_MASK			(0x0000000F)
172d0cad871SSteve Glendinning 
173d0cad871SSteve Glendinning #define INT_EP_CTL			(0x0038)
174d0cad871SSteve Glendinning #define INT_EP_CTL_INTEP_ON		(0x80000000)
175d0cad871SSteve Glendinning #define INT_EP_CTL_RDFO_EN		(0x00400000)
176d0cad871SSteve Glendinning #define INT_EP_CTL_TXE_EN		(0x00200000)
177d0cad871SSteve Glendinning #define INT_EP_CTL_MACROTO_EN		(0x00100000)
178d0cad871SSteve Glendinning #define INT_EP_CTL_TX_DIS_EN		(0x00080000)
179d0cad871SSteve Glendinning #define INT_EP_CTL_RX_DIS_EN		(0x00040000)
180d0cad871SSteve Glendinning #define INT_EP_CTL_PHY_EN_		(0x00020000)
181d0cad871SSteve Glendinning #define INT_EP_CTL_MAC_ERR_EN		(0x00008000)
182d0cad871SSteve Glendinning #define INT_EP_CTL_TDFU_EN		(0x00004000)
183d0cad871SSteve Glendinning #define INT_EP_CTL_TDFO_EN		(0x00002000)
184d0cad871SSteve Glendinning #define INT_EP_CTL_RX_FIFO_EN		(0x00001000)
185d0cad871SSteve Glendinning #define INT_EP_CTL_GPIOX_EN		(0x00000FFF)
186d0cad871SSteve Glendinning 
187d0cad871SSteve Glendinning #define BULK_IN_DLY			(0x003C)
188d0cad871SSteve Glendinning #define BULK_IN_DLY_MASK		(0xFFFF)
189d0cad871SSteve Glendinning 
190d0cad871SSteve Glendinning #define E2P_CMD				(0x0040)
191d0cad871SSteve Glendinning #define E2P_CMD_BUSY			(0x80000000)
192d0cad871SSteve Glendinning #define E2P_CMD_MASK			(0x70000000)
193d0cad871SSteve Glendinning #define E2P_CMD_READ			(0x00000000)
194d0cad871SSteve Glendinning #define E2P_CMD_EWDS			(0x10000000)
195d0cad871SSteve Glendinning #define E2P_CMD_EWEN			(0x20000000)
196d0cad871SSteve Glendinning #define E2P_CMD_WRITE			(0x30000000)
197d0cad871SSteve Glendinning #define E2P_CMD_WRAL			(0x40000000)
198d0cad871SSteve Glendinning #define E2P_CMD_ERASE			(0x50000000)
199d0cad871SSteve Glendinning #define E2P_CMD_ERAL			(0x60000000)
200d0cad871SSteve Glendinning #define E2P_CMD_RELOAD			(0x70000000)
201d0cad871SSteve Glendinning #define E2P_CMD_TIMEOUT			(0x00000400)
202d0cad871SSteve Glendinning #define E2P_CMD_LOADED			(0x00000200)
203d0cad871SSteve Glendinning #define E2P_CMD_ADDR			(0x000001FF)
204d0cad871SSteve Glendinning 
205d0cad871SSteve Glendinning #define MAX_EEPROM_SIZE			(512)
206d0cad871SSteve Glendinning 
207d0cad871SSteve Glendinning #define E2P_DATA			(0x0044)
208d0cad871SSteve Glendinning #define E2P_DATA_MASK_			(0x000000FF)
209d0cad871SSteve Glendinning 
210d0cad871SSteve Glendinning #define RFE_CTL				(0x0060)
211d0cad871SSteve Glendinning #define RFE_CTL_TCPUDP_CKM		(0x00001000)
212d0cad871SSteve Glendinning #define RFE_CTL_IP_CKM			(0x00000800)
213d0cad871SSteve Glendinning #define RFE_CTL_AB			(0x00000400)
214d0cad871SSteve Glendinning #define RFE_CTL_AM			(0x00000200)
215d0cad871SSteve Glendinning #define RFE_CTL_AU			(0x00000100)
216d0cad871SSteve Glendinning #define RFE_CTL_VS			(0x00000080)
217d0cad871SSteve Glendinning #define RFE_CTL_UF			(0x00000040)
218d0cad871SSteve Glendinning #define RFE_CTL_VF			(0x00000020)
219d0cad871SSteve Glendinning #define RFE_CTL_SPF			(0x00000010)
220d0cad871SSteve Glendinning #define RFE_CTL_MHF			(0x00000008)
221d0cad871SSteve Glendinning #define RFE_CTL_DHF			(0x00000004)
222d0cad871SSteve Glendinning #define RFE_CTL_DPF			(0x00000002)
223d0cad871SSteve Glendinning #define RFE_CTL_RST_RF			(0x00000001)
224d0cad871SSteve Glendinning 
225d0cad871SSteve Glendinning #define VLAN_TYPE			(0x0064)
226d0cad871SSteve Glendinning #define VLAN_TYPE_MASK			(0x0000FFFF)
227d0cad871SSteve Glendinning 
228d0cad871SSteve Glendinning #define FCT_RX_CTL			(0x0090)
229d0cad871SSteve Glendinning #define FCT_RX_CTL_EN			(0x80000000)
230d0cad871SSteve Glendinning #define FCT_RX_CTL_RST			(0x40000000)
231d0cad871SSteve Glendinning #define FCT_RX_CTL_SBF			(0x02000000)
232d0cad871SSteve Glendinning #define FCT_RX_CTL_OVERFLOW		(0x01000000)
233d0cad871SSteve Glendinning #define FCT_RX_CTL_FRM_DROP		(0x00800000)
234d0cad871SSteve Glendinning #define FCT_RX_CTL_RX_NOT_EMPTY		(0x00400000)
235d0cad871SSteve Glendinning #define FCT_RX_CTL_RX_EMPTY		(0x00200000)
236d0cad871SSteve Glendinning #define FCT_RX_CTL_RX_DISABLED		(0x00100000)
237d0cad871SSteve Glendinning #define FCT_RX_CTL_RXUSED		(0x0000FFFF)
238d0cad871SSteve Glendinning 
239d0cad871SSteve Glendinning #define FCT_TX_CTL			(0x0094)
240d0cad871SSteve Glendinning #define FCT_TX_CTL_EN			(0x80000000)
241d0cad871SSteve Glendinning #define FCT_TX_CTL_RST			(0x40000000)
242d0cad871SSteve Glendinning #define FCT_TX_CTL_TX_NOT_EMPTY		(0x00400000)
243d0cad871SSteve Glendinning #define FCT_TX_CTL_TX_EMPTY		(0x00200000)
244d0cad871SSteve Glendinning #define FCT_TX_CTL_TX_DISABLED		(0x00100000)
245d0cad871SSteve Glendinning #define FCT_TX_CTL_TXUSED		(0x0000FFFF)
246d0cad871SSteve Glendinning 
247d0cad871SSteve Glendinning #define FCT_RX_FIFO_END			(0x0098)
248d0cad871SSteve Glendinning #define FCT_RX_FIFO_END_MASK		(0x0000007F)
249d0cad871SSteve Glendinning 
250d0cad871SSteve Glendinning #define FCT_TX_FIFO_END			(0x009C)
251d0cad871SSteve Glendinning #define FCT_TX_FIFO_END_MASK		(0x0000003F)
252d0cad871SSteve Glendinning 
253d0cad871SSteve Glendinning #define FCT_FLOW			(0x00A0)
254d0cad871SSteve Glendinning #define FCT_FLOW_THRESHOLD_OFF		(0x00007F00)
255d0cad871SSteve Glendinning #define FCT_FLOW_THRESHOLD_OFF_SHIFT	(8)
256d0cad871SSteve Glendinning #define FCT_FLOW_THRESHOLD_ON		(0x0000007F)
257d0cad871SSteve Glendinning 
258d0cad871SSteve Glendinning /* MAC CSRs */
259d0cad871SSteve Glendinning #define MAC_CR				(0x100)
260d0cad871SSteve Glendinning #define MAC_CR_ADP			(0x00002000)
261d0cad871SSteve Glendinning #define MAC_CR_ADD			(0x00001000)
262d0cad871SSteve Glendinning #define MAC_CR_ASD			(0x00000800)
263d0cad871SSteve Glendinning #define MAC_CR_INT_LOOP			(0x00000400)
264d0cad871SSteve Glendinning #define MAC_CR_BOLMT			(0x000000C0)
265d0cad871SSteve Glendinning #define MAC_CR_FDPX			(0x00000008)
266d0cad871SSteve Glendinning #define MAC_CR_CFG			(0x00000006)
267d0cad871SSteve Glendinning #define MAC_CR_CFG_10			(0x00000000)
268d0cad871SSteve Glendinning #define MAC_CR_CFG_100			(0x00000002)
269d0cad871SSteve Glendinning #define MAC_CR_CFG_1000			(0x00000004)
270d0cad871SSteve Glendinning #define MAC_CR_RST			(0x00000001)
271d0cad871SSteve Glendinning 
272d0cad871SSteve Glendinning #define MAC_RX				(0x104)
273d0cad871SSteve Glendinning #define MAC_RX_MAX_SIZE			(0x3FFF0000)
274d0cad871SSteve Glendinning #define MAC_RX_MAX_SIZE_SHIFT		(16)
275d0cad871SSteve Glendinning #define MAC_RX_FCS_STRIP		(0x00000010)
276d0cad871SSteve Glendinning #define MAC_RX_FSE			(0x00000004)
277d0cad871SSteve Glendinning #define MAC_RX_RXD			(0x00000002)
278d0cad871SSteve Glendinning #define MAC_RX_RXEN			(0x00000001)
279d0cad871SSteve Glendinning 
280d0cad871SSteve Glendinning #define MAC_TX				(0x108)
281d0cad871SSteve Glendinning #define MAC_TX_BFCS			(0x00000004)
282d0cad871SSteve Glendinning #define MAC_TX_TXD			(0x00000002)
283d0cad871SSteve Glendinning #define MAC_TX_TXEN			(0x00000001)
284d0cad871SSteve Glendinning 
285d0cad871SSteve Glendinning #define FLOW				(0x10C)
286d0cad871SSteve Glendinning #define FLOW_FORCE_FC			(0x80000000)
287d0cad871SSteve Glendinning #define FLOW_TX_FCEN			(0x40000000)
288d0cad871SSteve Glendinning #define FLOW_RX_FCEN			(0x20000000)
289d0cad871SSteve Glendinning #define FLOW_FPF			(0x10000000)
290d0cad871SSteve Glendinning #define FLOW_PAUSE_TIME			(0x0000FFFF)
291d0cad871SSteve Glendinning 
292d0cad871SSteve Glendinning #define RAND_SEED			(0x110)
293d0cad871SSteve Glendinning #define RAND_SEED_MASK			(0x0000FFFF)
294d0cad871SSteve Glendinning 
295d0cad871SSteve Glendinning #define ERR_STS				(0x114)
296d0cad871SSteve Glendinning #define ERR_STS_FCS_ERR			(0x00000100)
297d0cad871SSteve Glendinning #define ERR_STS_LFRM_ERR		(0x00000080)
298d0cad871SSteve Glendinning #define ERR_STS_RUNT_ERR		(0x00000040)
299d0cad871SSteve Glendinning #define ERR_STS_COLLISION_ERR		(0x00000010)
300d0cad871SSteve Glendinning #define ERR_STS_ALIGN_ERR		(0x00000008)
301d0cad871SSteve Glendinning #define ERR_STS_URUN_ERR		(0x00000004)
302d0cad871SSteve Glendinning 
303d0cad871SSteve Glendinning #define RX_ADDRH			(0x118)
304d0cad871SSteve Glendinning #define RX_ADDRH_MASK			(0x0000FFFF)
305d0cad871SSteve Glendinning 
306d0cad871SSteve Glendinning #define RX_ADDRL			(0x11C)
307d0cad871SSteve Glendinning 
308d0cad871SSteve Glendinning #define MII_ACCESS			(0x120)
309d0cad871SSteve Glendinning #define MII_ACCESS_PHY_ADDR		(0x0000F800)
310d0cad871SSteve Glendinning #define MII_ACCESS_PHY_ADDR_SHIFT	(11)
311d0cad871SSteve Glendinning #define MII_ACCESS_REG_ADDR		(0x000007C0)
312d0cad871SSteve Glendinning #define MII_ACCESS_REG_ADDR_SHIFT	(6)
313d0cad871SSteve Glendinning #define MII_ACCESS_READ			(0x00000000)
314d0cad871SSteve Glendinning #define MII_ACCESS_WRITE		(0x00000002)
315d0cad871SSteve Glendinning #define MII_ACCESS_BUSY			(0x00000001)
316d0cad871SSteve Glendinning 
317d0cad871SSteve Glendinning #define MII_DATA			(0x124)
318d0cad871SSteve Glendinning #define MII_DATA_MASK			(0x0000FFFF)
319d0cad871SSteve Glendinning 
320d0cad871SSteve Glendinning #define WUCSR				(0x140)
321d0cad871SSteve Glendinning #define WUCSR_PFDA_FR			(0x00000080)
322d0cad871SSteve Glendinning #define WUCSR_WUFR			(0x00000040)
323d0cad871SSteve Glendinning #define WUCSR_MPR			(0x00000020)
324d0cad871SSteve Glendinning #define WUCSR_BCAST_FR			(0x00000010)
325d0cad871SSteve Glendinning #define WUCSR_PFDA_EN			(0x00000008)
326d0cad871SSteve Glendinning #define WUCSR_WUEN			(0x00000004)
327d0cad871SSteve Glendinning #define WUCSR_MPEN			(0x00000002)
328d0cad871SSteve Glendinning #define WUCSR_BCST_EN			(0x00000001)
329d0cad871SSteve Glendinning 
330d0cad871SSteve Glendinning #define WUF_CFGX			(0x144)
331d0cad871SSteve Glendinning #define WUF_CFGX_EN			(0x80000000)
332d0cad871SSteve Glendinning #define WUF_CFGX_ATYPE			(0x03000000)
333d0cad871SSteve Glendinning #define WUF_CFGX_ATYPE_UNICAST		(0x00000000)
334d0cad871SSteve Glendinning #define WUF_CFGX_ATYPE_MULTICAST	(0x02000000)
335d0cad871SSteve Glendinning #define WUF_CFGX_ATYPE_ALL		(0x03000000)
336d0cad871SSteve Glendinning #define WUF_CFGX_PATTERN_OFFSET		(0x007F0000)
337d0cad871SSteve Glendinning #define WUF_CFGX_PATTERN_OFFSET_SHIFT	(16)
338d0cad871SSteve Glendinning #define WUF_CFGX_CRC16			(0x0000FFFF)
339d0cad871SSteve Glendinning #define WUF_NUM				(8)
340d0cad871SSteve Glendinning 
341d0cad871SSteve Glendinning #define WUF_MASKX			(0x170)
342d0cad871SSteve Glendinning #define WUF_MASKX_AVALID		(0x80000000)
343d0cad871SSteve Glendinning #define WUF_MASKX_ATYPE			(0x40000000)
344d0cad871SSteve Glendinning 
345d0cad871SSteve Glendinning #define ADDR_FILTX			(0x300)
346d0cad871SSteve Glendinning #define ADDR_FILTX_FB_VALID		(0x80000000)
347d0cad871SSteve Glendinning #define ADDR_FILTX_FB_TYPE		(0x40000000)
348d0cad871SSteve Glendinning #define ADDR_FILTX_FB_ADDRHI		(0x0000FFFF)
349d0cad871SSteve Glendinning #define ADDR_FILTX_SB_ADDRLO		(0xFFFFFFFF)
350d0cad871SSteve Glendinning 
351d0cad871SSteve Glendinning #define WUCSR2				(0x500)
352d0cad871SSteve Glendinning #define WUCSR2_NS_RCD			(0x00000040)
353d0cad871SSteve Glendinning #define WUCSR2_ARP_RCD			(0x00000020)
354d0cad871SSteve Glendinning #define WUCSR2_TCPSYN_RCD		(0x00000010)
355d0cad871SSteve Glendinning #define WUCSR2_NS_OFFLOAD		(0x00000004)
356d0cad871SSteve Glendinning #define WUCSR2_ARP_OFFLOAD		(0x00000002)
357d0cad871SSteve Glendinning #define WUCSR2_TCPSYN_OFFLOAD		(0x00000001)
358d0cad871SSteve Glendinning 
359d0cad871SSteve Glendinning #define WOL_FIFO_STS			(0x504)
360d0cad871SSteve Glendinning 
361d0cad871SSteve Glendinning #define IPV6_ADDRX			(0x510)
362d0cad871SSteve Glendinning 
363d0cad871SSteve Glendinning #define IPV4_ADDRX			(0x590)
364d0cad871SSteve Glendinning 
365d0cad871SSteve Glendinning 
366d0cad871SSteve Glendinning /* Vendor-specific PHY Definitions */
367d0cad871SSteve Glendinning 
368d0cad871SSteve Glendinning /* Mode Control/Status Register */
369d0cad871SSteve Glendinning #define PHY_MODE_CTRL_STS		(17)
370d0cad871SSteve Glendinning #define MODE_CTRL_STS_EDPWRDOWN		((u16)0x2000)
371d0cad871SSteve Glendinning #define MODE_CTRL_STS_ENERGYON		((u16)0x0002)
372d0cad871SSteve Glendinning 
373d0cad871SSteve Glendinning #define PHY_INT_SRC			(29)
374d0cad871SSteve Glendinning #define PHY_INT_SRC_ENERGY_ON		((u16)0x0080)
375d0cad871SSteve Glendinning #define PHY_INT_SRC_ANEG_COMP		((u16)0x0040)
376d0cad871SSteve Glendinning #define PHY_INT_SRC_REMOTE_FAULT	((u16)0x0020)
377d0cad871SSteve Glendinning #define PHY_INT_SRC_LINK_DOWN		((u16)0x0010)
3787749622dSSteve Glendinning #define PHY_INT_SRC_CLEAR_ALL		((u16)0xffff)
379d0cad871SSteve Glendinning 
380d0cad871SSteve Glendinning #define PHY_INT_MASK			(30)
381d0cad871SSteve Glendinning #define PHY_INT_MASK_ENERGY_ON		((u16)0x0080)
382d0cad871SSteve Glendinning #define PHY_INT_MASK_ANEG_COMP		((u16)0x0040)
383d0cad871SSteve Glendinning #define PHY_INT_MASK_REMOTE_FAULT	((u16)0x0020)
384d0cad871SSteve Glendinning #define PHY_INT_MASK_LINK_DOWN		((u16)0x0010)
385d0cad871SSteve Glendinning #define PHY_INT_MASK_DEFAULT		(PHY_INT_MASK_ANEG_COMP | \
386d0cad871SSteve Glendinning 					 PHY_INT_MASK_LINK_DOWN)
387d0cad871SSteve Glendinning 
388d0cad871SSteve Glendinning #define PHY_SPECIAL			(31)
389d0cad871SSteve Glendinning #define PHY_SPECIAL_SPD			((u16)0x001C)
390d0cad871SSteve Glendinning #define PHY_SPECIAL_SPD_10HALF		((u16)0x0004)
391d0cad871SSteve Glendinning #define PHY_SPECIAL_SPD_10FULL		((u16)0x0014)
392d0cad871SSteve Glendinning #define PHY_SPECIAL_SPD_100HALF		((u16)0x0008)
393d0cad871SSteve Glendinning #define PHY_SPECIAL_SPD_100FULL		((u16)0x0018)
394d0cad871SSteve Glendinning 
395d0cad871SSteve Glendinning /* USB Vendor Requests */
396d0cad871SSteve Glendinning #define USB_VENDOR_REQUEST_WRITE_REGISTER	0xA0
397d0cad871SSteve Glendinning #define USB_VENDOR_REQUEST_READ_REGISTER	0xA1
398d0cad871SSteve Glendinning #define USB_VENDOR_REQUEST_GET_STATS		0xA2
399d0cad871SSteve Glendinning 
400d0cad871SSteve Glendinning /* Interrupt Endpoint status word bitfields */
401d0cad871SSteve Glendinning #define INT_ENP_RDFO_INT		((u32)BIT(22))
402d0cad871SSteve Glendinning #define INT_ENP_TXE_INT			((u32)BIT(21))
403d0cad871SSteve Glendinning #define INT_ENP_TX_DIS_INT		((u32)BIT(19))
404d0cad871SSteve Glendinning #define INT_ENP_RX_DIS_INT		((u32)BIT(18))
405d0cad871SSteve Glendinning #define INT_ENP_PHY_INT			((u32)BIT(17))
406d0cad871SSteve Glendinning #define INT_ENP_MAC_ERR_INT		((u32)BIT(15))
407d0cad871SSteve Glendinning #define INT_ENP_RX_FIFO_DATA_INT	((u32)BIT(12))
408d0cad871SSteve Glendinning 
409d0cad871SSteve Glendinning #endif /* _SMSC75XX_H */
410