xref: /openbmc/linux/drivers/net/phy/qsemi.c (revision 4e4f10f6498bc5038c0a110b5f21682fcb5578d7)
100db8189SAndy Fleming /*
200db8189SAndy Fleming  * drivers/net/phy/qsemi.c
300db8189SAndy Fleming  *
400db8189SAndy Fleming  * Driver for Quality Semiconductor PHYs
500db8189SAndy Fleming  *
600db8189SAndy Fleming  * Author: Andy Fleming
700db8189SAndy Fleming  *
800db8189SAndy Fleming  * Copyright (c) 2004 Freescale Semiconductor, Inc.
900db8189SAndy Fleming  *
1000db8189SAndy Fleming  * This program is free software; you can redistribute  it and/or modify it
1100db8189SAndy Fleming  * under  the terms of  the GNU General  Public License as published by the
1200db8189SAndy Fleming  * Free Software Foundation;  either version 2 of the  License, or (at your
1300db8189SAndy Fleming  * option) any later version.
1400db8189SAndy Fleming  *
1500db8189SAndy Fleming  */
1600db8189SAndy Fleming #include <linux/kernel.h>
1700db8189SAndy Fleming #include <linux/string.h>
1800db8189SAndy Fleming #include <linux/errno.h>
1900db8189SAndy Fleming #include <linux/unistd.h>
2000db8189SAndy Fleming #include <linux/slab.h>
2100db8189SAndy Fleming #include <linux/interrupt.h>
2200db8189SAndy Fleming #include <linux/init.h>
2300db8189SAndy Fleming #include <linux/delay.h>
2400db8189SAndy Fleming #include <linux/netdevice.h>
2500db8189SAndy Fleming #include <linux/etherdevice.h>
2600db8189SAndy Fleming #include <linux/skbuff.h>
2700db8189SAndy Fleming #include <linux/spinlock.h>
2800db8189SAndy Fleming #include <linux/mm.h>
2900db8189SAndy Fleming #include <linux/module.h>
3000db8189SAndy Fleming #include <linux/mii.h>
3100db8189SAndy Fleming #include <linux/ethtool.h>
3200db8189SAndy Fleming #include <linux/phy.h>
3300db8189SAndy Fleming 
3400db8189SAndy Fleming #include <asm/io.h>
3500db8189SAndy Fleming #include <asm/irq.h>
3600db8189SAndy Fleming #include <asm/uaccess.h>
3700db8189SAndy Fleming 
3800db8189SAndy Fleming /* ------------------------------------------------------------------------- */
3900db8189SAndy Fleming /* The Quality Semiconductor QS6612 is used on the RPX CLLF                  */
4000db8189SAndy Fleming 
4100db8189SAndy Fleming /* register definitions */
4200db8189SAndy Fleming 
4300db8189SAndy Fleming #define MII_QS6612_MCR		17  /* Mode Control Register      */
4400db8189SAndy Fleming #define MII_QS6612_FTR		27  /* Factory Test Register      */
4500db8189SAndy Fleming #define MII_QS6612_MCO		28  /* Misc. Control Register     */
4600db8189SAndy Fleming #define MII_QS6612_ISR		29  /* Interrupt Source Register  */
4700db8189SAndy Fleming #define MII_QS6612_IMR		30  /* Interrupt Mask Register    */
4800db8189SAndy Fleming #define MII_QS6612_IMR_INIT	0x003a
4900db8189SAndy Fleming #define MII_QS6612_PCR		31  /* 100BaseTx PHY Control Reg. */
5000db8189SAndy Fleming 
5100db8189SAndy Fleming #define QS6612_PCR_AN_COMPLETE	0x1000
5200db8189SAndy Fleming #define QS6612_PCR_RLBEN	0x0200
5300db8189SAndy Fleming #define QS6612_PCR_DCREN	0x0100
5400db8189SAndy Fleming #define QS6612_PCR_4B5BEN	0x0040
5500db8189SAndy Fleming #define QS6612_PCR_TX_ISOLATE	0x0020
5600db8189SAndy Fleming #define QS6612_PCR_MLT3_DIS	0x0002
5700db8189SAndy Fleming #define QS6612_PCR_SCRM_DESCRM	0x0001
5800db8189SAndy Fleming 
5900db8189SAndy Fleming MODULE_DESCRIPTION("Quality Semiconductor PHY driver");
6000db8189SAndy Fleming MODULE_AUTHOR("Andy Fleming");
6100db8189SAndy Fleming MODULE_LICENSE("GPL");
6200db8189SAndy Fleming 
6300db8189SAndy Fleming /* Returns 0, unless there's a write error */
6400db8189SAndy Fleming static int qs6612_config_init(struct phy_device *phydev)
6500db8189SAndy Fleming {
6600db8189SAndy Fleming 	/* The PHY powers up isolated on the RPX,
6700db8189SAndy Fleming 	 * so send a command to allow operation.
6800db8189SAndy Fleming 	 * XXX - My docs indicate this should be 0x0940
6900db8189SAndy Fleming 	 * ...or something.  The current value sets three
7000db8189SAndy Fleming 	 * reserved bits, bit 11, which specifies it should be
7100db8189SAndy Fleming 	 * set to one, bit 10, which specifies it should be set
7200db8189SAndy Fleming 	 * to 0, and bit 7, which doesn't specify.  However, my
7300db8189SAndy Fleming 	 * docs are preliminary, and I will leave it like this
7400db8189SAndy Fleming 	 * until someone more knowledgable corrects me or it.
7500db8189SAndy Fleming 	 * -- Andy Fleming
7600db8189SAndy Fleming 	 */
7700db8189SAndy Fleming 	return phy_write(phydev, MII_QS6612_PCR, 0x0dc0);
7800db8189SAndy Fleming }
7900db8189SAndy Fleming 
8000db8189SAndy Fleming static int qs6612_ack_interrupt(struct phy_device *phydev)
8100db8189SAndy Fleming {
8200db8189SAndy Fleming 	int err;
8300db8189SAndy Fleming 
8400db8189SAndy Fleming 	err = phy_read(phydev, MII_QS6612_ISR);
8500db8189SAndy Fleming 
8600db8189SAndy Fleming 	if (err < 0)
8700db8189SAndy Fleming 		return err;
8800db8189SAndy Fleming 
8900db8189SAndy Fleming 	err = phy_read(phydev, MII_BMSR);
9000db8189SAndy Fleming 
9100db8189SAndy Fleming 	if (err < 0)
9200db8189SAndy Fleming 		return err;
9300db8189SAndy Fleming 
9400db8189SAndy Fleming 	err = phy_read(phydev, MII_EXPANSION);
9500db8189SAndy Fleming 
9600db8189SAndy Fleming 	if (err < 0)
9700db8189SAndy Fleming 		return err;
9800db8189SAndy Fleming 
9900db8189SAndy Fleming 	return 0;
10000db8189SAndy Fleming }
10100db8189SAndy Fleming 
10200db8189SAndy Fleming static int qs6612_config_intr(struct phy_device *phydev)
10300db8189SAndy Fleming {
10400db8189SAndy Fleming 	int err;
10500db8189SAndy Fleming 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
10600db8189SAndy Fleming 		err = phy_write(phydev, MII_QS6612_IMR,
10700db8189SAndy Fleming 				MII_QS6612_IMR_INIT);
10800db8189SAndy Fleming 	else
10900db8189SAndy Fleming 		err = phy_write(phydev, MII_QS6612_IMR, 0);
11000db8189SAndy Fleming 
11100db8189SAndy Fleming 	return err;
11200db8189SAndy Fleming 
11300db8189SAndy Fleming }
11400db8189SAndy Fleming 
11500db8189SAndy Fleming static struct phy_driver qs6612_driver = {
11600db8189SAndy Fleming 	.phy_id		= 0x00181440,
11700db8189SAndy Fleming 	.name		= "QS6612",
11800db8189SAndy Fleming 	.phy_id_mask	= 0xfffffff0,
11900db8189SAndy Fleming 	.features	= PHY_BASIC_FEATURES,
12000db8189SAndy Fleming 	.flags		= PHY_HAS_INTERRUPT,
12100db8189SAndy Fleming 	.config_init	= qs6612_config_init,
12200db8189SAndy Fleming 	.config_aneg	= genphy_config_aneg,
12300db8189SAndy Fleming 	.read_status	= genphy_read_status,
12400db8189SAndy Fleming 	.ack_interrupt	= qs6612_ack_interrupt,
12500db8189SAndy Fleming 	.config_intr	= qs6612_config_intr,
12600db8189SAndy Fleming 	.driver 	= { .owner = THIS_MODULE,},
12700db8189SAndy Fleming };
12800db8189SAndy Fleming 
12900db8189SAndy Fleming static int __init qs6612_init(void)
13000db8189SAndy Fleming {
13100db8189SAndy Fleming 	return phy_driver_register(&qs6612_driver);
13200db8189SAndy Fleming }
13300db8189SAndy Fleming 
13400db8189SAndy Fleming static void __exit qs6612_exit(void)
13500db8189SAndy Fleming {
13600db8189SAndy Fleming 	phy_driver_unregister(&qs6612_driver);
13700db8189SAndy Fleming }
13800db8189SAndy Fleming 
13900db8189SAndy Fleming module_init(qs6612_init);
14000db8189SAndy Fleming module_exit(qs6612_exit);
141*4e4f10f6SDavid Woodhouse 
142*4e4f10f6SDavid Woodhouse static struct mdio_device_id qs6612_tbl[] = {
143*4e4f10f6SDavid Woodhouse 	{ 0x00181440, 0xfffffff0 },
144*4e4f10f6SDavid Woodhouse 	{ }
145*4e4f10f6SDavid Woodhouse };
146*4e4f10f6SDavid Woodhouse 
147*4e4f10f6SDavid Woodhouse MODULE_DEVICE_TABLE(mdio, qs6612_tbl);
148