xref: /openbmc/linux/drivers/net/phy/micrel.c (revision fc3973a1fa090d5f5437621a9ae1f2232a04ee5b)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10d0507009SDavid J. Choi  *
11d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
12d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
13d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
14d0507009SDavid J. Choi  * option) any later version.
15d0507009SDavid J. Choi  *
167ab59dc1SDavid J. Choi  * Support : Micrel Phys:
177ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
187ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
197ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
207ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
217ab59dc1SDavid J. Choi  *			   ksz8061,
227ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
23*fc3973a1SWoojung Huh  *			 ksz9477
24d0507009SDavid J. Choi  */
25d0507009SDavid J. Choi 
26d0507009SDavid J. Choi #include <linux/kernel.h>
27d0507009SDavid J. Choi #include <linux/module.h>
28d0507009SDavid J. Choi #include <linux/phy.h>
29d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
30954c3967SSean Cross #include <linux/of.h>
311fadee0cSSascha Hauer #include <linux/clk.h>
32d0507009SDavid J. Choi 
33212ea99aSMarek Vasut /* Operation Mode Strap Override */
34212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3500aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
362b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3700aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3800aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
39212ea99aSMarek Vasut 
4051f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4151f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4200aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4700aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4800aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4900aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
5051f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5151f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5251f932c4SChoi, David 
535a16778eSJohan Hovold /* PHY Control 1 */
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
555a16778eSJohan Hovold 
565a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
575a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
585a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5951f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
6000aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
6163f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
6251f932c4SChoi, David 
63954c3967SSean Cross /* Write/read to/from extended registers */
64954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
65954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
66954c3967SSean Cross 
67954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
68954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
69954c3967SSean Cross 
70954c3967SSean Cross /* Extended registers */
71954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
72954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
73954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
74954c3967SSean Cross 
75954c3967SSean Cross #define PS_TO_REG				200
76954c3967SSean Cross 
772b2427d0SAndrew Lunn struct kszphy_hw_stat {
782b2427d0SAndrew Lunn 	const char *string;
792b2427d0SAndrew Lunn 	u8 reg;
802b2427d0SAndrew Lunn 	u8 bits;
812b2427d0SAndrew Lunn };
822b2427d0SAndrew Lunn 
832b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
842b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
852b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
862b2427d0SAndrew Lunn };
872b2427d0SAndrew Lunn 
88e6a423a8SJohan Hovold struct kszphy_type {
89e6a423a8SJohan Hovold 	u32 led_mode_reg;
90c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
910f95903eSJohan Hovold 	bool has_broadcast_disable;
922b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9363f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
94e6a423a8SJohan Hovold };
95e6a423a8SJohan Hovold 
96e6a423a8SJohan Hovold struct kszphy_priv {
97e6a423a8SJohan Hovold 	const struct kszphy_type *type;
98e7a792e9SJohan Hovold 	int led_mode;
9963f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
10063f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
1012b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
102e6a423a8SJohan Hovold };
103e6a423a8SJohan Hovold 
104e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
105e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
106d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1072b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10863f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
109e6a423a8SJohan Hovold };
110e6a423a8SJohan Hovold 
111e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
112e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
113e6a423a8SJohan Hovold };
114e6a423a8SJohan Hovold 
115e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
116e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1172b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
118e6a423a8SJohan Hovold };
119e6a423a8SJohan Hovold 
120e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
121e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1220f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1232b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12486dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
125e6a423a8SJohan Hovold };
126e6a423a8SJohan Hovold 
127c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
128c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
129c6f9575cSJohan Hovold };
130c6f9575cSJohan Hovold 
131c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
132c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
133c6f9575cSJohan Hovold };
134c6f9575cSJohan Hovold 
135954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
136954c3967SSean Cross 				u32 regnum, u16 val)
137954c3967SSean Cross {
138954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
139954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
140954c3967SSean Cross }
141954c3967SSean Cross 
142954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
143954c3967SSean Cross 				u32 regnum)
144954c3967SSean Cross {
145954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
146954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
147954c3967SSean Cross }
148954c3967SSean Cross 
14951f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
15051f932c4SChoi, David {
15151f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
15251f932c4SChoi, David 	int rc;
15351f932c4SChoi, David 
15451f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15551f932c4SChoi, David 
15651f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15751f932c4SChoi, David }
15851f932c4SChoi, David 
15951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
16051f932c4SChoi, David {
161c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
162c6f9575cSJohan Hovold 	int temp;
163c6f9575cSJohan Hovold 	u16 mask;
164c6f9575cSJohan Hovold 
165c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
166c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
167c6f9575cSJohan Hovold 	else
168c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16951f932c4SChoi, David 
17051f932c4SChoi, David 	/* set the interrupt pin active low */
17151f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1725bb8fc0dSJohan Hovold 	if (temp < 0)
1735bb8fc0dSJohan Hovold 		return temp;
174c6f9575cSJohan Hovold 	temp &= ~mask;
17551f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17651f932c4SChoi, David 
177c6f9575cSJohan Hovold 	/* enable / disable interrupts */
178c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
179c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
180c6f9575cSJohan Hovold 	else
181c6f9575cSJohan Hovold 		temp = 0;
18251f932c4SChoi, David 
183c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18451f932c4SChoi, David }
185d0507009SDavid J. Choi 
18663f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18763f44b2bSJohan Hovold {
18863f44b2bSJohan Hovold 	int ctrl;
18963f44b2bSJohan Hovold 
19063f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
19163f44b2bSJohan Hovold 	if (ctrl < 0)
19263f44b2bSJohan Hovold 		return ctrl;
19363f44b2bSJohan Hovold 
19463f44b2bSJohan Hovold 	if (val)
19563f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19663f44b2bSJohan Hovold 	else
19763f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19863f44b2bSJohan Hovold 
19963f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
20063f44b2bSJohan Hovold }
20163f44b2bSJohan Hovold 
202e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20320d8435aSBen Dooks {
2045a16778eSJohan Hovold 	int rc, temp, shift;
2058620546cSJohan Hovold 
2065a16778eSJohan Hovold 	switch (reg) {
2075a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2085a16778eSJohan Hovold 		shift = 14;
2095a16778eSJohan Hovold 		break;
2105a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2115a16778eSJohan Hovold 		shift = 4;
2125a16778eSJohan Hovold 		break;
2135a16778eSJohan Hovold 	default:
2145a16778eSJohan Hovold 		return -EINVAL;
2155a16778eSJohan Hovold 	}
2165a16778eSJohan Hovold 
21720d8435aSBen Dooks 	temp = phy_read(phydev, reg);
218b7035860SJohan Hovold 	if (temp < 0) {
219b7035860SJohan Hovold 		rc = temp;
220b7035860SJohan Hovold 		goto out;
221b7035860SJohan Hovold 	}
22220d8435aSBen Dooks 
22328bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22420d8435aSBen Dooks 	temp |= val << shift;
22520d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
226b7035860SJohan Hovold out:
227b7035860SJohan Hovold 	if (rc < 0)
22872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22920d8435aSBen Dooks 
230b7035860SJohan Hovold 	return rc;
23120d8435aSBen Dooks }
23220d8435aSBen Dooks 
233bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
234bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
235bde15129SJohan Hovold  */
236bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
237bde15129SJohan Hovold {
238bde15129SJohan Hovold 	int ret;
239bde15129SJohan Hovold 
240bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
241bde15129SJohan Hovold 	if (ret < 0)
242bde15129SJohan Hovold 		goto out;
243bde15129SJohan Hovold 
244bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
245bde15129SJohan Hovold out:
246bde15129SJohan Hovold 	if (ret)
24772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
248bde15129SJohan Hovold 
249bde15129SJohan Hovold 	return ret;
250bde15129SJohan Hovold }
251bde15129SJohan Hovold 
2522b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2532b0ba96cSSylvain Rochet {
2542b0ba96cSSylvain Rochet 	int ret;
2552b0ba96cSSylvain Rochet 
2562b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2572b0ba96cSSylvain Rochet 	if (ret < 0)
2582b0ba96cSSylvain Rochet 		goto out;
2592b0ba96cSSylvain Rochet 
2602b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2612b0ba96cSSylvain Rochet 		return 0;
2622b0ba96cSSylvain Rochet 
2632b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2642b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2652b0ba96cSSylvain Rochet out:
2662b0ba96cSSylvain Rochet 	if (ret)
26772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2682b0ba96cSSylvain Rochet 
2692b0ba96cSSylvain Rochet 	return ret;
2702b0ba96cSSylvain Rochet }
2712b0ba96cSSylvain Rochet 
272d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
273d0507009SDavid J. Choi {
274e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
275e6a423a8SJohan Hovold 	const struct kszphy_type *type;
27663f44b2bSJohan Hovold 	int ret;
277d0507009SDavid J. Choi 
278e6a423a8SJohan Hovold 	if (!priv)
279e6a423a8SJohan Hovold 		return 0;
280e6a423a8SJohan Hovold 
281e6a423a8SJohan Hovold 	type = priv->type;
282e6a423a8SJohan Hovold 
2830f95903eSJohan Hovold 	if (type->has_broadcast_disable)
2840f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
2850f95903eSJohan Hovold 
2862b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
2872b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
2882b0ba96cSSylvain Rochet 
28963f44b2bSJohan Hovold 	if (priv->rmii_ref_clk_sel) {
29063f44b2bSJohan Hovold 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
29163f44b2bSJohan Hovold 		if (ret) {
29272ba48beSAndrew Lunn 			phydev_err(phydev,
29372ba48beSAndrew Lunn 				   "failed to set rmii reference clock\n");
29463f44b2bSJohan Hovold 			return ret;
29563f44b2bSJohan Hovold 		}
29663f44b2bSJohan Hovold 	}
29763f44b2bSJohan Hovold 
298e7a792e9SJohan Hovold 	if (priv->led_mode >= 0)
299e7a792e9SJohan Hovold 		kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
300e6a423a8SJohan Hovold 
301e6a423a8SJohan Hovold 	return 0;
30220d8435aSBen Dooks }
30320d8435aSBen Dooks 
30477501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
30577501a79SPhilipp Zabel {
30677501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
30777501a79SPhilipp Zabel 
30877501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
30977501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
31077501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
311ffa54a23SKirill Esipov 		phydev->supported &= SUPPORTED_100baseT_Full |
31277501a79SPhilipp Zabel 				     SUPPORTED_100baseT_Half;
313ffa54a23SKirill Esipov 		phydev->supported |= SUPPORTED_FIBRE;
314ffa54a23SKirill Esipov 		phydev->advertising &= ADVERTISED_100baseT_Full |
31577501a79SPhilipp Zabel 				       ADVERTISED_100baseT_Half;
316ffa54a23SKirill Esipov 		phydev->advertising |= ADVERTISED_FIBRE;
31777501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
31877501a79SPhilipp Zabel 	}
31977501a79SPhilipp Zabel 
32077501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
32177501a79SPhilipp Zabel }
32277501a79SPhilipp Zabel 
32377501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
32477501a79SPhilipp Zabel {
32577501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
32677501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
32777501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
32877501a79SPhilipp Zabel 		return 0;
32977501a79SPhilipp Zabel 	}
33077501a79SPhilipp Zabel 
33177501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
33277501a79SPhilipp Zabel }
33377501a79SPhilipp Zabel 
334954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
3353c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
3363c9a9f7fSJaeden Amero 				       u16 reg,
3373c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
3383c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
339954c3967SSean Cross {
340954c3967SSean Cross 	int val1 = -1;
341954c3967SSean Cross 	int val2 = -2;
342954c3967SSean Cross 	int val3 = -3;
343954c3967SSean Cross 	int val4 = -4;
344954c3967SSean Cross 	int newval;
345954c3967SSean Cross 	int matches = 0;
346954c3967SSean Cross 
347954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
348954c3967SSean Cross 		matches++;
349954c3967SSean Cross 
350954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
351954c3967SSean Cross 		matches++;
352954c3967SSean Cross 
353954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
354954c3967SSean Cross 		matches++;
355954c3967SSean Cross 
356954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
357954c3967SSean Cross 		matches++;
358954c3967SSean Cross 
359954c3967SSean Cross 	if (!matches)
360954c3967SSean Cross 		return 0;
361954c3967SSean Cross 
362954c3967SSean Cross 	if (matches < 4)
363954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
364954c3967SSean Cross 	else
365954c3967SSean Cross 		newval = 0;
366954c3967SSean Cross 
367954c3967SSean Cross 	if (val1 != -1)
368954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
369954c3967SSean Cross 
3706a119745SHubert Chaumette 	if (val2 != -2)
371954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
372954c3967SSean Cross 
3736a119745SHubert Chaumette 	if (val3 != -3)
374954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
375954c3967SSean Cross 
3766a119745SHubert Chaumette 	if (val4 != -4)
377954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
378954c3967SSean Cross 
379954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
380954c3967SSean Cross }
381954c3967SSean Cross 
382954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
383954c3967SSean Cross {
384e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
3853c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
386651df218SAndrew Lunn 	const struct device *dev_walker;
387954c3967SSean Cross 
388651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
389651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
390651df218SAndrew Lunn 	 * find a device with an OF node.
391651df218SAndrew Lunn 	 */
392e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
393651df218SAndrew Lunn 	do {
394651df218SAndrew Lunn 		of_node = dev_walker->of_node;
395651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
396651df218SAndrew Lunn 
397651df218SAndrew Lunn 	} while (!of_node && dev_walker);
398954c3967SSean Cross 
399954c3967SSean Cross 	if (of_node) {
400954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
401954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
402954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
403954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
404954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
405954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
406954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
407954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
408954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
409954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
410954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
411954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
412954c3967SSean Cross 	}
413954c3967SSean Cross 	return 0;
414954c3967SSean Cross }
415954c3967SSean Cross 
4166e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
4176e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
4186e4b8273SHubert Chaumette #define OP_DATA				1
4196e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4206e4b8273SHubert Chaumette 
4216e4b8273SHubert Chaumette /* Extended registers */
4226270e1aeSJaeden Amero /* MMD Address 0x0 */
4236270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4246270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4256270e1aeSJaeden Amero 
426ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4276e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4286e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4296e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4306e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4316e4b8273SHubert Chaumette 
432af70c1f9SMike Looijmans /* MMD Address 0x1C */
433af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
434af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
435af70c1f9SMike Looijmans 
4366e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
4376e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
4386e4b8273SHubert Chaumette {
4396e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4406e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4416e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4426e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
4436e4b8273SHubert Chaumette }
4446e4b8273SHubert Chaumette 
4456e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
4466e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
4476e4b8273SHubert Chaumette {
4486e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4496e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4506e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4516e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
4526e4b8273SHubert Chaumette }
4536e4b8273SHubert Chaumette 
4546e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4553c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4566e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4573c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
4586e4b8273SHubert Chaumette {
4596e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4606e4b8273SHubert Chaumette 	int matches = 0;
4616e4b8273SHubert Chaumette 	u16 mask;
4626e4b8273SHubert Chaumette 	u16 maxval;
4636e4b8273SHubert Chaumette 	u16 newval;
4646e4b8273SHubert Chaumette 	int i;
4656e4b8273SHubert Chaumette 
4666e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4676e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4686e4b8273SHubert Chaumette 			matches++;
4696e4b8273SHubert Chaumette 
4706e4b8273SHubert Chaumette 	if (!matches)
4716e4b8273SHubert Chaumette 		return 0;
4726e4b8273SHubert Chaumette 
4736e4b8273SHubert Chaumette 	if (matches < numfields)
4746e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
4756e4b8273SHubert Chaumette 	else
4766e4b8273SHubert Chaumette 		newval = 0;
4776e4b8273SHubert Chaumette 
4786e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
4796e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4806e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
4816e4b8273SHubert Chaumette 			mask = 0xffff;
4826e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
4836e4b8273SHubert Chaumette 			newval = (newval & mask) |
4846e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
4856e4b8273SHubert Chaumette 					<< (field_sz * i));
4866e4b8273SHubert Chaumette 		}
4876e4b8273SHubert Chaumette 
4886e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
4896e4b8273SHubert Chaumette }
4906e4b8273SHubert Chaumette 
4916270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
4926270e1aeSJaeden Amero {
4936270e1aeSJaeden Amero 	int result;
4946270e1aeSJaeden Amero 
4956270e1aeSJaeden Amero 	/* Center KSZ9031RNX FLP timing at 16ms. */
4966270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
4976270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
4986270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
4996270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
5006270e1aeSJaeden Amero 
5016270e1aeSJaeden Amero 	if (result)
5026270e1aeSJaeden Amero 		return result;
5036270e1aeSJaeden Amero 
5046270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5056270e1aeSJaeden Amero }
5066270e1aeSJaeden Amero 
507af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
508af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
509af70c1f9SMike Looijmans {
510af70c1f9SMike Looijmans 	int reg;
511af70c1f9SMike Looijmans 
512af70c1f9SMike Looijmans 	reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
513af70c1f9SMike Looijmans 	if (reg < 0)
514af70c1f9SMike Looijmans 		return reg;
515af70c1f9SMike Looijmans 	return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
516af70c1f9SMike Looijmans 				      reg | MII_KSZ9031RN_EDPD_ENABLE);
517af70c1f9SMike Looijmans }
518af70c1f9SMike Looijmans 
5196e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5206e4b8273SHubert Chaumette {
521e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5223c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5233c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5243c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5256e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5266e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5276e4b8273SHubert Chaumette 	};
5283c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5296e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5306e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5316e4b8273SHubert Chaumette 	};
5323c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
533b4c19f71SRoosen Henri 	const struct device *dev_walker;
534af70c1f9SMike Looijmans 	int result;
535af70c1f9SMike Looijmans 
536af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
537af70c1f9SMike Looijmans 	if (result < 0)
538af70c1f9SMike Looijmans 		return result;
5396e4b8273SHubert Chaumette 
540b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
541b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
542b4c19f71SRoosen Henri 	 * find a device with an OF node.
543b4c19f71SRoosen Henri 	 */
5449d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
545b4c19f71SRoosen Henri 	do {
546b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
547b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
548b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5496e4b8273SHubert Chaumette 
5506e4b8273SHubert Chaumette 	if (of_node) {
5516e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5526e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
5536e4b8273SHubert Chaumette 				clk_skews, 2);
5546e4b8273SHubert Chaumette 
5556e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5566e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
5576e4b8273SHubert Chaumette 				control_skews, 2);
5586e4b8273SHubert Chaumette 
5596e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5606e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
5616e4b8273SHubert Chaumette 				rx_data_skews, 4);
5626e4b8273SHubert Chaumette 
5636e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5646e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
5656e4b8273SHubert Chaumette 				tx_data_skews, 4);
5666e4b8273SHubert Chaumette 	}
5676270e1aeSJaeden Amero 
5686270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
5696e4b8273SHubert Chaumette }
5706e4b8273SHubert Chaumette 
57193272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
57200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
57300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
57432d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
57593272e07SJean-Christophe PLAGNIOL-VILLARD {
57693272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
57793272e07SJean-Christophe PLAGNIOL-VILLARD 
57893272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
57993272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
58093272e07SJean-Christophe PLAGNIOL-VILLARD 
58193272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
58293272e07SJean-Christophe PLAGNIOL-VILLARD 
58393272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
58493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
58593272e07SJean-Christophe PLAGNIOL-VILLARD 	else
58693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
58793272e07SJean-Christophe PLAGNIOL-VILLARD 
58893272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
58993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
59093272e07SJean-Christophe PLAGNIOL-VILLARD 	else
59193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
59293272e07SJean-Christophe PLAGNIOL-VILLARD 
59393272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
59493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
59593272e07SJean-Christophe PLAGNIOL-VILLARD 
59693272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
59793272e07SJean-Christophe PLAGNIOL-VILLARD }
59893272e07SJean-Christophe PLAGNIOL-VILLARD 
599d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
600d2fd719bSNathan Sullivan {
601d2fd719bSNathan Sullivan 	int err;
602d2fd719bSNathan Sullivan 	int regval;
603d2fd719bSNathan Sullivan 
604d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
605d2fd719bSNathan Sullivan 	if (err)
606d2fd719bSNathan Sullivan 		return err;
607d2fd719bSNathan Sullivan 
608d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
609d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
610d2fd719bSNathan Sullivan 	 */
611d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
612d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
613d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
614d2fd719bSNathan Sullivan 		phydev->link = 0;
615d2fd719bSNathan Sullivan 	}
616d2fd719bSNathan Sullivan 
617d2fd719bSNathan Sullivan 	return 0;
618d2fd719bSNathan Sullivan }
619d2fd719bSNathan Sullivan 
62093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
62193272e07SJean-Christophe PLAGNIOL-VILLARD {
62293272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
62393272e07SJean-Christophe PLAGNIOL-VILLARD }
62493272e07SJean-Christophe PLAGNIOL-VILLARD 
62519936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the
62619936942SVince Bridgers  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
62719936942SVince Bridgers  * MMD extended PHY registers.
62819936942SVince Bridgers  */
62919936942SVince Bridgers static int
630d11437e0SRussell King ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum)
63119936942SVince Bridgers {
63219936942SVince Bridgers 	return -1;
63319936942SVince Bridgers }
63419936942SVince Bridgers 
63519936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support
63619936942SVince Bridgers  * standard IEEE MMD extended PHY registers.
63719936942SVince Bridgers  */
638d11437e0SRussell King static int
639d11437e0SRussell King ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum, u16 val)
64019936942SVince Bridgers {
641d11437e0SRussell King 	return -1;
64219936942SVince Bridgers }
64319936942SVince Bridgers 
6442b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
6452b2427d0SAndrew Lunn {
6462b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
6472b2427d0SAndrew Lunn }
6482b2427d0SAndrew Lunn 
6492b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
6502b2427d0SAndrew Lunn {
6512b2427d0SAndrew Lunn 	int i;
6522b2427d0SAndrew Lunn 
6532b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
6542b2427d0SAndrew Lunn 		memcpy(data + i * ETH_GSTRING_LEN,
6552b2427d0SAndrew Lunn 		       kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
6562b2427d0SAndrew Lunn 	}
6572b2427d0SAndrew Lunn }
6582b2427d0SAndrew Lunn 
6592b2427d0SAndrew Lunn #ifndef UINT64_MAX
6602b2427d0SAndrew Lunn #define UINT64_MAX              (u64)(~((u64)0))
6612b2427d0SAndrew Lunn #endif
6622b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
6632b2427d0SAndrew Lunn {
6642b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
6652b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
666321b4d4bSAndrew Lunn 	int val;
667321b4d4bSAndrew Lunn 	u64 ret;
6682b2427d0SAndrew Lunn 
6692b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
6702b2427d0SAndrew Lunn 	if (val < 0) {
671321b4d4bSAndrew Lunn 		ret = UINT64_MAX;
6722b2427d0SAndrew Lunn 	} else {
6732b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
6742b2427d0SAndrew Lunn 		priv->stats[i] += val;
675321b4d4bSAndrew Lunn 		ret = priv->stats[i];
6762b2427d0SAndrew Lunn 	}
6772b2427d0SAndrew Lunn 
678321b4d4bSAndrew Lunn 	return ret;
6792b2427d0SAndrew Lunn }
6802b2427d0SAndrew Lunn 
6812b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
6822b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
6832b2427d0SAndrew Lunn {
6842b2427d0SAndrew Lunn 	int i;
6852b2427d0SAndrew Lunn 
6862b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
6872b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
6882b2427d0SAndrew Lunn }
6892b2427d0SAndrew Lunn 
690836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
691836384d2SWenyou Yang {
692836384d2SWenyou Yang 	/* Disable PHY Interrupts */
693836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
694836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
695836384d2SWenyou Yang 		if (phydev->drv->config_intr)
696836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
697836384d2SWenyou Yang 	}
698836384d2SWenyou Yang 
699836384d2SWenyou Yang 	return genphy_suspend(phydev);
700836384d2SWenyou Yang }
701836384d2SWenyou Yang 
702f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
703f5aba91dSAlexandre Belloni {
704836384d2SWenyou Yang 	genphy_resume(phydev);
705f5aba91dSAlexandre Belloni 
706836384d2SWenyou Yang 	/* Enable PHY Interrupts */
707836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
708836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
709836384d2SWenyou Yang 		if (phydev->drv->config_intr)
710836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
711836384d2SWenyou Yang 	}
712f5aba91dSAlexandre Belloni 
713f5aba91dSAlexandre Belloni 	return 0;
714f5aba91dSAlexandre Belloni }
715f5aba91dSAlexandre Belloni 
716e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
717e6a423a8SJohan Hovold {
718e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
719e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
720e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
72163f44b2bSJohan Hovold 	struct clk *clk;
722e7a792e9SJohan Hovold 	int ret;
723e6a423a8SJohan Hovold 
724e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
725e6a423a8SJohan Hovold 	if (!priv)
726e6a423a8SJohan Hovold 		return -ENOMEM;
727e6a423a8SJohan Hovold 
728e6a423a8SJohan Hovold 	phydev->priv = priv;
729e6a423a8SJohan Hovold 
730e6a423a8SJohan Hovold 	priv->type = type;
731e6a423a8SJohan Hovold 
732e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
733e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
734e7a792e9SJohan Hovold 				&priv->led_mode);
735e7a792e9SJohan Hovold 		if (ret)
736e7a792e9SJohan Hovold 			priv->led_mode = -1;
737e7a792e9SJohan Hovold 
738e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
73972ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
740e7a792e9SJohan Hovold 				   priv->led_mode);
741e7a792e9SJohan Hovold 			priv->led_mode = -1;
742e7a792e9SJohan Hovold 		}
743e7a792e9SJohan Hovold 	} else {
744e7a792e9SJohan Hovold 		priv->led_mode = -1;
745e7a792e9SJohan Hovold 	}
746e7a792e9SJohan Hovold 
747e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
748bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
749bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
7501fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
75186dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
7521fadee0cSSascha Hauer 
75363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
75486dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
75586dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
75663f44b2bSJohan Hovold 
7571fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
75886dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
7591fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
76086dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
7611fadee0cSSascha Hauer 		} else {
76272ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
76372ba48beSAndrew Lunn 				   rate);
7641fadee0cSSascha Hauer 			return -EINVAL;
7651fadee0cSSascha Hauer 		}
7661fadee0cSSascha Hauer 	}
7671fadee0cSSascha Hauer 
76863f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
76963f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
77063f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
77163f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
77263f44b2bSJohan Hovold 	}
77363f44b2bSJohan Hovold 
77463f44b2bSJohan Hovold 	return 0;
7751fadee0cSSascha Hauer }
7761fadee0cSSascha Hauer 
777d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
778d5bf9071SChristian Hohnstaedt {
77951f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
780f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
78151f932c4SChoi, David 	.name		= "Micrel KS8737",
782529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
7831b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
784c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
785d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
786d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
787d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
78851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
789c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
7901a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7911a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
792d5bf9071SChristian Hohnstaedt }, {
793212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
794212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
7957ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
796529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
7971b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
798e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
79963f44b2bSJohan Hovold 	.probe		= kszphy_probe,
800d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
801212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
802212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
803212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
804212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
8052b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8062b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8072b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8081a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8091a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
810212ea99aSMarek Vasut }, {
811b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
812b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
813b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
814529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8151b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
816e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
81763f44b2bSJohan Hovold 	.probe		= kszphy_probe,
818d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
819b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
820b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
821b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
822b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
8232b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8242b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8252b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8261a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8271a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
828b818d1a7SHector Palacios }, {
829510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
830f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
831510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
832529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8331b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
834e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
835e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
83677501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
83777501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
838d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
83951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
84051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8412b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8422b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8432b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8441a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8451a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
846d5bf9071SChristian Hohnstaedt }, {
8474bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
848f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
8494bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
850529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8511b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
852e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
853e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
854e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
8554bd7b512SSergei Shtylyov 	.config_aneg	= genphy_config_aneg,
8564bd7b512SSergei Shtylyov 	.read_status	= genphy_read_status,
8574bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
8584bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
8592b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8602b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8612b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8624bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
8634bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
8644bd7b512SSergei Shtylyov }, {
865510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
866f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
867510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
868529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8691b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
870e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
871e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
87263f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
87351f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
87451f932c4SChoi, David 	.read_status	= genphy_read_status,
87551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
87651f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8772b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8782b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8792b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8801a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8811a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
882d5bf9071SChristian Hohnstaedt }, {
883510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
884510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
885ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
886529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8871b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
888e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
889e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
890e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
89151f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
89251f932c4SChoi, David 	.read_status	= genphy_read_status,
89351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
89451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8952b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8962b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8972b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8981a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8991a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
900d5bf9071SChristian Hohnstaedt }, {
9017ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
9027ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
903f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
904529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9051b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
906e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
907e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
9080f95903eSJohan Hovold 	.config_init	= kszphy_config_init,
9097ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
9107ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
9117ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
9127ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
9132b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9142b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9152b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
916836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
917f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
9187ab59dc1SDavid J. Choi }, {
9197ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
9207ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
921f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
922529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9231b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9247ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
9257ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
9267ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
9277ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
9287ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
9291a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9301a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9317ab59dc1SDavid J. Choi }, {
932d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
93348d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
934d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
935529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
9361b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
937c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
938bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
939954c3967SSean Cross 	.config_init	= ksz9021_config_init,
940d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
941d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
94251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
943c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9442b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9452b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9462b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9471a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9481a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
949d11437e0SRussell King 	.read_mmd	= ksz9021_rd_mmd_phyreg,
950d11437e0SRussell King 	.write_mmd	= ksz9021_wr_mmd_phyreg,
95193272e07SJean-Christophe PLAGNIOL-VILLARD }, {
9527ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
953f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9547ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
955529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
9561b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
957c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
958bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
9596e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
9607ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
961d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
9627ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
963c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9642b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9652b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9662b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9671a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
968f64f1482SXander Huff 	.resume		= kszphy_resume,
9697ab59dc1SDavid J. Choi }, {
97093272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
971f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
97293272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
97393272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
97493272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
97593272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
9761a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9771a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9787ab59dc1SDavid J. Choi }, {
9797ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
980f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9817ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
982529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9831b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9847ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
9857ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
9867ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
9871a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9881a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9899d162ed6SSean Nyekjaer }, {
9909d162ed6SSean Nyekjaer 	.phy_id		= PHY_ID_KSZ8795,
9919d162ed6SSean Nyekjaer 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9929d162ed6SSean Nyekjaer 	.name		= "Micrel KSZ8795",
993cf626c3bSSean Nyekjaer 	.features	= PHY_BASIC_FEATURES,
9941b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9959d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
9969d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
9979d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
9989d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
9999d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1000*fc3973a1SWoojung Huh }, {
1001*fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1002*fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1003*fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1004*fc3973a1SWoojung Huh 	.features	= PHY_GBIT_FEATURES,
1005*fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1006*fc3973a1SWoojung Huh 	.config_aneg	= genphy_config_aneg,
1007*fc3973a1SWoojung Huh 	.read_status	= genphy_read_status,
1008*fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1009*fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1010d5bf9071SChristian Hohnstaedt } };
1011d0507009SDavid J. Choi 
101250fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1013d0507009SDavid J. Choi 
1014d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1015d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1016d0507009SDavid J. Choi MODULE_LICENSE("GPL");
101752a60ed2SDavid S. Miller 
1018cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
101948d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1020f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1021ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1022f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1023212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1024b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1025f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1026f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1027f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1028f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1029f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1030f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
103152a60ed2SDavid S. Miller 	{ }
103252a60ed2SDavid S. Miller };
103352a60ed2SDavid S. Miller 
103452a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1035