1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+ 2d0507009SDavid J. Choi /* 3d0507009SDavid J. Choi * drivers/net/phy/micrel.c 4d0507009SDavid J. Choi * 5d0507009SDavid J. Choi * Driver for Micrel PHYs 6d0507009SDavid J. Choi * 7d0507009SDavid J. Choi * Author: David J. Choi 8d0507009SDavid J. Choi * 97ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 10ee0dc2fbSJohan Hovold * Copyright (c) 2014 Johan Hovold <johan@kernel.org> 11d0507009SDavid J. Choi * 127ab59dc1SDavid J. Choi * Support : Micrel Phys: 13bff5b4b3SYuiko Oshino * Giga phys: ksz9021, ksz9031, ksz9131 147ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 157ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 167ab59dc1SDavid J. Choi * ksz8081, ksz8091, 177ab59dc1SDavid J. Choi * ksz8061, 187ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 19fc3973a1SWoojung Huh * ksz9477 20d0507009SDavid J. Choi */ 21d0507009SDavid J. Choi 22bcf3440cSOleksij Rempel #include <linux/bitfield.h> 2349011e0cSOleksij Rempel #include <linux/ethtool_netlink.h> 24d0507009SDavid J. Choi #include <linux/kernel.h> 25d0507009SDavid J. Choi #include <linux/module.h> 26d0507009SDavid J. Choi #include <linux/phy.h> 27d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 28954c3967SSean Cross #include <linux/of.h> 291fadee0cSSascha Hauer #include <linux/clk.h> 306110dff7SOleksij Rempel #include <linux/delay.h> 31ece19502SDivya Koppera #include <linux/ptp_clock_kernel.h> 32ece19502SDivya Koppera #include <linux/ptp_clock.h> 33ece19502SDivya Koppera #include <linux/ptp_classify.h> 34ece19502SDivya Koppera #include <linux/net_tstamp.h> 35738871b0SMichael Walle #include <linux/gpio/consumer.h> 36d0507009SDavid J. Choi 37212ea99aSMarek Vasut /* Operation Mode Strap Override */ 38212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 397a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST BIT(15) 4000aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 412b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON BIT(5) 4200aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 4300aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 44212ea99aSMarek Vasut 4551f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 4651f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 4700aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4800aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4900aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 5000aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 5100aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 5200aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 5300aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 5400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 5551f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 5651f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 5759ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS BIT(2) 5859ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS BIT(0) 5959ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS (KSZPHY_INTCS_LINK_DOWN_STATUS |\ 6059ca4e58SIoana Ciornei KSZPHY_INTCS_LINK_UP_STATUS) 6151f932c4SChoi, David 6249011e0cSOleksij Rempel /* LinkMD Control/Status */ 6349011e0cSOleksij Rempel #define KSZ8081_LMD 0x1d 6449011e0cSOleksij Rempel #define KSZ8081_LMD_ENABLE_TEST BIT(15) 6549011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_NORMAL 0 6649011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_OPEN 1 6749011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_SHORT 2 6849011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_FAIL 3 6949011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_MASK GENMASK(14, 13) 7049011e0cSOleksij Rempel /* Short cable (<10 meter) has been detected by LinkMD */ 7149011e0cSOleksij Rempel #define KSZ8081_LMD_SHORT_INDICATOR BIT(12) 7249011e0cSOleksij Rempel #define KSZ8081_LMD_DELTA_TIME_MASK GENMASK(8, 0) 7349011e0cSOleksij Rempel 7458389c00SMarek Vasut #define KSZ9x31_LMD 0x12 7558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_EN BIT(15) 7658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DIS_TX BIT(14) 7758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_PAIR(n) (((n) & 0x3) << 12) 7858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_RESULT 0 7958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_HI BIT(10) 8058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_LO BIT(11) 8158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_MASK GENMASK(11, 10) 8258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_NORMAL 0 8358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_OPEN 1 8458389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_SHORT 2 8558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_FAIL 3 8658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_MASK GENMASK(9, 8) 8758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_REFLECTED_INVALID BIT(7) 8858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_SIG_WAIT_TOO_LONG BIT(6) 8958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK100 BIT(5) 9058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_NLP_FLP BIT(4) 9158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_LO_PULSE_MASK GENMASK(3, 2) 9258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_HI_PULSE_MASK GENMASK(1, 0) 9358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK GENMASK(7, 0) 9458389c00SMarek Vasut 9521b688daSDivya Koppera #define KSZPHY_WIRE_PAIR_MASK 0x3 9621b688daSDivya Koppera 9721b688daSDivya Koppera #define LAN8814_CABLE_DIAG 0x12 9821b688daSDivya Koppera #define LAN8814_CABLE_DIAG_STAT_MASK GENMASK(9, 8) 9921b688daSDivya Koppera #define LAN8814_CABLE_DIAG_VCT_DATA_MASK GENMASK(7, 0) 10021b688daSDivya Koppera #define LAN8814_PAIR_BIT_SHIFT 12 10121b688daSDivya Koppera 10221b688daSDivya Koppera #define LAN8814_WIRE_PAIR_MASK 0xF 10321b688daSDivya Koppera 104b3ec7248SDivya Koppera /* Lan8814 general Interrupt control/status reg in GPHY specific block. */ 105b3ec7248SDivya Koppera #define LAN8814_INTC 0x18 106b3ec7248SDivya Koppera #define LAN8814_INTS 0x1B 107b3ec7248SDivya Koppera 108b3ec7248SDivya Koppera #define LAN8814_INT_LINK_DOWN BIT(2) 109b3ec7248SDivya Koppera #define LAN8814_INT_LINK_UP BIT(0) 110b3ec7248SDivya Koppera #define LAN8814_INT_LINK (LAN8814_INT_LINK_UP |\ 111b3ec7248SDivya Koppera LAN8814_INT_LINK_DOWN) 112b3ec7248SDivya Koppera 113b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG 0x34 114b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_POLARITY BIT(1) 115b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_INTR_ENABLE BIT(0) 116b3ec7248SDivya Koppera 117ece19502SDivya Koppera /* Represents 1ppm adjustment in 2^32 format with 118ece19502SDivya Koppera * each nsec contains 4 clock cycles. 119ece19502SDivya Koppera * The value is calculated as following: (1/1000000)/((2^-32)/4) 120ece19502SDivya Koppera */ 121ece19502SDivya Koppera #define LAN8814_1PPM_FORMAT 17179 122ece19502SDivya Koppera 123ece19502SDivya Koppera #define PTP_RX_MOD 0x024F 124ece19502SDivya Koppera #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3) 125ece19502SDivya Koppera #define PTP_RX_TIMESTAMP_EN 0x024D 126ece19502SDivya Koppera #define PTP_TX_TIMESTAMP_EN 0x028D 127ece19502SDivya Koppera 128ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_SYNC_ BIT(0) 129ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_DREQ_ BIT(1) 130ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDREQ_ BIT(2) 131ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDRES_ BIT(3) 132ece19502SDivya Koppera 133ece19502SDivya Koppera #define PTP_TX_PARSE_L2_ADDR_EN 0x0284 134ece19502SDivya Koppera #define PTP_RX_PARSE_L2_ADDR_EN 0x0244 135ece19502SDivya Koppera 136ece19502SDivya Koppera #define PTP_TX_PARSE_IP_ADDR_EN 0x0285 137ece19502SDivya Koppera #define PTP_RX_PARSE_IP_ADDR_EN 0x0245 138ece19502SDivya Koppera #define LTC_HARD_RESET 0x023F 139ece19502SDivya Koppera #define LTC_HARD_RESET_ BIT(0) 140ece19502SDivya Koppera 141ece19502SDivya Koppera #define TSU_HARD_RESET 0x02C1 142ece19502SDivya Koppera #define TSU_HARD_RESET_ BIT(0) 143ece19502SDivya Koppera 144ece19502SDivya Koppera #define PTP_CMD_CTL 0x0200 145ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_DISABLE_ BIT(0) 146ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_ENABLE_ BIT(1) 147ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_READ_ BIT(3) 148ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_LOAD_ BIT(4) 149ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_ BIT(5) 150ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_ BIT(6) 151ece19502SDivya Koppera 152ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_MID 0x0206 153ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_LO 0x0207 154ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_HI 0x0208 155ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_LO 0x0209 156ece19502SDivya Koppera 157ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_MID 0x022A 158ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_LO 0x022B 159ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_HI 0x022C 160ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_LO 0x022D 161ece19502SDivya Koppera 162ece19502SDivya Koppera #define PTP_OPERATING_MODE 0x0241 163ece19502SDivya Koppera #define PTP_OPERATING_MODE_STANDALONE_ BIT(0) 164ece19502SDivya Koppera 165ece19502SDivya Koppera #define PTP_TX_MOD 0x028F 166ece19502SDivya Koppera #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ BIT(12) 167ece19502SDivya Koppera #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3) 168ece19502SDivya Koppera 169ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG 0x0242 170ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_LAYER2_EN_ BIT(0) 171ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV4_EN_ BIT(1) 172ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV6_EN_ BIT(2) 173ece19502SDivya Koppera 174ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG 0x0282 175ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_LAYER2_EN_ BIT(0) 176ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV4_EN_ BIT(1) 177ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV6_EN_ BIT(2) 178ece19502SDivya Koppera 179ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_HI 0x020C 180ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_LO 0x020D 181ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_DIR_ BIT(15) 182ece19502SDivya Koppera 183ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_HI 0x0212 184ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_LO 0x0213 185ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_DIR_ BIT(15) 186ece19502SDivya Koppera 187ece19502SDivya Koppera #define LAN8814_INTR_STS_REG 0x0033 188ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU0_ BIT(0) 189ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU1_ BIT(1) 190ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU2_ BIT(2) 191ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU3_ BIT(3) 192ece19502SDivya Koppera 193ece19502SDivya Koppera #define PTP_CAP_INFO 0x022A 194ece19502SDivya Koppera #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val) (((reg_val) & 0x0f00) >> 8) 195ece19502SDivya Koppera #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val) ((reg_val) & 0x000f) 196ece19502SDivya Koppera 197ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_HI 0x0296 198ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_LO 0x0297 199ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_HI 0x0294 200ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_LO 0x0295 201ece19502SDivya Koppera #define PTP_TX_MSG_HEADER2 0x0299 202ece19502SDivya Koppera 203ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_HI 0x0256 204ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_LO 0x0257 205ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_HI 0x0254 206ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_LO 0x0255 207ece19502SDivya Koppera #define PTP_RX_MSG_HEADER2 0x0259 208ece19502SDivya Koppera 209ece19502SDivya Koppera #define PTP_TSU_INT_EN 0x0200 210ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ BIT(3) 211ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_EN_ BIT(2) 212ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_ BIT(1) 213ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_EN_ BIT(0) 214ece19502SDivya Koppera 215ece19502SDivya Koppera #define PTP_TSU_INT_STS 0x0201 216ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_ BIT(3) 217ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_EN_ BIT(2) 218ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_ BIT(1) 219ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_EN_ BIT(0) 220ece19502SDivya Koppera 221a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1 0x0 222a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_ BIT(6) 223a516b7f7SDivya Koppera 2245a16778eSJohan Hovold /* PHY Control 1 */ 2255a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 226f873f112SOleksij Rempel #define KSZ8081_CTRL1_MDIX_STAT BIT(4) 2275a16778eSJohan Hovold 2285a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 2295a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 2305a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 23151f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 232f873f112SOleksij Rempel #define KSZ8081_CTRL2_HP_MDIX BIT(15) 233f873f112SOleksij Rempel #define KSZ8081_CTRL2_MDI_MDI_X_SELECT BIT(14) 234f873f112SOleksij Rempel #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX BIT(13) 235f873f112SOleksij Rempel #define KSZ8081_CTRL2_FORCE_LINK BIT(11) 236f873f112SOleksij Rempel #define KSZ8081_CTRL2_POWER_SAVING BIT(10) 23700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 23863f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL BIT(7) 23951f932c4SChoi, David 240954c3967SSean Cross /* Write/read to/from extended registers */ 241954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 242954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 243954c3967SSean Cross 244954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 245954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 246954c3967SSean Cross 247954c3967SSean Cross /* Extended registers */ 248954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 249954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 250954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 251954c3967SSean Cross 252954c3967SSean Cross #define PS_TO_REG 200 253ece19502SDivya Koppera #define FIFO_SIZE 8 254954c3967SSean Cross 2552b2427d0SAndrew Lunn struct kszphy_hw_stat { 2562b2427d0SAndrew Lunn const char *string; 2572b2427d0SAndrew Lunn u8 reg; 2582b2427d0SAndrew Lunn u8 bits; 2592b2427d0SAndrew Lunn }; 2602b2427d0SAndrew Lunn 2612b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = { 2622b2427d0SAndrew Lunn { "phy_receive_errors", 21, 16}, 2632b2427d0SAndrew Lunn { "phy_idle_errors", 10, 8 }, 2642b2427d0SAndrew Lunn }; 2652b2427d0SAndrew Lunn 266e6a423a8SJohan Hovold struct kszphy_type { 267e6a423a8SJohan Hovold u32 led_mode_reg; 268c6f9575cSJohan Hovold u16 interrupt_level_mask; 26921b688daSDivya Koppera u16 cable_diag_reg; 27021b688daSDivya Koppera unsigned long pair_mask; 2710f95903eSJohan Hovold bool has_broadcast_disable; 2722b0ba96cSSylvain Rochet bool has_nand_tree_disable; 27363f44b2bSJohan Hovold bool has_rmii_ref_clk_sel; 274e6a423a8SJohan Hovold }; 275e6a423a8SJohan Hovold 276ece19502SDivya Koppera /* Shared structure between the PHYs of the same package. */ 277ece19502SDivya Koppera struct lan8814_shared_priv { 278ece19502SDivya Koppera struct phy_device *phydev; 279ece19502SDivya Koppera struct ptp_clock *ptp_clock; 280ece19502SDivya Koppera struct ptp_clock_info ptp_clock_info; 281ece19502SDivya Koppera 282ece19502SDivya Koppera /* Reference counter to how many ports in the package are enabling the 283ece19502SDivya Koppera * timestamping 284ece19502SDivya Koppera */ 285ece19502SDivya Koppera u8 ref; 286ece19502SDivya Koppera 287ece19502SDivya Koppera /* Lock for ptp_clock and ref */ 288ece19502SDivya Koppera struct mutex shared_lock; 289ece19502SDivya Koppera }; 290ece19502SDivya Koppera 291ece19502SDivya Koppera struct lan8814_ptp_rx_ts { 292ece19502SDivya Koppera struct list_head list; 293ece19502SDivya Koppera u32 seconds; 294ece19502SDivya Koppera u32 nsec; 295ece19502SDivya Koppera u16 seq_id; 296ece19502SDivya Koppera }; 297ece19502SDivya Koppera 298ece19502SDivya Koppera struct kszphy_ptp_priv { 299ece19502SDivya Koppera struct mii_timestamper mii_ts; 300ece19502SDivya Koppera struct phy_device *phydev; 301ece19502SDivya Koppera 302ece19502SDivya Koppera struct sk_buff_head tx_queue; 303ece19502SDivya Koppera struct sk_buff_head rx_queue; 304ece19502SDivya Koppera 305ece19502SDivya Koppera struct list_head rx_ts_list; 306ece19502SDivya Koppera /* Lock for Rx ts fifo */ 307ece19502SDivya Koppera spinlock_t rx_ts_lock; 308ece19502SDivya Koppera 309ece19502SDivya Koppera int hwts_tx_type; 310ece19502SDivya Koppera enum hwtstamp_rx_filters rx_filter; 311ece19502SDivya Koppera int layer; 312ece19502SDivya Koppera int version; 313ece19502SDivya Koppera }; 314ece19502SDivya Koppera 315e6a423a8SJohan Hovold struct kszphy_priv { 316ece19502SDivya Koppera struct kszphy_ptp_priv ptp_priv; 317e6a423a8SJohan Hovold const struct kszphy_type *type; 318e7a792e9SJohan Hovold int led_mode; 31958389c00SMarek Vasut u16 vct_ctrl1000; 32063f44b2bSJohan Hovold bool rmii_ref_clk_sel; 32163f44b2bSJohan Hovold bool rmii_ref_clk_sel_val; 3222b2427d0SAndrew Lunn u64 stats[ARRAY_SIZE(kszphy_hw_stats)]; 323e6a423a8SJohan Hovold }; 324e6a423a8SJohan Hovold 325a516b7f7SDivya Koppera static const struct kszphy_type lan8814_type = { 326a516b7f7SDivya Koppera .led_mode_reg = ~LAN8814_LED_CTRL_1, 32721b688daSDivya Koppera .cable_diag_reg = LAN8814_CABLE_DIAG, 32821b688daSDivya Koppera .pair_mask = LAN8814_WIRE_PAIR_MASK, 32921b688daSDivya Koppera }; 33021b688daSDivya Koppera 33121b688daSDivya Koppera static const struct kszphy_type ksz886x_type = { 33221b688daSDivya Koppera .cable_diag_reg = KSZ8081_LMD, 33321b688daSDivya Koppera .pair_mask = KSZPHY_WIRE_PAIR_MASK, 334a516b7f7SDivya Koppera }; 335a516b7f7SDivya Koppera 336e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 337e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 338d0e1df9cSJohan Hovold .has_broadcast_disable = true, 3392b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 34063f44b2bSJohan Hovold .has_rmii_ref_clk_sel = true, 341e6a423a8SJohan Hovold }; 342e6a423a8SJohan Hovold 343e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 344e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 345e6a423a8SJohan Hovold }; 346e6a423a8SJohan Hovold 347e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 348e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 3492b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 350e6a423a8SJohan Hovold }; 351e6a423a8SJohan Hovold 352e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 353e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 3540f95903eSJohan Hovold .has_broadcast_disable = true, 3552b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 35686dc1342SJohan Hovold .has_rmii_ref_clk_sel = true, 357e6a423a8SJohan Hovold }; 358e6a423a8SJohan Hovold 359c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = { 360c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 361c6f9575cSJohan Hovold }; 362c6f9575cSJohan Hovold 363c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = { 364c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 365c6f9575cSJohan Hovold }; 366c6f9575cSJohan Hovold 367954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 368954c3967SSean Cross u32 regnum, u16 val) 369954c3967SSean Cross { 370954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 371954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 372954c3967SSean Cross } 373954c3967SSean Cross 374954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 375954c3967SSean Cross u32 regnum) 376954c3967SSean Cross { 377954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 378954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 379954c3967SSean Cross } 380954c3967SSean Cross 38151f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 38251f932c4SChoi, David { 38351f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 38451f932c4SChoi, David int rc; 38551f932c4SChoi, David 38651f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 38751f932c4SChoi, David 38851f932c4SChoi, David return (rc < 0) ? rc : 0; 38951f932c4SChoi, David } 39051f932c4SChoi, David 39151f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 39251f932c4SChoi, David { 393c6f9575cSJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 394c0c99d0cSIoana Ciornei int temp, err; 395c6f9575cSJohan Hovold u16 mask; 396c6f9575cSJohan Hovold 397c6f9575cSJohan Hovold if (type && type->interrupt_level_mask) 398c6f9575cSJohan Hovold mask = type->interrupt_level_mask; 399c6f9575cSJohan Hovold else 400c6f9575cSJohan Hovold mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; 40151f932c4SChoi, David 40251f932c4SChoi, David /* set the interrupt pin active low */ 40351f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 4045bb8fc0dSJohan Hovold if (temp < 0) 4055bb8fc0dSJohan Hovold return temp; 406c6f9575cSJohan Hovold temp &= ~mask; 40751f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 40851f932c4SChoi, David 409c6f9575cSJohan Hovold /* enable / disable interrupts */ 410c0c99d0cSIoana Ciornei if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 411c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 412c0c99d0cSIoana Ciornei if (err) 413c0c99d0cSIoana Ciornei return err; 41451f932c4SChoi, David 415c0c99d0cSIoana Ciornei temp = KSZPHY_INTCS_ALL; 416c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 417c0c99d0cSIoana Ciornei } else { 418c0c99d0cSIoana Ciornei temp = 0; 419c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 420c0c99d0cSIoana Ciornei if (err) 421c0c99d0cSIoana Ciornei return err; 422c0c99d0cSIoana Ciornei 423c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 424c0c99d0cSIoana Ciornei } 425c0c99d0cSIoana Ciornei 426c0c99d0cSIoana Ciornei return err; 42751f932c4SChoi, David } 428d0507009SDavid J. Choi 42959ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev) 43059ca4e58SIoana Ciornei { 43159ca4e58SIoana Ciornei int irq_status; 43259ca4e58SIoana Ciornei 43359ca4e58SIoana Ciornei irq_status = phy_read(phydev, MII_KSZPHY_INTCS); 43459ca4e58SIoana Ciornei if (irq_status < 0) { 43559ca4e58SIoana Ciornei phy_error(phydev); 43659ca4e58SIoana Ciornei return IRQ_NONE; 43759ca4e58SIoana Ciornei } 43859ca4e58SIoana Ciornei 439fff4c746SOleksij Rempel if (!(irq_status & KSZPHY_INTCS_STATUS)) 44059ca4e58SIoana Ciornei return IRQ_NONE; 44159ca4e58SIoana Ciornei 44259ca4e58SIoana Ciornei phy_trigger_machine(phydev); 44359ca4e58SIoana Ciornei 44459ca4e58SIoana Ciornei return IRQ_HANDLED; 44559ca4e58SIoana Ciornei } 44659ca4e58SIoana Ciornei 44763f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) 44863f44b2bSJohan Hovold { 44963f44b2bSJohan Hovold int ctrl; 45063f44b2bSJohan Hovold 45163f44b2bSJohan Hovold ctrl = phy_read(phydev, MII_KSZPHY_CTRL); 45263f44b2bSJohan Hovold if (ctrl < 0) 45363f44b2bSJohan Hovold return ctrl; 45463f44b2bSJohan Hovold 45563f44b2bSJohan Hovold if (val) 45663f44b2bSJohan Hovold ctrl |= KSZPHY_RMII_REF_CLK_SEL; 45763f44b2bSJohan Hovold else 45863f44b2bSJohan Hovold ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; 45963f44b2bSJohan Hovold 46063f44b2bSJohan Hovold return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); 46163f44b2bSJohan Hovold } 46263f44b2bSJohan Hovold 463e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 46420d8435aSBen Dooks { 4655a16778eSJohan Hovold int rc, temp, shift; 4668620546cSJohan Hovold 4675a16778eSJohan Hovold switch (reg) { 4685a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 4695a16778eSJohan Hovold shift = 14; 4705a16778eSJohan Hovold break; 4715a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 4725a16778eSJohan Hovold shift = 4; 4735a16778eSJohan Hovold break; 4745a16778eSJohan Hovold default: 4755a16778eSJohan Hovold return -EINVAL; 4765a16778eSJohan Hovold } 4775a16778eSJohan Hovold 47820d8435aSBen Dooks temp = phy_read(phydev, reg); 479b7035860SJohan Hovold if (temp < 0) { 480b7035860SJohan Hovold rc = temp; 481b7035860SJohan Hovold goto out; 482b7035860SJohan Hovold } 48320d8435aSBen Dooks 48428bdc499SSergei Shtylyov temp &= ~(3 << shift); 48520d8435aSBen Dooks temp |= val << shift; 48620d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 487b7035860SJohan Hovold out: 488b7035860SJohan Hovold if (rc < 0) 48972ba48beSAndrew Lunn phydev_err(phydev, "failed to set led mode\n"); 49020d8435aSBen Dooks 491b7035860SJohan Hovold return rc; 49220d8435aSBen Dooks } 49320d8435aSBen Dooks 494bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 495bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 496bde15129SJohan Hovold */ 497bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 498bde15129SJohan Hovold { 499bde15129SJohan Hovold int ret; 500bde15129SJohan Hovold 501bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 502bde15129SJohan Hovold if (ret < 0) 503bde15129SJohan Hovold goto out; 504bde15129SJohan Hovold 505bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 506bde15129SJohan Hovold out: 507bde15129SJohan Hovold if (ret) 50872ba48beSAndrew Lunn phydev_err(phydev, "failed to disable broadcast address\n"); 509bde15129SJohan Hovold 510bde15129SJohan Hovold return ret; 511bde15129SJohan Hovold } 512bde15129SJohan Hovold 5132b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev) 5142b0ba96cSSylvain Rochet { 5152b0ba96cSSylvain Rochet int ret; 5162b0ba96cSSylvain Rochet 5172b0ba96cSSylvain Rochet ret = phy_read(phydev, MII_KSZPHY_OMSO); 5182b0ba96cSSylvain Rochet if (ret < 0) 5192b0ba96cSSylvain Rochet goto out; 5202b0ba96cSSylvain Rochet 5212b0ba96cSSylvain Rochet if (!(ret & KSZPHY_OMSO_NAND_TREE_ON)) 5222b0ba96cSSylvain Rochet return 0; 5232b0ba96cSSylvain Rochet 5242b0ba96cSSylvain Rochet ret = phy_write(phydev, MII_KSZPHY_OMSO, 5252b0ba96cSSylvain Rochet ret & ~KSZPHY_OMSO_NAND_TREE_ON); 5262b0ba96cSSylvain Rochet out: 5272b0ba96cSSylvain Rochet if (ret) 52872ba48beSAndrew Lunn phydev_err(phydev, "failed to disable NAND tree mode\n"); 5292b0ba96cSSylvain Rochet 5302b0ba96cSSylvain Rochet return ret; 5312b0ba96cSSylvain Rochet } 5322b0ba96cSSylvain Rochet 53379e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */ 53479e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev) 53579e498a9SLeonard Crestez { 53679e498a9SLeonard Crestez struct kszphy_priv *priv = phydev->priv; 53779e498a9SLeonard Crestez int ret; 53879e498a9SLeonard Crestez 53979e498a9SLeonard Crestez if (priv->rmii_ref_clk_sel) { 54079e498a9SLeonard Crestez ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); 54179e498a9SLeonard Crestez if (ret) { 54279e498a9SLeonard Crestez phydev_err(phydev, 54379e498a9SLeonard Crestez "failed to set rmii reference clock\n"); 54479e498a9SLeonard Crestez return ret; 54579e498a9SLeonard Crestez } 54679e498a9SLeonard Crestez } 54779e498a9SLeonard Crestez 548f2ef6f75SFabio Estevam if (priv->type && priv->led_mode >= 0) 54979e498a9SLeonard Crestez kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode); 55079e498a9SLeonard Crestez 55179e498a9SLeonard Crestez return 0; 55279e498a9SLeonard Crestez } 55379e498a9SLeonard Crestez 554d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 555d0507009SDavid J. Choi { 556e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 557e6a423a8SJohan Hovold const struct kszphy_type *type; 558d0507009SDavid J. Choi 559e6a423a8SJohan Hovold if (!priv) 560e6a423a8SJohan Hovold return 0; 561e6a423a8SJohan Hovold 562e6a423a8SJohan Hovold type = priv->type; 563e6a423a8SJohan Hovold 564f2ef6f75SFabio Estevam if (type && type->has_broadcast_disable) 5650f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 5660f95903eSJohan Hovold 567f2ef6f75SFabio Estevam if (type && type->has_nand_tree_disable) 5682b0ba96cSSylvain Rochet kszphy_nand_tree_disable(phydev); 5692b0ba96cSSylvain Rochet 57079e498a9SLeonard Crestez return kszphy_config_reset(phydev); 57120d8435aSBen Dooks } 57220d8435aSBen Dooks 5734217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev) 5744217a64eSMichael Walle { 5754217a64eSMichael Walle struct device_node *of_node = phydev->mdio.dev.of_node; 5764217a64eSMichael Walle 5774217a64eSMichael Walle return of_property_read_bool(of_node, "micrel,fiber-mode"); 5784217a64eSMichael Walle } 5794217a64eSMichael Walle 58077501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev) 58177501a79SPhilipp Zabel { 5823c1bcc86SAndrew Lunn __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 5833c1bcc86SAndrew Lunn 58477501a79SPhilipp Zabel /* Limit supported and advertised modes in fiber mode */ 5854217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) { 58677501a79SPhilipp Zabel phydev->dev_flags |= MICREL_PHY_FXEN; 5873c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask); 5883c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask); 5893c1bcc86SAndrew Lunn 5903c1bcc86SAndrew Lunn linkmode_and(phydev->supported, phydev->supported, mask); 5913c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 5923c1bcc86SAndrew Lunn phydev->supported); 5933c1bcc86SAndrew Lunn linkmode_and(phydev->advertising, phydev->advertising, mask); 5943c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 5953c1bcc86SAndrew Lunn phydev->advertising); 59677501a79SPhilipp Zabel phydev->autoneg = AUTONEG_DISABLE; 59777501a79SPhilipp Zabel } 59877501a79SPhilipp Zabel 59977501a79SPhilipp Zabel return kszphy_config_init(phydev); 60077501a79SPhilipp Zabel } 60177501a79SPhilipp Zabel 60277501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev) 60377501a79SPhilipp Zabel { 60477501a79SPhilipp Zabel /* Skip auto-negotiation in fiber mode */ 60577501a79SPhilipp Zabel if (phydev->dev_flags & MICREL_PHY_FXEN) { 60677501a79SPhilipp Zabel phydev->speed = SPEED_100; 60777501a79SPhilipp Zabel return 0; 60877501a79SPhilipp Zabel } 60977501a79SPhilipp Zabel 61077501a79SPhilipp Zabel return genphy_config_aneg(phydev); 61177501a79SPhilipp Zabel } 61277501a79SPhilipp Zabel 6138b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev, 614a5e63c7dSSteve Bennett const bool ksz_8051) 6158b95599cSMarek Vasut { 6168b95599cSMarek Vasut int ret; 6178b95599cSMarek Vasut 618a5e63c7dSSteve Bennett if ((phydev->phy_id & MICREL_PHY_ID_MASK) != PHY_ID_KSZ8051) 6198b95599cSMarek Vasut return 0; 6208b95599cSMarek Vasut 6218b95599cSMarek Vasut ret = phy_read(phydev, MII_BMSR); 6228b95599cSMarek Vasut if (ret < 0) 6238b95599cSMarek Vasut return ret; 6248b95599cSMarek Vasut 6258b95599cSMarek Vasut /* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same 6268b95599cSMarek Vasut * exact PHY ID. However, they can be told apart by the extended 6278b95599cSMarek Vasut * capability registers presence. The KSZ8051 PHY has them while 6288b95599cSMarek Vasut * the switch does not. 6298b95599cSMarek Vasut */ 6308b95599cSMarek Vasut ret &= BMSR_ERCAP; 631a5e63c7dSSteve Bennett if (ksz_8051) 6328b95599cSMarek Vasut return ret; 6338b95599cSMarek Vasut else 6348b95599cSMarek Vasut return !ret; 6358b95599cSMarek Vasut } 6368b95599cSMarek Vasut 6378b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev) 6388b95599cSMarek Vasut { 639a5e63c7dSSteve Bennett return ksz8051_ksz8795_match_phy_device(phydev, true); 6408b95599cSMarek Vasut } 6418b95599cSMarek Vasut 6427a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev) 6437a1d8390SAntoine Tenart { 6447a1d8390SAntoine Tenart /* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line 6457a1d8390SAntoine Tenart * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a 6467a1d8390SAntoine Tenart * pull-down is missing, the factory test mode should be cleared by 6477a1d8390SAntoine Tenart * manually writing a 0. 6487a1d8390SAntoine Tenart */ 6497a1d8390SAntoine Tenart phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST); 6507a1d8390SAntoine Tenart 6517a1d8390SAntoine Tenart return kszphy_config_init(phydev); 6527a1d8390SAntoine Tenart } 6537a1d8390SAntoine Tenart 654f873f112SOleksij Rempel static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl) 655f873f112SOleksij Rempel { 656f873f112SOleksij Rempel u16 val; 657f873f112SOleksij Rempel 658f873f112SOleksij Rempel switch (ctrl) { 659f873f112SOleksij Rempel case ETH_TP_MDI: 660f873f112SOleksij Rempel val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX; 661f873f112SOleksij Rempel break; 662f873f112SOleksij Rempel case ETH_TP_MDI_X: 663f873f112SOleksij Rempel val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX | 664f873f112SOleksij Rempel KSZ8081_CTRL2_MDI_MDI_X_SELECT; 665f873f112SOleksij Rempel break; 666f873f112SOleksij Rempel case ETH_TP_MDI_AUTO: 667f873f112SOleksij Rempel val = 0; 668f873f112SOleksij Rempel break; 669f873f112SOleksij Rempel default: 670f873f112SOleksij Rempel return 0; 671f873f112SOleksij Rempel } 672f873f112SOleksij Rempel 673f873f112SOleksij Rempel return phy_modify(phydev, MII_KSZPHY_CTRL_2, 674f873f112SOleksij Rempel KSZ8081_CTRL2_HP_MDIX | 675f873f112SOleksij Rempel KSZ8081_CTRL2_MDI_MDI_X_SELECT | 676f873f112SOleksij Rempel KSZ8081_CTRL2_DISABLE_AUTO_MDIX, 677f873f112SOleksij Rempel KSZ8081_CTRL2_HP_MDIX | val); 678f873f112SOleksij Rempel } 679f873f112SOleksij Rempel 680f873f112SOleksij Rempel static int ksz8081_config_aneg(struct phy_device *phydev) 681f873f112SOleksij Rempel { 682f873f112SOleksij Rempel int ret; 683f873f112SOleksij Rempel 684f873f112SOleksij Rempel ret = genphy_config_aneg(phydev); 685f873f112SOleksij Rempel if (ret) 686f873f112SOleksij Rempel return ret; 687f873f112SOleksij Rempel 688f873f112SOleksij Rempel /* The MDI-X configuration is automatically changed by the PHY after 689f873f112SOleksij Rempel * switching from autoneg off to on. So, take MDI-X configuration under 690f873f112SOleksij Rempel * own control and set it after autoneg configuration was done. 691f873f112SOleksij Rempel */ 692f873f112SOleksij Rempel return ksz8081_config_mdix(phydev, phydev->mdix_ctrl); 693f873f112SOleksij Rempel } 694f873f112SOleksij Rempel 695f873f112SOleksij Rempel static int ksz8081_mdix_update(struct phy_device *phydev) 696f873f112SOleksij Rempel { 697f873f112SOleksij Rempel int ret; 698f873f112SOleksij Rempel 699f873f112SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL_2); 700f873f112SOleksij Rempel if (ret < 0) 701f873f112SOleksij Rempel return ret; 702f873f112SOleksij Rempel 703f873f112SOleksij Rempel if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) { 704f873f112SOleksij Rempel if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT) 705f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_X; 706f873f112SOleksij Rempel else 707f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI; 708f873f112SOleksij Rempel } else { 709f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 710f873f112SOleksij Rempel } 711f873f112SOleksij Rempel 712f873f112SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL_1); 713f873f112SOleksij Rempel if (ret < 0) 714f873f112SOleksij Rempel return ret; 715f873f112SOleksij Rempel 716f873f112SOleksij Rempel if (ret & KSZ8081_CTRL1_MDIX_STAT) 717f873f112SOleksij Rempel phydev->mdix = ETH_TP_MDI; 718f873f112SOleksij Rempel else 719f873f112SOleksij Rempel phydev->mdix = ETH_TP_MDI_X; 720f873f112SOleksij Rempel 721f873f112SOleksij Rempel return 0; 722f873f112SOleksij Rempel } 723f873f112SOleksij Rempel 724f873f112SOleksij Rempel static int ksz8081_read_status(struct phy_device *phydev) 725f873f112SOleksij Rempel { 726f873f112SOleksij Rempel int ret; 727f873f112SOleksij Rempel 728f873f112SOleksij Rempel ret = ksz8081_mdix_update(phydev); 729f873f112SOleksij Rempel if (ret < 0) 730f873f112SOleksij Rempel return ret; 731f873f112SOleksij Rempel 732f873f112SOleksij Rempel return genphy_read_status(phydev); 733f873f112SOleksij Rempel } 734f873f112SOleksij Rempel 735232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev) 736232ba3a5SRajasingh Thavamani { 737232ba3a5SRajasingh Thavamani int ret; 738232ba3a5SRajasingh Thavamani 739232ba3a5SRajasingh Thavamani ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A); 740232ba3a5SRajasingh Thavamani if (ret) 741232ba3a5SRajasingh Thavamani return ret; 742232ba3a5SRajasingh Thavamani 743232ba3a5SRajasingh Thavamani return kszphy_config_init(phydev); 744232ba3a5SRajasingh Thavamani } 745232ba3a5SRajasingh Thavamani 7468b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev) 7478b95599cSMarek Vasut { 748a5e63c7dSSteve Bennett return ksz8051_ksz8795_match_phy_device(phydev, false); 7498b95599cSMarek Vasut } 7508b95599cSMarek Vasut 751954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 7523c9a9f7fSJaeden Amero const struct device_node *of_node, 7533c9a9f7fSJaeden Amero u16 reg, 7543c9a9f7fSJaeden Amero const char *field1, const char *field2, 7553c9a9f7fSJaeden Amero const char *field3, const char *field4) 756954c3967SSean Cross { 757954c3967SSean Cross int val1 = -1; 758954c3967SSean Cross int val2 = -2; 759954c3967SSean Cross int val3 = -3; 760954c3967SSean Cross int val4 = -4; 761954c3967SSean Cross int newval; 762954c3967SSean Cross int matches = 0; 763954c3967SSean Cross 764954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 765954c3967SSean Cross matches++; 766954c3967SSean Cross 767954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 768954c3967SSean Cross matches++; 769954c3967SSean Cross 770954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 771954c3967SSean Cross matches++; 772954c3967SSean Cross 773954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 774954c3967SSean Cross matches++; 775954c3967SSean Cross 776954c3967SSean Cross if (!matches) 777954c3967SSean Cross return 0; 778954c3967SSean Cross 779954c3967SSean Cross if (matches < 4) 780954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 781954c3967SSean Cross else 782954c3967SSean Cross newval = 0; 783954c3967SSean Cross 784954c3967SSean Cross if (val1 != -1) 785954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 786954c3967SSean Cross 7876a119745SHubert Chaumette if (val2 != -2) 788954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 789954c3967SSean Cross 7906a119745SHubert Chaumette if (val3 != -3) 791954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 792954c3967SSean Cross 7936a119745SHubert Chaumette if (val4 != -4) 794954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 795954c3967SSean Cross 796954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 797954c3967SSean Cross } 798954c3967SSean Cross 799954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 800954c3967SSean Cross { 801ce4f8afdSColin Ian King const struct device_node *of_node; 802651df218SAndrew Lunn const struct device *dev_walker; 803954c3967SSean Cross 804651df218SAndrew Lunn /* The Micrel driver has a deprecated option to place phy OF 805651df218SAndrew Lunn * properties in the MAC node. Walk up the tree of devices to 806651df218SAndrew Lunn * find a device with an OF node. 807651df218SAndrew Lunn */ 808e5a03bfdSAndrew Lunn dev_walker = &phydev->mdio.dev; 809651df218SAndrew Lunn do { 810651df218SAndrew Lunn of_node = dev_walker->of_node; 811651df218SAndrew Lunn dev_walker = dev_walker->parent; 812651df218SAndrew Lunn 813651df218SAndrew Lunn } while (!of_node && dev_walker); 814954c3967SSean Cross 815954c3967SSean Cross if (of_node) { 816954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 817954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 818954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 819954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 820954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 821954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 822954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 823954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 824954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 825954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 826954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 827954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 828954c3967SSean Cross } 829954c3967SSean Cross return 0; 830954c3967SSean Cross } 831954c3967SSean Cross 8326e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 8336e4b8273SHubert Chaumette 8346e4b8273SHubert Chaumette /* Extended registers */ 8356270e1aeSJaeden Amero /* MMD Address 0x0 */ 8366270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO 3 8376270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI 4 8386270e1aeSJaeden Amero 839ae6c97bbSJaeden Amero /* MMD Address 0x2 */ 8406e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 841bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M GENMASK(7, 4) 842bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M GENMASK(3, 0) 843bcf3440cSOleksij Rempel 8446e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 845bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3 GENMASK(15, 12) 846bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2 GENMASK(11, 8) 847bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1 GENMASK(7, 4) 848bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0 GENMASK(3, 0) 849bcf3440cSOleksij Rempel 8506e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 851bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3 GENMASK(15, 12) 852bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2 GENMASK(11, 8) 853bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1 GENMASK(7, 4) 854bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0 GENMASK(3, 0) 855bcf3440cSOleksij Rempel 8566e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 857bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK GENMASK(9, 5) 858bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK GENMASK(4, 0) 859bcf3440cSOleksij Rempel 860bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To 861bcf3440cSOleksij Rempel * provide different RGMII options we need to configure delay offset 862bcf3440cSOleksij Rempel * for each pad relative to build in delay. 863bcf3440cSOleksij Rempel */ 864bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of 865bcf3440cSOleksij Rempel * 1.80ns 866bcf3440cSOleksij Rempel */ 867bcf3440cSOleksij Rempel #define RX_ID 0x7 868bcf3440cSOleksij Rempel #define RX_CLK_ID 0x19 869bcf3440cSOleksij Rempel 870bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the 871bcf3440cSOleksij Rempel * internal 1.2ns delay. 872bcf3440cSOleksij Rempel */ 873bcf3440cSOleksij Rempel #define RX_ND 0xc 874bcf3440cSOleksij Rempel #define RX_CLK_ND 0x0 875bcf3440cSOleksij Rempel 876bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */ 877bcf3440cSOleksij Rempel #define TX_ID 0x0 878bcf3440cSOleksij Rempel #define TX_CLK_ID 0x1f 879bcf3440cSOleksij Rempel 880bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns 881bcf3440cSOleksij Rempel * dealy 882bcf3440cSOleksij Rempel */ 883bcf3440cSOleksij Rempel #define TX_ND 0x7 884bcf3440cSOleksij Rempel #define TX_CLK_ND 0xf 8856e4b8273SHubert Chaumette 886af70c1f9SMike Looijmans /* MMD Address 0x1C */ 887af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD 0x23 888af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE BIT(0) 889af70c1f9SMike Looijmans 8906e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 8913c9a9f7fSJaeden Amero const struct device_node *of_node, 8926e4b8273SHubert Chaumette u16 reg, size_t field_sz, 893bcf3440cSOleksij Rempel const char *field[], u8 numfields, 894bcf3440cSOleksij Rempel bool *update) 8956e4b8273SHubert Chaumette { 8966e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 8976e4b8273SHubert Chaumette int matches = 0; 8986e4b8273SHubert Chaumette u16 mask; 8996e4b8273SHubert Chaumette u16 maxval; 9006e4b8273SHubert Chaumette u16 newval; 9016e4b8273SHubert Chaumette int i; 9026e4b8273SHubert Chaumette 9036e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 9046e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 9056e4b8273SHubert Chaumette matches++; 9066e4b8273SHubert Chaumette 9076e4b8273SHubert Chaumette if (!matches) 9086e4b8273SHubert Chaumette return 0; 9096e4b8273SHubert Chaumette 910bcf3440cSOleksij Rempel *update |= true; 911bcf3440cSOleksij Rempel 9126e4b8273SHubert Chaumette if (matches < numfields) 9139b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 9146e4b8273SHubert Chaumette else 9156e4b8273SHubert Chaumette newval = 0; 9166e4b8273SHubert Chaumette 9176e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 9186e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 9196e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 9206e4b8273SHubert Chaumette mask = 0xffff; 9216e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 9226e4b8273SHubert Chaumette newval = (newval & mask) | 9236e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 9246e4b8273SHubert Chaumette << (field_sz * i)); 9256e4b8273SHubert Chaumette } 9266e4b8273SHubert Chaumette 9279b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 9286e4b8273SHubert Chaumette } 9296e4b8273SHubert Chaumette 930a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */ 9316270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev) 9326270e1aeSJaeden Amero { 9336270e1aeSJaeden Amero int result; 9346270e1aeSJaeden Amero 9359b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI, 9369b420effSHeiner Kallweit 0x0006); 937a0da456bSMax Uvarov if (result) 938a0da456bSMax Uvarov return result; 939a0da456bSMax Uvarov 9409b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO, 9419b420effSHeiner Kallweit 0x1A80); 9426270e1aeSJaeden Amero if (result) 9436270e1aeSJaeden Amero return result; 9446270e1aeSJaeden Amero 9456270e1aeSJaeden Amero return genphy_restart_aneg(phydev); 9466270e1aeSJaeden Amero } 9476270e1aeSJaeden Amero 948af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */ 949af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev) 950af70c1f9SMike Looijmans { 951af70c1f9SMike Looijmans int reg; 952af70c1f9SMike Looijmans 9539b420effSHeiner Kallweit reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD); 954af70c1f9SMike Looijmans if (reg < 0) 955af70c1f9SMike Looijmans return reg; 9569b420effSHeiner Kallweit return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD, 957af70c1f9SMike Looijmans reg | MII_KSZ9031RN_EDPD_ENABLE); 958af70c1f9SMike Looijmans } 959af70c1f9SMike Looijmans 960bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev) 961bcf3440cSOleksij Rempel { 962bcf3440cSOleksij Rempel u16 rx, tx, rx_clk, tx_clk; 963bcf3440cSOleksij Rempel int ret; 964bcf3440cSOleksij Rempel 965bcf3440cSOleksij Rempel switch (phydev->interface) { 966bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII: 967bcf3440cSOleksij Rempel tx = TX_ND; 968bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 969bcf3440cSOleksij Rempel rx = RX_ND; 970bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 971bcf3440cSOleksij Rempel break; 972bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_ID: 973bcf3440cSOleksij Rempel tx = TX_ID; 974bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 975bcf3440cSOleksij Rempel rx = RX_ID; 976bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 977bcf3440cSOleksij Rempel break; 978bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_RXID: 979bcf3440cSOleksij Rempel tx = TX_ND; 980bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 981bcf3440cSOleksij Rempel rx = RX_ID; 982bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 983bcf3440cSOleksij Rempel break; 984bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_TXID: 985bcf3440cSOleksij Rempel tx = TX_ID; 986bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 987bcf3440cSOleksij Rempel rx = RX_ND; 988bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 989bcf3440cSOleksij Rempel break; 990bcf3440cSOleksij Rempel default: 991bcf3440cSOleksij Rempel return 0; 992bcf3440cSOleksij Rempel } 993bcf3440cSOleksij Rempel 994bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW, 995bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) | 996bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx)); 997bcf3440cSOleksij Rempel if (ret < 0) 998bcf3440cSOleksij Rempel return ret; 999bcf3440cSOleksij Rempel 1000bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW, 1001bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD3, rx) | 1002bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD2, rx) | 1003bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD1, rx) | 1004bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD0, rx)); 1005bcf3440cSOleksij Rempel if (ret < 0) 1006bcf3440cSOleksij Rempel return ret; 1007bcf3440cSOleksij Rempel 1008bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW, 1009bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD3, tx) | 1010bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD2, tx) | 1011bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD1, tx) | 1012bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD0, tx)); 1013bcf3440cSOleksij Rempel if (ret < 0) 1014bcf3440cSOleksij Rempel return ret; 1015bcf3440cSOleksij Rempel 1016bcf3440cSOleksij Rempel return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW, 1017bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) | 1018bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk)); 1019bcf3440cSOleksij Rempel } 1020bcf3440cSOleksij Rempel 10216e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 10226e4b8273SHubert Chaumette { 1023ce4f8afdSColin Ian King const struct device_node *of_node; 10243c9a9f7fSJaeden Amero static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 10253c9a9f7fSJaeden Amero static const char *rx_data_skews[4] = { 10266e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 10276e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 10286e4b8273SHubert Chaumette }; 10293c9a9f7fSJaeden Amero static const char *tx_data_skews[4] = { 10306e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 10316e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 10326e4b8273SHubert Chaumette }; 10333c9a9f7fSJaeden Amero static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 1034b4c19f71SRoosen Henri const struct device *dev_walker; 1035af70c1f9SMike Looijmans int result; 1036af70c1f9SMike Looijmans 1037af70c1f9SMike Looijmans result = ksz9031_enable_edpd(phydev); 1038af70c1f9SMike Looijmans if (result < 0) 1039af70c1f9SMike Looijmans return result; 10406e4b8273SHubert Chaumette 1041b4c19f71SRoosen Henri /* The Micrel driver has a deprecated option to place phy OF 1042b4c19f71SRoosen Henri * properties in the MAC node. Walk up the tree of devices to 1043b4c19f71SRoosen Henri * find a device with an OF node. 1044b4c19f71SRoosen Henri */ 10459d367eddSDavid S. Miller dev_walker = &phydev->mdio.dev; 1046b4c19f71SRoosen Henri do { 1047b4c19f71SRoosen Henri of_node = dev_walker->of_node; 1048b4c19f71SRoosen Henri dev_walker = dev_walker->parent; 1049b4c19f71SRoosen Henri } while (!of_node && dev_walker); 10506e4b8273SHubert Chaumette 10516e4b8273SHubert Chaumette if (of_node) { 1052bcf3440cSOleksij Rempel bool update = false; 1053bcf3440cSOleksij Rempel 1054bcf3440cSOleksij Rempel if (phy_interface_is_rgmii(phydev)) { 1055bcf3440cSOleksij Rempel result = ksz9031_config_rgmii_delay(phydev); 1056bcf3440cSOleksij Rempel if (result < 0) 1057bcf3440cSOleksij Rempel return result; 1058bcf3440cSOleksij Rempel } 1059bcf3440cSOleksij Rempel 10606e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10616e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 1062bcf3440cSOleksij Rempel clk_skews, 2, &update); 10636e4b8273SHubert Chaumette 10646e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10656e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 1066bcf3440cSOleksij Rempel control_skews, 2, &update); 10676e4b8273SHubert Chaumette 10686e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10696e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 1070bcf3440cSOleksij Rempel rx_data_skews, 4, &update); 10716e4b8273SHubert Chaumette 10726e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10736e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 1074bcf3440cSOleksij Rempel tx_data_skews, 4, &update); 1075bcf3440cSOleksij Rempel 107667ca5159SMatthias Schiffer if (update && !phy_interface_is_rgmii(phydev)) 1077bcf3440cSOleksij Rempel phydev_warn(phydev, 107867ca5159SMatthias Schiffer "*-skew-ps values should be used only with RGMII PHY modes\n"); 1079e1b505a6SMarkus Niebel 1080e1b505a6SMarkus Niebel /* Silicon Errata Sheet (DS80000691D or DS80000692D): 1081e1b505a6SMarkus Niebel * When the device links in the 1000BASE-T slave mode only, 1082e1b505a6SMarkus Niebel * the optional 125MHz reference output clock (CLK125_NDO) 1083e1b505a6SMarkus Niebel * has wide duty cycle variation. 1084e1b505a6SMarkus Niebel * 1085e1b505a6SMarkus Niebel * The optional CLK125_NDO clock does not meet the RGMII 1086e1b505a6SMarkus Niebel * 45/55 percent (min/max) duty cycle requirement and therefore 1087e1b505a6SMarkus Niebel * cannot be used directly by the MAC side for clocking 1088e1b505a6SMarkus Niebel * applications that have setup/hold time requirements on 1089e1b505a6SMarkus Niebel * rising and falling clock edges. 1090e1b505a6SMarkus Niebel * 1091e1b505a6SMarkus Niebel * Workaround: 1092e1b505a6SMarkus Niebel * Force the phy to be the master to receive a stable clock 1093e1b505a6SMarkus Niebel * which meets the duty cycle requirement. 1094e1b505a6SMarkus Niebel */ 1095e1b505a6SMarkus Niebel if (of_property_read_bool(of_node, "micrel,force-master")) { 1096e1b505a6SMarkus Niebel result = phy_read(phydev, MII_CTRL1000); 1097e1b505a6SMarkus Niebel if (result < 0) 1098e1b505a6SMarkus Niebel goto err_force_master; 1099e1b505a6SMarkus Niebel 1100e1b505a6SMarkus Niebel /* enable master mode, config & prefer master */ 1101e1b505a6SMarkus Niebel result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER; 1102e1b505a6SMarkus Niebel result = phy_write(phydev, MII_CTRL1000, result); 1103e1b505a6SMarkus Niebel if (result < 0) 1104e1b505a6SMarkus Niebel goto err_force_master; 1105e1b505a6SMarkus Niebel } 11066e4b8273SHubert Chaumette } 11076270e1aeSJaeden Amero 11086270e1aeSJaeden Amero return ksz9031_center_flp_timing(phydev); 1109e1b505a6SMarkus Niebel 1110e1b505a6SMarkus Niebel err_force_master: 1111e1b505a6SMarkus Niebel phydev_err(phydev, "failed to force the phy to master mode\n"); 1112e1b505a6SMarkus Niebel return result; 11136e4b8273SHubert Chaumette } 11146e4b8273SHubert Chaumette 1115bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX 2400 1116bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX 800 1117bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET 700 1118bff5b4b3SYuiko Oshino #define KSZ9131_STEP 100 1119bff5b4b3SYuiko Oshino 1120bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev, 1121bff5b4b3SYuiko Oshino struct device_node *of_node, 1122bff5b4b3SYuiko Oshino u16 reg, size_t field_sz, 1123bff5b4b3SYuiko Oshino char *field[], u8 numfields) 1124bff5b4b3SYuiko Oshino { 1125bff5b4b3SYuiko Oshino int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET), 1126bff5b4b3SYuiko Oshino -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)}; 1127bff5b4b3SYuiko Oshino int skewval, skewmax = 0; 1128bff5b4b3SYuiko Oshino int matches = 0; 1129bff5b4b3SYuiko Oshino u16 maxval; 1130bff5b4b3SYuiko Oshino u16 newval; 1131bff5b4b3SYuiko Oshino u16 mask; 1132bff5b4b3SYuiko Oshino int i; 1133bff5b4b3SYuiko Oshino 1134bff5b4b3SYuiko Oshino /* psec properties in dts should mean x pico seconds */ 1135bff5b4b3SYuiko Oshino if (field_sz == 5) 1136bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_5BIT_MAX; 1137bff5b4b3SYuiko Oshino else 1138bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_4BIT_MAX; 1139bff5b4b3SYuiko Oshino 1140bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 1141bff5b4b3SYuiko Oshino if (!of_property_read_s32(of_node, field[i], &skewval)) { 1142bff5b4b3SYuiko Oshino if (skewval < -KSZ9131_OFFSET) 1143bff5b4b3SYuiko Oshino skewval = -KSZ9131_OFFSET; 1144bff5b4b3SYuiko Oshino else if (skewval > skewmax) 1145bff5b4b3SYuiko Oshino skewval = skewmax; 1146bff5b4b3SYuiko Oshino 1147bff5b4b3SYuiko Oshino val[i] = skewval + KSZ9131_OFFSET; 1148bff5b4b3SYuiko Oshino matches++; 1149bff5b4b3SYuiko Oshino } 1150bff5b4b3SYuiko Oshino 1151bff5b4b3SYuiko Oshino if (!matches) 1152bff5b4b3SYuiko Oshino return 0; 1153bff5b4b3SYuiko Oshino 1154bff5b4b3SYuiko Oshino if (matches < numfields) 11559b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 1156bff5b4b3SYuiko Oshino else 1157bff5b4b3SYuiko Oshino newval = 0; 1158bff5b4b3SYuiko Oshino 1159bff5b4b3SYuiko Oshino maxval = (field_sz == 4) ? 0xf : 0x1f; 1160bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 1161bff5b4b3SYuiko Oshino if (val[i] != -(i + 1 + KSZ9131_OFFSET)) { 1162bff5b4b3SYuiko Oshino mask = 0xffff; 1163bff5b4b3SYuiko Oshino mask ^= maxval << (field_sz * i); 1164bff5b4b3SYuiko Oshino newval = (newval & mask) | 1165bff5b4b3SYuiko Oshino (((val[i] / KSZ9131_STEP) & maxval) 1166bff5b4b3SYuiko Oshino << (field_sz * i)); 1167bff5b4b3SYuiko Oshino } 1168bff5b4b3SYuiko Oshino 11699b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 1170bff5b4b3SYuiko Oshino } 1171bff5b4b3SYuiko Oshino 1172bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG 2 1173bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL 76 1174bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL 77 1175bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS BIT_MASK(12) 1176bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY 0 1177bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY BIT(12) 1178bd734a74SPhilippe Schenker 1179bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev) 1180bd734a74SPhilippe Schenker { 1181bd734a74SPhilippe Schenker u16 rxcdll_val, txcdll_val; 1182bd734a74SPhilippe Schenker int ret; 1183bd734a74SPhilippe Schenker 1184bd734a74SPhilippe Schenker switch (phydev->interface) { 1185bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII: 1186bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1187bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1188bd734a74SPhilippe Schenker break; 1189bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_ID: 1190bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1191bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1192bd734a74SPhilippe Schenker break; 1193bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_RXID: 1194bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1195bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1196bd734a74SPhilippe Schenker break; 1197bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_TXID: 1198bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1199bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1200bd734a74SPhilippe Schenker break; 1201bd734a74SPhilippe Schenker default: 1202bd734a74SPhilippe Schenker return 0; 1203bd734a74SPhilippe Schenker } 1204bd734a74SPhilippe Schenker 1205bd734a74SPhilippe Schenker ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 1206bd734a74SPhilippe Schenker KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 1207bd734a74SPhilippe Schenker rxcdll_val); 1208bd734a74SPhilippe Schenker if (ret < 0) 1209bd734a74SPhilippe Schenker return ret; 1210bd734a74SPhilippe Schenker 1211bd734a74SPhilippe Schenker return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 1212bd734a74SPhilippe Schenker KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 1213bd734a74SPhilippe Schenker txcdll_val); 1214bd734a74SPhilippe Schenker } 1215bd734a74SPhilippe Schenker 12160316c7e6SFrancesco Dolcini /* Silicon Errata DS80000693B 12170316c7e6SFrancesco Dolcini * 12180316c7e6SFrancesco Dolcini * When LEDs are configured in Individual Mode, LED1 is ON in a no-link 12190316c7e6SFrancesco Dolcini * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves 12200316c7e6SFrancesco Dolcini * according to the datasheet (off if there is no link). 12210316c7e6SFrancesco Dolcini */ 12220316c7e6SFrancesco Dolcini static int ksz9131_led_errata(struct phy_device *phydev) 12230316c7e6SFrancesco Dolcini { 12240316c7e6SFrancesco Dolcini int reg; 12250316c7e6SFrancesco Dolcini 12260316c7e6SFrancesco Dolcini reg = phy_read_mmd(phydev, 2, 0); 12270316c7e6SFrancesco Dolcini if (reg < 0) 12280316c7e6SFrancesco Dolcini return reg; 12290316c7e6SFrancesco Dolcini 12300316c7e6SFrancesco Dolcini if (!(reg & BIT(4))) 12310316c7e6SFrancesco Dolcini return 0; 12320316c7e6SFrancesco Dolcini 12330316c7e6SFrancesco Dolcini return phy_set_bits(phydev, 0x1e, BIT(9)); 12340316c7e6SFrancesco Dolcini } 12350316c7e6SFrancesco Dolcini 1236bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev) 1237bff5b4b3SYuiko Oshino { 1238ce4f8afdSColin Ian King struct device_node *of_node; 1239bff5b4b3SYuiko Oshino char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"}; 1240bff5b4b3SYuiko Oshino char *rx_data_skews[4] = { 1241bff5b4b3SYuiko Oshino "rxd0-skew-psec", "rxd1-skew-psec", 1242bff5b4b3SYuiko Oshino "rxd2-skew-psec", "rxd3-skew-psec" 1243bff5b4b3SYuiko Oshino }; 1244bff5b4b3SYuiko Oshino char *tx_data_skews[4] = { 1245bff5b4b3SYuiko Oshino "txd0-skew-psec", "txd1-skew-psec", 1246bff5b4b3SYuiko Oshino "txd2-skew-psec", "txd3-skew-psec" 1247bff5b4b3SYuiko Oshino }; 1248bff5b4b3SYuiko Oshino char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"}; 1249bff5b4b3SYuiko Oshino const struct device *dev_walker; 1250bff5b4b3SYuiko Oshino int ret; 1251bff5b4b3SYuiko Oshino 1252bff5b4b3SYuiko Oshino dev_walker = &phydev->mdio.dev; 1253bff5b4b3SYuiko Oshino do { 1254bff5b4b3SYuiko Oshino of_node = dev_walker->of_node; 1255bff5b4b3SYuiko Oshino dev_walker = dev_walker->parent; 1256bff5b4b3SYuiko Oshino } while (!of_node && dev_walker); 1257bff5b4b3SYuiko Oshino 1258bff5b4b3SYuiko Oshino if (!of_node) 1259bff5b4b3SYuiko Oshino return 0; 1260bff5b4b3SYuiko Oshino 1261bd734a74SPhilippe Schenker if (phy_interface_is_rgmii(phydev)) { 1262bd734a74SPhilippe Schenker ret = ksz9131_config_rgmii_delay(phydev); 1263bd734a74SPhilippe Schenker if (ret < 0) 1264bd734a74SPhilippe Schenker return ret; 1265bd734a74SPhilippe Schenker } 1266bd734a74SPhilippe Schenker 1267bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1268bff5b4b3SYuiko Oshino MII_KSZ9031RN_CLK_PAD_SKEW, 5, 1269bff5b4b3SYuiko Oshino clk_skews, 2); 1270bff5b4b3SYuiko Oshino if (ret < 0) 1271bff5b4b3SYuiko Oshino return ret; 1272bff5b4b3SYuiko Oshino 1273bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1274bff5b4b3SYuiko Oshino MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 1275bff5b4b3SYuiko Oshino control_skews, 2); 1276bff5b4b3SYuiko Oshino if (ret < 0) 1277bff5b4b3SYuiko Oshino return ret; 1278bff5b4b3SYuiko Oshino 1279bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1280bff5b4b3SYuiko Oshino MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 1281bff5b4b3SYuiko Oshino rx_data_skews, 4); 1282bff5b4b3SYuiko Oshino if (ret < 0) 1283bff5b4b3SYuiko Oshino return ret; 1284bff5b4b3SYuiko Oshino 1285bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1286bff5b4b3SYuiko Oshino MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 1287bff5b4b3SYuiko Oshino tx_data_skews, 4); 1288bff5b4b3SYuiko Oshino if (ret < 0) 1289bff5b4b3SYuiko Oshino return ret; 1290bff5b4b3SYuiko Oshino 12910316c7e6SFrancesco Dolcini ret = ksz9131_led_errata(phydev); 12920316c7e6SFrancesco Dolcini if (ret < 0) 12930316c7e6SFrancesco Dolcini return ret; 12940316c7e6SFrancesco Dolcini 1295bff5b4b3SYuiko Oshino return 0; 1296bff5b4b3SYuiko Oshino } 1297bff5b4b3SYuiko Oshino 129893272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 129900aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 130000aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 130132d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 130293272e07SJean-Christophe PLAGNIOL-VILLARD { 130393272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 130493272e07SJean-Christophe PLAGNIOL-VILLARD 130593272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 130693272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 130793272e07SJean-Christophe PLAGNIOL-VILLARD 130893272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 130993272e07SJean-Christophe PLAGNIOL-VILLARD 131093272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 131193272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 131293272e07SJean-Christophe PLAGNIOL-VILLARD else 131393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 131493272e07SJean-Christophe PLAGNIOL-VILLARD 131593272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 131693272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 131793272e07SJean-Christophe PLAGNIOL-VILLARD else 131893272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 131993272e07SJean-Christophe PLAGNIOL-VILLARD 132093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 132193272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 132293272e07SJean-Christophe PLAGNIOL-VILLARD 132393272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 132493272e07SJean-Christophe PLAGNIOL-VILLARD } 132593272e07SJean-Christophe PLAGNIOL-VILLARD 13263aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev) 13273aed3e2aSAntoine Tenart { 13283aed3e2aSAntoine Tenart int ret; 13293aed3e2aSAntoine Tenart 13303aed3e2aSAntoine Tenart ret = genphy_read_abilities(phydev); 13313aed3e2aSAntoine Tenart if (ret < 0) 13323aed3e2aSAntoine Tenart return ret; 13333aed3e2aSAntoine Tenart 13343aed3e2aSAntoine Tenart /* Silicon Errata Sheet (DS80000691D or DS80000692D): 13353aed3e2aSAntoine Tenart * Whenever the device's Asymmetric Pause capability is set to 1, 13363aed3e2aSAntoine Tenart * link-up may fail after a link-up to link-down transition. 13373aed3e2aSAntoine Tenart * 1338407d8098SHans Andersson * The Errata Sheet is for ksz9031, but ksz9021 has the same issue 1339407d8098SHans Andersson * 13403aed3e2aSAntoine Tenart * Workaround: 13413aed3e2aSAntoine Tenart * Do not enable the Asymmetric Pause capability bit. 13423aed3e2aSAntoine Tenart */ 13433aed3e2aSAntoine Tenart linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported); 13443aed3e2aSAntoine Tenart 13453aed3e2aSAntoine Tenart /* We force setting the Pause capability as the core will force the 13463aed3e2aSAntoine Tenart * Asymmetric Pause capability to 1 otherwise. 13473aed3e2aSAntoine Tenart */ 13483aed3e2aSAntoine Tenart linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported); 13493aed3e2aSAntoine Tenart 13503aed3e2aSAntoine Tenart return 0; 13513aed3e2aSAntoine Tenart } 13523aed3e2aSAntoine Tenart 1353d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev) 1354d2fd719bSNathan Sullivan { 1355d2fd719bSNathan Sullivan int err; 1356d2fd719bSNathan Sullivan int regval; 1357d2fd719bSNathan Sullivan 1358d2fd719bSNathan Sullivan err = genphy_read_status(phydev); 1359d2fd719bSNathan Sullivan if (err) 1360d2fd719bSNathan Sullivan return err; 1361d2fd719bSNathan Sullivan 1362d2fd719bSNathan Sullivan /* Make sure the PHY is not broken. Read idle error count, 1363d2fd719bSNathan Sullivan * and reset the PHY if it is maxed out. 1364d2fd719bSNathan Sullivan */ 1365d2fd719bSNathan Sullivan regval = phy_read(phydev, MII_STAT1000); 1366d2fd719bSNathan Sullivan if ((regval & 0xFF) == 0xFF) { 1367d2fd719bSNathan Sullivan phy_init_hw(phydev); 1368d2fd719bSNathan Sullivan phydev->link = 0; 1369b866203dSZach Brown if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) 1370b866203dSZach Brown phydev->drv->config_intr(phydev); 1371c1a8d0a3SGrygorii Strashko return genphy_config_aneg(phydev); 1372d2fd719bSNathan Sullivan } 1373d2fd719bSNathan Sullivan 1374d2fd719bSNathan Sullivan return 0; 1375d2fd719bSNathan Sullivan } 1376d2fd719bSNathan Sullivan 137758389c00SMarek Vasut static int ksz9x31_cable_test_start(struct phy_device *phydev) 137858389c00SMarek Vasut { 137958389c00SMarek Vasut struct kszphy_priv *priv = phydev->priv; 138058389c00SMarek Vasut int ret; 138158389c00SMarek Vasut 138258389c00SMarek Vasut /* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic 138358389c00SMarek Vasut * Prior to running the cable diagnostics, Auto-negotiation should 138458389c00SMarek Vasut * be disabled, full duplex set and the link speed set to 1000Mbps 138558389c00SMarek Vasut * via the Basic Control Register. 138658389c00SMarek Vasut */ 138758389c00SMarek Vasut ret = phy_modify(phydev, MII_BMCR, 138858389c00SMarek Vasut BMCR_SPEED1000 | BMCR_FULLDPLX | 138958389c00SMarek Vasut BMCR_ANENABLE | BMCR_SPEED100, 139058389c00SMarek Vasut BMCR_SPEED1000 | BMCR_FULLDPLX); 139158389c00SMarek Vasut if (ret) 139258389c00SMarek Vasut return ret; 139358389c00SMarek Vasut 139458389c00SMarek Vasut /* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic 139558389c00SMarek Vasut * The Master-Slave configuration should be set to Slave by writing 139658389c00SMarek Vasut * a value of 0x1000 to the Auto-Negotiation Master Slave Control 139758389c00SMarek Vasut * Register. 139858389c00SMarek Vasut */ 139958389c00SMarek Vasut ret = phy_read(phydev, MII_CTRL1000); 140058389c00SMarek Vasut if (ret < 0) 140158389c00SMarek Vasut return ret; 140258389c00SMarek Vasut 140358389c00SMarek Vasut /* Cache these bits, they need to be restored once LinkMD finishes. */ 140458389c00SMarek Vasut priv->vct_ctrl1000 = ret & (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER); 140558389c00SMarek Vasut ret &= ~(CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER); 140658389c00SMarek Vasut ret |= CTL1000_ENABLE_MASTER; 140758389c00SMarek Vasut 140858389c00SMarek Vasut return phy_write(phydev, MII_CTRL1000, ret); 140958389c00SMarek Vasut } 141058389c00SMarek Vasut 141158389c00SMarek Vasut static int ksz9x31_cable_test_result_trans(u16 status) 141258389c00SMarek Vasut { 141358389c00SMarek Vasut switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) { 141458389c00SMarek Vasut case KSZ9x31_LMD_VCT_ST_NORMAL: 141558389c00SMarek Vasut return ETHTOOL_A_CABLE_RESULT_CODE_OK; 141658389c00SMarek Vasut case KSZ9x31_LMD_VCT_ST_OPEN: 141758389c00SMarek Vasut return ETHTOOL_A_CABLE_RESULT_CODE_OPEN; 141858389c00SMarek Vasut case KSZ9x31_LMD_VCT_ST_SHORT: 141958389c00SMarek Vasut return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT; 142058389c00SMarek Vasut case KSZ9x31_LMD_VCT_ST_FAIL: 142158389c00SMarek Vasut fallthrough; 142258389c00SMarek Vasut default: 142358389c00SMarek Vasut return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC; 142458389c00SMarek Vasut } 142558389c00SMarek Vasut } 142658389c00SMarek Vasut 142758389c00SMarek Vasut static bool ksz9x31_cable_test_failed(u16 status) 142858389c00SMarek Vasut { 142958389c00SMarek Vasut int stat = FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status); 143058389c00SMarek Vasut 143158389c00SMarek Vasut return stat == KSZ9x31_LMD_VCT_ST_FAIL; 143258389c00SMarek Vasut } 143358389c00SMarek Vasut 143458389c00SMarek Vasut static bool ksz9x31_cable_test_fault_length_valid(u16 status) 143558389c00SMarek Vasut { 143658389c00SMarek Vasut switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) { 143758389c00SMarek Vasut case KSZ9x31_LMD_VCT_ST_OPEN: 143858389c00SMarek Vasut fallthrough; 143958389c00SMarek Vasut case KSZ9x31_LMD_VCT_ST_SHORT: 144058389c00SMarek Vasut return true; 144158389c00SMarek Vasut } 144258389c00SMarek Vasut return false; 144358389c00SMarek Vasut } 144458389c00SMarek Vasut 144558389c00SMarek Vasut static int ksz9x31_cable_test_fault_length(struct phy_device *phydev, u16 stat) 144658389c00SMarek Vasut { 144758389c00SMarek Vasut int dt = FIELD_GET(KSZ9x31_LMD_VCT_DATA_MASK, stat); 144858389c00SMarek Vasut 144958389c00SMarek Vasut /* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic 145058389c00SMarek Vasut * 145158389c00SMarek Vasut * distance to fault = (VCT_DATA - 22) * 4 / cable propagation velocity 145258389c00SMarek Vasut */ 145358389c00SMarek Vasut if ((phydev->phy_id & MICREL_PHY_ID_MASK) == PHY_ID_KSZ9131) 145458389c00SMarek Vasut dt = clamp(dt - 22, 0, 255); 145558389c00SMarek Vasut 145658389c00SMarek Vasut return (dt * 400) / 10; 145758389c00SMarek Vasut } 145858389c00SMarek Vasut 145958389c00SMarek Vasut static int ksz9x31_cable_test_wait_for_completion(struct phy_device *phydev) 146058389c00SMarek Vasut { 146158389c00SMarek Vasut int val, ret; 146258389c00SMarek Vasut 146358389c00SMarek Vasut ret = phy_read_poll_timeout(phydev, KSZ9x31_LMD, val, 146458389c00SMarek Vasut !(val & KSZ9x31_LMD_VCT_EN), 146558389c00SMarek Vasut 30000, 100000, true); 146658389c00SMarek Vasut 146758389c00SMarek Vasut return ret < 0 ? ret : 0; 146858389c00SMarek Vasut } 146958389c00SMarek Vasut 147058389c00SMarek Vasut static int ksz9x31_cable_test_get_pair(int pair) 147158389c00SMarek Vasut { 147258389c00SMarek Vasut static const int ethtool_pair[] = { 147358389c00SMarek Vasut ETHTOOL_A_CABLE_PAIR_A, 147458389c00SMarek Vasut ETHTOOL_A_CABLE_PAIR_B, 147558389c00SMarek Vasut ETHTOOL_A_CABLE_PAIR_C, 147658389c00SMarek Vasut ETHTOOL_A_CABLE_PAIR_D, 147758389c00SMarek Vasut }; 147858389c00SMarek Vasut 147958389c00SMarek Vasut return ethtool_pair[pair]; 148058389c00SMarek Vasut } 148158389c00SMarek Vasut 148258389c00SMarek Vasut static int ksz9x31_cable_test_one_pair(struct phy_device *phydev, int pair) 148358389c00SMarek Vasut { 148458389c00SMarek Vasut int ret, val; 148558389c00SMarek Vasut 148658389c00SMarek Vasut /* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic 148758389c00SMarek Vasut * To test each individual cable pair, set the cable pair in the Cable 148858389c00SMarek Vasut * Diagnostics Test Pair (VCT_PAIR[1:0]) field of the LinkMD Cable 148958389c00SMarek Vasut * Diagnostic Register, along with setting the Cable Diagnostics Test 149058389c00SMarek Vasut * Enable (VCT_EN) bit. The Cable Diagnostics Test Enable (VCT_EN) bit 149158389c00SMarek Vasut * will self clear when the test is concluded. 149258389c00SMarek Vasut */ 149358389c00SMarek Vasut ret = phy_write(phydev, KSZ9x31_LMD, 149458389c00SMarek Vasut KSZ9x31_LMD_VCT_EN | KSZ9x31_LMD_VCT_PAIR(pair)); 149558389c00SMarek Vasut if (ret) 149658389c00SMarek Vasut return ret; 149758389c00SMarek Vasut 149858389c00SMarek Vasut ret = ksz9x31_cable_test_wait_for_completion(phydev); 149958389c00SMarek Vasut if (ret) 150058389c00SMarek Vasut return ret; 150158389c00SMarek Vasut 150258389c00SMarek Vasut val = phy_read(phydev, KSZ9x31_LMD); 150358389c00SMarek Vasut if (val < 0) 150458389c00SMarek Vasut return val; 150558389c00SMarek Vasut 150658389c00SMarek Vasut if (ksz9x31_cable_test_failed(val)) 150758389c00SMarek Vasut return -EAGAIN; 150858389c00SMarek Vasut 150958389c00SMarek Vasut ret = ethnl_cable_test_result(phydev, 151058389c00SMarek Vasut ksz9x31_cable_test_get_pair(pair), 151158389c00SMarek Vasut ksz9x31_cable_test_result_trans(val)); 151258389c00SMarek Vasut if (ret) 151358389c00SMarek Vasut return ret; 151458389c00SMarek Vasut 151558389c00SMarek Vasut if (!ksz9x31_cable_test_fault_length_valid(val)) 151658389c00SMarek Vasut return 0; 151758389c00SMarek Vasut 151858389c00SMarek Vasut return ethnl_cable_test_fault_length(phydev, 151958389c00SMarek Vasut ksz9x31_cable_test_get_pair(pair), 152058389c00SMarek Vasut ksz9x31_cable_test_fault_length(phydev, val)); 152158389c00SMarek Vasut } 152258389c00SMarek Vasut 152358389c00SMarek Vasut static int ksz9x31_cable_test_get_status(struct phy_device *phydev, 152458389c00SMarek Vasut bool *finished) 152558389c00SMarek Vasut { 152658389c00SMarek Vasut struct kszphy_priv *priv = phydev->priv; 152758389c00SMarek Vasut unsigned long pair_mask = 0xf; 152858389c00SMarek Vasut int retries = 20; 152958389c00SMarek Vasut int pair, ret, rv; 153058389c00SMarek Vasut 153158389c00SMarek Vasut *finished = false; 153258389c00SMarek Vasut 153358389c00SMarek Vasut /* Try harder if link partner is active */ 153458389c00SMarek Vasut while (pair_mask && retries--) { 153558389c00SMarek Vasut for_each_set_bit(pair, &pair_mask, 4) { 153658389c00SMarek Vasut ret = ksz9x31_cable_test_one_pair(phydev, pair); 153758389c00SMarek Vasut if (ret == -EAGAIN) 153858389c00SMarek Vasut continue; 153958389c00SMarek Vasut if (ret < 0) 154058389c00SMarek Vasut return ret; 154158389c00SMarek Vasut clear_bit(pair, &pair_mask); 154258389c00SMarek Vasut } 154358389c00SMarek Vasut /* If link partner is in autonegotiation mode it will send 2ms 154458389c00SMarek Vasut * of FLPs with at least 6ms of silence. 154558389c00SMarek Vasut * Add 2ms sleep to have better chances to hit this silence. 154658389c00SMarek Vasut */ 154758389c00SMarek Vasut if (pair_mask) 154858389c00SMarek Vasut usleep_range(2000, 3000); 154958389c00SMarek Vasut } 155058389c00SMarek Vasut 155158389c00SMarek Vasut /* Report remaining unfinished pair result as unknown. */ 155258389c00SMarek Vasut for_each_set_bit(pair, &pair_mask, 4) { 155358389c00SMarek Vasut ret = ethnl_cable_test_result(phydev, 155458389c00SMarek Vasut ksz9x31_cable_test_get_pair(pair), 155558389c00SMarek Vasut ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC); 155658389c00SMarek Vasut } 155758389c00SMarek Vasut 155858389c00SMarek Vasut *finished = true; 155958389c00SMarek Vasut 156058389c00SMarek Vasut /* Restore cached bits from before LinkMD got started. */ 156158389c00SMarek Vasut rv = phy_modify(phydev, MII_CTRL1000, 156258389c00SMarek Vasut CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER, 156358389c00SMarek Vasut priv->vct_ctrl1000); 156458389c00SMarek Vasut if (rv) 156558389c00SMarek Vasut return rv; 156658389c00SMarek Vasut 156758389c00SMarek Vasut return ret; 156858389c00SMarek Vasut } 156958389c00SMarek Vasut 157093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 157193272e07SJean-Christophe PLAGNIOL-VILLARD { 157293272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 157393272e07SJean-Christophe PLAGNIOL-VILLARD } 157493272e07SJean-Christophe PLAGNIOL-VILLARD 157552939393SOleksij Rempel static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl) 157652939393SOleksij Rempel { 157752939393SOleksij Rempel u16 val; 157852939393SOleksij Rempel 157952939393SOleksij Rempel switch (ctrl) { 158052939393SOleksij Rempel case ETH_TP_MDI: 158152939393SOleksij Rempel val = KSZ886X_BMCR_DISABLE_AUTO_MDIX; 158252939393SOleksij Rempel break; 158352939393SOleksij Rempel case ETH_TP_MDI_X: 158452939393SOleksij Rempel /* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit 158552939393SOleksij Rempel * counter intuitive, the "-X" in "1 = Force MDI" in the data 158652939393SOleksij Rempel * sheet seems to be missing: 158752939393SOleksij Rempel * 1 = Force MDI (sic!) (transmit on RX+/RX- pins) 158852939393SOleksij Rempel * 0 = Normal operation (transmit on TX+/TX- pins) 158952939393SOleksij Rempel */ 159052939393SOleksij Rempel val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI; 159152939393SOleksij Rempel break; 159252939393SOleksij Rempel case ETH_TP_MDI_AUTO: 159352939393SOleksij Rempel val = 0; 159452939393SOleksij Rempel break; 159552939393SOleksij Rempel default: 159652939393SOleksij Rempel return 0; 159752939393SOleksij Rempel } 159852939393SOleksij Rempel 159952939393SOleksij Rempel return phy_modify(phydev, MII_BMCR, 160052939393SOleksij Rempel KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI | 160152939393SOleksij Rempel KSZ886X_BMCR_DISABLE_AUTO_MDIX, 160252939393SOleksij Rempel KSZ886X_BMCR_HP_MDIX | val); 160352939393SOleksij Rempel } 160452939393SOleksij Rempel 160552939393SOleksij Rempel static int ksz886x_config_aneg(struct phy_device *phydev) 160652939393SOleksij Rempel { 160752939393SOleksij Rempel int ret; 160852939393SOleksij Rempel 160952939393SOleksij Rempel ret = genphy_config_aneg(phydev); 161052939393SOleksij Rempel if (ret) 161152939393SOleksij Rempel return ret; 161252939393SOleksij Rempel 161352939393SOleksij Rempel /* The MDI-X configuration is automatically changed by the PHY after 161452939393SOleksij Rempel * switching from autoneg off to on. So, take MDI-X configuration under 161552939393SOleksij Rempel * own control and set it after autoneg configuration was done. 161652939393SOleksij Rempel */ 161752939393SOleksij Rempel return ksz886x_config_mdix(phydev, phydev->mdix_ctrl); 161852939393SOleksij Rempel } 161952939393SOleksij Rempel 162052939393SOleksij Rempel static int ksz886x_mdix_update(struct phy_device *phydev) 162152939393SOleksij Rempel { 162252939393SOleksij Rempel int ret; 162352939393SOleksij Rempel 162452939393SOleksij Rempel ret = phy_read(phydev, MII_BMCR); 162552939393SOleksij Rempel if (ret < 0) 162652939393SOleksij Rempel return ret; 162752939393SOleksij Rempel 162852939393SOleksij Rempel if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) { 162952939393SOleksij Rempel if (ret & KSZ886X_BMCR_FORCE_MDI) 163052939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_X; 163152939393SOleksij Rempel else 163252939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI; 163352939393SOleksij Rempel } else { 163452939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 163552939393SOleksij Rempel } 163652939393SOleksij Rempel 163752939393SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL); 163852939393SOleksij Rempel if (ret < 0) 163952939393SOleksij Rempel return ret; 164052939393SOleksij Rempel 164152939393SOleksij Rempel /* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */ 164252939393SOleksij Rempel if (ret & KSZ886X_CTRL_MDIX_STAT) 164352939393SOleksij Rempel phydev->mdix = ETH_TP_MDI_X; 164452939393SOleksij Rempel else 164552939393SOleksij Rempel phydev->mdix = ETH_TP_MDI; 164652939393SOleksij Rempel 164752939393SOleksij Rempel return 0; 164852939393SOleksij Rempel } 164952939393SOleksij Rempel 165052939393SOleksij Rempel static int ksz886x_read_status(struct phy_device *phydev) 165152939393SOleksij Rempel { 165252939393SOleksij Rempel int ret; 165352939393SOleksij Rempel 165452939393SOleksij Rempel ret = ksz886x_mdix_update(phydev); 165552939393SOleksij Rempel if (ret < 0) 165652939393SOleksij Rempel return ret; 165752939393SOleksij Rempel 165852939393SOleksij Rempel return genphy_read_status(phydev); 165952939393SOleksij Rempel } 166052939393SOleksij Rempel 16612b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev) 16622b2427d0SAndrew Lunn { 16632b2427d0SAndrew Lunn return ARRAY_SIZE(kszphy_hw_stats); 16642b2427d0SAndrew Lunn } 16652b2427d0SAndrew Lunn 16662b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data) 16672b2427d0SAndrew Lunn { 16682b2427d0SAndrew Lunn int i; 16692b2427d0SAndrew Lunn 16702b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) { 1671fb3ceec1SWolfram Sang strscpy(data + i * ETH_GSTRING_LEN, 16722b2427d0SAndrew Lunn kszphy_hw_stats[i].string, ETH_GSTRING_LEN); 16732b2427d0SAndrew Lunn } 16742b2427d0SAndrew Lunn } 16752b2427d0SAndrew Lunn 16762b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i) 16772b2427d0SAndrew Lunn { 16782b2427d0SAndrew Lunn struct kszphy_hw_stat stat = kszphy_hw_stats[i]; 16792b2427d0SAndrew Lunn struct kszphy_priv *priv = phydev->priv; 1680321b4d4bSAndrew Lunn int val; 1681321b4d4bSAndrew Lunn u64 ret; 16822b2427d0SAndrew Lunn 16832b2427d0SAndrew Lunn val = phy_read(phydev, stat.reg); 16842b2427d0SAndrew Lunn if (val < 0) { 16856c3442f5SJisheng Zhang ret = U64_MAX; 16862b2427d0SAndrew Lunn } else { 16872b2427d0SAndrew Lunn val = val & ((1 << stat.bits) - 1); 16882b2427d0SAndrew Lunn priv->stats[i] += val; 1689321b4d4bSAndrew Lunn ret = priv->stats[i]; 16902b2427d0SAndrew Lunn } 16912b2427d0SAndrew Lunn 1692321b4d4bSAndrew Lunn return ret; 16932b2427d0SAndrew Lunn } 16942b2427d0SAndrew Lunn 16952b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev, 16962b2427d0SAndrew Lunn struct ethtool_stats *stats, u64 *data) 16972b2427d0SAndrew Lunn { 16982b2427d0SAndrew Lunn int i; 16992b2427d0SAndrew Lunn 17002b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) 17012b2427d0SAndrew Lunn data[i] = kszphy_get_stat(phydev, i); 17022b2427d0SAndrew Lunn } 17032b2427d0SAndrew Lunn 1704836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev) 1705836384d2SWenyou Yang { 1706836384d2SWenyou Yang /* Disable PHY Interrupts */ 1707836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1708836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_DISABLED; 1709836384d2SWenyou Yang if (phydev->drv->config_intr) 1710836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1711836384d2SWenyou Yang } 1712836384d2SWenyou Yang 1713836384d2SWenyou Yang return genphy_suspend(phydev); 1714836384d2SWenyou Yang } 1715836384d2SWenyou Yang 1716a516b7f7SDivya Koppera static void kszphy_parse_led_mode(struct phy_device *phydev) 1717a516b7f7SDivya Koppera { 1718a516b7f7SDivya Koppera const struct kszphy_type *type = phydev->drv->driver_data; 1719a516b7f7SDivya Koppera const struct device_node *np = phydev->mdio.dev.of_node; 1720a516b7f7SDivya Koppera struct kszphy_priv *priv = phydev->priv; 1721a516b7f7SDivya Koppera int ret; 1722a516b7f7SDivya Koppera 1723a516b7f7SDivya Koppera if (type && type->led_mode_reg) { 1724a516b7f7SDivya Koppera ret = of_property_read_u32(np, "micrel,led-mode", 1725a516b7f7SDivya Koppera &priv->led_mode); 1726a516b7f7SDivya Koppera 1727a516b7f7SDivya Koppera if (ret) 1728a516b7f7SDivya Koppera priv->led_mode = -1; 1729a516b7f7SDivya Koppera 1730a516b7f7SDivya Koppera if (priv->led_mode > 3) { 1731a516b7f7SDivya Koppera phydev_err(phydev, "invalid led mode: 0x%02x\n", 1732a516b7f7SDivya Koppera priv->led_mode); 1733a516b7f7SDivya Koppera priv->led_mode = -1; 1734a516b7f7SDivya Koppera } 1735a516b7f7SDivya Koppera } else { 1736a516b7f7SDivya Koppera priv->led_mode = -1; 1737a516b7f7SDivya Koppera } 1738a516b7f7SDivya Koppera } 1739a516b7f7SDivya Koppera 1740f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev) 1741f5aba91dSAlexandre Belloni { 174279e498a9SLeonard Crestez int ret; 174379e498a9SLeonard Crestez 1744836384d2SWenyou Yang genphy_resume(phydev); 1745f5aba91dSAlexandre Belloni 17466110dff7SOleksij Rempel /* After switching from power-down to normal mode, an internal global 17476110dff7SOleksij Rempel * reset is automatically generated. Wait a minimum of 1 ms before 17486110dff7SOleksij Rempel * read/write access to the PHY registers. 17496110dff7SOleksij Rempel */ 17506110dff7SOleksij Rempel usleep_range(1000, 2000); 17516110dff7SOleksij Rempel 175279e498a9SLeonard Crestez ret = kszphy_config_reset(phydev); 175379e498a9SLeonard Crestez if (ret) 175479e498a9SLeonard Crestez return ret; 175579e498a9SLeonard Crestez 1756836384d2SWenyou Yang /* Enable PHY Interrupts */ 1757836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1758836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_ENABLED; 1759836384d2SWenyou Yang if (phydev->drv->config_intr) 1760836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1761836384d2SWenyou Yang } 1762f5aba91dSAlexandre Belloni 1763f5aba91dSAlexandre Belloni return 0; 1764f5aba91dSAlexandre Belloni } 1765f5aba91dSAlexandre Belloni 1766e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 1767e6a423a8SJohan Hovold { 1768e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 1769e5a03bfdSAndrew Lunn const struct device_node *np = phydev->mdio.dev.of_node; 1770e6a423a8SJohan Hovold struct kszphy_priv *priv; 177163f44b2bSJohan Hovold struct clk *clk; 1772e6a423a8SJohan Hovold 1773e5a03bfdSAndrew Lunn priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 1774e6a423a8SJohan Hovold if (!priv) 1775e6a423a8SJohan Hovold return -ENOMEM; 1776e6a423a8SJohan Hovold 1777e6a423a8SJohan Hovold phydev->priv = priv; 1778e6a423a8SJohan Hovold 1779e6a423a8SJohan Hovold priv->type = type; 1780e6a423a8SJohan Hovold 1781a516b7f7SDivya Koppera kszphy_parse_led_mode(phydev); 1782e7a792e9SJohan Hovold 1783e5a03bfdSAndrew Lunn clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref"); 1784bced8701SNiklas Cassel /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */ 1785bced8701SNiklas Cassel if (!IS_ERR_OR_NULL(clk)) { 17861fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 178786dc1342SJohan Hovold bool rmii_ref_clk_sel_25_mhz; 17881fadee0cSSascha Hauer 1789f2ef6f75SFabio Estevam if (type) 179063f44b2bSJohan Hovold priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; 179186dc1342SJohan Hovold rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, 179286dc1342SJohan Hovold "micrel,rmii-reference-clock-select-25-mhz"); 179363f44b2bSJohan Hovold 17941fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 179586dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; 17961fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 179786dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; 17981fadee0cSSascha Hauer } else { 179972ba48beSAndrew Lunn phydev_err(phydev, "Clock rate out of range: %ld\n", 180072ba48beSAndrew Lunn rate); 18011fadee0cSSascha Hauer return -EINVAL; 18021fadee0cSSascha Hauer } 18031fadee0cSSascha Hauer } 18041fadee0cSSascha Hauer 18054217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) 18064217a64eSMichael Walle phydev->port = PORT_FIBRE; 18074217a64eSMichael Walle 180863f44b2bSJohan Hovold /* Support legacy board-file configuration */ 180963f44b2bSJohan Hovold if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 181063f44b2bSJohan Hovold priv->rmii_ref_clk_sel = true; 181163f44b2bSJohan Hovold priv->rmii_ref_clk_sel_val = true; 181263f44b2bSJohan Hovold } 181363f44b2bSJohan Hovold 181463f44b2bSJohan Hovold return 0; 18151fadee0cSSascha Hauer } 18161fadee0cSSascha Hauer 181721b688daSDivya Koppera static int lan8814_cable_test_start(struct phy_device *phydev) 181821b688daSDivya Koppera { 181921b688daSDivya Koppera /* If autoneg is enabled, we won't be able to test cross pair 182021b688daSDivya Koppera * short. In this case, the PHY will "detect" a link and 182121b688daSDivya Koppera * confuse the internal state machine - disable auto neg here. 182221b688daSDivya Koppera * Set the speed to 1000mbit and full duplex. 182321b688daSDivya Koppera */ 182421b688daSDivya Koppera return phy_modify(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100, 182521b688daSDivya Koppera BMCR_SPEED1000 | BMCR_FULLDPLX); 182621b688daSDivya Koppera } 182721b688daSDivya Koppera 182849011e0cSOleksij Rempel static int ksz886x_cable_test_start(struct phy_device *phydev) 182949011e0cSOleksij Rempel { 183049011e0cSOleksij Rempel if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA) 183149011e0cSOleksij Rempel return -EOPNOTSUPP; 183249011e0cSOleksij Rempel 183349011e0cSOleksij Rempel /* If autoneg is enabled, we won't be able to test cross pair 183449011e0cSOleksij Rempel * short. In this case, the PHY will "detect" a link and 183549011e0cSOleksij Rempel * confuse the internal state machine - disable auto neg here. 183649011e0cSOleksij Rempel * If autoneg is disabled, we should set the speed to 10mbit. 183749011e0cSOleksij Rempel */ 183849011e0cSOleksij Rempel return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100); 183949011e0cSOleksij Rempel } 184049011e0cSOleksij Rempel 1841*fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_result_trans(u16 status, u16 mask) 184249011e0cSOleksij Rempel { 184321b688daSDivya Koppera switch (FIELD_GET(mask, status)) { 184449011e0cSOleksij Rempel case KSZ8081_LMD_STAT_NORMAL: 184549011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_OK; 184649011e0cSOleksij Rempel case KSZ8081_LMD_STAT_SHORT: 184749011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT; 184849011e0cSOleksij Rempel case KSZ8081_LMD_STAT_OPEN: 184949011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_OPEN; 185049011e0cSOleksij Rempel case KSZ8081_LMD_STAT_FAIL: 185149011e0cSOleksij Rempel fallthrough; 185249011e0cSOleksij Rempel default: 185349011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC; 185449011e0cSOleksij Rempel } 185549011e0cSOleksij Rempel } 185649011e0cSOleksij Rempel 1857*fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_failed(u16 status, u16 mask) 185849011e0cSOleksij Rempel { 185921b688daSDivya Koppera return FIELD_GET(mask, status) == 186049011e0cSOleksij Rempel KSZ8081_LMD_STAT_FAIL; 186149011e0cSOleksij Rempel } 186249011e0cSOleksij Rempel 1863*fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_fault_length_valid(u16 status, u16 mask) 186449011e0cSOleksij Rempel { 186521b688daSDivya Koppera switch (FIELD_GET(mask, status)) { 186649011e0cSOleksij Rempel case KSZ8081_LMD_STAT_OPEN: 186749011e0cSOleksij Rempel fallthrough; 186849011e0cSOleksij Rempel case KSZ8081_LMD_STAT_SHORT: 186949011e0cSOleksij Rempel return true; 187049011e0cSOleksij Rempel } 187149011e0cSOleksij Rempel return false; 187249011e0cSOleksij Rempel } 187349011e0cSOleksij Rempel 1874*fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_fault_length(struct phy_device *phydev, 1875*fa182ea2SDivya Koppera u16 status, u16 data_mask) 187649011e0cSOleksij Rempel { 187749011e0cSOleksij Rempel int dt; 187849011e0cSOleksij Rempel 187949011e0cSOleksij Rempel /* According to the data sheet the distance to the fault is 188021b688daSDivya Koppera * DELTA_TIME * 0.4 meters for ksz phys. 188121b688daSDivya Koppera * (DELTA_TIME - 22) * 0.8 for lan8814 phy. 188249011e0cSOleksij Rempel */ 188321b688daSDivya Koppera dt = FIELD_GET(data_mask, status); 188449011e0cSOleksij Rempel 188521b688daSDivya Koppera if ((phydev->phy_id & MICREL_PHY_ID_MASK) == PHY_ID_LAN8814) 188621b688daSDivya Koppera return ((dt - 22) * 800) / 10; 188721b688daSDivya Koppera else 188849011e0cSOleksij Rempel return (dt * 400) / 10; 188949011e0cSOleksij Rempel } 189049011e0cSOleksij Rempel 189149011e0cSOleksij Rempel static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev) 189249011e0cSOleksij Rempel { 189321b688daSDivya Koppera const struct kszphy_type *type = phydev->drv->driver_data; 189449011e0cSOleksij Rempel int val, ret; 189549011e0cSOleksij Rempel 189621b688daSDivya Koppera ret = phy_read_poll_timeout(phydev, type->cable_diag_reg, val, 189749011e0cSOleksij Rempel !(val & KSZ8081_LMD_ENABLE_TEST), 189849011e0cSOleksij Rempel 30000, 100000, true); 189949011e0cSOleksij Rempel 190049011e0cSOleksij Rempel return ret < 0 ? ret : 0; 190149011e0cSOleksij Rempel } 190249011e0cSOleksij Rempel 190321b688daSDivya Koppera static int lan8814_cable_test_one_pair(struct phy_device *phydev, int pair) 190421b688daSDivya Koppera { 190521b688daSDivya Koppera static const int ethtool_pair[] = { ETHTOOL_A_CABLE_PAIR_A, 190621b688daSDivya Koppera ETHTOOL_A_CABLE_PAIR_B, 190721b688daSDivya Koppera ETHTOOL_A_CABLE_PAIR_C, 190821b688daSDivya Koppera ETHTOOL_A_CABLE_PAIR_D, 190921b688daSDivya Koppera }; 191021b688daSDivya Koppera u32 fault_length; 191121b688daSDivya Koppera int ret; 191221b688daSDivya Koppera int val; 191321b688daSDivya Koppera 191421b688daSDivya Koppera val = KSZ8081_LMD_ENABLE_TEST; 191521b688daSDivya Koppera val = val | (pair << LAN8814_PAIR_BIT_SHIFT); 191621b688daSDivya Koppera 191721b688daSDivya Koppera ret = phy_write(phydev, LAN8814_CABLE_DIAG, val); 191821b688daSDivya Koppera if (ret < 0) 191921b688daSDivya Koppera return ret; 192021b688daSDivya Koppera 192121b688daSDivya Koppera ret = ksz886x_cable_test_wait_for_completion(phydev); 192221b688daSDivya Koppera if (ret) 192321b688daSDivya Koppera return ret; 192421b688daSDivya Koppera 192521b688daSDivya Koppera val = phy_read(phydev, LAN8814_CABLE_DIAG); 192621b688daSDivya Koppera if (val < 0) 192721b688daSDivya Koppera return val; 192821b688daSDivya Koppera 192921b688daSDivya Koppera if (ksz886x_cable_test_failed(val, LAN8814_CABLE_DIAG_STAT_MASK)) 193021b688daSDivya Koppera return -EAGAIN; 193121b688daSDivya Koppera 193221b688daSDivya Koppera ret = ethnl_cable_test_result(phydev, ethtool_pair[pair], 193321b688daSDivya Koppera ksz886x_cable_test_result_trans(val, 193421b688daSDivya Koppera LAN8814_CABLE_DIAG_STAT_MASK 193521b688daSDivya Koppera )); 193621b688daSDivya Koppera if (ret) 193721b688daSDivya Koppera return ret; 193821b688daSDivya Koppera 193921b688daSDivya Koppera if (!ksz886x_cable_test_fault_length_valid(val, LAN8814_CABLE_DIAG_STAT_MASK)) 194021b688daSDivya Koppera return 0; 194121b688daSDivya Koppera 194221b688daSDivya Koppera fault_length = ksz886x_cable_test_fault_length(phydev, val, 194321b688daSDivya Koppera LAN8814_CABLE_DIAG_VCT_DATA_MASK); 194421b688daSDivya Koppera 194521b688daSDivya Koppera return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length); 194621b688daSDivya Koppera } 194721b688daSDivya Koppera 194849011e0cSOleksij Rempel static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair) 194949011e0cSOleksij Rempel { 195049011e0cSOleksij Rempel static const int ethtool_pair[] = { 195149011e0cSOleksij Rempel ETHTOOL_A_CABLE_PAIR_A, 195249011e0cSOleksij Rempel ETHTOOL_A_CABLE_PAIR_B, 195349011e0cSOleksij Rempel }; 195449011e0cSOleksij Rempel int ret, val, mdix; 195521b688daSDivya Koppera u32 fault_length; 195649011e0cSOleksij Rempel 195749011e0cSOleksij Rempel /* There is no way to choice the pair, like we do one ksz9031. 195849011e0cSOleksij Rempel * We can workaround this limitation by using the MDI-X functionality. 195949011e0cSOleksij Rempel */ 196049011e0cSOleksij Rempel if (pair == 0) 196149011e0cSOleksij Rempel mdix = ETH_TP_MDI; 196249011e0cSOleksij Rempel else 196349011e0cSOleksij Rempel mdix = ETH_TP_MDI_X; 196449011e0cSOleksij Rempel 196549011e0cSOleksij Rempel switch (phydev->phy_id & MICREL_PHY_ID_MASK) { 196649011e0cSOleksij Rempel case PHY_ID_KSZ8081: 196749011e0cSOleksij Rempel ret = ksz8081_config_mdix(phydev, mdix); 196849011e0cSOleksij Rempel break; 196949011e0cSOleksij Rempel case PHY_ID_KSZ886X: 197049011e0cSOleksij Rempel ret = ksz886x_config_mdix(phydev, mdix); 197149011e0cSOleksij Rempel break; 197249011e0cSOleksij Rempel default: 197349011e0cSOleksij Rempel ret = -ENODEV; 197449011e0cSOleksij Rempel } 197549011e0cSOleksij Rempel 197649011e0cSOleksij Rempel if (ret) 197749011e0cSOleksij Rempel return ret; 197849011e0cSOleksij Rempel 197949011e0cSOleksij Rempel /* Now we are ready to fire. This command will send a 100ns pulse 198049011e0cSOleksij Rempel * to the pair. 198149011e0cSOleksij Rempel */ 198249011e0cSOleksij Rempel ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST); 198349011e0cSOleksij Rempel if (ret) 198449011e0cSOleksij Rempel return ret; 198549011e0cSOleksij Rempel 198649011e0cSOleksij Rempel ret = ksz886x_cable_test_wait_for_completion(phydev); 198749011e0cSOleksij Rempel if (ret) 198849011e0cSOleksij Rempel return ret; 198949011e0cSOleksij Rempel 199049011e0cSOleksij Rempel val = phy_read(phydev, KSZ8081_LMD); 199149011e0cSOleksij Rempel if (val < 0) 199249011e0cSOleksij Rempel return val; 199349011e0cSOleksij Rempel 199421b688daSDivya Koppera if (ksz886x_cable_test_failed(val, KSZ8081_LMD_STAT_MASK)) 199549011e0cSOleksij Rempel return -EAGAIN; 199649011e0cSOleksij Rempel 199749011e0cSOleksij Rempel ret = ethnl_cable_test_result(phydev, ethtool_pair[pair], 199821b688daSDivya Koppera ksz886x_cable_test_result_trans(val, KSZ8081_LMD_STAT_MASK)); 199949011e0cSOleksij Rempel if (ret) 200049011e0cSOleksij Rempel return ret; 200149011e0cSOleksij Rempel 200221b688daSDivya Koppera if (!ksz886x_cable_test_fault_length_valid(val, KSZ8081_LMD_STAT_MASK)) 200349011e0cSOleksij Rempel return 0; 200449011e0cSOleksij Rempel 200521b688daSDivya Koppera fault_length = ksz886x_cable_test_fault_length(phydev, val, KSZ8081_LMD_DELTA_TIME_MASK); 200621b688daSDivya Koppera 200721b688daSDivya Koppera return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length); 200849011e0cSOleksij Rempel } 200949011e0cSOleksij Rempel 201049011e0cSOleksij Rempel static int ksz886x_cable_test_get_status(struct phy_device *phydev, 201149011e0cSOleksij Rempel bool *finished) 201249011e0cSOleksij Rempel { 201321b688daSDivya Koppera const struct kszphy_type *type = phydev->drv->driver_data; 201421b688daSDivya Koppera unsigned long pair_mask = type->pair_mask; 201549011e0cSOleksij Rempel int retries = 20; 201649011e0cSOleksij Rempel int pair, ret; 201749011e0cSOleksij Rempel 201849011e0cSOleksij Rempel *finished = false; 201949011e0cSOleksij Rempel 202049011e0cSOleksij Rempel /* Try harder if link partner is active */ 202149011e0cSOleksij Rempel while (pair_mask && retries--) { 202249011e0cSOleksij Rempel for_each_set_bit(pair, &pair_mask, 4) { 202321b688daSDivya Koppera if (type->cable_diag_reg == LAN8814_CABLE_DIAG) 202421b688daSDivya Koppera ret = lan8814_cable_test_one_pair(phydev, pair); 202521b688daSDivya Koppera else 202649011e0cSOleksij Rempel ret = ksz886x_cable_test_one_pair(phydev, pair); 202749011e0cSOleksij Rempel if (ret == -EAGAIN) 202849011e0cSOleksij Rempel continue; 202949011e0cSOleksij Rempel if (ret < 0) 203049011e0cSOleksij Rempel return ret; 203149011e0cSOleksij Rempel clear_bit(pair, &pair_mask); 203249011e0cSOleksij Rempel } 203349011e0cSOleksij Rempel /* If link partner is in autonegotiation mode it will send 2ms 203449011e0cSOleksij Rempel * of FLPs with at least 6ms of silence. 203549011e0cSOleksij Rempel * Add 2ms sleep to have better chances to hit this silence. 203649011e0cSOleksij Rempel */ 203749011e0cSOleksij Rempel if (pair_mask) 203849011e0cSOleksij Rempel msleep(2); 203949011e0cSOleksij Rempel } 204049011e0cSOleksij Rempel 204149011e0cSOleksij Rempel *finished = true; 204249011e0cSOleksij Rempel 204349011e0cSOleksij Rempel return ret; 204449011e0cSOleksij Rempel } 204549011e0cSOleksij Rempel 20467c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CONTROL 0x16 20477c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA 0x17 20487c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC 0x4000 20497c2dcfa2SHoratiu Vultur 20507467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET 0x43 20517467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET_BIT BIT(0) 20527467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG 0x13 20537467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA BIT(3) 20547467d716SHoratiu Vultur #define LAN8814_ALIGN_SWAP 0x4a 20557467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP 0x1 20567467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP_MASK GENMASK(2, 0) 20577467d716SHoratiu Vultur 20587c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_SWAP 0x4a 20597c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP 0x1 20607c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP_MASK GENMASK(2, 0) 20617c2dcfa2SHoratiu Vultur #define LAN8814_CLOCK_MANAGEMENT 0xd 20627c2dcfa2SHoratiu Vultur #define LAN8814_LINK_QUALITY 0x8e 20637c2dcfa2SHoratiu Vultur 20647c2dcfa2SHoratiu Vultur static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr) 20657c2dcfa2SHoratiu Vultur { 206612a4d677SWan Jiabing int data; 20677c2dcfa2SHoratiu Vultur 20684488f6b6SDivya Koppera phy_lock_mdio_bus(phydev); 20694488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page); 20704488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr); 20714488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, 20727c2dcfa2SHoratiu Vultur (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC)); 20734488f6b6SDivya Koppera data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA); 20744488f6b6SDivya Koppera phy_unlock_mdio_bus(phydev); 20757c2dcfa2SHoratiu Vultur 20767c2dcfa2SHoratiu Vultur return data; 20777c2dcfa2SHoratiu Vultur } 20787c2dcfa2SHoratiu Vultur 20797c2dcfa2SHoratiu Vultur static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr, 20807c2dcfa2SHoratiu Vultur u16 val) 20817c2dcfa2SHoratiu Vultur { 20824488f6b6SDivya Koppera phy_lock_mdio_bus(phydev); 20834488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page); 20844488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr); 20854488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, 20864488f6b6SDivya Koppera page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC); 20877c2dcfa2SHoratiu Vultur 20884488f6b6SDivya Koppera val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val); 20894488f6b6SDivya Koppera if (val != 0) 20907c2dcfa2SHoratiu Vultur phydev_err(phydev, "Error: phy_write has returned error %d\n", 20917c2dcfa2SHoratiu Vultur val); 20924488f6b6SDivya Koppera phy_unlock_mdio_bus(phydev); 20937c2dcfa2SHoratiu Vultur return val; 20947c2dcfa2SHoratiu Vultur } 20957c2dcfa2SHoratiu Vultur 2096ece19502SDivya Koppera static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable) 20977467d716SHoratiu Vultur { 2098ece19502SDivya Koppera u16 val = 0; 20997467d716SHoratiu Vultur 2100ece19502SDivya Koppera if (enable) 2101ece19502SDivya Koppera val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ | 2102ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ | 2103ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_RX_TS_EN_ | 2104ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_; 21057467d716SHoratiu Vultur 2106ece19502SDivya Koppera return lanphy_write_page_reg(phydev, 5, PTP_TSU_INT_EN, val); 2107ece19502SDivya Koppera } 21087467d716SHoratiu Vultur 2109ece19502SDivya Koppera static void lan8814_ptp_rx_ts_get(struct phy_device *phydev, 2110ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds, u16 *seq_id) 2111ece19502SDivya Koppera { 2112ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_HI); 2113ece19502SDivya Koppera *seconds = (*seconds << 16) | 2114ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_LO); 2115ece19502SDivya Koppera 2116ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_HI); 2117ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 2118ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_LO); 2119ece19502SDivya Koppera 2120ece19502SDivya Koppera *seq_id = lanphy_read_page_reg(phydev, 5, PTP_RX_MSG_HEADER2); 2121ece19502SDivya Koppera } 2122ece19502SDivya Koppera 2123ece19502SDivya Koppera static void lan8814_ptp_tx_ts_get(struct phy_device *phydev, 2124ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds, u16 *seq_id) 2125ece19502SDivya Koppera { 2126ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_HI); 2127ece19502SDivya Koppera *seconds = *seconds << 16 | 2128ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_LO); 2129ece19502SDivya Koppera 2130ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_HI); 2131ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 2132ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_LO); 2133ece19502SDivya Koppera 2134ece19502SDivya Koppera *seq_id = lanphy_read_page_reg(phydev, 5, PTP_TX_MSG_HEADER2); 2135ece19502SDivya Koppera } 2136ece19502SDivya Koppera 2137ece19502SDivya Koppera static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct ethtool_ts_info *info) 2138ece19502SDivya Koppera { 2139ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 2140ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2141ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 2142ece19502SDivya Koppera 2143ece19502SDivya Koppera info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE | 2144ece19502SDivya Koppera SOF_TIMESTAMPING_RX_HARDWARE | 2145ece19502SDivya Koppera SOF_TIMESTAMPING_RAW_HARDWARE; 2146ece19502SDivya Koppera 2147ece19502SDivya Koppera info->phc_index = ptp_clock_index(shared->ptp_clock); 2148ece19502SDivya Koppera 2149ece19502SDivya Koppera info->tx_types = 2150ece19502SDivya Koppera (1 << HWTSTAMP_TX_OFF) | 2151ece19502SDivya Koppera (1 << HWTSTAMP_TX_ON) | 2152ece19502SDivya Koppera (1 << HWTSTAMP_TX_ONESTEP_SYNC); 2153ece19502SDivya Koppera 2154ece19502SDivya Koppera info->rx_filters = 2155ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_NONE) | 2156ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) | 2157ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) | 2158ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 2159ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_EVENT); 21607467d716SHoratiu Vultur 21617467d716SHoratiu Vultur return 0; 21627467d716SHoratiu Vultur } 21637467d716SHoratiu Vultur 2164ece19502SDivya Koppera static void lan8814_flush_fifo(struct phy_device *phydev, bool egress) 2165ece19502SDivya Koppera { 2166ece19502SDivya Koppera int i; 2167ece19502SDivya Koppera 2168ece19502SDivya Koppera for (i = 0; i < FIFO_SIZE; ++i) 2169ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, 2170ece19502SDivya Koppera egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2); 2171ece19502SDivya Koppera 2172ece19502SDivya Koppera /* Read to clear overflow status bit */ 2173ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS); 2174ece19502SDivya Koppera } 2175ece19502SDivya Koppera 2176ece19502SDivya Koppera static int lan8814_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr) 2177ece19502SDivya Koppera { 2178ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = 2179ece19502SDivya Koppera container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 2180ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2181ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 2182ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts, *tmp; 2183ece19502SDivya Koppera struct hwtstamp_config config; 2184ece19502SDivya Koppera int txcfg = 0, rxcfg = 0; 2185ece19502SDivya Koppera int pkt_ts_enable; 2186ece19502SDivya Koppera 2187ece19502SDivya Koppera if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 2188ece19502SDivya Koppera return -EFAULT; 2189ece19502SDivya Koppera 2190ece19502SDivya Koppera ptp_priv->hwts_tx_type = config.tx_type; 2191ece19502SDivya Koppera ptp_priv->rx_filter = config.rx_filter; 2192ece19502SDivya Koppera 2193ece19502SDivya Koppera switch (config.rx_filter) { 2194ece19502SDivya Koppera case HWTSTAMP_FILTER_NONE: 2195ece19502SDivya Koppera ptp_priv->layer = 0; 2196ece19502SDivya Koppera ptp_priv->version = 0; 2197ece19502SDivya Koppera break; 2198ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 2199ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 2200ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 2201ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L4; 2202ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 2203ece19502SDivya Koppera break; 2204ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 2205ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 2206ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 2207ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L2; 2208ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 2209ece19502SDivya Koppera break; 2210ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_EVENT: 2211ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_SYNC: 2212ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 2213ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2; 2214ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 2215ece19502SDivya Koppera break; 2216ece19502SDivya Koppera default: 2217ece19502SDivya Koppera return -ERANGE; 2218ece19502SDivya Koppera } 2219ece19502SDivya Koppera 2220ece19502SDivya Koppera if (ptp_priv->layer & PTP_CLASS_L2) { 2221ece19502SDivya Koppera rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_; 2222ece19502SDivya Koppera txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_; 2223ece19502SDivya Koppera } else if (ptp_priv->layer & PTP_CLASS_L4) { 2224ece19502SDivya Koppera rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_; 2225ece19502SDivya Koppera txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_; 2226ece19502SDivya Koppera } 2227ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_PARSE_CONFIG, rxcfg); 2228ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_PARSE_CONFIG, txcfg); 2229ece19502SDivya Koppera 2230ece19502SDivya Koppera pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ | 2231ece19502SDivya Koppera PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_; 2232ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_TIMESTAMP_EN, pkt_ts_enable); 2233ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_TIMESTAMP_EN, pkt_ts_enable); 2234ece19502SDivya Koppera 2235ece19502SDivya Koppera if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC) 2236ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_MOD, 2237ece19502SDivya Koppera PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_); 2238ece19502SDivya Koppera 2239ece19502SDivya Koppera if (config.rx_filter != HWTSTAMP_FILTER_NONE) 2240ece19502SDivya Koppera lan8814_config_ts_intr(ptp_priv->phydev, true); 2241ece19502SDivya Koppera else 2242ece19502SDivya Koppera lan8814_config_ts_intr(ptp_priv->phydev, false); 2243ece19502SDivya Koppera 2244ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2245ece19502SDivya Koppera if (config.rx_filter != HWTSTAMP_FILTER_NONE) 2246ece19502SDivya Koppera shared->ref++; 2247ece19502SDivya Koppera else 2248ece19502SDivya Koppera shared->ref--; 2249ece19502SDivya Koppera 2250ece19502SDivya Koppera if (shared->ref) 2251ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL, 2252ece19502SDivya Koppera PTP_CMD_CTL_PTP_ENABLE_); 2253ece19502SDivya Koppera else 2254ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL, 2255ece19502SDivya Koppera PTP_CMD_CTL_PTP_DISABLE_); 2256ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2257ece19502SDivya Koppera 2258ece19502SDivya Koppera /* In case of multiple starts and stops, these needs to be cleared */ 2259ece19502SDivya Koppera list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) { 2260ece19502SDivya Koppera list_del(&rx_ts->list); 2261ece19502SDivya Koppera kfree(rx_ts); 2262ece19502SDivya Koppera } 2263ece19502SDivya Koppera skb_queue_purge(&ptp_priv->rx_queue); 2264ece19502SDivya Koppera skb_queue_purge(&ptp_priv->tx_queue); 2265ece19502SDivya Koppera 2266ece19502SDivya Koppera lan8814_flush_fifo(ptp_priv->phydev, false); 2267ece19502SDivya Koppera lan8814_flush_fifo(ptp_priv->phydev, true); 2268ece19502SDivya Koppera 2269ece19502SDivya Koppera return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0; 2270ece19502SDivya Koppera } 2271ece19502SDivya Koppera 2272ece19502SDivya Koppera static void lan8814_txtstamp(struct mii_timestamper *mii_ts, 2273ece19502SDivya Koppera struct sk_buff *skb, int type) 2274ece19502SDivya Koppera { 2275ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 2276ece19502SDivya Koppera 2277ece19502SDivya Koppera switch (ptp_priv->hwts_tx_type) { 2278ece19502SDivya Koppera case HWTSTAMP_TX_ONESTEP_SYNC: 22793914a9c0SKurt Kanzenbach if (ptp_msg_is_sync(skb, type)) { 2280ece19502SDivya Koppera kfree_skb(skb); 2281ece19502SDivya Koppera return; 2282ece19502SDivya Koppera } 2283ece19502SDivya Koppera fallthrough; 2284ece19502SDivya Koppera case HWTSTAMP_TX_ON: 2285ece19502SDivya Koppera skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2286ece19502SDivya Koppera skb_queue_tail(&ptp_priv->tx_queue, skb); 2287ece19502SDivya Koppera break; 2288ece19502SDivya Koppera case HWTSTAMP_TX_OFF: 2289ece19502SDivya Koppera default: 2290ece19502SDivya Koppera kfree_skb(skb); 2291ece19502SDivya Koppera break; 2292ece19502SDivya Koppera } 2293ece19502SDivya Koppera } 2294ece19502SDivya Koppera 2295ece19502SDivya Koppera static void lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig) 2296ece19502SDivya Koppera { 2297ece19502SDivya Koppera struct ptp_header *ptp_header; 2298ece19502SDivya Koppera u32 type; 2299ece19502SDivya Koppera 2300ece19502SDivya Koppera skb_push(skb, ETH_HLEN); 2301ece19502SDivya Koppera type = ptp_classify_raw(skb); 2302ece19502SDivya Koppera ptp_header = ptp_parse_header(skb, type); 2303ece19502SDivya Koppera skb_pull_inline(skb, ETH_HLEN); 2304ece19502SDivya Koppera 2305ece19502SDivya Koppera *sig = (__force u16)(ntohs(ptp_header->sequence_id)); 2306ece19502SDivya Koppera } 2307ece19502SDivya Koppera 2308ece19502SDivya Koppera static bool lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv, 2309ece19502SDivya Koppera struct sk_buff *skb) 2310ece19502SDivya Koppera { 2311ece19502SDivya Koppera struct skb_shared_hwtstamps *shhwtstamps; 2312ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts, *tmp; 2313ece19502SDivya Koppera unsigned long flags; 2314ece19502SDivya Koppera bool ret = false; 2315ece19502SDivya Koppera u16 skb_sig; 2316ece19502SDivya Koppera 2317ece19502SDivya Koppera lan8814_get_sig_rx(skb, &skb_sig); 2318ece19502SDivya Koppera 2319ece19502SDivya Koppera /* Iterate over all RX timestamps and match it with the received skbs */ 2320ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags); 2321ece19502SDivya Koppera list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) { 2322ece19502SDivya Koppera /* Check if we found the signature we were looking for. */ 2323ece19502SDivya Koppera if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id))) 2324ece19502SDivya Koppera continue; 2325ece19502SDivya Koppera 2326ece19502SDivya Koppera shhwtstamps = skb_hwtstamps(skb); 2327ece19502SDivya Koppera memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2328ece19502SDivya Koppera shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, 2329ece19502SDivya Koppera rx_ts->nsec); 2330ece19502SDivya Koppera list_del(&rx_ts->list); 2331ece19502SDivya Koppera kfree(rx_ts); 2332ece19502SDivya Koppera 2333ece19502SDivya Koppera ret = true; 2334ece19502SDivya Koppera break; 2335ece19502SDivya Koppera } 2336ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags); 2337ece19502SDivya Koppera 233867dbd6c0SSebastian Andrzej Siewior if (ret) 233967dbd6c0SSebastian Andrzej Siewior netif_rx(skb); 2340ece19502SDivya Koppera return ret; 2341ece19502SDivya Koppera } 2342ece19502SDivya Koppera 2343ece19502SDivya Koppera static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type) 2344ece19502SDivya Koppera { 2345ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = 2346ece19502SDivya Koppera container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 2347ece19502SDivya Koppera 2348ece19502SDivya Koppera if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE || 2349ece19502SDivya Koppera type == PTP_CLASS_NONE) 2350ece19502SDivya Koppera return false; 2351ece19502SDivya Koppera 2352ece19502SDivya Koppera if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0) 2353ece19502SDivya Koppera return false; 2354ece19502SDivya Koppera 2355ece19502SDivya Koppera /* If we failed to match then add it to the queue for when the timestamp 2356ece19502SDivya Koppera * will come 2357ece19502SDivya Koppera */ 2358ece19502SDivya Koppera if (!lan8814_match_rx_ts(ptp_priv, skb)) 2359ece19502SDivya Koppera skb_queue_tail(&ptp_priv->rx_queue, skb); 2360ece19502SDivya Koppera 2361ece19502SDivya Koppera return true; 2362ece19502SDivya Koppera } 2363ece19502SDivya Koppera 2364ece19502SDivya Koppera static void lan8814_ptp_clock_set(struct phy_device *phydev, 2365ece19502SDivya Koppera u32 seconds, u32 nano_seconds) 2366ece19502SDivya Koppera { 2367ece19502SDivya Koppera u32 sec_low, sec_high, nsec_low, nsec_high; 2368ece19502SDivya Koppera 2369ece19502SDivya Koppera sec_low = seconds & 0xffff; 2370ece19502SDivya Koppera sec_high = (seconds >> 16) & 0xffff; 2371ece19502SDivya Koppera nsec_low = nano_seconds & 0xffff; 2372ece19502SDivya Koppera nsec_high = (nano_seconds >> 16) & 0x3fff; 2373ece19502SDivya Koppera 2374ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_LO, sec_low); 2375ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_MID, sec_high); 2376ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_LO, nsec_low); 2377ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_HI, nsec_high); 2378ece19502SDivya Koppera 2379ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_LOAD_); 2380ece19502SDivya Koppera } 2381ece19502SDivya Koppera 2382ece19502SDivya Koppera static void lan8814_ptp_clock_get(struct phy_device *phydev, 2383ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds) 2384ece19502SDivya Koppera { 2385ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_READ_); 2386ece19502SDivya Koppera 2387ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_MID); 2388ece19502SDivya Koppera *seconds = (*seconds << 16) | 2389ece19502SDivya Koppera lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_LO); 2390ece19502SDivya Koppera 2391ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_HI); 2392ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 2393ece19502SDivya Koppera lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_LO); 2394ece19502SDivya Koppera } 2395ece19502SDivya Koppera 2396ece19502SDivya Koppera static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci, 2397ece19502SDivya Koppera struct timespec64 *ts) 2398ece19502SDivya Koppera { 2399ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2400ece19502SDivya Koppera ptp_clock_info); 2401ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2402ece19502SDivya Koppera u32 nano_seconds; 2403ece19502SDivya Koppera u32 seconds; 2404ece19502SDivya Koppera 2405ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2406ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds); 2407ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2408ece19502SDivya Koppera ts->tv_sec = seconds; 2409ece19502SDivya Koppera ts->tv_nsec = nano_seconds; 2410ece19502SDivya Koppera 2411ece19502SDivya Koppera return 0; 2412ece19502SDivya Koppera } 2413ece19502SDivya Koppera 2414ece19502SDivya Koppera static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci, 2415ece19502SDivya Koppera const struct timespec64 *ts) 2416ece19502SDivya Koppera { 2417ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2418ece19502SDivya Koppera ptp_clock_info); 2419ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2420ece19502SDivya Koppera 2421ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2422ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec); 2423ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2424ece19502SDivya Koppera 2425ece19502SDivya Koppera return 0; 2426ece19502SDivya Koppera } 2427ece19502SDivya Koppera 2428ece19502SDivya Koppera static void lan8814_ptp_clock_step(struct phy_device *phydev, 2429ece19502SDivya Koppera s64 time_step_ns) 2430ece19502SDivya Koppera { 2431ece19502SDivya Koppera u32 nano_seconds_step; 2432ece19502SDivya Koppera u64 abs_time_step_ns; 2433ece19502SDivya Koppera u32 unsigned_seconds; 2434ece19502SDivya Koppera u32 nano_seconds; 2435ece19502SDivya Koppera u32 remainder; 2436ece19502SDivya Koppera s32 seconds; 2437ece19502SDivya Koppera 2438ece19502SDivya Koppera if (time_step_ns > 15000000000LL) { 2439ece19502SDivya Koppera /* convert to clock set */ 2440ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds); 2441ece19502SDivya Koppera unsigned_seconds += div_u64_rem(time_step_ns, 1000000000LL, 2442ece19502SDivya Koppera &remainder); 2443ece19502SDivya Koppera nano_seconds += remainder; 2444ece19502SDivya Koppera if (nano_seconds >= 1000000000) { 2445ece19502SDivya Koppera unsigned_seconds++; 2446ece19502SDivya Koppera nano_seconds -= 1000000000; 2447ece19502SDivya Koppera } 2448ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, unsigned_seconds, nano_seconds); 2449ece19502SDivya Koppera return; 2450ece19502SDivya Koppera } else if (time_step_ns < -15000000000LL) { 2451ece19502SDivya Koppera /* convert to clock set */ 2452ece19502SDivya Koppera time_step_ns = -time_step_ns; 2453ece19502SDivya Koppera 2454ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds); 2455ece19502SDivya Koppera unsigned_seconds -= div_u64_rem(time_step_ns, 1000000000LL, 2456ece19502SDivya Koppera &remainder); 2457ece19502SDivya Koppera nano_seconds_step = remainder; 2458ece19502SDivya Koppera if (nano_seconds < nano_seconds_step) { 2459ece19502SDivya Koppera unsigned_seconds--; 2460ece19502SDivya Koppera nano_seconds += 1000000000; 2461ece19502SDivya Koppera } 2462ece19502SDivya Koppera nano_seconds -= nano_seconds_step; 2463ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, unsigned_seconds, 2464ece19502SDivya Koppera nano_seconds); 2465ece19502SDivya Koppera return; 2466ece19502SDivya Koppera } 2467ece19502SDivya Koppera 2468ece19502SDivya Koppera /* do clock step */ 2469ece19502SDivya Koppera if (time_step_ns >= 0) { 2470ece19502SDivya Koppera abs_time_step_ns = (u64)time_step_ns; 2471ece19502SDivya Koppera seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000, 2472ece19502SDivya Koppera &remainder); 2473ece19502SDivya Koppera nano_seconds = remainder; 2474ece19502SDivya Koppera } else { 2475ece19502SDivya Koppera abs_time_step_ns = (u64)(-time_step_ns); 2476ece19502SDivya Koppera seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000, 2477ece19502SDivya Koppera &remainder)); 2478ece19502SDivya Koppera nano_seconds = remainder; 2479ece19502SDivya Koppera if (nano_seconds > 0) { 2480ece19502SDivya Koppera /* subtracting nano seconds is not allowed 2481ece19502SDivya Koppera * convert to subtracting from seconds, 2482ece19502SDivya Koppera * and adding to nanoseconds 2483ece19502SDivya Koppera */ 2484ece19502SDivya Koppera seconds--; 2485ece19502SDivya Koppera nano_seconds = (1000000000 - nano_seconds); 2486ece19502SDivya Koppera } 2487ece19502SDivya Koppera } 2488ece19502SDivya Koppera 2489ece19502SDivya Koppera if (nano_seconds > 0) { 2490ece19502SDivya Koppera /* add 8 ns to cover the likely normal increment */ 2491ece19502SDivya Koppera nano_seconds += 8; 2492ece19502SDivya Koppera } 2493ece19502SDivya Koppera 2494ece19502SDivya Koppera if (nano_seconds >= 1000000000) { 2495ece19502SDivya Koppera /* carry into seconds */ 2496ece19502SDivya Koppera seconds++; 2497ece19502SDivya Koppera nano_seconds -= 1000000000; 2498ece19502SDivya Koppera } 2499ece19502SDivya Koppera 2500ece19502SDivya Koppera while (seconds) { 2501ece19502SDivya Koppera if (seconds > 0) { 2502ece19502SDivya Koppera u32 adjustment_value = (u32)seconds; 2503ece19502SDivya Koppera u16 adjustment_value_lo, adjustment_value_hi; 2504ece19502SDivya Koppera 2505ece19502SDivya Koppera if (adjustment_value > 0xF) 2506ece19502SDivya Koppera adjustment_value = 0xF; 2507ece19502SDivya Koppera 2508ece19502SDivya Koppera adjustment_value_lo = adjustment_value & 0xffff; 2509ece19502SDivya Koppera adjustment_value_hi = (adjustment_value >> 16) & 0x3fff; 2510ece19502SDivya Koppera 2511ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2512ece19502SDivya Koppera adjustment_value_lo); 2513ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2514ece19502SDivya Koppera PTP_LTC_STEP_ADJ_DIR_ | 2515ece19502SDivya Koppera adjustment_value_hi); 2516ece19502SDivya Koppera seconds -= ((s32)adjustment_value); 2517ece19502SDivya Koppera } else { 2518ece19502SDivya Koppera u32 adjustment_value = (u32)(-seconds); 2519ece19502SDivya Koppera u16 adjustment_value_lo, adjustment_value_hi; 2520ece19502SDivya Koppera 2521ece19502SDivya Koppera if (adjustment_value > 0xF) 2522ece19502SDivya Koppera adjustment_value = 0xF; 2523ece19502SDivya Koppera 2524ece19502SDivya Koppera adjustment_value_lo = adjustment_value & 0xffff; 2525ece19502SDivya Koppera adjustment_value_hi = (adjustment_value >> 16) & 0x3fff; 2526ece19502SDivya Koppera 2527ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2528ece19502SDivya Koppera adjustment_value_lo); 2529ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2530ece19502SDivya Koppera adjustment_value_hi); 2531ece19502SDivya Koppera seconds += ((s32)adjustment_value); 2532ece19502SDivya Koppera } 2533ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, 2534ece19502SDivya Koppera PTP_CMD_CTL_PTP_LTC_STEP_SEC_); 2535ece19502SDivya Koppera } 2536ece19502SDivya Koppera if (nano_seconds) { 2537ece19502SDivya Koppera u16 nano_seconds_lo; 2538ece19502SDivya Koppera u16 nano_seconds_hi; 2539ece19502SDivya Koppera 2540ece19502SDivya Koppera nano_seconds_lo = nano_seconds & 0xffff; 2541ece19502SDivya Koppera nano_seconds_hi = (nano_seconds >> 16) & 0x3fff; 2542ece19502SDivya Koppera 2543ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2544ece19502SDivya Koppera nano_seconds_lo); 2545ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2546ece19502SDivya Koppera PTP_LTC_STEP_ADJ_DIR_ | 2547ece19502SDivya Koppera nano_seconds_hi); 2548ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, 2549ece19502SDivya Koppera PTP_CMD_CTL_PTP_LTC_STEP_NSEC_); 2550ece19502SDivya Koppera } 2551ece19502SDivya Koppera } 2552ece19502SDivya Koppera 2553ece19502SDivya Koppera static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta) 2554ece19502SDivya Koppera { 2555ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2556ece19502SDivya Koppera ptp_clock_info); 2557ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2558ece19502SDivya Koppera 2559ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2560ece19502SDivya Koppera lan8814_ptp_clock_step(phydev, delta); 2561ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2562ece19502SDivya Koppera 2563ece19502SDivya Koppera return 0; 2564ece19502SDivya Koppera } 2565ece19502SDivya Koppera 2566ece19502SDivya Koppera static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm) 2567ece19502SDivya Koppera { 2568ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2569ece19502SDivya Koppera ptp_clock_info); 2570ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2571ece19502SDivya Koppera u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi; 2572ece19502SDivya Koppera bool positive = true; 2573ece19502SDivya Koppera u32 kszphy_rate_adj; 2574ece19502SDivya Koppera 2575ece19502SDivya Koppera if (scaled_ppm < 0) { 2576ece19502SDivya Koppera scaled_ppm = -scaled_ppm; 2577ece19502SDivya Koppera positive = false; 2578ece19502SDivya Koppera } 2579ece19502SDivya Koppera 2580ece19502SDivya Koppera kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16); 2581ece19502SDivya Koppera kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16; 2582ece19502SDivya Koppera 2583ece19502SDivya Koppera kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff; 2584ece19502SDivya Koppera kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff; 2585ece19502SDivya Koppera 2586ece19502SDivya Koppera if (positive) 2587ece19502SDivya Koppera kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_; 2588ece19502SDivya Koppera 2589ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2590ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_HI, kszphy_rate_adj_hi); 2591ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_LO, kszphy_rate_adj_lo); 2592ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2593ece19502SDivya Koppera 2594ece19502SDivya Koppera return 0; 2595ece19502SDivya Koppera } 2596ece19502SDivya Koppera 2597ece19502SDivya Koppera static void lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig) 2598ece19502SDivya Koppera { 2599ece19502SDivya Koppera struct ptp_header *ptp_header; 2600ece19502SDivya Koppera u32 type; 2601ece19502SDivya Koppera 2602ece19502SDivya Koppera type = ptp_classify_raw(skb); 2603ece19502SDivya Koppera ptp_header = ptp_parse_header(skb, type); 2604ece19502SDivya Koppera 2605ece19502SDivya Koppera *sig = (__force u16)(ntohs(ptp_header->sequence_id)); 2606ece19502SDivya Koppera } 2607ece19502SDivya Koppera 2608ece19502SDivya Koppera static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv) 2609ece19502SDivya Koppera { 2610ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2611ece19502SDivya Koppera struct skb_shared_hwtstamps shhwtstamps; 2612ece19502SDivya Koppera struct sk_buff *skb, *skb_tmp; 2613ece19502SDivya Koppera unsigned long flags; 2614ece19502SDivya Koppera u32 seconds, nsec; 2615ece19502SDivya Koppera bool ret = false; 2616ece19502SDivya Koppera u16 skb_sig; 2617ece19502SDivya Koppera u16 seq_id; 2618ece19502SDivya Koppera 2619ece19502SDivya Koppera lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id); 2620ece19502SDivya Koppera 2621ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags); 2622ece19502SDivya Koppera skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) { 2623ece19502SDivya Koppera lan8814_get_sig_tx(skb, &skb_sig); 2624ece19502SDivya Koppera 2625ece19502SDivya Koppera if (memcmp(&skb_sig, &seq_id, sizeof(seq_id))) 2626ece19502SDivya Koppera continue; 2627ece19502SDivya Koppera 2628ece19502SDivya Koppera __skb_unlink(skb, &ptp_priv->tx_queue); 2629ece19502SDivya Koppera ret = true; 2630ece19502SDivya Koppera break; 2631ece19502SDivya Koppera } 2632ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags); 2633ece19502SDivya Koppera 2634ece19502SDivya Koppera if (ret) { 2635ece19502SDivya Koppera memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2636ece19502SDivya Koppera shhwtstamps.hwtstamp = ktime_set(seconds, nsec); 2637ece19502SDivya Koppera skb_complete_tx_timestamp(skb, &shhwtstamps); 2638ece19502SDivya Koppera } 2639ece19502SDivya Koppera } 2640ece19502SDivya Koppera 2641ece19502SDivya Koppera static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv) 2642ece19502SDivya Koppera { 2643ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2644ece19502SDivya Koppera u32 reg; 2645ece19502SDivya Koppera 2646ece19502SDivya Koppera do { 2647ece19502SDivya Koppera lan8814_dequeue_tx_skb(ptp_priv); 2648ece19502SDivya Koppera 2649ece19502SDivya Koppera /* If other timestamps are available in the FIFO, 2650ece19502SDivya Koppera * process them. 2651ece19502SDivya Koppera */ 2652ece19502SDivya Koppera reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO); 2653ece19502SDivya Koppera } while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0); 2654ece19502SDivya Koppera } 2655ece19502SDivya Koppera 2656ece19502SDivya Koppera static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv, 2657ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts) 2658ece19502SDivya Koppera { 2659ece19502SDivya Koppera struct skb_shared_hwtstamps *shhwtstamps; 2660ece19502SDivya Koppera struct sk_buff *skb, *skb_tmp; 2661ece19502SDivya Koppera unsigned long flags; 2662ece19502SDivya Koppera bool ret = false; 2663ece19502SDivya Koppera u16 skb_sig; 2664ece19502SDivya Koppera 2665ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags); 2666ece19502SDivya Koppera skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) { 2667ece19502SDivya Koppera lan8814_get_sig_rx(skb, &skb_sig); 2668ece19502SDivya Koppera 2669ece19502SDivya Koppera if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id))) 2670ece19502SDivya Koppera continue; 2671ece19502SDivya Koppera 2672ece19502SDivya Koppera __skb_unlink(skb, &ptp_priv->rx_queue); 2673ece19502SDivya Koppera 2674ece19502SDivya Koppera ret = true; 2675ece19502SDivya Koppera break; 2676ece19502SDivya Koppera } 2677ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags); 2678ece19502SDivya Koppera 2679ece19502SDivya Koppera if (ret) { 2680ece19502SDivya Koppera shhwtstamps = skb_hwtstamps(skb); 2681ece19502SDivya Koppera memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2682ece19502SDivya Koppera shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec); 2683e1f9e434SSebastian Andrzej Siewior netif_rx(skb); 2684ece19502SDivya Koppera } 2685ece19502SDivya Koppera 2686ece19502SDivya Koppera return ret; 2687ece19502SDivya Koppera } 2688ece19502SDivya Koppera 2689ece19502SDivya Koppera static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv) 2690ece19502SDivya Koppera { 2691ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2692ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts; 2693ece19502SDivya Koppera unsigned long flags; 2694ece19502SDivya Koppera u32 reg; 2695ece19502SDivya Koppera 2696ece19502SDivya Koppera do { 2697ece19502SDivya Koppera rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL); 2698ece19502SDivya Koppera if (!rx_ts) 2699ece19502SDivya Koppera return; 2700ece19502SDivya Koppera 2701ece19502SDivya Koppera lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec, 2702ece19502SDivya Koppera &rx_ts->seq_id); 2703ece19502SDivya Koppera 2704ece19502SDivya Koppera /* If we failed to match the skb add it to the queue for when 2705ece19502SDivya Koppera * the frame will come 2706ece19502SDivya Koppera */ 2707ece19502SDivya Koppera if (!lan8814_match_skb(ptp_priv, rx_ts)) { 2708ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags); 2709ece19502SDivya Koppera list_add(&rx_ts->list, &ptp_priv->rx_ts_list); 2710ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags); 2711ece19502SDivya Koppera } else { 2712ece19502SDivya Koppera kfree(rx_ts); 2713ece19502SDivya Koppera } 2714ece19502SDivya Koppera 2715ece19502SDivya Koppera /* If other timestamps are available in the FIFO, 2716ece19502SDivya Koppera * process them. 2717ece19502SDivya Koppera */ 2718ece19502SDivya Koppera reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO); 2719ece19502SDivya Koppera } while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0); 2720ece19502SDivya Koppera } 2721ece19502SDivya Koppera 2722ece19502SDivya Koppera static void lan8814_handle_ptp_interrupt(struct phy_device *phydev) 2723ece19502SDivya Koppera { 2724ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2725ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv; 2726ece19502SDivya Koppera u16 status; 2727ece19502SDivya Koppera 2728ece19502SDivya Koppera status = lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS); 2729ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_) 2730ece19502SDivya Koppera lan8814_get_tx_ts(ptp_priv); 2731ece19502SDivya Koppera 2732ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_) 2733ece19502SDivya Koppera lan8814_get_rx_ts(ptp_priv); 2734ece19502SDivya Koppera 2735ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) { 2736ece19502SDivya Koppera lan8814_flush_fifo(phydev, true); 2737ece19502SDivya Koppera skb_queue_purge(&ptp_priv->tx_queue); 2738ece19502SDivya Koppera } 2739ece19502SDivya Koppera 2740ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) { 2741ece19502SDivya Koppera lan8814_flush_fifo(phydev, false); 2742ece19502SDivya Koppera skb_queue_purge(&ptp_priv->rx_queue); 2743ece19502SDivya Koppera } 2744ece19502SDivya Koppera } 2745ece19502SDivya Koppera 27467c2dcfa2SHoratiu Vultur static int lan8804_config_init(struct phy_device *phydev) 27477c2dcfa2SHoratiu Vultur { 27487c2dcfa2SHoratiu Vultur int val; 27497c2dcfa2SHoratiu Vultur 27507c2dcfa2SHoratiu Vultur /* MDI-X setting for swap A,B transmit */ 27517c2dcfa2SHoratiu Vultur val = lanphy_read_page_reg(phydev, 2, LAN8804_ALIGN_SWAP); 27527c2dcfa2SHoratiu Vultur val &= ~LAN8804_ALIGN_TX_A_B_SWAP_MASK; 27537c2dcfa2SHoratiu Vultur val |= LAN8804_ALIGN_TX_A_B_SWAP; 27547c2dcfa2SHoratiu Vultur lanphy_write_page_reg(phydev, 2, LAN8804_ALIGN_SWAP, val); 27557c2dcfa2SHoratiu Vultur 27567c2dcfa2SHoratiu Vultur /* Make sure that the PHY will not stop generating the clock when the 27577c2dcfa2SHoratiu Vultur * link partner goes down 27587c2dcfa2SHoratiu Vultur */ 27597c2dcfa2SHoratiu Vultur lanphy_write_page_reg(phydev, 31, LAN8814_CLOCK_MANAGEMENT, 0x27e); 27607c2dcfa2SHoratiu Vultur lanphy_read_page_reg(phydev, 1, LAN8814_LINK_QUALITY); 27617c2dcfa2SHoratiu Vultur 27627c2dcfa2SHoratiu Vultur return 0; 27637c2dcfa2SHoratiu Vultur } 27647c2dcfa2SHoratiu Vultur 2765b324c6e5SHoratiu Vultur static irqreturn_t lan8804_handle_interrupt(struct phy_device *phydev) 2766b324c6e5SHoratiu Vultur { 2767b324c6e5SHoratiu Vultur int status; 2768b324c6e5SHoratiu Vultur 2769b324c6e5SHoratiu Vultur status = phy_read(phydev, LAN8814_INTS); 2770b324c6e5SHoratiu Vultur if (status < 0) { 2771b324c6e5SHoratiu Vultur phy_error(phydev); 2772b324c6e5SHoratiu Vultur return IRQ_NONE; 2773b324c6e5SHoratiu Vultur } 2774b324c6e5SHoratiu Vultur 2775b324c6e5SHoratiu Vultur if (status > 0) 2776b324c6e5SHoratiu Vultur phy_trigger_machine(phydev); 2777b324c6e5SHoratiu Vultur 2778b324c6e5SHoratiu Vultur return IRQ_HANDLED; 2779b324c6e5SHoratiu Vultur } 2780b324c6e5SHoratiu Vultur 2781b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL 25 2782b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL_INTR_BUFFER BIT(14) 2783b324c6e5SHoratiu Vultur #define LAN8804_CONTROL 31 2784b324c6e5SHoratiu Vultur #define LAN8804_CONTROL_INTR_POLARITY BIT(14) 2785b324c6e5SHoratiu Vultur 2786b324c6e5SHoratiu Vultur static int lan8804_config_intr(struct phy_device *phydev) 2787b324c6e5SHoratiu Vultur { 2788b324c6e5SHoratiu Vultur int err; 2789b324c6e5SHoratiu Vultur 2790b324c6e5SHoratiu Vultur /* This is an internal PHY of lan966x and is not possible to change the 2791b324c6e5SHoratiu Vultur * polarity on the GIC found in lan966x, therefore change the polarity 2792b324c6e5SHoratiu Vultur * of the interrupt in the PHY from being active low instead of active 2793b324c6e5SHoratiu Vultur * high. 2794b324c6e5SHoratiu Vultur */ 2795b324c6e5SHoratiu Vultur phy_write(phydev, LAN8804_CONTROL, LAN8804_CONTROL_INTR_POLARITY); 2796b324c6e5SHoratiu Vultur 2797b324c6e5SHoratiu Vultur /* By default interrupt buffer is open-drain in which case the interrupt 2798b324c6e5SHoratiu Vultur * can be active only low. Therefore change the interrupt buffer to be 2799b324c6e5SHoratiu Vultur * push-pull to be able to change interrupt polarity 2800b324c6e5SHoratiu Vultur */ 2801b324c6e5SHoratiu Vultur phy_write(phydev, LAN8804_OUTPUT_CONTROL, 2802b324c6e5SHoratiu Vultur LAN8804_OUTPUT_CONTROL_INTR_BUFFER); 2803b324c6e5SHoratiu Vultur 2804b324c6e5SHoratiu Vultur if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 2805b324c6e5SHoratiu Vultur err = phy_read(phydev, LAN8814_INTS); 2806b324c6e5SHoratiu Vultur if (err < 0) 2807b324c6e5SHoratiu Vultur return err; 2808b324c6e5SHoratiu Vultur 2809b324c6e5SHoratiu Vultur err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK); 2810b324c6e5SHoratiu Vultur if (err) 2811b324c6e5SHoratiu Vultur return err; 2812b324c6e5SHoratiu Vultur } else { 2813b324c6e5SHoratiu Vultur err = phy_write(phydev, LAN8814_INTC, 0); 2814b324c6e5SHoratiu Vultur if (err) 2815b324c6e5SHoratiu Vultur return err; 2816b324c6e5SHoratiu Vultur 2817b324c6e5SHoratiu Vultur err = phy_read(phydev, LAN8814_INTS); 2818b324c6e5SHoratiu Vultur if (err < 0) 2819b324c6e5SHoratiu Vultur return err; 2820b324c6e5SHoratiu Vultur } 2821b324c6e5SHoratiu Vultur 2822b324c6e5SHoratiu Vultur return 0; 2823b324c6e5SHoratiu Vultur } 2824b324c6e5SHoratiu Vultur 2825b3ec7248SDivya Koppera static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev) 2826b3ec7248SDivya Koppera { 282712a4d677SWan Jiabing int irq_status, tsu_irq_status; 28282002fbacSMichael Walle int ret = IRQ_NONE; 2829b3ec7248SDivya Koppera 2830b3ec7248SDivya Koppera irq_status = phy_read(phydev, LAN8814_INTS); 2831ece19502SDivya Koppera if (irq_status < 0) { 2832ece19502SDivya Koppera phy_error(phydev); 2833ece19502SDivya Koppera return IRQ_NONE; 2834ece19502SDivya Koppera } 2835ece19502SDivya Koppera 28362002fbacSMichael Walle if (irq_status & LAN8814_INT_LINK) { 28372002fbacSMichael Walle phy_trigger_machine(phydev); 28382002fbacSMichael Walle ret = IRQ_HANDLED; 28392002fbacSMichael Walle } 28402002fbacSMichael Walle 2841ece19502SDivya Koppera while (1) { 2842ece19502SDivya Koppera tsu_irq_status = lanphy_read_page_reg(phydev, 4, 2843ece19502SDivya Koppera LAN8814_INTR_STS_REG); 2844ece19502SDivya Koppera 2845ece19502SDivya Koppera if (tsu_irq_status > 0 && 2846ece19502SDivya Koppera (tsu_irq_status & (LAN8814_INTR_STS_REG_1588_TSU0_ | 2847ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU1_ | 2848ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU2_ | 28492002fbacSMichael Walle LAN8814_INTR_STS_REG_1588_TSU3_))) { 2850ece19502SDivya Koppera lan8814_handle_ptp_interrupt(phydev); 28512002fbacSMichael Walle ret = IRQ_HANDLED; 28522002fbacSMichael Walle } else { 2853ece19502SDivya Koppera break; 2854ece19502SDivya Koppera } 28552002fbacSMichael Walle } 28562002fbacSMichael Walle 28572002fbacSMichael Walle return ret; 2858b3ec7248SDivya Koppera } 2859b3ec7248SDivya Koppera 2860b3ec7248SDivya Koppera static int lan8814_ack_interrupt(struct phy_device *phydev) 2861b3ec7248SDivya Koppera { 2862b3ec7248SDivya Koppera /* bit[12..0] int status, which is a read and clear register. */ 2863b3ec7248SDivya Koppera int rc; 2864b3ec7248SDivya Koppera 2865b3ec7248SDivya Koppera rc = phy_read(phydev, LAN8814_INTS); 2866b3ec7248SDivya Koppera 2867b3ec7248SDivya Koppera return (rc < 0) ? rc : 0; 2868b3ec7248SDivya Koppera } 2869b3ec7248SDivya Koppera 2870b3ec7248SDivya Koppera static int lan8814_config_intr(struct phy_device *phydev) 2871b3ec7248SDivya Koppera { 2872b3ec7248SDivya Koppera int err; 2873b3ec7248SDivya Koppera 2874b3ec7248SDivya Koppera lanphy_write_page_reg(phydev, 4, LAN8814_INTR_CTRL_REG, 2875b3ec7248SDivya Koppera LAN8814_INTR_CTRL_REG_POLARITY | 2876b3ec7248SDivya Koppera LAN8814_INTR_CTRL_REG_INTR_ENABLE); 2877b3ec7248SDivya Koppera 2878b3ec7248SDivya Koppera /* enable / disable interrupts */ 2879b3ec7248SDivya Koppera if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 2880b3ec7248SDivya Koppera err = lan8814_ack_interrupt(phydev); 2881b3ec7248SDivya Koppera if (err) 2882b3ec7248SDivya Koppera return err; 2883b3ec7248SDivya Koppera 2884b3ec7248SDivya Koppera err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK); 2885b3ec7248SDivya Koppera } else { 2886b3ec7248SDivya Koppera err = phy_write(phydev, LAN8814_INTC, 0); 2887b3ec7248SDivya Koppera if (err) 2888b3ec7248SDivya Koppera return err; 2889b3ec7248SDivya Koppera 2890b3ec7248SDivya Koppera err = lan8814_ack_interrupt(phydev); 2891b3ec7248SDivya Koppera } 2892b3ec7248SDivya Koppera 2893b3ec7248SDivya Koppera return err; 2894b3ec7248SDivya Koppera } 2895b3ec7248SDivya Koppera 2896ece19502SDivya Koppera static void lan8814_ptp_init(struct phy_device *phydev) 2897ece19502SDivya Koppera { 2898ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2899ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv; 2900ece19502SDivya Koppera u32 temp; 2901ece19502SDivya Koppera 290231d00ca4SMichael Walle if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) || 290331d00ca4SMichael Walle !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING)) 290431d00ca4SMichael Walle return; 290531d00ca4SMichael Walle 2906ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, TSU_HARD_RESET, TSU_HARD_RESET_); 2907ece19502SDivya Koppera 2908ece19502SDivya Koppera temp = lanphy_read_page_reg(phydev, 5, PTP_TX_MOD); 2909ece19502SDivya Koppera temp |= PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_; 2910ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_MOD, temp); 2911ece19502SDivya Koppera 2912ece19502SDivya Koppera temp = lanphy_read_page_reg(phydev, 5, PTP_RX_MOD); 2913ece19502SDivya Koppera temp |= PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_; 2914ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_MOD, temp); 2915ece19502SDivya Koppera 2916ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_CONFIG, 0); 2917ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_CONFIG, 0); 2918ece19502SDivya Koppera 2919ece19502SDivya Koppera /* Removing default registers configs related to L2 and IP */ 2920ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_L2_ADDR_EN, 0); 2921ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_L2_ADDR_EN, 0); 2922ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_IP_ADDR_EN, 0); 2923ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_IP_ADDR_EN, 0); 2924ece19502SDivya Koppera 2925ece19502SDivya Koppera skb_queue_head_init(&ptp_priv->tx_queue); 2926ece19502SDivya Koppera skb_queue_head_init(&ptp_priv->rx_queue); 2927ece19502SDivya Koppera INIT_LIST_HEAD(&ptp_priv->rx_ts_list); 2928ece19502SDivya Koppera spin_lock_init(&ptp_priv->rx_ts_lock); 2929ece19502SDivya Koppera 2930ece19502SDivya Koppera ptp_priv->phydev = phydev; 2931ece19502SDivya Koppera 2932ece19502SDivya Koppera ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp; 2933ece19502SDivya Koppera ptp_priv->mii_ts.txtstamp = lan8814_txtstamp; 2934ece19502SDivya Koppera ptp_priv->mii_ts.hwtstamp = lan8814_hwtstamp; 2935ece19502SDivya Koppera ptp_priv->mii_ts.ts_info = lan8814_ts_info; 2936ece19502SDivya Koppera 2937ece19502SDivya Koppera phydev->mii_ts = &ptp_priv->mii_ts; 2938ece19502SDivya Koppera } 2939ece19502SDivya Koppera 2940ece19502SDivya Koppera static int lan8814_ptp_probe_once(struct phy_device *phydev) 2941ece19502SDivya Koppera { 2942ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 2943ece19502SDivya Koppera 294431d00ca4SMichael Walle if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) || 294531d00ca4SMichael Walle !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING)) 294631d00ca4SMichael Walle return 0; 294731d00ca4SMichael Walle 2948ece19502SDivya Koppera /* Initialise shared lock for clock*/ 2949ece19502SDivya Koppera mutex_init(&shared->shared_lock); 2950ece19502SDivya Koppera 2951ece19502SDivya Koppera shared->ptp_clock_info.owner = THIS_MODULE; 2952ece19502SDivya Koppera snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name); 2953ece19502SDivya Koppera shared->ptp_clock_info.max_adj = 31249999; 2954ece19502SDivya Koppera shared->ptp_clock_info.n_alarm = 0; 2955ece19502SDivya Koppera shared->ptp_clock_info.n_ext_ts = 0; 2956ece19502SDivya Koppera shared->ptp_clock_info.n_pins = 0; 2957ece19502SDivya Koppera shared->ptp_clock_info.pps = 0; 2958ece19502SDivya Koppera shared->ptp_clock_info.pin_config = NULL; 2959ece19502SDivya Koppera shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine; 2960ece19502SDivya Koppera shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime; 2961ece19502SDivya Koppera shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64; 2962ece19502SDivya Koppera shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64; 2963ece19502SDivya Koppera shared->ptp_clock_info.getcrosststamp = NULL; 2964ece19502SDivya Koppera 2965ece19502SDivya Koppera shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info, 2966ece19502SDivya Koppera &phydev->mdio.dev); 2967ece19502SDivya Koppera if (IS_ERR_OR_NULL(shared->ptp_clock)) { 2968ece19502SDivya Koppera phydev_err(phydev, "ptp_clock_register failed %lu\n", 2969ece19502SDivya Koppera PTR_ERR(shared->ptp_clock)); 2970ece19502SDivya Koppera return -EINVAL; 2971ece19502SDivya Koppera } 2972ece19502SDivya Koppera 2973ece19502SDivya Koppera phydev_dbg(phydev, "successfully registered ptp clock\n"); 2974ece19502SDivya Koppera 2975ece19502SDivya Koppera shared->phydev = phydev; 2976ece19502SDivya Koppera 2977ece19502SDivya Koppera /* The EP.4 is shared between all the PHYs in the package and also it 2978ece19502SDivya Koppera * can be accessed by any of the PHYs 2979ece19502SDivya Koppera */ 2980ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, LTC_HARD_RESET, LTC_HARD_RESET_); 2981ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_OPERATING_MODE, 2982ece19502SDivya Koppera PTP_OPERATING_MODE_STANDALONE_); 2983ece19502SDivya Koppera 2984ece19502SDivya Koppera return 0; 2985ece19502SDivya Koppera } 2986ece19502SDivya Koppera 2987a516b7f7SDivya Koppera static void lan8814_setup_led(struct phy_device *phydev, int val) 2988a516b7f7SDivya Koppera { 2989a516b7f7SDivya Koppera int temp; 2990a516b7f7SDivya Koppera 2991a516b7f7SDivya Koppera temp = lanphy_read_page_reg(phydev, 5, LAN8814_LED_CTRL_1); 2992a516b7f7SDivya Koppera 2993a516b7f7SDivya Koppera if (val) 2994a516b7f7SDivya Koppera temp |= LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_; 2995a516b7f7SDivya Koppera else 2996a516b7f7SDivya Koppera temp &= ~LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_; 2997a516b7f7SDivya Koppera 2998a516b7f7SDivya Koppera lanphy_write_page_reg(phydev, 5, LAN8814_LED_CTRL_1, temp); 2999a516b7f7SDivya Koppera } 3000a516b7f7SDivya Koppera 3001ece19502SDivya Koppera static int lan8814_config_init(struct phy_device *phydev) 3002ece19502SDivya Koppera { 3003a516b7f7SDivya Koppera struct kszphy_priv *lan8814 = phydev->priv; 3004ece19502SDivya Koppera int val; 3005ece19502SDivya Koppera 3006ece19502SDivya Koppera /* Reset the PHY */ 3007ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET); 3008ece19502SDivya Koppera val |= LAN8814_QSGMII_SOFT_RESET_BIT; 3009ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET, val); 3010ece19502SDivya Koppera 3011ece19502SDivya Koppera /* Disable ANEG with QSGMII PCS Host side */ 3012ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG); 3013ece19502SDivya Koppera val &= ~LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA; 3014ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG, val); 3015ece19502SDivya Koppera 3016ece19502SDivya Koppera /* MDI-X setting for swap A,B transmit */ 3017ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 2, LAN8814_ALIGN_SWAP); 3018ece19502SDivya Koppera val &= ~LAN8814_ALIGN_TX_A_B_SWAP_MASK; 3019ece19502SDivya Koppera val |= LAN8814_ALIGN_TX_A_B_SWAP; 3020ece19502SDivya Koppera lanphy_write_page_reg(phydev, 2, LAN8814_ALIGN_SWAP, val); 3021ece19502SDivya Koppera 3022a516b7f7SDivya Koppera if (lan8814->led_mode >= 0) 3023a516b7f7SDivya Koppera lan8814_setup_led(phydev, lan8814->led_mode); 3024a516b7f7SDivya Koppera 3025ece19502SDivya Koppera return 0; 3026ece19502SDivya Koppera } 3027ece19502SDivya Koppera 30284a4ce822SHoratiu Vultur /* It is expected that there will not be any 'lan8814_take_coma_mode' 30294a4ce822SHoratiu Vultur * function called in suspend. Because the GPIO line can be shared, so if one of 30304a4ce822SHoratiu Vultur * the phys goes back in coma mode, then all the other PHYs will go, which is 30314a4ce822SHoratiu Vultur * wrong. 30324a4ce822SHoratiu Vultur */ 3033738871b0SMichael Walle static int lan8814_release_coma_mode(struct phy_device *phydev) 3034738871b0SMichael Walle { 3035738871b0SMichael Walle struct gpio_desc *gpiod; 3036738871b0SMichael Walle 3037738871b0SMichael Walle gpiod = devm_gpiod_get_optional(&phydev->mdio.dev, "coma-mode", 30384a4ce822SHoratiu Vultur GPIOD_OUT_HIGH_OPEN_DRAIN | 30394a4ce822SHoratiu Vultur GPIOD_FLAGS_BIT_NONEXCLUSIVE); 3040738871b0SMichael Walle if (IS_ERR(gpiod)) 3041738871b0SMichael Walle return PTR_ERR(gpiod); 3042738871b0SMichael Walle 3043738871b0SMichael Walle gpiod_set_consumer_name(gpiod, "LAN8814 coma mode"); 3044738871b0SMichael Walle gpiod_set_value_cansleep(gpiod, 0); 3045738871b0SMichael Walle 3046738871b0SMichael Walle return 0; 3047738871b0SMichael Walle } 3048738871b0SMichael Walle 3049ece19502SDivya Koppera static int lan8814_probe(struct phy_device *phydev) 3050ece19502SDivya Koppera { 3051a516b7f7SDivya Koppera const struct kszphy_type *type = phydev->drv->driver_data; 3052ece19502SDivya Koppera struct kszphy_priv *priv; 3053ece19502SDivya Koppera u16 addr; 3054ece19502SDivya Koppera int err; 3055ece19502SDivya Koppera 3056ece19502SDivya Koppera priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 3057ece19502SDivya Koppera if (!priv) 3058ece19502SDivya Koppera return -ENOMEM; 3059ece19502SDivya Koppera 3060ece19502SDivya Koppera phydev->priv = priv; 3061ece19502SDivya Koppera 3062a516b7f7SDivya Koppera priv->type = type; 3063a516b7f7SDivya Koppera 3064a516b7f7SDivya Koppera kszphy_parse_led_mode(phydev); 3065a516b7f7SDivya Koppera 3066ece19502SDivya Koppera /* Strap-in value for PHY address, below register read gives starting 3067ece19502SDivya Koppera * phy address value 3068ece19502SDivya Koppera */ 3069ece19502SDivya Koppera addr = lanphy_read_page_reg(phydev, 4, 0) & 0x1F; 3070ece19502SDivya Koppera devm_phy_package_join(&phydev->mdio.dev, phydev, 3071ece19502SDivya Koppera addr, sizeof(struct lan8814_shared_priv)); 3072ece19502SDivya Koppera 3073ece19502SDivya Koppera if (phy_package_init_once(phydev)) { 3074738871b0SMichael Walle err = lan8814_release_coma_mode(phydev); 3075738871b0SMichael Walle if (err) 3076738871b0SMichael Walle return err; 3077738871b0SMichael Walle 3078ece19502SDivya Koppera err = lan8814_ptp_probe_once(phydev); 3079ece19502SDivya Koppera if (err) 3080ece19502SDivya Koppera return err; 3081ece19502SDivya Koppera } 3082ece19502SDivya Koppera 3083ece19502SDivya Koppera lan8814_ptp_init(phydev); 3084ece19502SDivya Koppera 3085ece19502SDivya Koppera return 0; 3086ece19502SDivya Koppera } 3087ece19502SDivya Koppera 3088d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 3089d5bf9071SChristian Hohnstaedt { 309051f932c4SChoi, David .phy_id = PHY_ID_KS8737, 3091f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 309251f932c4SChoi, David .name = "Micrel KS8737", 3093dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3094c6f9575cSJohan Hovold .driver_data = &ks8737_type, 309515f03ffeSFabio Estevam .probe = kszphy_probe, 3096d0507009SDavid J. Choi .config_init = kszphy_config_init, 3097c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 309859ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 3099f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3100f1131b9cSClaudiu Beznea .resume = kszphy_resume, 3101d5bf9071SChristian Hohnstaedt }, { 3102212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 3103212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 31047ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 3105dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3106e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 310763f44b2bSJohan Hovold .probe = kszphy_probe, 3108d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 3109212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 311059ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 31112b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 31122b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 31132b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 3114f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3115f1131b9cSClaudiu Beznea .resume = kszphy_resume, 3116212ea99aSMarek Vasut }, { 3117b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 3118b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 3119b818d1a7SHector Palacios .name = "Micrel KSZ8031", 3120dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3121e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 312263f44b2bSJohan Hovold .probe = kszphy_probe, 3123d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 3124b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 312559ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 31262b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 31272b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 31282b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 3129f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3130f1131b9cSClaudiu Beznea .resume = kszphy_resume, 3131b818d1a7SHector Palacios }, { 3132510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 3133f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 3134510d573fSMarek Vasut .name = "Micrel KSZ8041", 3135dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3136e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 3137e6a423a8SJohan Hovold .probe = kszphy_probe, 313877501a79SPhilipp Zabel .config_init = ksz8041_config_init, 313977501a79SPhilipp Zabel .config_aneg = ksz8041_config_aneg, 314051f932c4SChoi, David .config_intr = kszphy_config_intr, 314159ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 31422b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 31432b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 31442b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 31452641b62dSStefan Agner /* No suspend/resume callbacks because of errata DS80000700A, 31462641b62dSStefan Agner * receiver error following software power down. 31472641b62dSStefan Agner */ 3148d5bf9071SChristian Hohnstaedt }, { 31494bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 3150f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 31514bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 3152dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3153e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 3154e6a423a8SJohan Hovold .probe = kszphy_probe, 3155e6a423a8SJohan Hovold .config_init = kszphy_config_init, 31564bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 315759ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 31582b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 31592b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 31602b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 3161f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3162f1131b9cSClaudiu Beznea .resume = kszphy_resume, 31634bd7b512SSergei Shtylyov }, { 3164510d573fSMarek Vasut .name = "Micrel KSZ8051", 3165dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3166e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 3167e6a423a8SJohan Hovold .probe = kszphy_probe, 316863f44b2bSJohan Hovold .config_init = kszphy_config_init, 316951f932c4SChoi, David .config_intr = kszphy_config_intr, 317059ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 31712b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 31722b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 31732b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 31748b95599cSMarek Vasut .match_phy_device = ksz8051_match_phy_device, 3175f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3176f1131b9cSClaudiu Beznea .resume = kszphy_resume, 3177d5bf9071SChristian Hohnstaedt }, { 3178510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 3179510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 3180ecd5a323SAlexander Stein .phy_id_mask = 0x00fffffc, 3181dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3182e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 3183e6a423a8SJohan Hovold .probe = kszphy_probe, 3184e6a423a8SJohan Hovold .config_init = kszphy_config_init, 318551f932c4SChoi, David .config_intr = kszphy_config_intr, 318659ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 31872b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 31882b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 31892b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 3190f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3191f1131b9cSClaudiu Beznea .resume = kszphy_resume, 3192d5bf9071SChristian Hohnstaedt }, { 31937ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 31947ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 3195f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 319649011e0cSOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 3197dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 3198e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 3199e6a423a8SJohan Hovold .probe = kszphy_probe, 32007a1d8390SAntoine Tenart .config_init = ksz8081_config_init, 3201764d31caSChristian Melki .soft_reset = genphy_soft_reset, 3202f873f112SOleksij Rempel .config_aneg = ksz8081_config_aneg, 3203f873f112SOleksij Rempel .read_status = ksz8081_read_status, 32047ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 320559ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 32062b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 32072b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 32082b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 3209836384d2SWenyou Yang .suspend = kszphy_suspend, 3210f5aba91dSAlexandre Belloni .resume = kszphy_resume, 321149011e0cSOleksij Rempel .cable_test_start = ksz886x_cable_test_start, 321249011e0cSOleksij Rempel .cable_test_get_status = ksz886x_cable_test_get_status, 32137ab59dc1SDavid J. Choi }, { 32147ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 32157ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 3216f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 3217dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 32188e6004dfSFabio Estevam .probe = kszphy_probe, 3219232ba3a5SRajasingh Thavamani .config_init = ksz8061_config_init, 32207ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 322159ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 32228e6004dfSFabio Estevam .suspend = kszphy_suspend, 32238e6004dfSFabio Estevam .resume = kszphy_resume, 32247ab59dc1SDavid J. Choi }, { 3225d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 322648d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 3227d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 3228dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 3229c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 3230bfe72442SGrygorii Strashko .probe = kszphy_probe, 3231407d8098SHans Andersson .get_features = ksz9031_get_features, 3232954c3967SSean Cross .config_init = ksz9021_config_init, 3233c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 323459ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 32352b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 32362b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 32372b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 3238f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3239f1131b9cSClaudiu Beznea .resume = kszphy_resume, 3240c846a2b7SKevin Hao .read_mmd = genphy_read_mmd_unsupported, 3241c846a2b7SKevin Hao .write_mmd = genphy_write_mmd_unsupported, 324293272e07SJean-Christophe PLAGNIOL-VILLARD }, { 32437ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 3244f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 32457ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 324658389c00SMarek Vasut .flags = PHY_POLL_CABLE_TEST, 3247c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 3248bfe72442SGrygorii Strashko .probe = kszphy_probe, 32493aed3e2aSAntoine Tenart .get_features = ksz9031_get_features, 32506e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 32511d16073aSHeiner Kallweit .soft_reset = genphy_soft_reset, 3252d2fd719bSNathan Sullivan .read_status = ksz9031_read_status, 3253c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 325459ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 32552b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 32562b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 32572b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 3258f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3259f64f1482SXander Huff .resume = kszphy_resume, 326058389c00SMarek Vasut .cable_test_start = ksz9x31_cable_test_start, 326158389c00SMarek Vasut .cable_test_get_status = ksz9x31_cable_test_get_status, 32627ab59dc1SDavid J. Choi }, { 32631623ad8eSDivya Koppera .phy_id = PHY_ID_LAN8814, 32641623ad8eSDivya Koppera .phy_id_mask = MICREL_PHY_ID_MASK, 32651623ad8eSDivya Koppera .name = "Microchip INDY Gigabit Quad PHY", 326621b688daSDivya Koppera .flags = PHY_POLL_CABLE_TEST, 32677467d716SHoratiu Vultur .config_init = lan8814_config_init, 3268a516b7f7SDivya Koppera .driver_data = &lan8814_type, 3269ece19502SDivya Koppera .probe = lan8814_probe, 32701623ad8eSDivya Koppera .soft_reset = genphy_soft_reset, 3271b814403aSHoratiu Vultur .read_status = ksz9031_read_status, 32721623ad8eSDivya Koppera .get_sset_count = kszphy_get_sset_count, 32731623ad8eSDivya Koppera .get_strings = kszphy_get_strings, 32741623ad8eSDivya Koppera .get_stats = kszphy_get_stats, 32751623ad8eSDivya Koppera .suspend = genphy_suspend, 32761623ad8eSDivya Koppera .resume = kszphy_resume, 3277b3ec7248SDivya Koppera .config_intr = lan8814_config_intr, 3278b3ec7248SDivya Koppera .handle_interrupt = lan8814_handle_interrupt, 327921b688daSDivya Koppera .cable_test_start = lan8814_cable_test_start, 328021b688daSDivya Koppera .cable_test_get_status = ksz886x_cable_test_get_status, 32811623ad8eSDivya Koppera }, { 32827c2dcfa2SHoratiu Vultur .phy_id = PHY_ID_LAN8804, 32837c2dcfa2SHoratiu Vultur .phy_id_mask = MICREL_PHY_ID_MASK, 32847c2dcfa2SHoratiu Vultur .name = "Microchip LAN966X Gigabit PHY", 32857c2dcfa2SHoratiu Vultur .config_init = lan8804_config_init, 32867c2dcfa2SHoratiu Vultur .driver_data = &ksz9021_type, 32877c2dcfa2SHoratiu Vultur .probe = kszphy_probe, 32887c2dcfa2SHoratiu Vultur .soft_reset = genphy_soft_reset, 32897c2dcfa2SHoratiu Vultur .read_status = ksz9031_read_status, 32907c2dcfa2SHoratiu Vultur .get_sset_count = kszphy_get_sset_count, 32917c2dcfa2SHoratiu Vultur .get_strings = kszphy_get_strings, 32927c2dcfa2SHoratiu Vultur .get_stats = kszphy_get_stats, 32937c2dcfa2SHoratiu Vultur .suspend = genphy_suspend, 32947c2dcfa2SHoratiu Vultur .resume = kszphy_resume, 3295b324c6e5SHoratiu Vultur .config_intr = lan8804_config_intr, 3296b324c6e5SHoratiu Vultur .handle_interrupt = lan8804_handle_interrupt, 32977c2dcfa2SHoratiu Vultur }, { 3298bff5b4b3SYuiko Oshino .phy_id = PHY_ID_KSZ9131, 3299bff5b4b3SYuiko Oshino .phy_id_mask = MICREL_PHY_ID_MASK, 3300bff5b4b3SYuiko Oshino .name = "Microchip KSZ9131 Gigabit PHY", 3301dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 330258389c00SMarek Vasut .flags = PHY_POLL_CABLE_TEST, 3303bff5b4b3SYuiko Oshino .driver_data = &ksz9021_type, 3304bff5b4b3SYuiko Oshino .probe = kszphy_probe, 3305bff5b4b3SYuiko Oshino .config_init = ksz9131_config_init, 3306bff5b4b3SYuiko Oshino .config_intr = kszphy_config_intr, 330759ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 3308bff5b4b3SYuiko Oshino .get_sset_count = kszphy_get_sset_count, 3309bff5b4b3SYuiko Oshino .get_strings = kszphy_get_strings, 3310bff5b4b3SYuiko Oshino .get_stats = kszphy_get_stats, 3311f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 3312bff5b4b3SYuiko Oshino .resume = kszphy_resume, 331358389c00SMarek Vasut .cable_test_start = ksz9x31_cable_test_start, 331458389c00SMarek Vasut .cable_test_get_status = ksz9x31_cable_test_get_status, 3315bff5b4b3SYuiko Oshino }, { 331693272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 3317f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 331893272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 3319dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 332093272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 332193272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 332293272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 33231a5465f5SPatrice Vilchez .suspend = genphy_suspend, 33241a5465f5SPatrice Vilchez .resume = genphy_resume, 33257ab59dc1SDavid J. Choi }, { 33267ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 3327f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 3328ab36a3a2SMarek Vasut .name = "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch", 332921b688daSDivya Koppera .driver_data = &ksz886x_type, 3330dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 333149011e0cSOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 33327ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 333352939393SOleksij Rempel .config_aneg = ksz886x_config_aneg, 333452939393SOleksij Rempel .read_status = ksz886x_read_status, 33351a5465f5SPatrice Vilchez .suspend = genphy_suspend, 33361a5465f5SPatrice Vilchez .resume = genphy_resume, 333749011e0cSOleksij Rempel .cable_test_start = ksz886x_cable_test_start, 333849011e0cSOleksij Rempel .cable_test_get_status = ksz886x_cable_test_get_status, 33399d162ed6SSean Nyekjaer }, { 33401d951ba3SMarek Vasut .name = "Micrel KSZ87XX Switch", 3341dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 33429d162ed6SSean Nyekjaer .config_init = kszphy_config_init, 33438b95599cSMarek Vasut .match_phy_device = ksz8795_match_phy_device, 33449d162ed6SSean Nyekjaer .suspend = genphy_suspend, 33459d162ed6SSean Nyekjaer .resume = genphy_resume, 3346fc3973a1SWoojung Huh }, { 3347fc3973a1SWoojung Huh .phy_id = PHY_ID_KSZ9477, 3348fc3973a1SWoojung Huh .phy_id_mask = MICREL_PHY_ID_MASK, 3349fc3973a1SWoojung Huh .name = "Microchip KSZ9477", 3350dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 3351fc3973a1SWoojung Huh .config_init = kszphy_config_init, 3352db45c76bSArun Ramadoss .config_intr = kszphy_config_intr, 3353db45c76bSArun Ramadoss .handle_interrupt = kszphy_handle_interrupt, 3354fc3973a1SWoojung Huh .suspend = genphy_suspend, 3355fc3973a1SWoojung Huh .resume = genphy_resume, 3356d5bf9071SChristian Hohnstaedt } }; 3357d0507009SDavid J. Choi 335850fd7150SJohan Hovold module_phy_driver(ksphy_driver); 3359d0507009SDavid J. Choi 3360d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 3361d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 3362d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 336352a60ed2SDavid S. Miller 3364cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 336548d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 3366f893a99eSFabio Estevam { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK }, 3367bff5b4b3SYuiko Oshino { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK }, 3368ecd5a323SAlexander Stein { PHY_ID_KSZ8001, 0x00fffffc }, 3369f893a99eSFabio Estevam { PHY_ID_KS8737, MICREL_PHY_ID_MASK }, 3370212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 3371b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 3372f893a99eSFabio Estevam { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK }, 3373f893a99eSFabio Estevam { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK }, 3374f893a99eSFabio Estevam { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK }, 3375f893a99eSFabio Estevam { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK }, 3376f893a99eSFabio Estevam { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK }, 3377f893a99eSFabio Estevam { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK }, 33781623ad8eSDivya Koppera { PHY_ID_LAN8814, MICREL_PHY_ID_MASK }, 33797c2dcfa2SHoratiu Vultur { PHY_ID_LAN8804, MICREL_PHY_ID_MASK }, 338052a60ed2SDavid S. Miller { } 338152a60ed2SDavid S. Miller }; 338252a60ed2SDavid S. Miller 338352a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 3384