1d0507009SDavid J. Choi /* 2d0507009SDavid J. Choi * drivers/net/phy/micrel.c 3d0507009SDavid J. Choi * 4d0507009SDavid J. Choi * Driver for Micrel PHYs 5d0507009SDavid J. Choi * 6d0507009SDavid J. Choi * Author: David J. Choi 7d0507009SDavid J. Choi * 87ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 9*ee0dc2fbSJohan Hovold * Copyright (c) 2014 Johan Hovold <johan@kernel.org> 10d0507009SDavid J. Choi * 11d0507009SDavid J. Choi * This program is free software; you can redistribute it and/or modify it 12d0507009SDavid J. Choi * under the terms of the GNU General Public License as published by the 13d0507009SDavid J. Choi * Free Software Foundation; either version 2 of the License, or (at your 14d0507009SDavid J. Choi * option) any later version. 15d0507009SDavid J. Choi * 167ab59dc1SDavid J. Choi * Support : Micrel Phys: 177ab59dc1SDavid J. Choi * Giga phys: ksz9021, ksz9031 187ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 197ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 207ab59dc1SDavid J. Choi * ksz8081, ksz8091, 217ab59dc1SDavid J. Choi * ksz8061, 227ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 23d0507009SDavid J. Choi */ 24d0507009SDavid J. Choi 25d0507009SDavid J. Choi #include <linux/kernel.h> 26d0507009SDavid J. Choi #include <linux/module.h> 27d0507009SDavid J. Choi #include <linux/phy.h> 28d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 29954c3967SSean Cross #include <linux/of.h> 301fadee0cSSascha Hauer #include <linux/clk.h> 31d0507009SDavid J. Choi 32212ea99aSMarek Vasut /* Operation Mode Strap Override */ 33212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 3400aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 3500aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 3600aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 37212ea99aSMarek Vasut 3851f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 3951f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 4000aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4100aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4200aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4300aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 4400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 4500aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 4600aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 4700aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 4851f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 4951f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 5051f932c4SChoi, David 515a16778eSJohan Hovold /* PHY Control 1 */ 525a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 535a16778eSJohan Hovold 545a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 555a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 565a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 5751f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 5800aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 5963f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL BIT(7) 6051f932c4SChoi, David 61954c3967SSean Cross /* Write/read to/from extended registers */ 62954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 63954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 64954c3967SSean Cross 65954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 66954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 67954c3967SSean Cross 68954c3967SSean Cross /* Extended registers */ 69954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 70954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 71954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 72954c3967SSean Cross 73954c3967SSean Cross #define PS_TO_REG 200 74954c3967SSean Cross 75e6a423a8SJohan Hovold struct kszphy_type { 76e6a423a8SJohan Hovold u32 led_mode_reg; 77c6f9575cSJohan Hovold u16 interrupt_level_mask; 780f95903eSJohan Hovold bool has_broadcast_disable; 7963f44b2bSJohan Hovold bool has_rmii_ref_clk_sel; 80e6a423a8SJohan Hovold }; 81e6a423a8SJohan Hovold 82e6a423a8SJohan Hovold struct kszphy_priv { 83e6a423a8SJohan Hovold const struct kszphy_type *type; 84e7a792e9SJohan Hovold int led_mode; 8563f44b2bSJohan Hovold bool rmii_ref_clk_sel; 8663f44b2bSJohan Hovold bool rmii_ref_clk_sel_val; 87e6a423a8SJohan Hovold }; 88e6a423a8SJohan Hovold 89e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 90e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 9163f44b2bSJohan Hovold .has_rmii_ref_clk_sel = true, 92e6a423a8SJohan Hovold }; 93e6a423a8SJohan Hovold 94e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 95e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 96e6a423a8SJohan Hovold }; 97e6a423a8SJohan Hovold 98e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 99e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 100e6a423a8SJohan Hovold }; 101e6a423a8SJohan Hovold 102e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 103e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 1040f95903eSJohan Hovold .has_broadcast_disable = true, 10586dc1342SJohan Hovold .has_rmii_ref_clk_sel = true, 106e6a423a8SJohan Hovold }; 107e6a423a8SJohan Hovold 108c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = { 109c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 110c6f9575cSJohan Hovold }; 111c6f9575cSJohan Hovold 112c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = { 113c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 114c6f9575cSJohan Hovold }; 115c6f9575cSJohan Hovold 116954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 117954c3967SSean Cross u32 regnum, u16 val) 118954c3967SSean Cross { 119954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 120954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 121954c3967SSean Cross } 122954c3967SSean Cross 123954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 124954c3967SSean Cross u32 regnum) 125954c3967SSean Cross { 126954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 127954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 128954c3967SSean Cross } 129954c3967SSean Cross 13051f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 13151f932c4SChoi, David { 13251f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 13351f932c4SChoi, David int rc; 13451f932c4SChoi, David 13551f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 13651f932c4SChoi, David 13751f932c4SChoi, David return (rc < 0) ? rc : 0; 13851f932c4SChoi, David } 13951f932c4SChoi, David 14051f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 14151f932c4SChoi, David { 142c6f9575cSJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 143c6f9575cSJohan Hovold int temp; 144c6f9575cSJohan Hovold u16 mask; 145c6f9575cSJohan Hovold 146c6f9575cSJohan Hovold if (type && type->interrupt_level_mask) 147c6f9575cSJohan Hovold mask = type->interrupt_level_mask; 148c6f9575cSJohan Hovold else 149c6f9575cSJohan Hovold mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; 15051f932c4SChoi, David 15151f932c4SChoi, David /* set the interrupt pin active low */ 15251f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1535bb8fc0dSJohan Hovold if (temp < 0) 1545bb8fc0dSJohan Hovold return temp; 155c6f9575cSJohan Hovold temp &= ~mask; 15651f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 15751f932c4SChoi, David 158c6f9575cSJohan Hovold /* enable / disable interrupts */ 159c6f9575cSJohan Hovold if (phydev->interrupts == PHY_INTERRUPT_ENABLED) 160c6f9575cSJohan Hovold temp = KSZPHY_INTCS_ALL; 161c6f9575cSJohan Hovold else 162c6f9575cSJohan Hovold temp = 0; 16351f932c4SChoi, David 164c6f9575cSJohan Hovold return phy_write(phydev, MII_KSZPHY_INTCS, temp); 16551f932c4SChoi, David } 166d0507009SDavid J. Choi 16763f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) 16863f44b2bSJohan Hovold { 16963f44b2bSJohan Hovold int ctrl; 17063f44b2bSJohan Hovold 17163f44b2bSJohan Hovold ctrl = phy_read(phydev, MII_KSZPHY_CTRL); 17263f44b2bSJohan Hovold if (ctrl < 0) 17363f44b2bSJohan Hovold return ctrl; 17463f44b2bSJohan Hovold 17563f44b2bSJohan Hovold if (val) 17663f44b2bSJohan Hovold ctrl |= KSZPHY_RMII_REF_CLK_SEL; 17763f44b2bSJohan Hovold else 17863f44b2bSJohan Hovold ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; 17963f44b2bSJohan Hovold 18063f44b2bSJohan Hovold return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); 18163f44b2bSJohan Hovold } 18263f44b2bSJohan Hovold 183e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 18420d8435aSBen Dooks { 1855a16778eSJohan Hovold int rc, temp, shift; 1868620546cSJohan Hovold 1875a16778eSJohan Hovold switch (reg) { 1885a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 1895a16778eSJohan Hovold shift = 14; 1905a16778eSJohan Hovold break; 1915a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 1925a16778eSJohan Hovold shift = 4; 1935a16778eSJohan Hovold break; 1945a16778eSJohan Hovold default: 1955a16778eSJohan Hovold return -EINVAL; 1965a16778eSJohan Hovold } 1975a16778eSJohan Hovold 19820d8435aSBen Dooks temp = phy_read(phydev, reg); 199b7035860SJohan Hovold if (temp < 0) { 200b7035860SJohan Hovold rc = temp; 201b7035860SJohan Hovold goto out; 202b7035860SJohan Hovold } 20320d8435aSBen Dooks 20428bdc499SSergei Shtylyov temp &= ~(3 << shift); 20520d8435aSBen Dooks temp |= val << shift; 20620d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 207b7035860SJohan Hovold out: 208b7035860SJohan Hovold if (rc < 0) 209b7035860SJohan Hovold dev_err(&phydev->dev, "failed to set led mode\n"); 21020d8435aSBen Dooks 211b7035860SJohan Hovold return rc; 21220d8435aSBen Dooks } 21320d8435aSBen Dooks 214bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 215bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 216bde15129SJohan Hovold */ 217bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 218bde15129SJohan Hovold { 219bde15129SJohan Hovold int ret; 220bde15129SJohan Hovold 221bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 222bde15129SJohan Hovold if (ret < 0) 223bde15129SJohan Hovold goto out; 224bde15129SJohan Hovold 225bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 226bde15129SJohan Hovold out: 227bde15129SJohan Hovold if (ret) 228bde15129SJohan Hovold dev_err(&phydev->dev, "failed to disable broadcast address\n"); 229bde15129SJohan Hovold 230bde15129SJohan Hovold return ret; 231bde15129SJohan Hovold } 232bde15129SJohan Hovold 233d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 234d0507009SDavid J. Choi { 235e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 236e6a423a8SJohan Hovold const struct kszphy_type *type; 23763f44b2bSJohan Hovold int ret; 238d0507009SDavid J. Choi 239e6a423a8SJohan Hovold if (!priv) 240e6a423a8SJohan Hovold return 0; 241e6a423a8SJohan Hovold 242e6a423a8SJohan Hovold type = priv->type; 243e6a423a8SJohan Hovold 2440f95903eSJohan Hovold if (type->has_broadcast_disable) 2450f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 2460f95903eSJohan Hovold 24763f44b2bSJohan Hovold if (priv->rmii_ref_clk_sel) { 24863f44b2bSJohan Hovold ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); 24963f44b2bSJohan Hovold if (ret) { 25063f44b2bSJohan Hovold dev_err(&phydev->dev, "failed to set rmii reference clock\n"); 25163f44b2bSJohan Hovold return ret; 25263f44b2bSJohan Hovold } 25363f44b2bSJohan Hovold } 25463f44b2bSJohan Hovold 255e7a792e9SJohan Hovold if (priv->led_mode >= 0) 256e7a792e9SJohan Hovold kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode); 257e6a423a8SJohan Hovold 258e6a423a8SJohan Hovold return 0; 25920d8435aSBen Dooks } 26020d8435aSBen Dooks 261212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev) 262212ea99aSMarek Vasut { 26320d8435aSBen Dooks int rc; 26420d8435aSBen Dooks 26563f44b2bSJohan Hovold rc = kszphy_config_init(phydev); 26663f44b2bSJohan Hovold if (rc) 267b838b4acSBruno Thomsen return rc; 268bde15129SJohan Hovold 269bde15129SJohan Hovold rc = kszphy_broadcast_disable(phydev); 270bde15129SJohan Hovold 271b6bb4dfcSHector Palacios return rc < 0 ? rc : 0; 272212ea99aSMarek Vasut } 273212ea99aSMarek Vasut 274954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 275954c3967SSean Cross struct device_node *of_node, u16 reg, 276954c3967SSean Cross char *field1, char *field2, 277954c3967SSean Cross char *field3, char *field4) 278954c3967SSean Cross { 279954c3967SSean Cross int val1 = -1; 280954c3967SSean Cross int val2 = -2; 281954c3967SSean Cross int val3 = -3; 282954c3967SSean Cross int val4 = -4; 283954c3967SSean Cross int newval; 284954c3967SSean Cross int matches = 0; 285954c3967SSean Cross 286954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 287954c3967SSean Cross matches++; 288954c3967SSean Cross 289954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 290954c3967SSean Cross matches++; 291954c3967SSean Cross 292954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 293954c3967SSean Cross matches++; 294954c3967SSean Cross 295954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 296954c3967SSean Cross matches++; 297954c3967SSean Cross 298954c3967SSean Cross if (!matches) 299954c3967SSean Cross return 0; 300954c3967SSean Cross 301954c3967SSean Cross if (matches < 4) 302954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 303954c3967SSean Cross else 304954c3967SSean Cross newval = 0; 305954c3967SSean Cross 306954c3967SSean Cross if (val1 != -1) 307954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 308954c3967SSean Cross 3096a119745SHubert Chaumette if (val2 != -2) 310954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 311954c3967SSean Cross 3126a119745SHubert Chaumette if (val3 != -3) 313954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 314954c3967SSean Cross 3156a119745SHubert Chaumette if (val4 != -4) 316954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 317954c3967SSean Cross 318954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 319954c3967SSean Cross } 320954c3967SSean Cross 321954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 322954c3967SSean Cross { 323954c3967SSean Cross struct device *dev = &phydev->dev; 324954c3967SSean Cross struct device_node *of_node = dev->of_node; 325954c3967SSean Cross 326954c3967SSean Cross if (!of_node && dev->parent->of_node) 327954c3967SSean Cross of_node = dev->parent->of_node; 328954c3967SSean Cross 329954c3967SSean Cross if (of_node) { 330954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 331954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 332954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 333954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 334954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 335954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 336954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 337954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 338954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 339954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 340954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 341954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 342954c3967SSean Cross } 343954c3967SSean Cross return 0; 344954c3967SSean Cross } 345954c3967SSean Cross 3466e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d 3476e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e 3486e4b8273SHubert Chaumette #define OP_DATA 1 3496e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 3506e4b8273SHubert Chaumette 3516e4b8273SHubert Chaumette /* Extended registers */ 3526e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 3536e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 3546e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 3556e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 3566e4b8273SHubert Chaumette 3576e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev, 3586e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum, u16 val) 3596e4b8273SHubert Chaumette { 3606e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3616e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3626e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3636e4b8273SHubert Chaumette return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val); 3646e4b8273SHubert Chaumette } 3656e4b8273SHubert Chaumette 3666e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev, 3676e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum) 3686e4b8273SHubert Chaumette { 3696e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3706e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3716e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3726e4b8273SHubert Chaumette return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG); 3736e4b8273SHubert Chaumette } 3746e4b8273SHubert Chaumette 3756e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 3766e4b8273SHubert Chaumette struct device_node *of_node, 3776e4b8273SHubert Chaumette u16 reg, size_t field_sz, 3786e4b8273SHubert Chaumette char *field[], u8 numfields) 3796e4b8273SHubert Chaumette { 3806e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 3816e4b8273SHubert Chaumette int matches = 0; 3826e4b8273SHubert Chaumette u16 mask; 3836e4b8273SHubert Chaumette u16 maxval; 3846e4b8273SHubert Chaumette u16 newval; 3856e4b8273SHubert Chaumette int i; 3866e4b8273SHubert Chaumette 3876e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 3886e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 3896e4b8273SHubert Chaumette matches++; 3906e4b8273SHubert Chaumette 3916e4b8273SHubert Chaumette if (!matches) 3926e4b8273SHubert Chaumette return 0; 3936e4b8273SHubert Chaumette 3946e4b8273SHubert Chaumette if (matches < numfields) 3956e4b8273SHubert Chaumette newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg); 3966e4b8273SHubert Chaumette else 3976e4b8273SHubert Chaumette newval = 0; 3986e4b8273SHubert Chaumette 3996e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 4006e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 4016e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 4026e4b8273SHubert Chaumette mask = 0xffff; 4036e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 4046e4b8273SHubert Chaumette newval = (newval & mask) | 4056e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 4066e4b8273SHubert Chaumette << (field_sz * i)); 4076e4b8273SHubert Chaumette } 4086e4b8273SHubert Chaumette 4096e4b8273SHubert Chaumette return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval); 4106e4b8273SHubert Chaumette } 4116e4b8273SHubert Chaumette 4126e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 4136e4b8273SHubert Chaumette { 4146e4b8273SHubert Chaumette struct device *dev = &phydev->dev; 4156e4b8273SHubert Chaumette struct device_node *of_node = dev->of_node; 4166e4b8273SHubert Chaumette char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 4176e4b8273SHubert Chaumette char *rx_data_skews[4] = { 4186e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 4196e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 4206e4b8273SHubert Chaumette }; 4216e4b8273SHubert Chaumette char *tx_data_skews[4] = { 4226e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 4236e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 4246e4b8273SHubert Chaumette }; 4256e4b8273SHubert Chaumette char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 4266e4b8273SHubert Chaumette 4276e4b8273SHubert Chaumette if (!of_node && dev->parent->of_node) 4286e4b8273SHubert Chaumette of_node = dev->parent->of_node; 4296e4b8273SHubert Chaumette 4306e4b8273SHubert Chaumette if (of_node) { 4316e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4326e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 4336e4b8273SHubert Chaumette clk_skews, 2); 4346e4b8273SHubert Chaumette 4356e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4366e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 4376e4b8273SHubert Chaumette control_skews, 2); 4386e4b8273SHubert Chaumette 4396e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4406e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 4416e4b8273SHubert Chaumette rx_data_skews, 4); 4426e4b8273SHubert Chaumette 4436e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4446e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 4456e4b8273SHubert Chaumette tx_data_skews, 4); 4466e4b8273SHubert Chaumette } 4476e4b8273SHubert Chaumette return 0; 4486e4b8273SHubert Chaumette } 4496e4b8273SHubert Chaumette 45093272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 45100aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 45200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 45332d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 45493272e07SJean-Christophe PLAGNIOL-VILLARD { 45593272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 45693272e07SJean-Christophe PLAGNIOL-VILLARD 45793272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 45893272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 45993272e07SJean-Christophe PLAGNIOL-VILLARD 46093272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 46193272e07SJean-Christophe PLAGNIOL-VILLARD 46293272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 46393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 46493272e07SJean-Christophe PLAGNIOL-VILLARD else 46593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 46693272e07SJean-Christophe PLAGNIOL-VILLARD 46793272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 46893272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 46993272e07SJean-Christophe PLAGNIOL-VILLARD else 47093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 47193272e07SJean-Christophe PLAGNIOL-VILLARD 47293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 47393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 47493272e07SJean-Christophe PLAGNIOL-VILLARD 47593272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 47693272e07SJean-Christophe PLAGNIOL-VILLARD } 47793272e07SJean-Christophe PLAGNIOL-VILLARD 47893272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 47993272e07SJean-Christophe PLAGNIOL-VILLARD { 48093272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 48193272e07SJean-Christophe PLAGNIOL-VILLARD } 48293272e07SJean-Christophe PLAGNIOL-VILLARD 48319936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the 48419936942SVince Bridgers * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE 48519936942SVince Bridgers * MMD extended PHY registers. 48619936942SVince Bridgers */ 48719936942SVince Bridgers static int 48819936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 48919936942SVince Bridgers int regnum) 49019936942SVince Bridgers { 49119936942SVince Bridgers return -1; 49219936942SVince Bridgers } 49319936942SVince Bridgers 49419936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support 49519936942SVince Bridgers * standard IEEE MMD extended PHY registers. 49619936942SVince Bridgers */ 49719936942SVince Bridgers static void 49819936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 49919936942SVince Bridgers int regnum, u32 val) 50019936942SVince Bridgers { 50119936942SVince Bridgers } 50219936942SVince Bridgers 503e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 504e6a423a8SJohan Hovold { 505e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 506e7a792e9SJohan Hovold struct device_node *np = phydev->dev.of_node; 507e6a423a8SJohan Hovold struct kszphy_priv *priv; 50863f44b2bSJohan Hovold struct clk *clk; 509e7a792e9SJohan Hovold int ret; 510e6a423a8SJohan Hovold 511e6a423a8SJohan Hovold priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL); 512e6a423a8SJohan Hovold if (!priv) 513e6a423a8SJohan Hovold return -ENOMEM; 514e6a423a8SJohan Hovold 515e6a423a8SJohan Hovold phydev->priv = priv; 516e6a423a8SJohan Hovold 517e6a423a8SJohan Hovold priv->type = type; 518e6a423a8SJohan Hovold 519e7a792e9SJohan Hovold if (type->led_mode_reg) { 520e7a792e9SJohan Hovold ret = of_property_read_u32(np, "micrel,led-mode", 521e7a792e9SJohan Hovold &priv->led_mode); 522e7a792e9SJohan Hovold if (ret) 523e7a792e9SJohan Hovold priv->led_mode = -1; 524e7a792e9SJohan Hovold 525e7a792e9SJohan Hovold if (priv->led_mode > 3) { 526e7a792e9SJohan Hovold dev_err(&phydev->dev, "invalid led mode: 0x%02x\n", 527e7a792e9SJohan Hovold priv->led_mode); 528e7a792e9SJohan Hovold priv->led_mode = -1; 529e7a792e9SJohan Hovold } 530e7a792e9SJohan Hovold } else { 531e7a792e9SJohan Hovold priv->led_mode = -1; 532e7a792e9SJohan Hovold } 533e7a792e9SJohan Hovold 5341fadee0cSSascha Hauer clk = devm_clk_get(&phydev->dev, "rmii-ref"); 5351fadee0cSSascha Hauer if (!IS_ERR(clk)) { 5361fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 53786dc1342SJohan Hovold bool rmii_ref_clk_sel_25_mhz; 5381fadee0cSSascha Hauer 53963f44b2bSJohan Hovold priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; 54086dc1342SJohan Hovold rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, 54186dc1342SJohan Hovold "micrel,rmii-reference-clock-select-25-mhz"); 54263f44b2bSJohan Hovold 5431fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 54486dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; 5451fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 54686dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; 5471fadee0cSSascha Hauer } else { 5481fadee0cSSascha Hauer dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate); 5491fadee0cSSascha Hauer return -EINVAL; 5501fadee0cSSascha Hauer } 5511fadee0cSSascha Hauer } 5521fadee0cSSascha Hauer 55363f44b2bSJohan Hovold /* Support legacy board-file configuration */ 55463f44b2bSJohan Hovold if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 55563f44b2bSJohan Hovold priv->rmii_ref_clk_sel = true; 55663f44b2bSJohan Hovold priv->rmii_ref_clk_sel_val = true; 55763f44b2bSJohan Hovold } 55863f44b2bSJohan Hovold 55963f44b2bSJohan Hovold return 0; 5601fadee0cSSascha Hauer } 5611fadee0cSSascha Hauer 562d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 563d5bf9071SChristian Hohnstaedt { 56451f932c4SChoi, David .phy_id = PHY_ID_KS8737, 565d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 56651f932c4SChoi, David .name = "Micrel KS8737", 56751f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 56851f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 569c6f9575cSJohan Hovold .driver_data = &ks8737_type, 570d0507009SDavid J. Choi .config_init = kszphy_config_init, 571d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 572d0507009SDavid J. Choi .read_status = genphy_read_status, 57351f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 574c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 5751a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5761a5465f5SPatrice Vilchez .resume = genphy_resume, 577d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 578d5bf9071SChristian Hohnstaedt }, { 579212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 580212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 5817ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 582212ea99aSMarek Vasut .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 583212ea99aSMarek Vasut SUPPORTED_Asym_Pause), 584212ea99aSMarek Vasut .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 585e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 58663f44b2bSJohan Hovold .probe = kszphy_probe, 587212ea99aSMarek Vasut .config_init = ksz8021_config_init, 588212ea99aSMarek Vasut .config_aneg = genphy_config_aneg, 589212ea99aSMarek Vasut .read_status = genphy_read_status, 590212ea99aSMarek Vasut .ack_interrupt = kszphy_ack_interrupt, 591212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 5921a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5931a5465f5SPatrice Vilchez .resume = genphy_resume, 594212ea99aSMarek Vasut .driver = { .owner = THIS_MODULE,}, 595212ea99aSMarek Vasut }, { 596b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 597b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 598b818d1a7SHector Palacios .name = "Micrel KSZ8031", 599b818d1a7SHector Palacios .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 600b818d1a7SHector Palacios SUPPORTED_Asym_Pause), 601b818d1a7SHector Palacios .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 602e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 60363f44b2bSJohan Hovold .probe = kszphy_probe, 604b818d1a7SHector Palacios .config_init = ksz8021_config_init, 605b818d1a7SHector Palacios .config_aneg = genphy_config_aneg, 606b818d1a7SHector Palacios .read_status = genphy_read_status, 607b818d1a7SHector Palacios .ack_interrupt = kszphy_ack_interrupt, 608b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 6091a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6101a5465f5SPatrice Vilchez .resume = genphy_resume, 611b818d1a7SHector Palacios .driver = { .owner = THIS_MODULE,}, 612b818d1a7SHector Palacios }, { 613510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 614d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 615510d573fSMarek Vasut .name = "Micrel KSZ8041", 61651f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 61751f932c4SChoi, David | SUPPORTED_Asym_Pause), 61851f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 619e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 620e6a423a8SJohan Hovold .probe = kszphy_probe, 621e6a423a8SJohan Hovold .config_init = kszphy_config_init, 622d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 623d0507009SDavid J. Choi .read_status = genphy_read_status, 62451f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 62551f932c4SChoi, David .config_intr = kszphy_config_intr, 6261a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6271a5465f5SPatrice Vilchez .resume = genphy_resume, 62851f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 629d5bf9071SChristian Hohnstaedt }, { 6304bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 6314bd7b512SSergei Shtylyov .phy_id_mask = 0x00fffff0, 6324bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 6334bd7b512SSergei Shtylyov .features = PHY_BASIC_FEATURES | 6344bd7b512SSergei Shtylyov SUPPORTED_Pause | SUPPORTED_Asym_Pause, 6354bd7b512SSergei Shtylyov .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 636e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 637e6a423a8SJohan Hovold .probe = kszphy_probe, 638e6a423a8SJohan Hovold .config_init = kszphy_config_init, 6394bd7b512SSergei Shtylyov .config_aneg = genphy_config_aneg, 6404bd7b512SSergei Shtylyov .read_status = genphy_read_status, 6414bd7b512SSergei Shtylyov .ack_interrupt = kszphy_ack_interrupt, 6424bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 6434bd7b512SSergei Shtylyov .suspend = genphy_suspend, 6444bd7b512SSergei Shtylyov .resume = genphy_resume, 6454bd7b512SSergei Shtylyov .driver = { .owner = THIS_MODULE,}, 6464bd7b512SSergei Shtylyov }, { 647510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8051, 64851f932c4SChoi, David .phy_id_mask = 0x00fffff0, 649510d573fSMarek Vasut .name = "Micrel KSZ8051", 65051f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 65151f932c4SChoi, David | SUPPORTED_Asym_Pause), 65251f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 653e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 654e6a423a8SJohan Hovold .probe = kszphy_probe, 65563f44b2bSJohan Hovold .config_init = kszphy_config_init, 65651f932c4SChoi, David .config_aneg = genphy_config_aneg, 65751f932c4SChoi, David .read_status = genphy_read_status, 65851f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 65951f932c4SChoi, David .config_intr = kszphy_config_intr, 6601a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6611a5465f5SPatrice Vilchez .resume = genphy_resume, 66251f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 663d5bf9071SChristian Hohnstaedt }, { 664510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 665510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 66648d7d0adSJason Wang .phy_id_mask = 0x00ffffff, 66751f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 66851f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 669e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 670e6a423a8SJohan Hovold .probe = kszphy_probe, 671e6a423a8SJohan Hovold .config_init = kszphy_config_init, 67251f932c4SChoi, David .config_aneg = genphy_config_aneg, 67351f932c4SChoi, David .read_status = genphy_read_status, 67451f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 67551f932c4SChoi, David .config_intr = kszphy_config_intr, 6761a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6771a5465f5SPatrice Vilchez .resume = genphy_resume, 678d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 679d5bf9071SChristian Hohnstaedt }, { 6807ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 6817ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 6827ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6837ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 6847ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 685e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 686e6a423a8SJohan Hovold .probe = kszphy_probe, 6870f95903eSJohan Hovold .config_init = kszphy_config_init, 6887ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6897ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6907ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6917ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 6921a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6931a5465f5SPatrice Vilchez .resume = genphy_resume, 6947ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 6957ab59dc1SDavid J. Choi }, { 6967ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 6977ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 6987ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6997ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 7007ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 7017ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 7027ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 7037ab59dc1SDavid J. Choi .read_status = genphy_read_status, 7047ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 7057ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 7061a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7071a5465f5SPatrice Vilchez .resume = genphy_resume, 7087ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 7097ab59dc1SDavid J. Choi }, { 710d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 71148d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 712d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 71332fcafbcSVlastimil Kosar .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 71451f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 715c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 716954c3967SSean Cross .config_init = ksz9021_config_init, 717d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 718d0507009SDavid J. Choi .read_status = genphy_read_status, 71951f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 720c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 7211a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7221a5465f5SPatrice Vilchez .resume = genphy_resume, 72319936942SVince Bridgers .read_mmd_indirect = ksz9021_rd_mmd_phyreg, 72419936942SVince Bridgers .write_mmd_indirect = ksz9021_wr_mmd_phyreg, 725d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 72693272e07SJean-Christophe PLAGNIOL-VILLARD }, { 7277ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 7287ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 7297ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 73095e8b103SMike Looijmans .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 7317ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 732c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 7336e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 7347ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 7357ab59dc1SDavid J. Choi .read_status = genphy_read_status, 7367ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 737c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 7381a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7391a5465f5SPatrice Vilchez .resume = genphy_resume, 7407ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 7417ab59dc1SDavid J. Choi }, { 74293272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 74393272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id_mask = 0x00fffff0, 74493272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 74593272e07SJean-Christophe PLAGNIOL-VILLARD .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause), 74693272e07SJean-Christophe PLAGNIOL-VILLARD .flags = PHY_HAS_MAGICANEG, 74793272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 74893272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 74993272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 7501a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7511a5465f5SPatrice Vilchez .resume = genphy_resume, 75293272e07SJean-Christophe PLAGNIOL-VILLARD .driver = { .owner = THIS_MODULE, }, 7537ab59dc1SDavid J. Choi }, { 7547ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 7557ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 7567ab59dc1SDavid J. Choi .name = "Micrel KSZ886X Switch", 7577ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 7587ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 7597ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 7607ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 7617ab59dc1SDavid J. Choi .read_status = genphy_read_status, 7621a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7631a5465f5SPatrice Vilchez .resume = genphy_resume, 7647ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 765d5bf9071SChristian Hohnstaedt } }; 766d0507009SDavid J. Choi 76750fd7150SJohan Hovold module_phy_driver(ksphy_driver); 768d0507009SDavid J. Choi 769d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 770d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 771d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 77252a60ed2SDavid S. Miller 773cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 77448d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 7757ab59dc1SDavid J. Choi { PHY_ID_KSZ9031, 0x00fffff0 }, 776510d573fSMarek Vasut { PHY_ID_KSZ8001, 0x00ffffff }, 77751f932c4SChoi, David { PHY_ID_KS8737, 0x00fffff0 }, 778212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 779b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 780510d573fSMarek Vasut { PHY_ID_KSZ8041, 0x00fffff0 }, 781510d573fSMarek Vasut { PHY_ID_KSZ8051, 0x00fffff0 }, 7827ab59dc1SDavid J. Choi { PHY_ID_KSZ8061, 0x00fffff0 }, 7837ab59dc1SDavid J. Choi { PHY_ID_KSZ8081, 0x00fffff0 }, 78493272e07SJean-Christophe PLAGNIOL-VILLARD { PHY_ID_KSZ8873MLL, 0x00fffff0 }, 7857ab59dc1SDavid J. Choi { PHY_ID_KSZ886X, 0x00fffff0 }, 78652a60ed2SDavid S. Miller { } 78752a60ed2SDavid S. Miller }; 78852a60ed2SDavid S. Miller 78952a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 790