1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+ 2d0507009SDavid J. Choi /* 3d0507009SDavid J. Choi * drivers/net/phy/micrel.c 4d0507009SDavid J. Choi * 5d0507009SDavid J. Choi * Driver for Micrel PHYs 6d0507009SDavid J. Choi * 7d0507009SDavid J. Choi * Author: David J. Choi 8d0507009SDavid J. Choi * 97ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 10ee0dc2fbSJohan Hovold * Copyright (c) 2014 Johan Hovold <johan@kernel.org> 11d0507009SDavid J. Choi * 127ab59dc1SDavid J. Choi * Support : Micrel Phys: 13bff5b4b3SYuiko Oshino * Giga phys: ksz9021, ksz9031, ksz9131 147ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 157ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 167ab59dc1SDavid J. Choi * ksz8081, ksz8091, 177ab59dc1SDavid J. Choi * ksz8061, 187ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 19fc3973a1SWoojung Huh * ksz9477 20d0507009SDavid J. Choi */ 21d0507009SDavid J. Choi 22bcf3440cSOleksij Rempel #include <linux/bitfield.h> 2349011e0cSOleksij Rempel #include <linux/ethtool_netlink.h> 24d0507009SDavid J. Choi #include <linux/kernel.h> 25d0507009SDavid J. Choi #include <linux/module.h> 26d0507009SDavid J. Choi #include <linux/phy.h> 27d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 28954c3967SSean Cross #include <linux/of.h> 291fadee0cSSascha Hauer #include <linux/clk.h> 306110dff7SOleksij Rempel #include <linux/delay.h> 31*ece19502SDivya Koppera #include <linux/ptp_clock_kernel.h> 32*ece19502SDivya Koppera #include <linux/ptp_clock.h> 33*ece19502SDivya Koppera #include <linux/ptp_classify.h> 34*ece19502SDivya Koppera #include <linux/net_tstamp.h> 35d0507009SDavid J. Choi 36212ea99aSMarek Vasut /* Operation Mode Strap Override */ 37212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 387a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST BIT(15) 3900aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 402b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON BIT(5) 4100aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 4200aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 43212ea99aSMarek Vasut 4451f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 4551f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 4600aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4700aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4800aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4900aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 5000aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 5100aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 5200aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 5300aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 5451f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 5551f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 5659ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS BIT(2) 5759ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS BIT(0) 5859ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS (KSZPHY_INTCS_LINK_DOWN_STATUS |\ 5959ca4e58SIoana Ciornei KSZPHY_INTCS_LINK_UP_STATUS) 6051f932c4SChoi, David 6149011e0cSOleksij Rempel /* LinkMD Control/Status */ 6249011e0cSOleksij Rempel #define KSZ8081_LMD 0x1d 6349011e0cSOleksij Rempel #define KSZ8081_LMD_ENABLE_TEST BIT(15) 6449011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_NORMAL 0 6549011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_OPEN 1 6649011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_SHORT 2 6749011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_FAIL 3 6849011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_MASK GENMASK(14, 13) 6949011e0cSOleksij Rempel /* Short cable (<10 meter) has been detected by LinkMD */ 7049011e0cSOleksij Rempel #define KSZ8081_LMD_SHORT_INDICATOR BIT(12) 7149011e0cSOleksij Rempel #define KSZ8081_LMD_DELTA_TIME_MASK GENMASK(8, 0) 7249011e0cSOleksij Rempel 73b3ec7248SDivya Koppera /* Lan8814 general Interrupt control/status reg in GPHY specific block. */ 74b3ec7248SDivya Koppera #define LAN8814_INTC 0x18 75b3ec7248SDivya Koppera #define LAN8814_INTS 0x1B 76b3ec7248SDivya Koppera 77b3ec7248SDivya Koppera #define LAN8814_INT_LINK_DOWN BIT(2) 78b3ec7248SDivya Koppera #define LAN8814_INT_LINK_UP BIT(0) 79b3ec7248SDivya Koppera #define LAN8814_INT_LINK (LAN8814_INT_LINK_UP |\ 80b3ec7248SDivya Koppera LAN8814_INT_LINK_DOWN) 81b3ec7248SDivya Koppera 82b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG 0x34 83b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_POLARITY BIT(1) 84b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_INTR_ENABLE BIT(0) 85b3ec7248SDivya Koppera 86*ece19502SDivya Koppera /* Represents 1ppm adjustment in 2^32 format with 87*ece19502SDivya Koppera * each nsec contains 4 clock cycles. 88*ece19502SDivya Koppera * The value is calculated as following: (1/1000000)/((2^-32)/4) 89*ece19502SDivya Koppera */ 90*ece19502SDivya Koppera #define LAN8814_1PPM_FORMAT 17179 91*ece19502SDivya Koppera 92*ece19502SDivya Koppera #define PTP_RX_MOD 0x024F 93*ece19502SDivya Koppera #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3) 94*ece19502SDivya Koppera #define PTP_RX_TIMESTAMP_EN 0x024D 95*ece19502SDivya Koppera #define PTP_TX_TIMESTAMP_EN 0x028D 96*ece19502SDivya Koppera 97*ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_SYNC_ BIT(0) 98*ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_DREQ_ BIT(1) 99*ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDREQ_ BIT(2) 100*ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDRES_ BIT(3) 101*ece19502SDivya Koppera 102*ece19502SDivya Koppera #define PTP_RX_LATENCY_1000 0x0224 103*ece19502SDivya Koppera #define PTP_TX_LATENCY_1000 0x0225 104*ece19502SDivya Koppera 105*ece19502SDivya Koppera #define PTP_RX_LATENCY_100 0x0222 106*ece19502SDivya Koppera #define PTP_TX_LATENCY_100 0x0223 107*ece19502SDivya Koppera 108*ece19502SDivya Koppera #define PTP_RX_LATENCY_10 0x0220 109*ece19502SDivya Koppera #define PTP_TX_LATENCY_10 0x0221 110*ece19502SDivya Koppera 111*ece19502SDivya Koppera #define PTP_TX_PARSE_L2_ADDR_EN 0x0284 112*ece19502SDivya Koppera #define PTP_RX_PARSE_L2_ADDR_EN 0x0244 113*ece19502SDivya Koppera 114*ece19502SDivya Koppera #define PTP_TX_PARSE_IP_ADDR_EN 0x0285 115*ece19502SDivya Koppera #define PTP_RX_PARSE_IP_ADDR_EN 0x0245 116*ece19502SDivya Koppera #define LTC_HARD_RESET 0x023F 117*ece19502SDivya Koppera #define LTC_HARD_RESET_ BIT(0) 118*ece19502SDivya Koppera 119*ece19502SDivya Koppera #define TSU_HARD_RESET 0x02C1 120*ece19502SDivya Koppera #define TSU_HARD_RESET_ BIT(0) 121*ece19502SDivya Koppera 122*ece19502SDivya Koppera #define PTP_CMD_CTL 0x0200 123*ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_DISABLE_ BIT(0) 124*ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_ENABLE_ BIT(1) 125*ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_READ_ BIT(3) 126*ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_LOAD_ BIT(4) 127*ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_ BIT(5) 128*ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_ BIT(6) 129*ece19502SDivya Koppera 130*ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_MID 0x0206 131*ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_LO 0x0207 132*ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_HI 0x0208 133*ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_LO 0x0209 134*ece19502SDivya Koppera 135*ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_MID 0x022A 136*ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_LO 0x022B 137*ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_HI 0x022C 138*ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_LO 0x022D 139*ece19502SDivya Koppera 140*ece19502SDivya Koppera #define PTP_OPERATING_MODE 0x0241 141*ece19502SDivya Koppera #define PTP_OPERATING_MODE_STANDALONE_ BIT(0) 142*ece19502SDivya Koppera 143*ece19502SDivya Koppera #define PTP_TX_MOD 0x028F 144*ece19502SDivya Koppera #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ BIT(12) 145*ece19502SDivya Koppera #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3) 146*ece19502SDivya Koppera 147*ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG 0x0242 148*ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_LAYER2_EN_ BIT(0) 149*ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV4_EN_ BIT(1) 150*ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV6_EN_ BIT(2) 151*ece19502SDivya Koppera 152*ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG 0x0282 153*ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_LAYER2_EN_ BIT(0) 154*ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV4_EN_ BIT(1) 155*ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV6_EN_ BIT(2) 156*ece19502SDivya Koppera 157*ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_HI 0x020C 158*ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_LO 0x020D 159*ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_DIR_ BIT(15) 160*ece19502SDivya Koppera 161*ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_HI 0x0212 162*ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_LO 0x0213 163*ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_DIR_ BIT(15) 164*ece19502SDivya Koppera 165*ece19502SDivya Koppera #define LAN8814_INTR_STS_REG 0x0033 166*ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU0_ BIT(0) 167*ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU1_ BIT(1) 168*ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU2_ BIT(2) 169*ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU3_ BIT(3) 170*ece19502SDivya Koppera 171*ece19502SDivya Koppera #define PTP_CAP_INFO 0x022A 172*ece19502SDivya Koppera #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val) (((reg_val) & 0x0f00) >> 8) 173*ece19502SDivya Koppera #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val) ((reg_val) & 0x000f) 174*ece19502SDivya Koppera 175*ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_HI 0x0296 176*ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_LO 0x0297 177*ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_HI 0x0294 178*ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_LO 0x0295 179*ece19502SDivya Koppera #define PTP_TX_MSG_HEADER2 0x0299 180*ece19502SDivya Koppera 181*ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_HI 0x0256 182*ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_LO 0x0257 183*ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_HI 0x0254 184*ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_LO 0x0255 185*ece19502SDivya Koppera #define PTP_RX_MSG_HEADER2 0x0259 186*ece19502SDivya Koppera 187*ece19502SDivya Koppera #define PTP_TSU_INT_EN 0x0200 188*ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ BIT(3) 189*ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_EN_ BIT(2) 190*ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_ BIT(1) 191*ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_EN_ BIT(0) 192*ece19502SDivya Koppera 193*ece19502SDivya Koppera #define PTP_TSU_INT_STS 0x0201 194*ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_ BIT(3) 195*ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_EN_ BIT(2) 196*ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_ BIT(1) 197*ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_EN_ BIT(0) 198*ece19502SDivya Koppera 1995a16778eSJohan Hovold /* PHY Control 1 */ 2005a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 201f873f112SOleksij Rempel #define KSZ8081_CTRL1_MDIX_STAT BIT(4) 2025a16778eSJohan Hovold 2035a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 2045a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 2055a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 20651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 207f873f112SOleksij Rempel #define KSZ8081_CTRL2_HP_MDIX BIT(15) 208f873f112SOleksij Rempel #define KSZ8081_CTRL2_MDI_MDI_X_SELECT BIT(14) 209f873f112SOleksij Rempel #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX BIT(13) 210f873f112SOleksij Rempel #define KSZ8081_CTRL2_FORCE_LINK BIT(11) 211f873f112SOleksij Rempel #define KSZ8081_CTRL2_POWER_SAVING BIT(10) 21200aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 21363f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL BIT(7) 21451f932c4SChoi, David 215954c3967SSean Cross /* Write/read to/from extended registers */ 216954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 217954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 218954c3967SSean Cross 219954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 220954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 221954c3967SSean Cross 222954c3967SSean Cross /* Extended registers */ 223954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 224954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 225954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 226954c3967SSean Cross 227954c3967SSean Cross #define PS_TO_REG 200 228*ece19502SDivya Koppera #define FIFO_SIZE 8 229954c3967SSean Cross 2302b2427d0SAndrew Lunn struct kszphy_hw_stat { 2312b2427d0SAndrew Lunn const char *string; 2322b2427d0SAndrew Lunn u8 reg; 2332b2427d0SAndrew Lunn u8 bits; 2342b2427d0SAndrew Lunn }; 2352b2427d0SAndrew Lunn 2362b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = { 2372b2427d0SAndrew Lunn { "phy_receive_errors", 21, 16}, 2382b2427d0SAndrew Lunn { "phy_idle_errors", 10, 8 }, 2392b2427d0SAndrew Lunn }; 2402b2427d0SAndrew Lunn 241e6a423a8SJohan Hovold struct kszphy_type { 242e6a423a8SJohan Hovold u32 led_mode_reg; 243c6f9575cSJohan Hovold u16 interrupt_level_mask; 2440f95903eSJohan Hovold bool has_broadcast_disable; 2452b0ba96cSSylvain Rochet bool has_nand_tree_disable; 24663f44b2bSJohan Hovold bool has_rmii_ref_clk_sel; 247e6a423a8SJohan Hovold }; 248e6a423a8SJohan Hovold 249*ece19502SDivya Koppera /* Shared structure between the PHYs of the same package. */ 250*ece19502SDivya Koppera struct lan8814_shared_priv { 251*ece19502SDivya Koppera struct phy_device *phydev; 252*ece19502SDivya Koppera struct ptp_clock *ptp_clock; 253*ece19502SDivya Koppera struct ptp_clock_info ptp_clock_info; 254*ece19502SDivya Koppera 255*ece19502SDivya Koppera /* Reference counter to how many ports in the package are enabling the 256*ece19502SDivya Koppera * timestamping 257*ece19502SDivya Koppera */ 258*ece19502SDivya Koppera u8 ref; 259*ece19502SDivya Koppera 260*ece19502SDivya Koppera /* Lock for ptp_clock and ref */ 261*ece19502SDivya Koppera struct mutex shared_lock; 262*ece19502SDivya Koppera }; 263*ece19502SDivya Koppera 264*ece19502SDivya Koppera struct lan8814_ptp_rx_ts { 265*ece19502SDivya Koppera struct list_head list; 266*ece19502SDivya Koppera u32 seconds; 267*ece19502SDivya Koppera u32 nsec; 268*ece19502SDivya Koppera u16 seq_id; 269*ece19502SDivya Koppera }; 270*ece19502SDivya Koppera 271*ece19502SDivya Koppera struct kszphy_latencies { 272*ece19502SDivya Koppera u16 rx_10; 273*ece19502SDivya Koppera u16 tx_10; 274*ece19502SDivya Koppera u16 rx_100; 275*ece19502SDivya Koppera u16 tx_100; 276*ece19502SDivya Koppera u16 rx_1000; 277*ece19502SDivya Koppera u16 tx_1000; 278*ece19502SDivya Koppera }; 279*ece19502SDivya Koppera 280*ece19502SDivya Koppera struct kszphy_ptp_priv { 281*ece19502SDivya Koppera struct mii_timestamper mii_ts; 282*ece19502SDivya Koppera struct phy_device *phydev; 283*ece19502SDivya Koppera 284*ece19502SDivya Koppera struct sk_buff_head tx_queue; 285*ece19502SDivya Koppera struct sk_buff_head rx_queue; 286*ece19502SDivya Koppera 287*ece19502SDivya Koppera struct list_head rx_ts_list; 288*ece19502SDivya Koppera /* Lock for Rx ts fifo */ 289*ece19502SDivya Koppera spinlock_t rx_ts_lock; 290*ece19502SDivya Koppera 291*ece19502SDivya Koppera int hwts_tx_type; 292*ece19502SDivya Koppera enum hwtstamp_rx_filters rx_filter; 293*ece19502SDivya Koppera int layer; 294*ece19502SDivya Koppera int version; 295*ece19502SDivya Koppera }; 296*ece19502SDivya Koppera 297e6a423a8SJohan Hovold struct kszphy_priv { 298*ece19502SDivya Koppera struct kszphy_ptp_priv ptp_priv; 299*ece19502SDivya Koppera struct kszphy_latencies latencies; 300e6a423a8SJohan Hovold const struct kszphy_type *type; 301e7a792e9SJohan Hovold int led_mode; 30263f44b2bSJohan Hovold bool rmii_ref_clk_sel; 30363f44b2bSJohan Hovold bool rmii_ref_clk_sel_val; 3042b2427d0SAndrew Lunn u64 stats[ARRAY_SIZE(kszphy_hw_stats)]; 305e6a423a8SJohan Hovold }; 306e6a423a8SJohan Hovold 307*ece19502SDivya Koppera static struct kszphy_latencies lan8814_latencies = { 308*ece19502SDivya Koppera .rx_10 = 0x22AA, 309*ece19502SDivya Koppera .tx_10 = 0x2E4A, 310*ece19502SDivya Koppera .rx_100 = 0x092A, 311*ece19502SDivya Koppera .tx_100 = 0x02C1, 312*ece19502SDivya Koppera .rx_1000 = 0x01AD, 313*ece19502SDivya Koppera .tx_1000 = 0x00C9, 314*ece19502SDivya Koppera }; 315e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 316e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 317d0e1df9cSJohan Hovold .has_broadcast_disable = true, 3182b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 31963f44b2bSJohan Hovold .has_rmii_ref_clk_sel = true, 320e6a423a8SJohan Hovold }; 321e6a423a8SJohan Hovold 322e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 323e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 324e6a423a8SJohan Hovold }; 325e6a423a8SJohan Hovold 326e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 327e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 3282b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 329e6a423a8SJohan Hovold }; 330e6a423a8SJohan Hovold 331e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 332e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 3330f95903eSJohan Hovold .has_broadcast_disable = true, 3342b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 33586dc1342SJohan Hovold .has_rmii_ref_clk_sel = true, 336e6a423a8SJohan Hovold }; 337e6a423a8SJohan Hovold 338c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = { 339c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 340c6f9575cSJohan Hovold }; 341c6f9575cSJohan Hovold 342c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = { 343c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 344c6f9575cSJohan Hovold }; 345c6f9575cSJohan Hovold 346954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 347954c3967SSean Cross u32 regnum, u16 val) 348954c3967SSean Cross { 349954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 350954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 351954c3967SSean Cross } 352954c3967SSean Cross 353954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 354954c3967SSean Cross u32 regnum) 355954c3967SSean Cross { 356954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 357954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 358954c3967SSean Cross } 359954c3967SSean Cross 36051f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 36151f932c4SChoi, David { 36251f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 36351f932c4SChoi, David int rc; 36451f932c4SChoi, David 36551f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 36651f932c4SChoi, David 36751f932c4SChoi, David return (rc < 0) ? rc : 0; 36851f932c4SChoi, David } 36951f932c4SChoi, David 37051f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 37151f932c4SChoi, David { 372c6f9575cSJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 373c0c99d0cSIoana Ciornei int temp, err; 374c6f9575cSJohan Hovold u16 mask; 375c6f9575cSJohan Hovold 376c6f9575cSJohan Hovold if (type && type->interrupt_level_mask) 377c6f9575cSJohan Hovold mask = type->interrupt_level_mask; 378c6f9575cSJohan Hovold else 379c6f9575cSJohan Hovold mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; 38051f932c4SChoi, David 38151f932c4SChoi, David /* set the interrupt pin active low */ 38251f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 3835bb8fc0dSJohan Hovold if (temp < 0) 3845bb8fc0dSJohan Hovold return temp; 385c6f9575cSJohan Hovold temp &= ~mask; 38651f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 38751f932c4SChoi, David 388c6f9575cSJohan Hovold /* enable / disable interrupts */ 389c0c99d0cSIoana Ciornei if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 390c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 391c0c99d0cSIoana Ciornei if (err) 392c0c99d0cSIoana Ciornei return err; 39351f932c4SChoi, David 394c0c99d0cSIoana Ciornei temp = KSZPHY_INTCS_ALL; 395c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 396c0c99d0cSIoana Ciornei } else { 397c0c99d0cSIoana Ciornei temp = 0; 398c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 399c0c99d0cSIoana Ciornei if (err) 400c0c99d0cSIoana Ciornei return err; 401c0c99d0cSIoana Ciornei 402c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 403c0c99d0cSIoana Ciornei } 404c0c99d0cSIoana Ciornei 405c0c99d0cSIoana Ciornei return err; 40651f932c4SChoi, David } 407d0507009SDavid J. Choi 40859ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev) 40959ca4e58SIoana Ciornei { 41059ca4e58SIoana Ciornei int irq_status; 41159ca4e58SIoana Ciornei 41259ca4e58SIoana Ciornei irq_status = phy_read(phydev, MII_KSZPHY_INTCS); 41359ca4e58SIoana Ciornei if (irq_status < 0) { 41459ca4e58SIoana Ciornei phy_error(phydev); 41559ca4e58SIoana Ciornei return IRQ_NONE; 41659ca4e58SIoana Ciornei } 41759ca4e58SIoana Ciornei 418fff4c746SOleksij Rempel if (!(irq_status & KSZPHY_INTCS_STATUS)) 41959ca4e58SIoana Ciornei return IRQ_NONE; 42059ca4e58SIoana Ciornei 42159ca4e58SIoana Ciornei phy_trigger_machine(phydev); 42259ca4e58SIoana Ciornei 42359ca4e58SIoana Ciornei return IRQ_HANDLED; 42459ca4e58SIoana Ciornei } 42559ca4e58SIoana Ciornei 42663f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) 42763f44b2bSJohan Hovold { 42863f44b2bSJohan Hovold int ctrl; 42963f44b2bSJohan Hovold 43063f44b2bSJohan Hovold ctrl = phy_read(phydev, MII_KSZPHY_CTRL); 43163f44b2bSJohan Hovold if (ctrl < 0) 43263f44b2bSJohan Hovold return ctrl; 43363f44b2bSJohan Hovold 43463f44b2bSJohan Hovold if (val) 43563f44b2bSJohan Hovold ctrl |= KSZPHY_RMII_REF_CLK_SEL; 43663f44b2bSJohan Hovold else 43763f44b2bSJohan Hovold ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; 43863f44b2bSJohan Hovold 43963f44b2bSJohan Hovold return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); 44063f44b2bSJohan Hovold } 44163f44b2bSJohan Hovold 442e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 44320d8435aSBen Dooks { 4445a16778eSJohan Hovold int rc, temp, shift; 4458620546cSJohan Hovold 4465a16778eSJohan Hovold switch (reg) { 4475a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 4485a16778eSJohan Hovold shift = 14; 4495a16778eSJohan Hovold break; 4505a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 4515a16778eSJohan Hovold shift = 4; 4525a16778eSJohan Hovold break; 4535a16778eSJohan Hovold default: 4545a16778eSJohan Hovold return -EINVAL; 4555a16778eSJohan Hovold } 4565a16778eSJohan Hovold 45720d8435aSBen Dooks temp = phy_read(phydev, reg); 458b7035860SJohan Hovold if (temp < 0) { 459b7035860SJohan Hovold rc = temp; 460b7035860SJohan Hovold goto out; 461b7035860SJohan Hovold } 46220d8435aSBen Dooks 46328bdc499SSergei Shtylyov temp &= ~(3 << shift); 46420d8435aSBen Dooks temp |= val << shift; 46520d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 466b7035860SJohan Hovold out: 467b7035860SJohan Hovold if (rc < 0) 46872ba48beSAndrew Lunn phydev_err(phydev, "failed to set led mode\n"); 46920d8435aSBen Dooks 470b7035860SJohan Hovold return rc; 47120d8435aSBen Dooks } 47220d8435aSBen Dooks 473bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 474bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 475bde15129SJohan Hovold */ 476bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 477bde15129SJohan Hovold { 478bde15129SJohan Hovold int ret; 479bde15129SJohan Hovold 480bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 481bde15129SJohan Hovold if (ret < 0) 482bde15129SJohan Hovold goto out; 483bde15129SJohan Hovold 484bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 485bde15129SJohan Hovold out: 486bde15129SJohan Hovold if (ret) 48772ba48beSAndrew Lunn phydev_err(phydev, "failed to disable broadcast address\n"); 488bde15129SJohan Hovold 489bde15129SJohan Hovold return ret; 490bde15129SJohan Hovold } 491bde15129SJohan Hovold 4922b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev) 4932b0ba96cSSylvain Rochet { 4942b0ba96cSSylvain Rochet int ret; 4952b0ba96cSSylvain Rochet 4962b0ba96cSSylvain Rochet ret = phy_read(phydev, MII_KSZPHY_OMSO); 4972b0ba96cSSylvain Rochet if (ret < 0) 4982b0ba96cSSylvain Rochet goto out; 4992b0ba96cSSylvain Rochet 5002b0ba96cSSylvain Rochet if (!(ret & KSZPHY_OMSO_NAND_TREE_ON)) 5012b0ba96cSSylvain Rochet return 0; 5022b0ba96cSSylvain Rochet 5032b0ba96cSSylvain Rochet ret = phy_write(phydev, MII_KSZPHY_OMSO, 5042b0ba96cSSylvain Rochet ret & ~KSZPHY_OMSO_NAND_TREE_ON); 5052b0ba96cSSylvain Rochet out: 5062b0ba96cSSylvain Rochet if (ret) 50772ba48beSAndrew Lunn phydev_err(phydev, "failed to disable NAND tree mode\n"); 5082b0ba96cSSylvain Rochet 5092b0ba96cSSylvain Rochet return ret; 5102b0ba96cSSylvain Rochet } 5112b0ba96cSSylvain Rochet 51279e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */ 51379e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev) 51479e498a9SLeonard Crestez { 51579e498a9SLeonard Crestez struct kszphy_priv *priv = phydev->priv; 51679e498a9SLeonard Crestez int ret; 51779e498a9SLeonard Crestez 51879e498a9SLeonard Crestez if (priv->rmii_ref_clk_sel) { 51979e498a9SLeonard Crestez ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); 52079e498a9SLeonard Crestez if (ret) { 52179e498a9SLeonard Crestez phydev_err(phydev, 52279e498a9SLeonard Crestez "failed to set rmii reference clock\n"); 52379e498a9SLeonard Crestez return ret; 52479e498a9SLeonard Crestez } 52579e498a9SLeonard Crestez } 52679e498a9SLeonard Crestez 52779e498a9SLeonard Crestez if (priv->led_mode >= 0) 52879e498a9SLeonard Crestez kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode); 52979e498a9SLeonard Crestez 53079e498a9SLeonard Crestez return 0; 53179e498a9SLeonard Crestez } 53279e498a9SLeonard Crestez 533d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 534d0507009SDavid J. Choi { 535e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 536e6a423a8SJohan Hovold const struct kszphy_type *type; 537d0507009SDavid J. Choi 538e6a423a8SJohan Hovold if (!priv) 539e6a423a8SJohan Hovold return 0; 540e6a423a8SJohan Hovold 541e6a423a8SJohan Hovold type = priv->type; 542e6a423a8SJohan Hovold 5430f95903eSJohan Hovold if (type->has_broadcast_disable) 5440f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 5450f95903eSJohan Hovold 5462b0ba96cSSylvain Rochet if (type->has_nand_tree_disable) 5472b0ba96cSSylvain Rochet kszphy_nand_tree_disable(phydev); 5482b0ba96cSSylvain Rochet 54979e498a9SLeonard Crestez return kszphy_config_reset(phydev); 55020d8435aSBen Dooks } 55120d8435aSBen Dooks 5524217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev) 5534217a64eSMichael Walle { 5544217a64eSMichael Walle struct device_node *of_node = phydev->mdio.dev.of_node; 5554217a64eSMichael Walle 5564217a64eSMichael Walle return of_property_read_bool(of_node, "micrel,fiber-mode"); 5574217a64eSMichael Walle } 5584217a64eSMichael Walle 55977501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev) 56077501a79SPhilipp Zabel { 5613c1bcc86SAndrew Lunn __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 5623c1bcc86SAndrew Lunn 56377501a79SPhilipp Zabel /* Limit supported and advertised modes in fiber mode */ 5644217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) { 56577501a79SPhilipp Zabel phydev->dev_flags |= MICREL_PHY_FXEN; 5663c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask); 5673c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask); 5683c1bcc86SAndrew Lunn 5693c1bcc86SAndrew Lunn linkmode_and(phydev->supported, phydev->supported, mask); 5703c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 5713c1bcc86SAndrew Lunn phydev->supported); 5723c1bcc86SAndrew Lunn linkmode_and(phydev->advertising, phydev->advertising, mask); 5733c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 5743c1bcc86SAndrew Lunn phydev->advertising); 57577501a79SPhilipp Zabel phydev->autoneg = AUTONEG_DISABLE; 57677501a79SPhilipp Zabel } 57777501a79SPhilipp Zabel 57877501a79SPhilipp Zabel return kszphy_config_init(phydev); 57977501a79SPhilipp Zabel } 58077501a79SPhilipp Zabel 58177501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev) 58277501a79SPhilipp Zabel { 58377501a79SPhilipp Zabel /* Skip auto-negotiation in fiber mode */ 58477501a79SPhilipp Zabel if (phydev->dev_flags & MICREL_PHY_FXEN) { 58577501a79SPhilipp Zabel phydev->speed = SPEED_100; 58677501a79SPhilipp Zabel return 0; 58777501a79SPhilipp Zabel } 58877501a79SPhilipp Zabel 58977501a79SPhilipp Zabel return genphy_config_aneg(phydev); 59077501a79SPhilipp Zabel } 59177501a79SPhilipp Zabel 5928b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev, 593a5e63c7dSSteve Bennett const bool ksz_8051) 5948b95599cSMarek Vasut { 5958b95599cSMarek Vasut int ret; 5968b95599cSMarek Vasut 597a5e63c7dSSteve Bennett if ((phydev->phy_id & MICREL_PHY_ID_MASK) != PHY_ID_KSZ8051) 5988b95599cSMarek Vasut return 0; 5998b95599cSMarek Vasut 6008b95599cSMarek Vasut ret = phy_read(phydev, MII_BMSR); 6018b95599cSMarek Vasut if (ret < 0) 6028b95599cSMarek Vasut return ret; 6038b95599cSMarek Vasut 6048b95599cSMarek Vasut /* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same 6058b95599cSMarek Vasut * exact PHY ID. However, they can be told apart by the extended 6068b95599cSMarek Vasut * capability registers presence. The KSZ8051 PHY has them while 6078b95599cSMarek Vasut * the switch does not. 6088b95599cSMarek Vasut */ 6098b95599cSMarek Vasut ret &= BMSR_ERCAP; 610a5e63c7dSSteve Bennett if (ksz_8051) 6118b95599cSMarek Vasut return ret; 6128b95599cSMarek Vasut else 6138b95599cSMarek Vasut return !ret; 6148b95599cSMarek Vasut } 6158b95599cSMarek Vasut 6168b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev) 6178b95599cSMarek Vasut { 618a5e63c7dSSteve Bennett return ksz8051_ksz8795_match_phy_device(phydev, true); 6198b95599cSMarek Vasut } 6208b95599cSMarek Vasut 6217a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev) 6227a1d8390SAntoine Tenart { 6237a1d8390SAntoine Tenart /* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line 6247a1d8390SAntoine Tenart * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a 6257a1d8390SAntoine Tenart * pull-down is missing, the factory test mode should be cleared by 6267a1d8390SAntoine Tenart * manually writing a 0. 6277a1d8390SAntoine Tenart */ 6287a1d8390SAntoine Tenart phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST); 6297a1d8390SAntoine Tenart 6307a1d8390SAntoine Tenart return kszphy_config_init(phydev); 6317a1d8390SAntoine Tenart } 6327a1d8390SAntoine Tenart 633f873f112SOleksij Rempel static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl) 634f873f112SOleksij Rempel { 635f873f112SOleksij Rempel u16 val; 636f873f112SOleksij Rempel 637f873f112SOleksij Rempel switch (ctrl) { 638f873f112SOleksij Rempel case ETH_TP_MDI: 639f873f112SOleksij Rempel val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX; 640f873f112SOleksij Rempel break; 641f873f112SOleksij Rempel case ETH_TP_MDI_X: 642f873f112SOleksij Rempel val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX | 643f873f112SOleksij Rempel KSZ8081_CTRL2_MDI_MDI_X_SELECT; 644f873f112SOleksij Rempel break; 645f873f112SOleksij Rempel case ETH_TP_MDI_AUTO: 646f873f112SOleksij Rempel val = 0; 647f873f112SOleksij Rempel break; 648f873f112SOleksij Rempel default: 649f873f112SOleksij Rempel return 0; 650f873f112SOleksij Rempel } 651f873f112SOleksij Rempel 652f873f112SOleksij Rempel return phy_modify(phydev, MII_KSZPHY_CTRL_2, 653f873f112SOleksij Rempel KSZ8081_CTRL2_HP_MDIX | 654f873f112SOleksij Rempel KSZ8081_CTRL2_MDI_MDI_X_SELECT | 655f873f112SOleksij Rempel KSZ8081_CTRL2_DISABLE_AUTO_MDIX, 656f873f112SOleksij Rempel KSZ8081_CTRL2_HP_MDIX | val); 657f873f112SOleksij Rempel } 658f873f112SOleksij Rempel 659f873f112SOleksij Rempel static int ksz8081_config_aneg(struct phy_device *phydev) 660f873f112SOleksij Rempel { 661f873f112SOleksij Rempel int ret; 662f873f112SOleksij Rempel 663f873f112SOleksij Rempel ret = genphy_config_aneg(phydev); 664f873f112SOleksij Rempel if (ret) 665f873f112SOleksij Rempel return ret; 666f873f112SOleksij Rempel 667f873f112SOleksij Rempel /* The MDI-X configuration is automatically changed by the PHY after 668f873f112SOleksij Rempel * switching from autoneg off to on. So, take MDI-X configuration under 669f873f112SOleksij Rempel * own control and set it after autoneg configuration was done. 670f873f112SOleksij Rempel */ 671f873f112SOleksij Rempel return ksz8081_config_mdix(phydev, phydev->mdix_ctrl); 672f873f112SOleksij Rempel } 673f873f112SOleksij Rempel 674f873f112SOleksij Rempel static int ksz8081_mdix_update(struct phy_device *phydev) 675f873f112SOleksij Rempel { 676f873f112SOleksij Rempel int ret; 677f873f112SOleksij Rempel 678f873f112SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL_2); 679f873f112SOleksij Rempel if (ret < 0) 680f873f112SOleksij Rempel return ret; 681f873f112SOleksij Rempel 682f873f112SOleksij Rempel if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) { 683f873f112SOleksij Rempel if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT) 684f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_X; 685f873f112SOleksij Rempel else 686f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI; 687f873f112SOleksij Rempel } else { 688f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 689f873f112SOleksij Rempel } 690f873f112SOleksij Rempel 691f873f112SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL_1); 692f873f112SOleksij Rempel if (ret < 0) 693f873f112SOleksij Rempel return ret; 694f873f112SOleksij Rempel 695f873f112SOleksij Rempel if (ret & KSZ8081_CTRL1_MDIX_STAT) 696f873f112SOleksij Rempel phydev->mdix = ETH_TP_MDI; 697f873f112SOleksij Rempel else 698f873f112SOleksij Rempel phydev->mdix = ETH_TP_MDI_X; 699f873f112SOleksij Rempel 700f873f112SOleksij Rempel return 0; 701f873f112SOleksij Rempel } 702f873f112SOleksij Rempel 703f873f112SOleksij Rempel static int ksz8081_read_status(struct phy_device *phydev) 704f873f112SOleksij Rempel { 705f873f112SOleksij Rempel int ret; 706f873f112SOleksij Rempel 707f873f112SOleksij Rempel ret = ksz8081_mdix_update(phydev); 708f873f112SOleksij Rempel if (ret < 0) 709f873f112SOleksij Rempel return ret; 710f873f112SOleksij Rempel 711f873f112SOleksij Rempel return genphy_read_status(phydev); 712f873f112SOleksij Rempel } 713f873f112SOleksij Rempel 714232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev) 715232ba3a5SRajasingh Thavamani { 716232ba3a5SRajasingh Thavamani int ret; 717232ba3a5SRajasingh Thavamani 718232ba3a5SRajasingh Thavamani ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A); 719232ba3a5SRajasingh Thavamani if (ret) 720232ba3a5SRajasingh Thavamani return ret; 721232ba3a5SRajasingh Thavamani 722232ba3a5SRajasingh Thavamani return kszphy_config_init(phydev); 723232ba3a5SRajasingh Thavamani } 724232ba3a5SRajasingh Thavamani 7258b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev) 7268b95599cSMarek Vasut { 727a5e63c7dSSteve Bennett return ksz8051_ksz8795_match_phy_device(phydev, false); 7288b95599cSMarek Vasut } 7298b95599cSMarek Vasut 730954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 7313c9a9f7fSJaeden Amero const struct device_node *of_node, 7323c9a9f7fSJaeden Amero u16 reg, 7333c9a9f7fSJaeden Amero const char *field1, const char *field2, 7343c9a9f7fSJaeden Amero const char *field3, const char *field4) 735954c3967SSean Cross { 736954c3967SSean Cross int val1 = -1; 737954c3967SSean Cross int val2 = -2; 738954c3967SSean Cross int val3 = -3; 739954c3967SSean Cross int val4 = -4; 740954c3967SSean Cross int newval; 741954c3967SSean Cross int matches = 0; 742954c3967SSean Cross 743954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 744954c3967SSean Cross matches++; 745954c3967SSean Cross 746954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 747954c3967SSean Cross matches++; 748954c3967SSean Cross 749954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 750954c3967SSean Cross matches++; 751954c3967SSean Cross 752954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 753954c3967SSean Cross matches++; 754954c3967SSean Cross 755954c3967SSean Cross if (!matches) 756954c3967SSean Cross return 0; 757954c3967SSean Cross 758954c3967SSean Cross if (matches < 4) 759954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 760954c3967SSean Cross else 761954c3967SSean Cross newval = 0; 762954c3967SSean Cross 763954c3967SSean Cross if (val1 != -1) 764954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 765954c3967SSean Cross 7666a119745SHubert Chaumette if (val2 != -2) 767954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 768954c3967SSean Cross 7696a119745SHubert Chaumette if (val3 != -3) 770954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 771954c3967SSean Cross 7726a119745SHubert Chaumette if (val4 != -4) 773954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 774954c3967SSean Cross 775954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 776954c3967SSean Cross } 777954c3967SSean Cross 778954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 779954c3967SSean Cross { 780ce4f8afdSColin Ian King const struct device_node *of_node; 781651df218SAndrew Lunn const struct device *dev_walker; 782954c3967SSean Cross 783651df218SAndrew Lunn /* The Micrel driver has a deprecated option to place phy OF 784651df218SAndrew Lunn * properties in the MAC node. Walk up the tree of devices to 785651df218SAndrew Lunn * find a device with an OF node. 786651df218SAndrew Lunn */ 787e5a03bfdSAndrew Lunn dev_walker = &phydev->mdio.dev; 788651df218SAndrew Lunn do { 789651df218SAndrew Lunn of_node = dev_walker->of_node; 790651df218SAndrew Lunn dev_walker = dev_walker->parent; 791651df218SAndrew Lunn 792651df218SAndrew Lunn } while (!of_node && dev_walker); 793954c3967SSean Cross 794954c3967SSean Cross if (of_node) { 795954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 796954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 797954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 798954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 799954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 800954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 801954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 802954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 803954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 804954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 805954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 806954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 807954c3967SSean Cross } 808954c3967SSean Cross return 0; 809954c3967SSean Cross } 810954c3967SSean Cross 8116e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 8126e4b8273SHubert Chaumette 8136e4b8273SHubert Chaumette /* Extended registers */ 8146270e1aeSJaeden Amero /* MMD Address 0x0 */ 8156270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO 3 8166270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI 4 8176270e1aeSJaeden Amero 818ae6c97bbSJaeden Amero /* MMD Address 0x2 */ 8196e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 820bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M GENMASK(7, 4) 821bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M GENMASK(3, 0) 822bcf3440cSOleksij Rempel 8236e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 824bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3 GENMASK(15, 12) 825bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2 GENMASK(11, 8) 826bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1 GENMASK(7, 4) 827bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0 GENMASK(3, 0) 828bcf3440cSOleksij Rempel 8296e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 830bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3 GENMASK(15, 12) 831bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2 GENMASK(11, 8) 832bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1 GENMASK(7, 4) 833bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0 GENMASK(3, 0) 834bcf3440cSOleksij Rempel 8356e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 836bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK GENMASK(9, 5) 837bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK GENMASK(4, 0) 838bcf3440cSOleksij Rempel 839bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To 840bcf3440cSOleksij Rempel * provide different RGMII options we need to configure delay offset 841bcf3440cSOleksij Rempel * for each pad relative to build in delay. 842bcf3440cSOleksij Rempel */ 843bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of 844bcf3440cSOleksij Rempel * 1.80ns 845bcf3440cSOleksij Rempel */ 846bcf3440cSOleksij Rempel #define RX_ID 0x7 847bcf3440cSOleksij Rempel #define RX_CLK_ID 0x19 848bcf3440cSOleksij Rempel 849bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the 850bcf3440cSOleksij Rempel * internal 1.2ns delay. 851bcf3440cSOleksij Rempel */ 852bcf3440cSOleksij Rempel #define RX_ND 0xc 853bcf3440cSOleksij Rempel #define RX_CLK_ND 0x0 854bcf3440cSOleksij Rempel 855bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */ 856bcf3440cSOleksij Rempel #define TX_ID 0x0 857bcf3440cSOleksij Rempel #define TX_CLK_ID 0x1f 858bcf3440cSOleksij Rempel 859bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns 860bcf3440cSOleksij Rempel * dealy 861bcf3440cSOleksij Rempel */ 862bcf3440cSOleksij Rempel #define TX_ND 0x7 863bcf3440cSOleksij Rempel #define TX_CLK_ND 0xf 8646e4b8273SHubert Chaumette 865af70c1f9SMike Looijmans /* MMD Address 0x1C */ 866af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD 0x23 867af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE BIT(0) 868af70c1f9SMike Looijmans 8696e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 8703c9a9f7fSJaeden Amero const struct device_node *of_node, 8716e4b8273SHubert Chaumette u16 reg, size_t field_sz, 872bcf3440cSOleksij Rempel const char *field[], u8 numfields, 873bcf3440cSOleksij Rempel bool *update) 8746e4b8273SHubert Chaumette { 8756e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 8766e4b8273SHubert Chaumette int matches = 0; 8776e4b8273SHubert Chaumette u16 mask; 8786e4b8273SHubert Chaumette u16 maxval; 8796e4b8273SHubert Chaumette u16 newval; 8806e4b8273SHubert Chaumette int i; 8816e4b8273SHubert Chaumette 8826e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 8836e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 8846e4b8273SHubert Chaumette matches++; 8856e4b8273SHubert Chaumette 8866e4b8273SHubert Chaumette if (!matches) 8876e4b8273SHubert Chaumette return 0; 8886e4b8273SHubert Chaumette 889bcf3440cSOleksij Rempel *update |= true; 890bcf3440cSOleksij Rempel 8916e4b8273SHubert Chaumette if (matches < numfields) 8929b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 8936e4b8273SHubert Chaumette else 8946e4b8273SHubert Chaumette newval = 0; 8956e4b8273SHubert Chaumette 8966e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 8976e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 8986e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 8996e4b8273SHubert Chaumette mask = 0xffff; 9006e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 9016e4b8273SHubert Chaumette newval = (newval & mask) | 9026e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 9036e4b8273SHubert Chaumette << (field_sz * i)); 9046e4b8273SHubert Chaumette } 9056e4b8273SHubert Chaumette 9069b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 9076e4b8273SHubert Chaumette } 9086e4b8273SHubert Chaumette 909a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */ 9106270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev) 9116270e1aeSJaeden Amero { 9126270e1aeSJaeden Amero int result; 9136270e1aeSJaeden Amero 9149b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI, 9159b420effSHeiner Kallweit 0x0006); 916a0da456bSMax Uvarov if (result) 917a0da456bSMax Uvarov return result; 918a0da456bSMax Uvarov 9199b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO, 9209b420effSHeiner Kallweit 0x1A80); 9216270e1aeSJaeden Amero if (result) 9226270e1aeSJaeden Amero return result; 9236270e1aeSJaeden Amero 9246270e1aeSJaeden Amero return genphy_restart_aneg(phydev); 9256270e1aeSJaeden Amero } 9266270e1aeSJaeden Amero 927af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */ 928af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev) 929af70c1f9SMike Looijmans { 930af70c1f9SMike Looijmans int reg; 931af70c1f9SMike Looijmans 9329b420effSHeiner Kallweit reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD); 933af70c1f9SMike Looijmans if (reg < 0) 934af70c1f9SMike Looijmans return reg; 9359b420effSHeiner Kallweit return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD, 936af70c1f9SMike Looijmans reg | MII_KSZ9031RN_EDPD_ENABLE); 937af70c1f9SMike Looijmans } 938af70c1f9SMike Looijmans 939bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev) 940bcf3440cSOleksij Rempel { 941bcf3440cSOleksij Rempel u16 rx, tx, rx_clk, tx_clk; 942bcf3440cSOleksij Rempel int ret; 943bcf3440cSOleksij Rempel 944bcf3440cSOleksij Rempel switch (phydev->interface) { 945bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII: 946bcf3440cSOleksij Rempel tx = TX_ND; 947bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 948bcf3440cSOleksij Rempel rx = RX_ND; 949bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 950bcf3440cSOleksij Rempel break; 951bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_ID: 952bcf3440cSOleksij Rempel tx = TX_ID; 953bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 954bcf3440cSOleksij Rempel rx = RX_ID; 955bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 956bcf3440cSOleksij Rempel break; 957bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_RXID: 958bcf3440cSOleksij Rempel tx = TX_ND; 959bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 960bcf3440cSOleksij Rempel rx = RX_ID; 961bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 962bcf3440cSOleksij Rempel break; 963bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_TXID: 964bcf3440cSOleksij Rempel tx = TX_ID; 965bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 966bcf3440cSOleksij Rempel rx = RX_ND; 967bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 968bcf3440cSOleksij Rempel break; 969bcf3440cSOleksij Rempel default: 970bcf3440cSOleksij Rempel return 0; 971bcf3440cSOleksij Rempel } 972bcf3440cSOleksij Rempel 973bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW, 974bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) | 975bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx)); 976bcf3440cSOleksij Rempel if (ret < 0) 977bcf3440cSOleksij Rempel return ret; 978bcf3440cSOleksij Rempel 979bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW, 980bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD3, rx) | 981bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD2, rx) | 982bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD1, rx) | 983bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD0, rx)); 984bcf3440cSOleksij Rempel if (ret < 0) 985bcf3440cSOleksij Rempel return ret; 986bcf3440cSOleksij Rempel 987bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW, 988bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD3, tx) | 989bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD2, tx) | 990bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD1, tx) | 991bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD0, tx)); 992bcf3440cSOleksij Rempel if (ret < 0) 993bcf3440cSOleksij Rempel return ret; 994bcf3440cSOleksij Rempel 995bcf3440cSOleksij Rempel return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW, 996bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) | 997bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk)); 998bcf3440cSOleksij Rempel } 999bcf3440cSOleksij Rempel 10006e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 10016e4b8273SHubert Chaumette { 1002ce4f8afdSColin Ian King const struct device_node *of_node; 10033c9a9f7fSJaeden Amero static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 10043c9a9f7fSJaeden Amero static const char *rx_data_skews[4] = { 10056e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 10066e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 10076e4b8273SHubert Chaumette }; 10083c9a9f7fSJaeden Amero static const char *tx_data_skews[4] = { 10096e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 10106e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 10116e4b8273SHubert Chaumette }; 10123c9a9f7fSJaeden Amero static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 1013b4c19f71SRoosen Henri const struct device *dev_walker; 1014af70c1f9SMike Looijmans int result; 1015af70c1f9SMike Looijmans 1016af70c1f9SMike Looijmans result = ksz9031_enable_edpd(phydev); 1017af70c1f9SMike Looijmans if (result < 0) 1018af70c1f9SMike Looijmans return result; 10196e4b8273SHubert Chaumette 1020b4c19f71SRoosen Henri /* The Micrel driver has a deprecated option to place phy OF 1021b4c19f71SRoosen Henri * properties in the MAC node. Walk up the tree of devices to 1022b4c19f71SRoosen Henri * find a device with an OF node. 1023b4c19f71SRoosen Henri */ 10249d367eddSDavid S. Miller dev_walker = &phydev->mdio.dev; 1025b4c19f71SRoosen Henri do { 1026b4c19f71SRoosen Henri of_node = dev_walker->of_node; 1027b4c19f71SRoosen Henri dev_walker = dev_walker->parent; 1028b4c19f71SRoosen Henri } while (!of_node && dev_walker); 10296e4b8273SHubert Chaumette 10306e4b8273SHubert Chaumette if (of_node) { 1031bcf3440cSOleksij Rempel bool update = false; 1032bcf3440cSOleksij Rempel 1033bcf3440cSOleksij Rempel if (phy_interface_is_rgmii(phydev)) { 1034bcf3440cSOleksij Rempel result = ksz9031_config_rgmii_delay(phydev); 1035bcf3440cSOleksij Rempel if (result < 0) 1036bcf3440cSOleksij Rempel return result; 1037bcf3440cSOleksij Rempel } 1038bcf3440cSOleksij Rempel 10396e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10406e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 1041bcf3440cSOleksij Rempel clk_skews, 2, &update); 10426e4b8273SHubert Chaumette 10436e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10446e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 1045bcf3440cSOleksij Rempel control_skews, 2, &update); 10466e4b8273SHubert Chaumette 10476e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10486e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 1049bcf3440cSOleksij Rempel rx_data_skews, 4, &update); 10506e4b8273SHubert Chaumette 10516e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10526e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 1053bcf3440cSOleksij Rempel tx_data_skews, 4, &update); 1054bcf3440cSOleksij Rempel 105567ca5159SMatthias Schiffer if (update && !phy_interface_is_rgmii(phydev)) 1056bcf3440cSOleksij Rempel phydev_warn(phydev, 105767ca5159SMatthias Schiffer "*-skew-ps values should be used only with RGMII PHY modes\n"); 1058e1b505a6SMarkus Niebel 1059e1b505a6SMarkus Niebel /* Silicon Errata Sheet (DS80000691D or DS80000692D): 1060e1b505a6SMarkus Niebel * When the device links in the 1000BASE-T slave mode only, 1061e1b505a6SMarkus Niebel * the optional 125MHz reference output clock (CLK125_NDO) 1062e1b505a6SMarkus Niebel * has wide duty cycle variation. 1063e1b505a6SMarkus Niebel * 1064e1b505a6SMarkus Niebel * The optional CLK125_NDO clock does not meet the RGMII 1065e1b505a6SMarkus Niebel * 45/55 percent (min/max) duty cycle requirement and therefore 1066e1b505a6SMarkus Niebel * cannot be used directly by the MAC side for clocking 1067e1b505a6SMarkus Niebel * applications that have setup/hold time requirements on 1068e1b505a6SMarkus Niebel * rising and falling clock edges. 1069e1b505a6SMarkus Niebel * 1070e1b505a6SMarkus Niebel * Workaround: 1071e1b505a6SMarkus Niebel * Force the phy to be the master to receive a stable clock 1072e1b505a6SMarkus Niebel * which meets the duty cycle requirement. 1073e1b505a6SMarkus Niebel */ 1074e1b505a6SMarkus Niebel if (of_property_read_bool(of_node, "micrel,force-master")) { 1075e1b505a6SMarkus Niebel result = phy_read(phydev, MII_CTRL1000); 1076e1b505a6SMarkus Niebel if (result < 0) 1077e1b505a6SMarkus Niebel goto err_force_master; 1078e1b505a6SMarkus Niebel 1079e1b505a6SMarkus Niebel /* enable master mode, config & prefer master */ 1080e1b505a6SMarkus Niebel result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER; 1081e1b505a6SMarkus Niebel result = phy_write(phydev, MII_CTRL1000, result); 1082e1b505a6SMarkus Niebel if (result < 0) 1083e1b505a6SMarkus Niebel goto err_force_master; 1084e1b505a6SMarkus Niebel } 10856e4b8273SHubert Chaumette } 10866270e1aeSJaeden Amero 10876270e1aeSJaeden Amero return ksz9031_center_flp_timing(phydev); 1088e1b505a6SMarkus Niebel 1089e1b505a6SMarkus Niebel err_force_master: 1090e1b505a6SMarkus Niebel phydev_err(phydev, "failed to force the phy to master mode\n"); 1091e1b505a6SMarkus Niebel return result; 10926e4b8273SHubert Chaumette } 10936e4b8273SHubert Chaumette 1094bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX 2400 1095bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX 800 1096bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET 700 1097bff5b4b3SYuiko Oshino #define KSZ9131_STEP 100 1098bff5b4b3SYuiko Oshino 1099bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev, 1100bff5b4b3SYuiko Oshino struct device_node *of_node, 1101bff5b4b3SYuiko Oshino u16 reg, size_t field_sz, 1102bff5b4b3SYuiko Oshino char *field[], u8 numfields) 1103bff5b4b3SYuiko Oshino { 1104bff5b4b3SYuiko Oshino int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET), 1105bff5b4b3SYuiko Oshino -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)}; 1106bff5b4b3SYuiko Oshino int skewval, skewmax = 0; 1107bff5b4b3SYuiko Oshino int matches = 0; 1108bff5b4b3SYuiko Oshino u16 maxval; 1109bff5b4b3SYuiko Oshino u16 newval; 1110bff5b4b3SYuiko Oshino u16 mask; 1111bff5b4b3SYuiko Oshino int i; 1112bff5b4b3SYuiko Oshino 1113bff5b4b3SYuiko Oshino /* psec properties in dts should mean x pico seconds */ 1114bff5b4b3SYuiko Oshino if (field_sz == 5) 1115bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_5BIT_MAX; 1116bff5b4b3SYuiko Oshino else 1117bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_4BIT_MAX; 1118bff5b4b3SYuiko Oshino 1119bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 1120bff5b4b3SYuiko Oshino if (!of_property_read_s32(of_node, field[i], &skewval)) { 1121bff5b4b3SYuiko Oshino if (skewval < -KSZ9131_OFFSET) 1122bff5b4b3SYuiko Oshino skewval = -KSZ9131_OFFSET; 1123bff5b4b3SYuiko Oshino else if (skewval > skewmax) 1124bff5b4b3SYuiko Oshino skewval = skewmax; 1125bff5b4b3SYuiko Oshino 1126bff5b4b3SYuiko Oshino val[i] = skewval + KSZ9131_OFFSET; 1127bff5b4b3SYuiko Oshino matches++; 1128bff5b4b3SYuiko Oshino } 1129bff5b4b3SYuiko Oshino 1130bff5b4b3SYuiko Oshino if (!matches) 1131bff5b4b3SYuiko Oshino return 0; 1132bff5b4b3SYuiko Oshino 1133bff5b4b3SYuiko Oshino if (matches < numfields) 11349b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 1135bff5b4b3SYuiko Oshino else 1136bff5b4b3SYuiko Oshino newval = 0; 1137bff5b4b3SYuiko Oshino 1138bff5b4b3SYuiko Oshino maxval = (field_sz == 4) ? 0xf : 0x1f; 1139bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 1140bff5b4b3SYuiko Oshino if (val[i] != -(i + 1 + KSZ9131_OFFSET)) { 1141bff5b4b3SYuiko Oshino mask = 0xffff; 1142bff5b4b3SYuiko Oshino mask ^= maxval << (field_sz * i); 1143bff5b4b3SYuiko Oshino newval = (newval & mask) | 1144bff5b4b3SYuiko Oshino (((val[i] / KSZ9131_STEP) & maxval) 1145bff5b4b3SYuiko Oshino << (field_sz * i)); 1146bff5b4b3SYuiko Oshino } 1147bff5b4b3SYuiko Oshino 11489b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 1149bff5b4b3SYuiko Oshino } 1150bff5b4b3SYuiko Oshino 1151bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG 2 1152bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL 76 1153bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL 77 1154bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS BIT_MASK(12) 1155bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY 0 1156bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY BIT(12) 1157bd734a74SPhilippe Schenker 1158bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev) 1159bd734a74SPhilippe Schenker { 1160bd734a74SPhilippe Schenker u16 rxcdll_val, txcdll_val; 1161bd734a74SPhilippe Schenker int ret; 1162bd734a74SPhilippe Schenker 1163bd734a74SPhilippe Schenker switch (phydev->interface) { 1164bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII: 1165bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1166bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1167bd734a74SPhilippe Schenker break; 1168bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_ID: 1169bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1170bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1171bd734a74SPhilippe Schenker break; 1172bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_RXID: 1173bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1174bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1175bd734a74SPhilippe Schenker break; 1176bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_TXID: 1177bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1178bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1179bd734a74SPhilippe Schenker break; 1180bd734a74SPhilippe Schenker default: 1181bd734a74SPhilippe Schenker return 0; 1182bd734a74SPhilippe Schenker } 1183bd734a74SPhilippe Schenker 1184bd734a74SPhilippe Schenker ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 1185bd734a74SPhilippe Schenker KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 1186bd734a74SPhilippe Schenker rxcdll_val); 1187bd734a74SPhilippe Schenker if (ret < 0) 1188bd734a74SPhilippe Schenker return ret; 1189bd734a74SPhilippe Schenker 1190bd734a74SPhilippe Schenker return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 1191bd734a74SPhilippe Schenker KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 1192bd734a74SPhilippe Schenker txcdll_val); 1193bd734a74SPhilippe Schenker } 1194bd734a74SPhilippe Schenker 11950316c7e6SFrancesco Dolcini /* Silicon Errata DS80000693B 11960316c7e6SFrancesco Dolcini * 11970316c7e6SFrancesco Dolcini * When LEDs are configured in Individual Mode, LED1 is ON in a no-link 11980316c7e6SFrancesco Dolcini * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves 11990316c7e6SFrancesco Dolcini * according to the datasheet (off if there is no link). 12000316c7e6SFrancesco Dolcini */ 12010316c7e6SFrancesco Dolcini static int ksz9131_led_errata(struct phy_device *phydev) 12020316c7e6SFrancesco Dolcini { 12030316c7e6SFrancesco Dolcini int reg; 12040316c7e6SFrancesco Dolcini 12050316c7e6SFrancesco Dolcini reg = phy_read_mmd(phydev, 2, 0); 12060316c7e6SFrancesco Dolcini if (reg < 0) 12070316c7e6SFrancesco Dolcini return reg; 12080316c7e6SFrancesco Dolcini 12090316c7e6SFrancesco Dolcini if (!(reg & BIT(4))) 12100316c7e6SFrancesco Dolcini return 0; 12110316c7e6SFrancesco Dolcini 12120316c7e6SFrancesco Dolcini return phy_set_bits(phydev, 0x1e, BIT(9)); 12130316c7e6SFrancesco Dolcini } 12140316c7e6SFrancesco Dolcini 1215bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev) 1216bff5b4b3SYuiko Oshino { 1217ce4f8afdSColin Ian King struct device_node *of_node; 1218bff5b4b3SYuiko Oshino char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"}; 1219bff5b4b3SYuiko Oshino char *rx_data_skews[4] = { 1220bff5b4b3SYuiko Oshino "rxd0-skew-psec", "rxd1-skew-psec", 1221bff5b4b3SYuiko Oshino "rxd2-skew-psec", "rxd3-skew-psec" 1222bff5b4b3SYuiko Oshino }; 1223bff5b4b3SYuiko Oshino char *tx_data_skews[4] = { 1224bff5b4b3SYuiko Oshino "txd0-skew-psec", "txd1-skew-psec", 1225bff5b4b3SYuiko Oshino "txd2-skew-psec", "txd3-skew-psec" 1226bff5b4b3SYuiko Oshino }; 1227bff5b4b3SYuiko Oshino char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"}; 1228bff5b4b3SYuiko Oshino const struct device *dev_walker; 1229bff5b4b3SYuiko Oshino int ret; 1230bff5b4b3SYuiko Oshino 1231bff5b4b3SYuiko Oshino dev_walker = &phydev->mdio.dev; 1232bff5b4b3SYuiko Oshino do { 1233bff5b4b3SYuiko Oshino of_node = dev_walker->of_node; 1234bff5b4b3SYuiko Oshino dev_walker = dev_walker->parent; 1235bff5b4b3SYuiko Oshino } while (!of_node && dev_walker); 1236bff5b4b3SYuiko Oshino 1237bff5b4b3SYuiko Oshino if (!of_node) 1238bff5b4b3SYuiko Oshino return 0; 1239bff5b4b3SYuiko Oshino 1240bd734a74SPhilippe Schenker if (phy_interface_is_rgmii(phydev)) { 1241bd734a74SPhilippe Schenker ret = ksz9131_config_rgmii_delay(phydev); 1242bd734a74SPhilippe Schenker if (ret < 0) 1243bd734a74SPhilippe Schenker return ret; 1244bd734a74SPhilippe Schenker } 1245bd734a74SPhilippe Schenker 1246bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1247bff5b4b3SYuiko Oshino MII_KSZ9031RN_CLK_PAD_SKEW, 5, 1248bff5b4b3SYuiko Oshino clk_skews, 2); 1249bff5b4b3SYuiko Oshino if (ret < 0) 1250bff5b4b3SYuiko Oshino return ret; 1251bff5b4b3SYuiko Oshino 1252bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1253bff5b4b3SYuiko Oshino MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 1254bff5b4b3SYuiko Oshino control_skews, 2); 1255bff5b4b3SYuiko Oshino if (ret < 0) 1256bff5b4b3SYuiko Oshino return ret; 1257bff5b4b3SYuiko Oshino 1258bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1259bff5b4b3SYuiko Oshino MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 1260bff5b4b3SYuiko Oshino rx_data_skews, 4); 1261bff5b4b3SYuiko Oshino if (ret < 0) 1262bff5b4b3SYuiko Oshino return ret; 1263bff5b4b3SYuiko Oshino 1264bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1265bff5b4b3SYuiko Oshino MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 1266bff5b4b3SYuiko Oshino tx_data_skews, 4); 1267bff5b4b3SYuiko Oshino if (ret < 0) 1268bff5b4b3SYuiko Oshino return ret; 1269bff5b4b3SYuiko Oshino 12700316c7e6SFrancesco Dolcini ret = ksz9131_led_errata(phydev); 12710316c7e6SFrancesco Dolcini if (ret < 0) 12720316c7e6SFrancesco Dolcini return ret; 12730316c7e6SFrancesco Dolcini 1274bff5b4b3SYuiko Oshino return 0; 1275bff5b4b3SYuiko Oshino } 1276bff5b4b3SYuiko Oshino 127793272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 127800aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 127900aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 128032d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 128193272e07SJean-Christophe PLAGNIOL-VILLARD { 128293272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 128393272e07SJean-Christophe PLAGNIOL-VILLARD 128493272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 128593272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 128693272e07SJean-Christophe PLAGNIOL-VILLARD 128793272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 128893272e07SJean-Christophe PLAGNIOL-VILLARD 128993272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 129093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 129193272e07SJean-Christophe PLAGNIOL-VILLARD else 129293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 129393272e07SJean-Christophe PLAGNIOL-VILLARD 129493272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 129593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 129693272e07SJean-Christophe PLAGNIOL-VILLARD else 129793272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 129893272e07SJean-Christophe PLAGNIOL-VILLARD 129993272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 130093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 130193272e07SJean-Christophe PLAGNIOL-VILLARD 130293272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 130393272e07SJean-Christophe PLAGNIOL-VILLARD } 130493272e07SJean-Christophe PLAGNIOL-VILLARD 13053aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev) 13063aed3e2aSAntoine Tenart { 13073aed3e2aSAntoine Tenart int ret; 13083aed3e2aSAntoine Tenart 13093aed3e2aSAntoine Tenart ret = genphy_read_abilities(phydev); 13103aed3e2aSAntoine Tenart if (ret < 0) 13113aed3e2aSAntoine Tenart return ret; 13123aed3e2aSAntoine Tenart 13133aed3e2aSAntoine Tenart /* Silicon Errata Sheet (DS80000691D or DS80000692D): 13143aed3e2aSAntoine Tenart * Whenever the device's Asymmetric Pause capability is set to 1, 13153aed3e2aSAntoine Tenart * link-up may fail after a link-up to link-down transition. 13163aed3e2aSAntoine Tenart * 1317407d8098SHans Andersson * The Errata Sheet is for ksz9031, but ksz9021 has the same issue 1318407d8098SHans Andersson * 13193aed3e2aSAntoine Tenart * Workaround: 13203aed3e2aSAntoine Tenart * Do not enable the Asymmetric Pause capability bit. 13213aed3e2aSAntoine Tenart */ 13223aed3e2aSAntoine Tenart linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported); 13233aed3e2aSAntoine Tenart 13243aed3e2aSAntoine Tenart /* We force setting the Pause capability as the core will force the 13253aed3e2aSAntoine Tenart * Asymmetric Pause capability to 1 otherwise. 13263aed3e2aSAntoine Tenart */ 13273aed3e2aSAntoine Tenart linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported); 13283aed3e2aSAntoine Tenart 13293aed3e2aSAntoine Tenart return 0; 13303aed3e2aSAntoine Tenart } 13313aed3e2aSAntoine Tenart 1332d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev) 1333d2fd719bSNathan Sullivan { 1334d2fd719bSNathan Sullivan int err; 1335d2fd719bSNathan Sullivan int regval; 1336d2fd719bSNathan Sullivan 1337d2fd719bSNathan Sullivan err = genphy_read_status(phydev); 1338d2fd719bSNathan Sullivan if (err) 1339d2fd719bSNathan Sullivan return err; 1340d2fd719bSNathan Sullivan 1341d2fd719bSNathan Sullivan /* Make sure the PHY is not broken. Read idle error count, 1342d2fd719bSNathan Sullivan * and reset the PHY if it is maxed out. 1343d2fd719bSNathan Sullivan */ 1344d2fd719bSNathan Sullivan regval = phy_read(phydev, MII_STAT1000); 1345d2fd719bSNathan Sullivan if ((regval & 0xFF) == 0xFF) { 1346d2fd719bSNathan Sullivan phy_init_hw(phydev); 1347d2fd719bSNathan Sullivan phydev->link = 0; 1348b866203dSZach Brown if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) 1349b866203dSZach Brown phydev->drv->config_intr(phydev); 1350c1a8d0a3SGrygorii Strashko return genphy_config_aneg(phydev); 1351d2fd719bSNathan Sullivan } 1352d2fd719bSNathan Sullivan 1353d2fd719bSNathan Sullivan return 0; 1354d2fd719bSNathan Sullivan } 1355d2fd719bSNathan Sullivan 135693272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 135793272e07SJean-Christophe PLAGNIOL-VILLARD { 135893272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 135993272e07SJean-Christophe PLAGNIOL-VILLARD } 136093272e07SJean-Christophe PLAGNIOL-VILLARD 136152939393SOleksij Rempel static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl) 136252939393SOleksij Rempel { 136352939393SOleksij Rempel u16 val; 136452939393SOleksij Rempel 136552939393SOleksij Rempel switch (ctrl) { 136652939393SOleksij Rempel case ETH_TP_MDI: 136752939393SOleksij Rempel val = KSZ886X_BMCR_DISABLE_AUTO_MDIX; 136852939393SOleksij Rempel break; 136952939393SOleksij Rempel case ETH_TP_MDI_X: 137052939393SOleksij Rempel /* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit 137152939393SOleksij Rempel * counter intuitive, the "-X" in "1 = Force MDI" in the data 137252939393SOleksij Rempel * sheet seems to be missing: 137352939393SOleksij Rempel * 1 = Force MDI (sic!) (transmit on RX+/RX- pins) 137452939393SOleksij Rempel * 0 = Normal operation (transmit on TX+/TX- pins) 137552939393SOleksij Rempel */ 137652939393SOleksij Rempel val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI; 137752939393SOleksij Rempel break; 137852939393SOleksij Rempel case ETH_TP_MDI_AUTO: 137952939393SOleksij Rempel val = 0; 138052939393SOleksij Rempel break; 138152939393SOleksij Rempel default: 138252939393SOleksij Rempel return 0; 138352939393SOleksij Rempel } 138452939393SOleksij Rempel 138552939393SOleksij Rempel return phy_modify(phydev, MII_BMCR, 138652939393SOleksij Rempel KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI | 138752939393SOleksij Rempel KSZ886X_BMCR_DISABLE_AUTO_MDIX, 138852939393SOleksij Rempel KSZ886X_BMCR_HP_MDIX | val); 138952939393SOleksij Rempel } 139052939393SOleksij Rempel 139152939393SOleksij Rempel static int ksz886x_config_aneg(struct phy_device *phydev) 139252939393SOleksij Rempel { 139352939393SOleksij Rempel int ret; 139452939393SOleksij Rempel 139552939393SOleksij Rempel ret = genphy_config_aneg(phydev); 139652939393SOleksij Rempel if (ret) 139752939393SOleksij Rempel return ret; 139852939393SOleksij Rempel 139952939393SOleksij Rempel /* The MDI-X configuration is automatically changed by the PHY after 140052939393SOleksij Rempel * switching from autoneg off to on. So, take MDI-X configuration under 140152939393SOleksij Rempel * own control and set it after autoneg configuration was done. 140252939393SOleksij Rempel */ 140352939393SOleksij Rempel return ksz886x_config_mdix(phydev, phydev->mdix_ctrl); 140452939393SOleksij Rempel } 140552939393SOleksij Rempel 140652939393SOleksij Rempel static int ksz886x_mdix_update(struct phy_device *phydev) 140752939393SOleksij Rempel { 140852939393SOleksij Rempel int ret; 140952939393SOleksij Rempel 141052939393SOleksij Rempel ret = phy_read(phydev, MII_BMCR); 141152939393SOleksij Rempel if (ret < 0) 141252939393SOleksij Rempel return ret; 141352939393SOleksij Rempel 141452939393SOleksij Rempel if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) { 141552939393SOleksij Rempel if (ret & KSZ886X_BMCR_FORCE_MDI) 141652939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_X; 141752939393SOleksij Rempel else 141852939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI; 141952939393SOleksij Rempel } else { 142052939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 142152939393SOleksij Rempel } 142252939393SOleksij Rempel 142352939393SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL); 142452939393SOleksij Rempel if (ret < 0) 142552939393SOleksij Rempel return ret; 142652939393SOleksij Rempel 142752939393SOleksij Rempel /* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */ 142852939393SOleksij Rempel if (ret & KSZ886X_CTRL_MDIX_STAT) 142952939393SOleksij Rempel phydev->mdix = ETH_TP_MDI_X; 143052939393SOleksij Rempel else 143152939393SOleksij Rempel phydev->mdix = ETH_TP_MDI; 143252939393SOleksij Rempel 143352939393SOleksij Rempel return 0; 143452939393SOleksij Rempel } 143552939393SOleksij Rempel 143652939393SOleksij Rempel static int ksz886x_read_status(struct phy_device *phydev) 143752939393SOleksij Rempel { 143852939393SOleksij Rempel int ret; 143952939393SOleksij Rempel 144052939393SOleksij Rempel ret = ksz886x_mdix_update(phydev); 144152939393SOleksij Rempel if (ret < 0) 144252939393SOleksij Rempel return ret; 144352939393SOleksij Rempel 144452939393SOleksij Rempel return genphy_read_status(phydev); 144552939393SOleksij Rempel } 144652939393SOleksij Rempel 14472b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev) 14482b2427d0SAndrew Lunn { 14492b2427d0SAndrew Lunn return ARRAY_SIZE(kszphy_hw_stats); 14502b2427d0SAndrew Lunn } 14512b2427d0SAndrew Lunn 14522b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data) 14532b2427d0SAndrew Lunn { 14542b2427d0SAndrew Lunn int i; 14552b2427d0SAndrew Lunn 14562b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) { 145755f53567SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 14582b2427d0SAndrew Lunn kszphy_hw_stats[i].string, ETH_GSTRING_LEN); 14592b2427d0SAndrew Lunn } 14602b2427d0SAndrew Lunn } 14612b2427d0SAndrew Lunn 14622b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i) 14632b2427d0SAndrew Lunn { 14642b2427d0SAndrew Lunn struct kszphy_hw_stat stat = kszphy_hw_stats[i]; 14652b2427d0SAndrew Lunn struct kszphy_priv *priv = phydev->priv; 1466321b4d4bSAndrew Lunn int val; 1467321b4d4bSAndrew Lunn u64 ret; 14682b2427d0SAndrew Lunn 14692b2427d0SAndrew Lunn val = phy_read(phydev, stat.reg); 14702b2427d0SAndrew Lunn if (val < 0) { 14716c3442f5SJisheng Zhang ret = U64_MAX; 14722b2427d0SAndrew Lunn } else { 14732b2427d0SAndrew Lunn val = val & ((1 << stat.bits) - 1); 14742b2427d0SAndrew Lunn priv->stats[i] += val; 1475321b4d4bSAndrew Lunn ret = priv->stats[i]; 14762b2427d0SAndrew Lunn } 14772b2427d0SAndrew Lunn 1478321b4d4bSAndrew Lunn return ret; 14792b2427d0SAndrew Lunn } 14802b2427d0SAndrew Lunn 14812b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev, 14822b2427d0SAndrew Lunn struct ethtool_stats *stats, u64 *data) 14832b2427d0SAndrew Lunn { 14842b2427d0SAndrew Lunn int i; 14852b2427d0SAndrew Lunn 14862b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) 14872b2427d0SAndrew Lunn data[i] = kszphy_get_stat(phydev, i); 14882b2427d0SAndrew Lunn } 14892b2427d0SAndrew Lunn 1490836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev) 1491836384d2SWenyou Yang { 1492836384d2SWenyou Yang /* Disable PHY Interrupts */ 1493836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1494836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_DISABLED; 1495836384d2SWenyou Yang if (phydev->drv->config_intr) 1496836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1497836384d2SWenyou Yang } 1498836384d2SWenyou Yang 1499836384d2SWenyou Yang return genphy_suspend(phydev); 1500836384d2SWenyou Yang } 1501836384d2SWenyou Yang 1502f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev) 1503f5aba91dSAlexandre Belloni { 150479e498a9SLeonard Crestez int ret; 150579e498a9SLeonard Crestez 1506836384d2SWenyou Yang genphy_resume(phydev); 1507f5aba91dSAlexandre Belloni 15086110dff7SOleksij Rempel /* After switching from power-down to normal mode, an internal global 15096110dff7SOleksij Rempel * reset is automatically generated. Wait a minimum of 1 ms before 15106110dff7SOleksij Rempel * read/write access to the PHY registers. 15116110dff7SOleksij Rempel */ 15126110dff7SOleksij Rempel usleep_range(1000, 2000); 15136110dff7SOleksij Rempel 151479e498a9SLeonard Crestez ret = kszphy_config_reset(phydev); 151579e498a9SLeonard Crestez if (ret) 151679e498a9SLeonard Crestez return ret; 151779e498a9SLeonard Crestez 1518836384d2SWenyou Yang /* Enable PHY Interrupts */ 1519836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1520836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_ENABLED; 1521836384d2SWenyou Yang if (phydev->drv->config_intr) 1522836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1523836384d2SWenyou Yang } 1524f5aba91dSAlexandre Belloni 1525f5aba91dSAlexandre Belloni return 0; 1526f5aba91dSAlexandre Belloni } 1527f5aba91dSAlexandre Belloni 1528e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 1529e6a423a8SJohan Hovold { 1530e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 1531e5a03bfdSAndrew Lunn const struct device_node *np = phydev->mdio.dev.of_node; 1532e6a423a8SJohan Hovold struct kszphy_priv *priv; 153363f44b2bSJohan Hovold struct clk *clk; 1534e7a792e9SJohan Hovold int ret; 1535e6a423a8SJohan Hovold 1536e5a03bfdSAndrew Lunn priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 1537e6a423a8SJohan Hovold if (!priv) 1538e6a423a8SJohan Hovold return -ENOMEM; 1539e6a423a8SJohan Hovold 1540e6a423a8SJohan Hovold phydev->priv = priv; 1541e6a423a8SJohan Hovold 1542e6a423a8SJohan Hovold priv->type = type; 1543e6a423a8SJohan Hovold 1544e7a792e9SJohan Hovold if (type->led_mode_reg) { 1545e7a792e9SJohan Hovold ret = of_property_read_u32(np, "micrel,led-mode", 1546e7a792e9SJohan Hovold &priv->led_mode); 1547e7a792e9SJohan Hovold if (ret) 1548e7a792e9SJohan Hovold priv->led_mode = -1; 1549e7a792e9SJohan Hovold 1550e7a792e9SJohan Hovold if (priv->led_mode > 3) { 155172ba48beSAndrew Lunn phydev_err(phydev, "invalid led mode: 0x%02x\n", 1552e7a792e9SJohan Hovold priv->led_mode); 1553e7a792e9SJohan Hovold priv->led_mode = -1; 1554e7a792e9SJohan Hovold } 1555e7a792e9SJohan Hovold } else { 1556e7a792e9SJohan Hovold priv->led_mode = -1; 1557e7a792e9SJohan Hovold } 1558e7a792e9SJohan Hovold 1559e5a03bfdSAndrew Lunn clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref"); 1560bced8701SNiklas Cassel /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */ 1561bced8701SNiklas Cassel if (!IS_ERR_OR_NULL(clk)) { 15621fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 156386dc1342SJohan Hovold bool rmii_ref_clk_sel_25_mhz; 15641fadee0cSSascha Hauer 156563f44b2bSJohan Hovold priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; 156686dc1342SJohan Hovold rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, 156786dc1342SJohan Hovold "micrel,rmii-reference-clock-select-25-mhz"); 156863f44b2bSJohan Hovold 15691fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 157086dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; 15711fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 157286dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; 15731fadee0cSSascha Hauer } else { 157472ba48beSAndrew Lunn phydev_err(phydev, "Clock rate out of range: %ld\n", 157572ba48beSAndrew Lunn rate); 15761fadee0cSSascha Hauer return -EINVAL; 15771fadee0cSSascha Hauer } 15781fadee0cSSascha Hauer } 15791fadee0cSSascha Hauer 15804217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) 15814217a64eSMichael Walle phydev->port = PORT_FIBRE; 15824217a64eSMichael Walle 158363f44b2bSJohan Hovold /* Support legacy board-file configuration */ 158463f44b2bSJohan Hovold if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 158563f44b2bSJohan Hovold priv->rmii_ref_clk_sel = true; 158663f44b2bSJohan Hovold priv->rmii_ref_clk_sel_val = true; 158763f44b2bSJohan Hovold } 158863f44b2bSJohan Hovold 158963f44b2bSJohan Hovold return 0; 15901fadee0cSSascha Hauer } 15911fadee0cSSascha Hauer 159249011e0cSOleksij Rempel static int ksz886x_cable_test_start(struct phy_device *phydev) 159349011e0cSOleksij Rempel { 159449011e0cSOleksij Rempel if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA) 159549011e0cSOleksij Rempel return -EOPNOTSUPP; 159649011e0cSOleksij Rempel 159749011e0cSOleksij Rempel /* If autoneg is enabled, we won't be able to test cross pair 159849011e0cSOleksij Rempel * short. In this case, the PHY will "detect" a link and 159949011e0cSOleksij Rempel * confuse the internal state machine - disable auto neg here. 160049011e0cSOleksij Rempel * If autoneg is disabled, we should set the speed to 10mbit. 160149011e0cSOleksij Rempel */ 160249011e0cSOleksij Rempel return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100); 160349011e0cSOleksij Rempel } 160449011e0cSOleksij Rempel 160549011e0cSOleksij Rempel static int ksz886x_cable_test_result_trans(u16 status) 160649011e0cSOleksij Rempel { 160749011e0cSOleksij Rempel switch (FIELD_GET(KSZ8081_LMD_STAT_MASK, status)) { 160849011e0cSOleksij Rempel case KSZ8081_LMD_STAT_NORMAL: 160949011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_OK; 161049011e0cSOleksij Rempel case KSZ8081_LMD_STAT_SHORT: 161149011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT; 161249011e0cSOleksij Rempel case KSZ8081_LMD_STAT_OPEN: 161349011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_OPEN; 161449011e0cSOleksij Rempel case KSZ8081_LMD_STAT_FAIL: 161549011e0cSOleksij Rempel fallthrough; 161649011e0cSOleksij Rempel default: 161749011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC; 161849011e0cSOleksij Rempel } 161949011e0cSOleksij Rempel } 162049011e0cSOleksij Rempel 162149011e0cSOleksij Rempel static bool ksz886x_cable_test_failed(u16 status) 162249011e0cSOleksij Rempel { 162349011e0cSOleksij Rempel return FIELD_GET(KSZ8081_LMD_STAT_MASK, status) == 162449011e0cSOleksij Rempel KSZ8081_LMD_STAT_FAIL; 162549011e0cSOleksij Rempel } 162649011e0cSOleksij Rempel 162749011e0cSOleksij Rempel static bool ksz886x_cable_test_fault_length_valid(u16 status) 162849011e0cSOleksij Rempel { 162949011e0cSOleksij Rempel switch (FIELD_GET(KSZ8081_LMD_STAT_MASK, status)) { 163049011e0cSOleksij Rempel case KSZ8081_LMD_STAT_OPEN: 163149011e0cSOleksij Rempel fallthrough; 163249011e0cSOleksij Rempel case KSZ8081_LMD_STAT_SHORT: 163349011e0cSOleksij Rempel return true; 163449011e0cSOleksij Rempel } 163549011e0cSOleksij Rempel return false; 163649011e0cSOleksij Rempel } 163749011e0cSOleksij Rempel 163849011e0cSOleksij Rempel static int ksz886x_cable_test_fault_length(u16 status) 163949011e0cSOleksij Rempel { 164049011e0cSOleksij Rempel int dt; 164149011e0cSOleksij Rempel 164249011e0cSOleksij Rempel /* According to the data sheet the distance to the fault is 164349011e0cSOleksij Rempel * DELTA_TIME * 0.4 meters. 164449011e0cSOleksij Rempel */ 164549011e0cSOleksij Rempel dt = FIELD_GET(KSZ8081_LMD_DELTA_TIME_MASK, status); 164649011e0cSOleksij Rempel 164749011e0cSOleksij Rempel return (dt * 400) / 10; 164849011e0cSOleksij Rempel } 164949011e0cSOleksij Rempel 165049011e0cSOleksij Rempel static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev) 165149011e0cSOleksij Rempel { 165249011e0cSOleksij Rempel int val, ret; 165349011e0cSOleksij Rempel 165449011e0cSOleksij Rempel ret = phy_read_poll_timeout(phydev, KSZ8081_LMD, val, 165549011e0cSOleksij Rempel !(val & KSZ8081_LMD_ENABLE_TEST), 165649011e0cSOleksij Rempel 30000, 100000, true); 165749011e0cSOleksij Rempel 165849011e0cSOleksij Rempel return ret < 0 ? ret : 0; 165949011e0cSOleksij Rempel } 166049011e0cSOleksij Rempel 166149011e0cSOleksij Rempel static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair) 166249011e0cSOleksij Rempel { 166349011e0cSOleksij Rempel static const int ethtool_pair[] = { 166449011e0cSOleksij Rempel ETHTOOL_A_CABLE_PAIR_A, 166549011e0cSOleksij Rempel ETHTOOL_A_CABLE_PAIR_B, 166649011e0cSOleksij Rempel }; 166749011e0cSOleksij Rempel int ret, val, mdix; 166849011e0cSOleksij Rempel 166949011e0cSOleksij Rempel /* There is no way to choice the pair, like we do one ksz9031. 167049011e0cSOleksij Rempel * We can workaround this limitation by using the MDI-X functionality. 167149011e0cSOleksij Rempel */ 167249011e0cSOleksij Rempel if (pair == 0) 167349011e0cSOleksij Rempel mdix = ETH_TP_MDI; 167449011e0cSOleksij Rempel else 167549011e0cSOleksij Rempel mdix = ETH_TP_MDI_X; 167649011e0cSOleksij Rempel 167749011e0cSOleksij Rempel switch (phydev->phy_id & MICREL_PHY_ID_MASK) { 167849011e0cSOleksij Rempel case PHY_ID_KSZ8081: 167949011e0cSOleksij Rempel ret = ksz8081_config_mdix(phydev, mdix); 168049011e0cSOleksij Rempel break; 168149011e0cSOleksij Rempel case PHY_ID_KSZ886X: 168249011e0cSOleksij Rempel ret = ksz886x_config_mdix(phydev, mdix); 168349011e0cSOleksij Rempel break; 168449011e0cSOleksij Rempel default: 168549011e0cSOleksij Rempel ret = -ENODEV; 168649011e0cSOleksij Rempel } 168749011e0cSOleksij Rempel 168849011e0cSOleksij Rempel if (ret) 168949011e0cSOleksij Rempel return ret; 169049011e0cSOleksij Rempel 169149011e0cSOleksij Rempel /* Now we are ready to fire. This command will send a 100ns pulse 169249011e0cSOleksij Rempel * to the pair. 169349011e0cSOleksij Rempel */ 169449011e0cSOleksij Rempel ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST); 169549011e0cSOleksij Rempel if (ret) 169649011e0cSOleksij Rempel return ret; 169749011e0cSOleksij Rempel 169849011e0cSOleksij Rempel ret = ksz886x_cable_test_wait_for_completion(phydev); 169949011e0cSOleksij Rempel if (ret) 170049011e0cSOleksij Rempel return ret; 170149011e0cSOleksij Rempel 170249011e0cSOleksij Rempel val = phy_read(phydev, KSZ8081_LMD); 170349011e0cSOleksij Rempel if (val < 0) 170449011e0cSOleksij Rempel return val; 170549011e0cSOleksij Rempel 170649011e0cSOleksij Rempel if (ksz886x_cable_test_failed(val)) 170749011e0cSOleksij Rempel return -EAGAIN; 170849011e0cSOleksij Rempel 170949011e0cSOleksij Rempel ret = ethnl_cable_test_result(phydev, ethtool_pair[pair], 171049011e0cSOleksij Rempel ksz886x_cable_test_result_trans(val)); 171149011e0cSOleksij Rempel if (ret) 171249011e0cSOleksij Rempel return ret; 171349011e0cSOleksij Rempel 171449011e0cSOleksij Rempel if (!ksz886x_cable_test_fault_length_valid(val)) 171549011e0cSOleksij Rempel return 0; 171649011e0cSOleksij Rempel 171749011e0cSOleksij Rempel return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], 171849011e0cSOleksij Rempel ksz886x_cable_test_fault_length(val)); 171949011e0cSOleksij Rempel } 172049011e0cSOleksij Rempel 172149011e0cSOleksij Rempel static int ksz886x_cable_test_get_status(struct phy_device *phydev, 172249011e0cSOleksij Rempel bool *finished) 172349011e0cSOleksij Rempel { 172449011e0cSOleksij Rempel unsigned long pair_mask = 0x3; 172549011e0cSOleksij Rempel int retries = 20; 172649011e0cSOleksij Rempel int pair, ret; 172749011e0cSOleksij Rempel 172849011e0cSOleksij Rempel *finished = false; 172949011e0cSOleksij Rempel 173049011e0cSOleksij Rempel /* Try harder if link partner is active */ 173149011e0cSOleksij Rempel while (pair_mask && retries--) { 173249011e0cSOleksij Rempel for_each_set_bit(pair, &pair_mask, 4) { 173349011e0cSOleksij Rempel ret = ksz886x_cable_test_one_pair(phydev, pair); 173449011e0cSOleksij Rempel if (ret == -EAGAIN) 173549011e0cSOleksij Rempel continue; 173649011e0cSOleksij Rempel if (ret < 0) 173749011e0cSOleksij Rempel return ret; 173849011e0cSOleksij Rempel clear_bit(pair, &pair_mask); 173949011e0cSOleksij Rempel } 174049011e0cSOleksij Rempel /* If link partner is in autonegotiation mode it will send 2ms 174149011e0cSOleksij Rempel * of FLPs with at least 6ms of silence. 174249011e0cSOleksij Rempel * Add 2ms sleep to have better chances to hit this silence. 174349011e0cSOleksij Rempel */ 174449011e0cSOleksij Rempel if (pair_mask) 174549011e0cSOleksij Rempel msleep(2); 174649011e0cSOleksij Rempel } 174749011e0cSOleksij Rempel 174849011e0cSOleksij Rempel *finished = true; 174949011e0cSOleksij Rempel 175049011e0cSOleksij Rempel return ret; 175149011e0cSOleksij Rempel } 175249011e0cSOleksij Rempel 17537c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CONTROL 0x16 17547c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA 0x17 17557c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC 0x4000 17567c2dcfa2SHoratiu Vultur 17577467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET 0x43 17587467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET_BIT BIT(0) 17597467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG 0x13 17607467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA BIT(3) 17617467d716SHoratiu Vultur #define LAN8814_ALIGN_SWAP 0x4a 17627467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP 0x1 17637467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP_MASK GENMASK(2, 0) 17647467d716SHoratiu Vultur 17657c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_SWAP 0x4a 17667c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP 0x1 17677c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP_MASK GENMASK(2, 0) 17687c2dcfa2SHoratiu Vultur #define LAN8814_CLOCK_MANAGEMENT 0xd 17697c2dcfa2SHoratiu Vultur #define LAN8814_LINK_QUALITY 0x8e 17707c2dcfa2SHoratiu Vultur 17717c2dcfa2SHoratiu Vultur static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr) 17727c2dcfa2SHoratiu Vultur { 17737c2dcfa2SHoratiu Vultur u32 data; 17747c2dcfa2SHoratiu Vultur 17754488f6b6SDivya Koppera phy_lock_mdio_bus(phydev); 17764488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page); 17774488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr); 17784488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, 17797c2dcfa2SHoratiu Vultur (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC)); 17804488f6b6SDivya Koppera data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA); 17814488f6b6SDivya Koppera phy_unlock_mdio_bus(phydev); 17827c2dcfa2SHoratiu Vultur 17837c2dcfa2SHoratiu Vultur return data; 17847c2dcfa2SHoratiu Vultur } 17857c2dcfa2SHoratiu Vultur 17867c2dcfa2SHoratiu Vultur static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr, 17877c2dcfa2SHoratiu Vultur u16 val) 17887c2dcfa2SHoratiu Vultur { 17894488f6b6SDivya Koppera phy_lock_mdio_bus(phydev); 17904488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page); 17914488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr); 17924488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, 17934488f6b6SDivya Koppera page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC); 17947c2dcfa2SHoratiu Vultur 17954488f6b6SDivya Koppera val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val); 17964488f6b6SDivya Koppera if (val != 0) 17977c2dcfa2SHoratiu Vultur phydev_err(phydev, "Error: phy_write has returned error %d\n", 17987c2dcfa2SHoratiu Vultur val); 17994488f6b6SDivya Koppera phy_unlock_mdio_bus(phydev); 18007c2dcfa2SHoratiu Vultur return val; 18017c2dcfa2SHoratiu Vultur } 18027c2dcfa2SHoratiu Vultur 1803*ece19502SDivya Koppera static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable) 18047467d716SHoratiu Vultur { 1805*ece19502SDivya Koppera u16 val = 0; 18067467d716SHoratiu Vultur 1807*ece19502SDivya Koppera if (enable) 1808*ece19502SDivya Koppera val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ | 1809*ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ | 1810*ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_RX_TS_EN_ | 1811*ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_; 18127467d716SHoratiu Vultur 1813*ece19502SDivya Koppera return lanphy_write_page_reg(phydev, 5, PTP_TSU_INT_EN, val); 1814*ece19502SDivya Koppera } 18157467d716SHoratiu Vultur 1816*ece19502SDivya Koppera static void lan8814_ptp_rx_ts_get(struct phy_device *phydev, 1817*ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds, u16 *seq_id) 1818*ece19502SDivya Koppera { 1819*ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_HI); 1820*ece19502SDivya Koppera *seconds = (*seconds << 16) | 1821*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_LO); 1822*ece19502SDivya Koppera 1823*ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_HI); 1824*ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 1825*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_LO); 1826*ece19502SDivya Koppera 1827*ece19502SDivya Koppera *seq_id = lanphy_read_page_reg(phydev, 5, PTP_RX_MSG_HEADER2); 1828*ece19502SDivya Koppera } 1829*ece19502SDivya Koppera 1830*ece19502SDivya Koppera static void lan8814_ptp_tx_ts_get(struct phy_device *phydev, 1831*ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds, u16 *seq_id) 1832*ece19502SDivya Koppera { 1833*ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_HI); 1834*ece19502SDivya Koppera *seconds = *seconds << 16 | 1835*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_LO); 1836*ece19502SDivya Koppera 1837*ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_HI); 1838*ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 1839*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_LO); 1840*ece19502SDivya Koppera 1841*ece19502SDivya Koppera *seq_id = lanphy_read_page_reg(phydev, 5, PTP_TX_MSG_HEADER2); 1842*ece19502SDivya Koppera } 1843*ece19502SDivya Koppera 1844*ece19502SDivya Koppera static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct ethtool_ts_info *info) 1845*ece19502SDivya Koppera { 1846*ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 1847*ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 1848*ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 1849*ece19502SDivya Koppera 1850*ece19502SDivya Koppera info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE | 1851*ece19502SDivya Koppera SOF_TIMESTAMPING_RX_HARDWARE | 1852*ece19502SDivya Koppera SOF_TIMESTAMPING_RAW_HARDWARE; 1853*ece19502SDivya Koppera 1854*ece19502SDivya Koppera info->phc_index = ptp_clock_index(shared->ptp_clock); 1855*ece19502SDivya Koppera 1856*ece19502SDivya Koppera info->tx_types = 1857*ece19502SDivya Koppera (1 << HWTSTAMP_TX_OFF) | 1858*ece19502SDivya Koppera (1 << HWTSTAMP_TX_ON) | 1859*ece19502SDivya Koppera (1 << HWTSTAMP_TX_ONESTEP_SYNC); 1860*ece19502SDivya Koppera 1861*ece19502SDivya Koppera info->rx_filters = 1862*ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_NONE) | 1863*ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) | 1864*ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) | 1865*ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 1866*ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_EVENT); 18677467d716SHoratiu Vultur 18687467d716SHoratiu Vultur return 0; 18697467d716SHoratiu Vultur } 18707467d716SHoratiu Vultur 1871*ece19502SDivya Koppera static void lan8814_flush_fifo(struct phy_device *phydev, bool egress) 1872*ece19502SDivya Koppera { 1873*ece19502SDivya Koppera int i; 1874*ece19502SDivya Koppera 1875*ece19502SDivya Koppera for (i = 0; i < FIFO_SIZE; ++i) 1876*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, 1877*ece19502SDivya Koppera egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2); 1878*ece19502SDivya Koppera 1879*ece19502SDivya Koppera /* Read to clear overflow status bit */ 1880*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS); 1881*ece19502SDivya Koppera } 1882*ece19502SDivya Koppera 1883*ece19502SDivya Koppera static int lan8814_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr) 1884*ece19502SDivya Koppera { 1885*ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = 1886*ece19502SDivya Koppera container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 1887*ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 1888*ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 1889*ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts, *tmp; 1890*ece19502SDivya Koppera struct hwtstamp_config config; 1891*ece19502SDivya Koppera int txcfg = 0, rxcfg = 0; 1892*ece19502SDivya Koppera int pkt_ts_enable; 1893*ece19502SDivya Koppera 1894*ece19502SDivya Koppera if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1895*ece19502SDivya Koppera return -EFAULT; 1896*ece19502SDivya Koppera 1897*ece19502SDivya Koppera ptp_priv->hwts_tx_type = config.tx_type; 1898*ece19502SDivya Koppera ptp_priv->rx_filter = config.rx_filter; 1899*ece19502SDivya Koppera 1900*ece19502SDivya Koppera switch (config.rx_filter) { 1901*ece19502SDivya Koppera case HWTSTAMP_FILTER_NONE: 1902*ece19502SDivya Koppera ptp_priv->layer = 0; 1903*ece19502SDivya Koppera ptp_priv->version = 0; 1904*ece19502SDivya Koppera break; 1905*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 1906*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 1907*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 1908*ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L4; 1909*ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 1910*ece19502SDivya Koppera break; 1911*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 1912*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 1913*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 1914*ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L2; 1915*ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 1916*ece19502SDivya Koppera break; 1917*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_EVENT: 1918*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_SYNC: 1919*ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 1920*ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2; 1921*ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 1922*ece19502SDivya Koppera break; 1923*ece19502SDivya Koppera default: 1924*ece19502SDivya Koppera return -ERANGE; 1925*ece19502SDivya Koppera } 1926*ece19502SDivya Koppera 1927*ece19502SDivya Koppera if (ptp_priv->layer & PTP_CLASS_L2) { 1928*ece19502SDivya Koppera rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_; 1929*ece19502SDivya Koppera txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_; 1930*ece19502SDivya Koppera } else if (ptp_priv->layer & PTP_CLASS_L4) { 1931*ece19502SDivya Koppera rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_; 1932*ece19502SDivya Koppera txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_; 1933*ece19502SDivya Koppera } 1934*ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_PARSE_CONFIG, rxcfg); 1935*ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_PARSE_CONFIG, txcfg); 1936*ece19502SDivya Koppera 1937*ece19502SDivya Koppera pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ | 1938*ece19502SDivya Koppera PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_; 1939*ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_TIMESTAMP_EN, pkt_ts_enable); 1940*ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_TIMESTAMP_EN, pkt_ts_enable); 1941*ece19502SDivya Koppera 1942*ece19502SDivya Koppera if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC) 1943*ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_MOD, 1944*ece19502SDivya Koppera PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_); 1945*ece19502SDivya Koppera 1946*ece19502SDivya Koppera if (config.rx_filter != HWTSTAMP_FILTER_NONE) 1947*ece19502SDivya Koppera lan8814_config_ts_intr(ptp_priv->phydev, true); 1948*ece19502SDivya Koppera else 1949*ece19502SDivya Koppera lan8814_config_ts_intr(ptp_priv->phydev, false); 1950*ece19502SDivya Koppera 1951*ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 1952*ece19502SDivya Koppera if (config.rx_filter != HWTSTAMP_FILTER_NONE) 1953*ece19502SDivya Koppera shared->ref++; 1954*ece19502SDivya Koppera else 1955*ece19502SDivya Koppera shared->ref--; 1956*ece19502SDivya Koppera 1957*ece19502SDivya Koppera if (shared->ref) 1958*ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL, 1959*ece19502SDivya Koppera PTP_CMD_CTL_PTP_ENABLE_); 1960*ece19502SDivya Koppera else 1961*ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL, 1962*ece19502SDivya Koppera PTP_CMD_CTL_PTP_DISABLE_); 1963*ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 1964*ece19502SDivya Koppera 1965*ece19502SDivya Koppera /* In case of multiple starts and stops, these needs to be cleared */ 1966*ece19502SDivya Koppera list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) { 1967*ece19502SDivya Koppera list_del(&rx_ts->list); 1968*ece19502SDivya Koppera kfree(rx_ts); 1969*ece19502SDivya Koppera } 1970*ece19502SDivya Koppera skb_queue_purge(&ptp_priv->rx_queue); 1971*ece19502SDivya Koppera skb_queue_purge(&ptp_priv->tx_queue); 1972*ece19502SDivya Koppera 1973*ece19502SDivya Koppera lan8814_flush_fifo(ptp_priv->phydev, false); 1974*ece19502SDivya Koppera lan8814_flush_fifo(ptp_priv->phydev, true); 1975*ece19502SDivya Koppera 1976*ece19502SDivya Koppera return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0; 1977*ece19502SDivya Koppera } 1978*ece19502SDivya Koppera 1979*ece19502SDivya Koppera static bool is_sync(struct sk_buff *skb, int type) 1980*ece19502SDivya Koppera { 1981*ece19502SDivya Koppera struct ptp_header *hdr; 1982*ece19502SDivya Koppera 1983*ece19502SDivya Koppera hdr = ptp_parse_header(skb, type); 1984*ece19502SDivya Koppera if (!hdr) 1985*ece19502SDivya Koppera return false; 1986*ece19502SDivya Koppera 1987*ece19502SDivya Koppera return ((ptp_get_msgtype(hdr, type) & 0xf) == 0); 1988*ece19502SDivya Koppera } 1989*ece19502SDivya Koppera 1990*ece19502SDivya Koppera static void lan8814_txtstamp(struct mii_timestamper *mii_ts, 1991*ece19502SDivya Koppera struct sk_buff *skb, int type) 1992*ece19502SDivya Koppera { 1993*ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 1994*ece19502SDivya Koppera 1995*ece19502SDivya Koppera switch (ptp_priv->hwts_tx_type) { 1996*ece19502SDivya Koppera case HWTSTAMP_TX_ONESTEP_SYNC: 1997*ece19502SDivya Koppera if (is_sync(skb, type)) { 1998*ece19502SDivya Koppera kfree_skb(skb); 1999*ece19502SDivya Koppera return; 2000*ece19502SDivya Koppera } 2001*ece19502SDivya Koppera fallthrough; 2002*ece19502SDivya Koppera case HWTSTAMP_TX_ON: 2003*ece19502SDivya Koppera skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2004*ece19502SDivya Koppera skb_queue_tail(&ptp_priv->tx_queue, skb); 2005*ece19502SDivya Koppera break; 2006*ece19502SDivya Koppera case HWTSTAMP_TX_OFF: 2007*ece19502SDivya Koppera default: 2008*ece19502SDivya Koppera kfree_skb(skb); 2009*ece19502SDivya Koppera break; 2010*ece19502SDivya Koppera } 2011*ece19502SDivya Koppera } 2012*ece19502SDivya Koppera 2013*ece19502SDivya Koppera static void lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig) 2014*ece19502SDivya Koppera { 2015*ece19502SDivya Koppera struct ptp_header *ptp_header; 2016*ece19502SDivya Koppera u32 type; 2017*ece19502SDivya Koppera 2018*ece19502SDivya Koppera skb_push(skb, ETH_HLEN); 2019*ece19502SDivya Koppera type = ptp_classify_raw(skb); 2020*ece19502SDivya Koppera ptp_header = ptp_parse_header(skb, type); 2021*ece19502SDivya Koppera skb_pull_inline(skb, ETH_HLEN); 2022*ece19502SDivya Koppera 2023*ece19502SDivya Koppera *sig = (__force u16)(ntohs(ptp_header->sequence_id)); 2024*ece19502SDivya Koppera } 2025*ece19502SDivya Koppera 2026*ece19502SDivya Koppera static bool lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv, 2027*ece19502SDivya Koppera struct sk_buff *skb) 2028*ece19502SDivya Koppera { 2029*ece19502SDivya Koppera struct skb_shared_hwtstamps *shhwtstamps; 2030*ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts, *tmp; 2031*ece19502SDivya Koppera unsigned long flags; 2032*ece19502SDivya Koppera bool ret = false; 2033*ece19502SDivya Koppera u16 skb_sig; 2034*ece19502SDivya Koppera 2035*ece19502SDivya Koppera lan8814_get_sig_rx(skb, &skb_sig); 2036*ece19502SDivya Koppera 2037*ece19502SDivya Koppera /* Iterate over all RX timestamps and match it with the received skbs */ 2038*ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags); 2039*ece19502SDivya Koppera list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) { 2040*ece19502SDivya Koppera /* Check if we found the signature we were looking for. */ 2041*ece19502SDivya Koppera if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id))) 2042*ece19502SDivya Koppera continue; 2043*ece19502SDivya Koppera 2044*ece19502SDivya Koppera shhwtstamps = skb_hwtstamps(skb); 2045*ece19502SDivya Koppera memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2046*ece19502SDivya Koppera shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, 2047*ece19502SDivya Koppera rx_ts->nsec); 2048*ece19502SDivya Koppera netif_rx_ni(skb); 2049*ece19502SDivya Koppera 2050*ece19502SDivya Koppera list_del(&rx_ts->list); 2051*ece19502SDivya Koppera kfree(rx_ts); 2052*ece19502SDivya Koppera 2053*ece19502SDivya Koppera ret = true; 2054*ece19502SDivya Koppera break; 2055*ece19502SDivya Koppera } 2056*ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags); 2057*ece19502SDivya Koppera 2058*ece19502SDivya Koppera return ret; 2059*ece19502SDivya Koppera } 2060*ece19502SDivya Koppera 2061*ece19502SDivya Koppera static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type) 2062*ece19502SDivya Koppera { 2063*ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = 2064*ece19502SDivya Koppera container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 2065*ece19502SDivya Koppera 2066*ece19502SDivya Koppera if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE || 2067*ece19502SDivya Koppera type == PTP_CLASS_NONE) 2068*ece19502SDivya Koppera return false; 2069*ece19502SDivya Koppera 2070*ece19502SDivya Koppera if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0) 2071*ece19502SDivya Koppera return false; 2072*ece19502SDivya Koppera 2073*ece19502SDivya Koppera /* If we failed to match then add it to the queue for when the timestamp 2074*ece19502SDivya Koppera * will come 2075*ece19502SDivya Koppera */ 2076*ece19502SDivya Koppera if (!lan8814_match_rx_ts(ptp_priv, skb)) 2077*ece19502SDivya Koppera skb_queue_tail(&ptp_priv->rx_queue, skb); 2078*ece19502SDivya Koppera 2079*ece19502SDivya Koppera return true; 2080*ece19502SDivya Koppera } 2081*ece19502SDivya Koppera 2082*ece19502SDivya Koppera static void lan8814_ptp_clock_set(struct phy_device *phydev, 2083*ece19502SDivya Koppera u32 seconds, u32 nano_seconds) 2084*ece19502SDivya Koppera { 2085*ece19502SDivya Koppera u32 sec_low, sec_high, nsec_low, nsec_high; 2086*ece19502SDivya Koppera 2087*ece19502SDivya Koppera sec_low = seconds & 0xffff; 2088*ece19502SDivya Koppera sec_high = (seconds >> 16) & 0xffff; 2089*ece19502SDivya Koppera nsec_low = nano_seconds & 0xffff; 2090*ece19502SDivya Koppera nsec_high = (nano_seconds >> 16) & 0x3fff; 2091*ece19502SDivya Koppera 2092*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_LO, sec_low); 2093*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_MID, sec_high); 2094*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_LO, nsec_low); 2095*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_HI, nsec_high); 2096*ece19502SDivya Koppera 2097*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_LOAD_); 2098*ece19502SDivya Koppera } 2099*ece19502SDivya Koppera 2100*ece19502SDivya Koppera static void lan8814_ptp_clock_get(struct phy_device *phydev, 2101*ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds) 2102*ece19502SDivya Koppera { 2103*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_READ_); 2104*ece19502SDivya Koppera 2105*ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_MID); 2106*ece19502SDivya Koppera *seconds = (*seconds << 16) | 2107*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_LO); 2108*ece19502SDivya Koppera 2109*ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_HI); 2110*ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 2111*ece19502SDivya Koppera lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_LO); 2112*ece19502SDivya Koppera } 2113*ece19502SDivya Koppera 2114*ece19502SDivya Koppera static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci, 2115*ece19502SDivya Koppera struct timespec64 *ts) 2116*ece19502SDivya Koppera { 2117*ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2118*ece19502SDivya Koppera ptp_clock_info); 2119*ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2120*ece19502SDivya Koppera u32 nano_seconds; 2121*ece19502SDivya Koppera u32 seconds; 2122*ece19502SDivya Koppera 2123*ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2124*ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds); 2125*ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2126*ece19502SDivya Koppera ts->tv_sec = seconds; 2127*ece19502SDivya Koppera ts->tv_nsec = nano_seconds; 2128*ece19502SDivya Koppera 2129*ece19502SDivya Koppera return 0; 2130*ece19502SDivya Koppera } 2131*ece19502SDivya Koppera 2132*ece19502SDivya Koppera static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci, 2133*ece19502SDivya Koppera const struct timespec64 *ts) 2134*ece19502SDivya Koppera { 2135*ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2136*ece19502SDivya Koppera ptp_clock_info); 2137*ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2138*ece19502SDivya Koppera 2139*ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2140*ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec); 2141*ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2142*ece19502SDivya Koppera 2143*ece19502SDivya Koppera return 0; 2144*ece19502SDivya Koppera } 2145*ece19502SDivya Koppera 2146*ece19502SDivya Koppera static void lan8814_ptp_clock_step(struct phy_device *phydev, 2147*ece19502SDivya Koppera s64 time_step_ns) 2148*ece19502SDivya Koppera { 2149*ece19502SDivya Koppera u32 nano_seconds_step; 2150*ece19502SDivya Koppera u64 abs_time_step_ns; 2151*ece19502SDivya Koppera u32 unsigned_seconds; 2152*ece19502SDivya Koppera u32 nano_seconds; 2153*ece19502SDivya Koppera u32 remainder; 2154*ece19502SDivya Koppera s32 seconds; 2155*ece19502SDivya Koppera 2156*ece19502SDivya Koppera if (time_step_ns > 15000000000LL) { 2157*ece19502SDivya Koppera /* convert to clock set */ 2158*ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds); 2159*ece19502SDivya Koppera unsigned_seconds += div_u64_rem(time_step_ns, 1000000000LL, 2160*ece19502SDivya Koppera &remainder); 2161*ece19502SDivya Koppera nano_seconds += remainder; 2162*ece19502SDivya Koppera if (nano_seconds >= 1000000000) { 2163*ece19502SDivya Koppera unsigned_seconds++; 2164*ece19502SDivya Koppera nano_seconds -= 1000000000; 2165*ece19502SDivya Koppera } 2166*ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, unsigned_seconds, nano_seconds); 2167*ece19502SDivya Koppera return; 2168*ece19502SDivya Koppera } else if (time_step_ns < -15000000000LL) { 2169*ece19502SDivya Koppera /* convert to clock set */ 2170*ece19502SDivya Koppera time_step_ns = -time_step_ns; 2171*ece19502SDivya Koppera 2172*ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds); 2173*ece19502SDivya Koppera unsigned_seconds -= div_u64_rem(time_step_ns, 1000000000LL, 2174*ece19502SDivya Koppera &remainder); 2175*ece19502SDivya Koppera nano_seconds_step = remainder; 2176*ece19502SDivya Koppera if (nano_seconds < nano_seconds_step) { 2177*ece19502SDivya Koppera unsigned_seconds--; 2178*ece19502SDivya Koppera nano_seconds += 1000000000; 2179*ece19502SDivya Koppera } 2180*ece19502SDivya Koppera nano_seconds -= nano_seconds_step; 2181*ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, unsigned_seconds, 2182*ece19502SDivya Koppera nano_seconds); 2183*ece19502SDivya Koppera return; 2184*ece19502SDivya Koppera } 2185*ece19502SDivya Koppera 2186*ece19502SDivya Koppera /* do clock step */ 2187*ece19502SDivya Koppera if (time_step_ns >= 0) { 2188*ece19502SDivya Koppera abs_time_step_ns = (u64)time_step_ns; 2189*ece19502SDivya Koppera seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000, 2190*ece19502SDivya Koppera &remainder); 2191*ece19502SDivya Koppera nano_seconds = remainder; 2192*ece19502SDivya Koppera } else { 2193*ece19502SDivya Koppera abs_time_step_ns = (u64)(-time_step_ns); 2194*ece19502SDivya Koppera seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000, 2195*ece19502SDivya Koppera &remainder)); 2196*ece19502SDivya Koppera nano_seconds = remainder; 2197*ece19502SDivya Koppera if (nano_seconds > 0) { 2198*ece19502SDivya Koppera /* subtracting nano seconds is not allowed 2199*ece19502SDivya Koppera * convert to subtracting from seconds, 2200*ece19502SDivya Koppera * and adding to nanoseconds 2201*ece19502SDivya Koppera */ 2202*ece19502SDivya Koppera seconds--; 2203*ece19502SDivya Koppera nano_seconds = (1000000000 - nano_seconds); 2204*ece19502SDivya Koppera } 2205*ece19502SDivya Koppera } 2206*ece19502SDivya Koppera 2207*ece19502SDivya Koppera if (nano_seconds > 0) { 2208*ece19502SDivya Koppera /* add 8 ns to cover the likely normal increment */ 2209*ece19502SDivya Koppera nano_seconds += 8; 2210*ece19502SDivya Koppera } 2211*ece19502SDivya Koppera 2212*ece19502SDivya Koppera if (nano_seconds >= 1000000000) { 2213*ece19502SDivya Koppera /* carry into seconds */ 2214*ece19502SDivya Koppera seconds++; 2215*ece19502SDivya Koppera nano_seconds -= 1000000000; 2216*ece19502SDivya Koppera } 2217*ece19502SDivya Koppera 2218*ece19502SDivya Koppera while (seconds) { 2219*ece19502SDivya Koppera if (seconds > 0) { 2220*ece19502SDivya Koppera u32 adjustment_value = (u32)seconds; 2221*ece19502SDivya Koppera u16 adjustment_value_lo, adjustment_value_hi; 2222*ece19502SDivya Koppera 2223*ece19502SDivya Koppera if (adjustment_value > 0xF) 2224*ece19502SDivya Koppera adjustment_value = 0xF; 2225*ece19502SDivya Koppera 2226*ece19502SDivya Koppera adjustment_value_lo = adjustment_value & 0xffff; 2227*ece19502SDivya Koppera adjustment_value_hi = (adjustment_value >> 16) & 0x3fff; 2228*ece19502SDivya Koppera 2229*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2230*ece19502SDivya Koppera adjustment_value_lo); 2231*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2232*ece19502SDivya Koppera PTP_LTC_STEP_ADJ_DIR_ | 2233*ece19502SDivya Koppera adjustment_value_hi); 2234*ece19502SDivya Koppera seconds -= ((s32)adjustment_value); 2235*ece19502SDivya Koppera } else { 2236*ece19502SDivya Koppera u32 adjustment_value = (u32)(-seconds); 2237*ece19502SDivya Koppera u16 adjustment_value_lo, adjustment_value_hi; 2238*ece19502SDivya Koppera 2239*ece19502SDivya Koppera if (adjustment_value > 0xF) 2240*ece19502SDivya Koppera adjustment_value = 0xF; 2241*ece19502SDivya Koppera 2242*ece19502SDivya Koppera adjustment_value_lo = adjustment_value & 0xffff; 2243*ece19502SDivya Koppera adjustment_value_hi = (adjustment_value >> 16) & 0x3fff; 2244*ece19502SDivya Koppera 2245*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2246*ece19502SDivya Koppera adjustment_value_lo); 2247*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2248*ece19502SDivya Koppera adjustment_value_hi); 2249*ece19502SDivya Koppera seconds += ((s32)adjustment_value); 2250*ece19502SDivya Koppera } 2251*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, 2252*ece19502SDivya Koppera PTP_CMD_CTL_PTP_LTC_STEP_SEC_); 2253*ece19502SDivya Koppera } 2254*ece19502SDivya Koppera if (nano_seconds) { 2255*ece19502SDivya Koppera u16 nano_seconds_lo; 2256*ece19502SDivya Koppera u16 nano_seconds_hi; 2257*ece19502SDivya Koppera 2258*ece19502SDivya Koppera nano_seconds_lo = nano_seconds & 0xffff; 2259*ece19502SDivya Koppera nano_seconds_hi = (nano_seconds >> 16) & 0x3fff; 2260*ece19502SDivya Koppera 2261*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2262*ece19502SDivya Koppera nano_seconds_lo); 2263*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2264*ece19502SDivya Koppera PTP_LTC_STEP_ADJ_DIR_ | 2265*ece19502SDivya Koppera nano_seconds_hi); 2266*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, 2267*ece19502SDivya Koppera PTP_CMD_CTL_PTP_LTC_STEP_NSEC_); 2268*ece19502SDivya Koppera } 2269*ece19502SDivya Koppera } 2270*ece19502SDivya Koppera 2271*ece19502SDivya Koppera static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta) 2272*ece19502SDivya Koppera { 2273*ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2274*ece19502SDivya Koppera ptp_clock_info); 2275*ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2276*ece19502SDivya Koppera 2277*ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2278*ece19502SDivya Koppera lan8814_ptp_clock_step(phydev, delta); 2279*ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2280*ece19502SDivya Koppera 2281*ece19502SDivya Koppera return 0; 2282*ece19502SDivya Koppera } 2283*ece19502SDivya Koppera 2284*ece19502SDivya Koppera static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm) 2285*ece19502SDivya Koppera { 2286*ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2287*ece19502SDivya Koppera ptp_clock_info); 2288*ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2289*ece19502SDivya Koppera u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi; 2290*ece19502SDivya Koppera bool positive = true; 2291*ece19502SDivya Koppera u32 kszphy_rate_adj; 2292*ece19502SDivya Koppera 2293*ece19502SDivya Koppera if (scaled_ppm < 0) { 2294*ece19502SDivya Koppera scaled_ppm = -scaled_ppm; 2295*ece19502SDivya Koppera positive = false; 2296*ece19502SDivya Koppera } 2297*ece19502SDivya Koppera 2298*ece19502SDivya Koppera kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16); 2299*ece19502SDivya Koppera kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16; 2300*ece19502SDivya Koppera 2301*ece19502SDivya Koppera kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff; 2302*ece19502SDivya Koppera kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff; 2303*ece19502SDivya Koppera 2304*ece19502SDivya Koppera if (positive) 2305*ece19502SDivya Koppera kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_; 2306*ece19502SDivya Koppera 2307*ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2308*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_HI, kszphy_rate_adj_hi); 2309*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_LO, kszphy_rate_adj_lo); 2310*ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2311*ece19502SDivya Koppera 2312*ece19502SDivya Koppera return 0; 2313*ece19502SDivya Koppera } 2314*ece19502SDivya Koppera 2315*ece19502SDivya Koppera static void lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig) 2316*ece19502SDivya Koppera { 2317*ece19502SDivya Koppera struct ptp_header *ptp_header; 2318*ece19502SDivya Koppera u32 type; 2319*ece19502SDivya Koppera 2320*ece19502SDivya Koppera type = ptp_classify_raw(skb); 2321*ece19502SDivya Koppera ptp_header = ptp_parse_header(skb, type); 2322*ece19502SDivya Koppera 2323*ece19502SDivya Koppera *sig = (__force u16)(ntohs(ptp_header->sequence_id)); 2324*ece19502SDivya Koppera } 2325*ece19502SDivya Koppera 2326*ece19502SDivya Koppera static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv) 2327*ece19502SDivya Koppera { 2328*ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2329*ece19502SDivya Koppera struct skb_shared_hwtstamps shhwtstamps; 2330*ece19502SDivya Koppera struct sk_buff *skb, *skb_tmp; 2331*ece19502SDivya Koppera unsigned long flags; 2332*ece19502SDivya Koppera u32 seconds, nsec; 2333*ece19502SDivya Koppera bool ret = false; 2334*ece19502SDivya Koppera u16 skb_sig; 2335*ece19502SDivya Koppera u16 seq_id; 2336*ece19502SDivya Koppera 2337*ece19502SDivya Koppera lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id); 2338*ece19502SDivya Koppera 2339*ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags); 2340*ece19502SDivya Koppera skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) { 2341*ece19502SDivya Koppera lan8814_get_sig_tx(skb, &skb_sig); 2342*ece19502SDivya Koppera 2343*ece19502SDivya Koppera if (memcmp(&skb_sig, &seq_id, sizeof(seq_id))) 2344*ece19502SDivya Koppera continue; 2345*ece19502SDivya Koppera 2346*ece19502SDivya Koppera __skb_unlink(skb, &ptp_priv->tx_queue); 2347*ece19502SDivya Koppera ret = true; 2348*ece19502SDivya Koppera break; 2349*ece19502SDivya Koppera } 2350*ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags); 2351*ece19502SDivya Koppera 2352*ece19502SDivya Koppera if (ret) { 2353*ece19502SDivya Koppera memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2354*ece19502SDivya Koppera shhwtstamps.hwtstamp = ktime_set(seconds, nsec); 2355*ece19502SDivya Koppera skb_complete_tx_timestamp(skb, &shhwtstamps); 2356*ece19502SDivya Koppera } 2357*ece19502SDivya Koppera } 2358*ece19502SDivya Koppera 2359*ece19502SDivya Koppera static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv) 2360*ece19502SDivya Koppera { 2361*ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2362*ece19502SDivya Koppera u32 reg; 2363*ece19502SDivya Koppera 2364*ece19502SDivya Koppera do { 2365*ece19502SDivya Koppera lan8814_dequeue_tx_skb(ptp_priv); 2366*ece19502SDivya Koppera 2367*ece19502SDivya Koppera /* If other timestamps are available in the FIFO, 2368*ece19502SDivya Koppera * process them. 2369*ece19502SDivya Koppera */ 2370*ece19502SDivya Koppera reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO); 2371*ece19502SDivya Koppera } while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0); 2372*ece19502SDivya Koppera } 2373*ece19502SDivya Koppera 2374*ece19502SDivya Koppera static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv, 2375*ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts) 2376*ece19502SDivya Koppera { 2377*ece19502SDivya Koppera struct skb_shared_hwtstamps *shhwtstamps; 2378*ece19502SDivya Koppera struct sk_buff *skb, *skb_tmp; 2379*ece19502SDivya Koppera unsigned long flags; 2380*ece19502SDivya Koppera bool ret = false; 2381*ece19502SDivya Koppera u16 skb_sig; 2382*ece19502SDivya Koppera 2383*ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags); 2384*ece19502SDivya Koppera skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) { 2385*ece19502SDivya Koppera lan8814_get_sig_rx(skb, &skb_sig); 2386*ece19502SDivya Koppera 2387*ece19502SDivya Koppera if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id))) 2388*ece19502SDivya Koppera continue; 2389*ece19502SDivya Koppera 2390*ece19502SDivya Koppera __skb_unlink(skb, &ptp_priv->rx_queue); 2391*ece19502SDivya Koppera 2392*ece19502SDivya Koppera ret = true; 2393*ece19502SDivya Koppera break; 2394*ece19502SDivya Koppera } 2395*ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags); 2396*ece19502SDivya Koppera 2397*ece19502SDivya Koppera if (ret) { 2398*ece19502SDivya Koppera shhwtstamps = skb_hwtstamps(skb); 2399*ece19502SDivya Koppera memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2400*ece19502SDivya Koppera shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec); 2401*ece19502SDivya Koppera netif_rx_ni(skb); 2402*ece19502SDivya Koppera } 2403*ece19502SDivya Koppera 2404*ece19502SDivya Koppera return ret; 2405*ece19502SDivya Koppera } 2406*ece19502SDivya Koppera 2407*ece19502SDivya Koppera static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv) 2408*ece19502SDivya Koppera { 2409*ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2410*ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts; 2411*ece19502SDivya Koppera unsigned long flags; 2412*ece19502SDivya Koppera u32 reg; 2413*ece19502SDivya Koppera 2414*ece19502SDivya Koppera do { 2415*ece19502SDivya Koppera rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL); 2416*ece19502SDivya Koppera if (!rx_ts) 2417*ece19502SDivya Koppera return; 2418*ece19502SDivya Koppera 2419*ece19502SDivya Koppera lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec, 2420*ece19502SDivya Koppera &rx_ts->seq_id); 2421*ece19502SDivya Koppera 2422*ece19502SDivya Koppera /* If we failed to match the skb add it to the queue for when 2423*ece19502SDivya Koppera * the frame will come 2424*ece19502SDivya Koppera */ 2425*ece19502SDivya Koppera if (!lan8814_match_skb(ptp_priv, rx_ts)) { 2426*ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags); 2427*ece19502SDivya Koppera list_add(&rx_ts->list, &ptp_priv->rx_ts_list); 2428*ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags); 2429*ece19502SDivya Koppera } else { 2430*ece19502SDivya Koppera kfree(rx_ts); 2431*ece19502SDivya Koppera } 2432*ece19502SDivya Koppera 2433*ece19502SDivya Koppera /* If other timestamps are available in the FIFO, 2434*ece19502SDivya Koppera * process them. 2435*ece19502SDivya Koppera */ 2436*ece19502SDivya Koppera reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO); 2437*ece19502SDivya Koppera } while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0); 2438*ece19502SDivya Koppera } 2439*ece19502SDivya Koppera 2440*ece19502SDivya Koppera static void lan8814_handle_ptp_interrupt(struct phy_device *phydev) 2441*ece19502SDivya Koppera { 2442*ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2443*ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv; 2444*ece19502SDivya Koppera u16 status; 2445*ece19502SDivya Koppera 2446*ece19502SDivya Koppera status = lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS); 2447*ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_) 2448*ece19502SDivya Koppera lan8814_get_tx_ts(ptp_priv); 2449*ece19502SDivya Koppera 2450*ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_) 2451*ece19502SDivya Koppera lan8814_get_rx_ts(ptp_priv); 2452*ece19502SDivya Koppera 2453*ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) { 2454*ece19502SDivya Koppera lan8814_flush_fifo(phydev, true); 2455*ece19502SDivya Koppera skb_queue_purge(&ptp_priv->tx_queue); 2456*ece19502SDivya Koppera } 2457*ece19502SDivya Koppera 2458*ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) { 2459*ece19502SDivya Koppera lan8814_flush_fifo(phydev, false); 2460*ece19502SDivya Koppera skb_queue_purge(&ptp_priv->rx_queue); 2461*ece19502SDivya Koppera } 2462*ece19502SDivya Koppera } 2463*ece19502SDivya Koppera 24647c2dcfa2SHoratiu Vultur static int lan8804_config_init(struct phy_device *phydev) 24657c2dcfa2SHoratiu Vultur { 24667c2dcfa2SHoratiu Vultur int val; 24677c2dcfa2SHoratiu Vultur 24687c2dcfa2SHoratiu Vultur /* MDI-X setting for swap A,B transmit */ 24697c2dcfa2SHoratiu Vultur val = lanphy_read_page_reg(phydev, 2, LAN8804_ALIGN_SWAP); 24707c2dcfa2SHoratiu Vultur val &= ~LAN8804_ALIGN_TX_A_B_SWAP_MASK; 24717c2dcfa2SHoratiu Vultur val |= LAN8804_ALIGN_TX_A_B_SWAP; 24727c2dcfa2SHoratiu Vultur lanphy_write_page_reg(phydev, 2, LAN8804_ALIGN_SWAP, val); 24737c2dcfa2SHoratiu Vultur 24747c2dcfa2SHoratiu Vultur /* Make sure that the PHY will not stop generating the clock when the 24757c2dcfa2SHoratiu Vultur * link partner goes down 24767c2dcfa2SHoratiu Vultur */ 24777c2dcfa2SHoratiu Vultur lanphy_write_page_reg(phydev, 31, LAN8814_CLOCK_MANAGEMENT, 0x27e); 24787c2dcfa2SHoratiu Vultur lanphy_read_page_reg(phydev, 1, LAN8814_LINK_QUALITY); 24797c2dcfa2SHoratiu Vultur 24807c2dcfa2SHoratiu Vultur return 0; 24817c2dcfa2SHoratiu Vultur } 24827c2dcfa2SHoratiu Vultur 2483b3ec7248SDivya Koppera static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev) 2484b3ec7248SDivya Koppera { 2485*ece19502SDivya Koppera u16 tsu_irq_status; 2486b3ec7248SDivya Koppera int irq_status; 2487b3ec7248SDivya Koppera 2488b3ec7248SDivya Koppera irq_status = phy_read(phydev, LAN8814_INTS); 2489*ece19502SDivya Koppera if (irq_status > 0 && (irq_status & LAN8814_INT_LINK)) 2490b3ec7248SDivya Koppera phy_trigger_machine(phydev); 2491b3ec7248SDivya Koppera 2492*ece19502SDivya Koppera if (irq_status < 0) { 2493*ece19502SDivya Koppera phy_error(phydev); 2494*ece19502SDivya Koppera return IRQ_NONE; 2495*ece19502SDivya Koppera } 2496*ece19502SDivya Koppera 2497*ece19502SDivya Koppera while (1) { 2498*ece19502SDivya Koppera tsu_irq_status = lanphy_read_page_reg(phydev, 4, 2499*ece19502SDivya Koppera LAN8814_INTR_STS_REG); 2500*ece19502SDivya Koppera 2501*ece19502SDivya Koppera if (tsu_irq_status > 0 && 2502*ece19502SDivya Koppera (tsu_irq_status & (LAN8814_INTR_STS_REG_1588_TSU0_ | 2503*ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU1_ | 2504*ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU2_ | 2505*ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU3_))) 2506*ece19502SDivya Koppera lan8814_handle_ptp_interrupt(phydev); 2507*ece19502SDivya Koppera else 2508*ece19502SDivya Koppera break; 2509*ece19502SDivya Koppera } 2510b3ec7248SDivya Koppera return IRQ_HANDLED; 2511b3ec7248SDivya Koppera } 2512b3ec7248SDivya Koppera 2513b3ec7248SDivya Koppera static int lan8814_ack_interrupt(struct phy_device *phydev) 2514b3ec7248SDivya Koppera { 2515b3ec7248SDivya Koppera /* bit[12..0] int status, which is a read and clear register. */ 2516b3ec7248SDivya Koppera int rc; 2517b3ec7248SDivya Koppera 2518b3ec7248SDivya Koppera rc = phy_read(phydev, LAN8814_INTS); 2519b3ec7248SDivya Koppera 2520b3ec7248SDivya Koppera return (rc < 0) ? rc : 0; 2521b3ec7248SDivya Koppera } 2522b3ec7248SDivya Koppera 2523b3ec7248SDivya Koppera static int lan8814_config_intr(struct phy_device *phydev) 2524b3ec7248SDivya Koppera { 2525b3ec7248SDivya Koppera int err; 2526b3ec7248SDivya Koppera 2527b3ec7248SDivya Koppera lanphy_write_page_reg(phydev, 4, LAN8814_INTR_CTRL_REG, 2528b3ec7248SDivya Koppera LAN8814_INTR_CTRL_REG_POLARITY | 2529b3ec7248SDivya Koppera LAN8814_INTR_CTRL_REG_INTR_ENABLE); 2530b3ec7248SDivya Koppera 2531b3ec7248SDivya Koppera /* enable / disable interrupts */ 2532b3ec7248SDivya Koppera if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 2533b3ec7248SDivya Koppera err = lan8814_ack_interrupt(phydev); 2534b3ec7248SDivya Koppera if (err) 2535b3ec7248SDivya Koppera return err; 2536b3ec7248SDivya Koppera 2537b3ec7248SDivya Koppera err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK); 2538b3ec7248SDivya Koppera } else { 2539b3ec7248SDivya Koppera err = phy_write(phydev, LAN8814_INTC, 0); 2540b3ec7248SDivya Koppera if (err) 2541b3ec7248SDivya Koppera return err; 2542b3ec7248SDivya Koppera 2543b3ec7248SDivya Koppera err = lan8814_ack_interrupt(phydev); 2544b3ec7248SDivya Koppera } 2545b3ec7248SDivya Koppera 2546b3ec7248SDivya Koppera return err; 2547b3ec7248SDivya Koppera } 2548b3ec7248SDivya Koppera 2549*ece19502SDivya Koppera static void lan8814_ptp_init(struct phy_device *phydev) 2550*ece19502SDivya Koppera { 2551*ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2552*ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv; 2553*ece19502SDivya Koppera u32 temp; 2554*ece19502SDivya Koppera 2555*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, TSU_HARD_RESET, TSU_HARD_RESET_); 2556*ece19502SDivya Koppera 2557*ece19502SDivya Koppera temp = lanphy_read_page_reg(phydev, 5, PTP_TX_MOD); 2558*ece19502SDivya Koppera temp |= PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_; 2559*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_MOD, temp); 2560*ece19502SDivya Koppera 2561*ece19502SDivya Koppera temp = lanphy_read_page_reg(phydev, 5, PTP_RX_MOD); 2562*ece19502SDivya Koppera temp |= PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_; 2563*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_MOD, temp); 2564*ece19502SDivya Koppera 2565*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_CONFIG, 0); 2566*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_CONFIG, 0); 2567*ece19502SDivya Koppera 2568*ece19502SDivya Koppera /* Removing default registers configs related to L2 and IP */ 2569*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_L2_ADDR_EN, 0); 2570*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_L2_ADDR_EN, 0); 2571*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_IP_ADDR_EN, 0); 2572*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_IP_ADDR_EN, 0); 2573*ece19502SDivya Koppera 2574*ece19502SDivya Koppera skb_queue_head_init(&ptp_priv->tx_queue); 2575*ece19502SDivya Koppera skb_queue_head_init(&ptp_priv->rx_queue); 2576*ece19502SDivya Koppera INIT_LIST_HEAD(&ptp_priv->rx_ts_list); 2577*ece19502SDivya Koppera spin_lock_init(&ptp_priv->rx_ts_lock); 2578*ece19502SDivya Koppera 2579*ece19502SDivya Koppera ptp_priv->phydev = phydev; 2580*ece19502SDivya Koppera 2581*ece19502SDivya Koppera ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp; 2582*ece19502SDivya Koppera ptp_priv->mii_ts.txtstamp = lan8814_txtstamp; 2583*ece19502SDivya Koppera ptp_priv->mii_ts.hwtstamp = lan8814_hwtstamp; 2584*ece19502SDivya Koppera ptp_priv->mii_ts.ts_info = lan8814_ts_info; 2585*ece19502SDivya Koppera 2586*ece19502SDivya Koppera phydev->mii_ts = &ptp_priv->mii_ts; 2587*ece19502SDivya Koppera } 2588*ece19502SDivya Koppera 2589*ece19502SDivya Koppera static int lan8814_ptp_probe_once(struct phy_device *phydev) 2590*ece19502SDivya Koppera { 2591*ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 2592*ece19502SDivya Koppera 2593*ece19502SDivya Koppera /* Initialise shared lock for clock*/ 2594*ece19502SDivya Koppera mutex_init(&shared->shared_lock); 2595*ece19502SDivya Koppera 2596*ece19502SDivya Koppera shared->ptp_clock_info.owner = THIS_MODULE; 2597*ece19502SDivya Koppera snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name); 2598*ece19502SDivya Koppera shared->ptp_clock_info.max_adj = 31249999; 2599*ece19502SDivya Koppera shared->ptp_clock_info.n_alarm = 0; 2600*ece19502SDivya Koppera shared->ptp_clock_info.n_ext_ts = 0; 2601*ece19502SDivya Koppera shared->ptp_clock_info.n_pins = 0; 2602*ece19502SDivya Koppera shared->ptp_clock_info.pps = 0; 2603*ece19502SDivya Koppera shared->ptp_clock_info.pin_config = NULL; 2604*ece19502SDivya Koppera shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine; 2605*ece19502SDivya Koppera shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime; 2606*ece19502SDivya Koppera shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64; 2607*ece19502SDivya Koppera shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64; 2608*ece19502SDivya Koppera shared->ptp_clock_info.getcrosststamp = NULL; 2609*ece19502SDivya Koppera 2610*ece19502SDivya Koppera shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info, 2611*ece19502SDivya Koppera &phydev->mdio.dev); 2612*ece19502SDivya Koppera if (IS_ERR_OR_NULL(shared->ptp_clock)) { 2613*ece19502SDivya Koppera phydev_err(phydev, "ptp_clock_register failed %lu\n", 2614*ece19502SDivya Koppera PTR_ERR(shared->ptp_clock)); 2615*ece19502SDivya Koppera return -EINVAL; 2616*ece19502SDivya Koppera } 2617*ece19502SDivya Koppera 2618*ece19502SDivya Koppera phydev_dbg(phydev, "successfully registered ptp clock\n"); 2619*ece19502SDivya Koppera 2620*ece19502SDivya Koppera shared->phydev = phydev; 2621*ece19502SDivya Koppera 2622*ece19502SDivya Koppera /* The EP.4 is shared between all the PHYs in the package and also it 2623*ece19502SDivya Koppera * can be accessed by any of the PHYs 2624*ece19502SDivya Koppera */ 2625*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, LTC_HARD_RESET, LTC_HARD_RESET_); 2626*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_OPERATING_MODE, 2627*ece19502SDivya Koppera PTP_OPERATING_MODE_STANDALONE_); 2628*ece19502SDivya Koppera 2629*ece19502SDivya Koppera return 0; 2630*ece19502SDivya Koppera } 2631*ece19502SDivya Koppera 2632*ece19502SDivya Koppera static int lan8814_read_status(struct phy_device *phydev) 2633*ece19502SDivya Koppera { 2634*ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2635*ece19502SDivya Koppera struct kszphy_latencies *latencies = &priv->latencies; 2636*ece19502SDivya Koppera int err; 2637*ece19502SDivya Koppera int regval; 2638*ece19502SDivya Koppera 2639*ece19502SDivya Koppera err = genphy_read_status(phydev); 2640*ece19502SDivya Koppera if (err) 2641*ece19502SDivya Koppera return err; 2642*ece19502SDivya Koppera 2643*ece19502SDivya Koppera switch (phydev->speed) { 2644*ece19502SDivya Koppera case SPEED_1000: 2645*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_LATENCY_1000, 2646*ece19502SDivya Koppera latencies->rx_1000); 2647*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_LATENCY_1000, 2648*ece19502SDivya Koppera latencies->tx_1000); 2649*ece19502SDivya Koppera break; 2650*ece19502SDivya Koppera case SPEED_100: 2651*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_LATENCY_100, 2652*ece19502SDivya Koppera latencies->rx_100); 2653*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_LATENCY_100, 2654*ece19502SDivya Koppera latencies->tx_100); 2655*ece19502SDivya Koppera break; 2656*ece19502SDivya Koppera case SPEED_10: 2657*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_LATENCY_10, 2658*ece19502SDivya Koppera latencies->rx_10); 2659*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_LATENCY_10, 2660*ece19502SDivya Koppera latencies->tx_10); 2661*ece19502SDivya Koppera break; 2662*ece19502SDivya Koppera default: 2663*ece19502SDivya Koppera break; 2664*ece19502SDivya Koppera } 2665*ece19502SDivya Koppera 2666*ece19502SDivya Koppera /* Make sure the PHY is not broken. Read idle error count, 2667*ece19502SDivya Koppera * and reset the PHY if it is maxed out. 2668*ece19502SDivya Koppera */ 2669*ece19502SDivya Koppera regval = phy_read(phydev, MII_STAT1000); 2670*ece19502SDivya Koppera if ((regval & 0xFF) == 0xFF) { 2671*ece19502SDivya Koppera phy_init_hw(phydev); 2672*ece19502SDivya Koppera phydev->link = 0; 2673*ece19502SDivya Koppera if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) 2674*ece19502SDivya Koppera phydev->drv->config_intr(phydev); 2675*ece19502SDivya Koppera return genphy_config_aneg(phydev); 2676*ece19502SDivya Koppera } 2677*ece19502SDivya Koppera 2678*ece19502SDivya Koppera return 0; 2679*ece19502SDivya Koppera } 2680*ece19502SDivya Koppera 2681*ece19502SDivya Koppera static int lan8814_config_init(struct phy_device *phydev) 2682*ece19502SDivya Koppera { 2683*ece19502SDivya Koppera int val; 2684*ece19502SDivya Koppera 2685*ece19502SDivya Koppera /* Reset the PHY */ 2686*ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET); 2687*ece19502SDivya Koppera val |= LAN8814_QSGMII_SOFT_RESET_BIT; 2688*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET, val); 2689*ece19502SDivya Koppera 2690*ece19502SDivya Koppera /* Disable ANEG with QSGMII PCS Host side */ 2691*ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG); 2692*ece19502SDivya Koppera val &= ~LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA; 2693*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG, val); 2694*ece19502SDivya Koppera 2695*ece19502SDivya Koppera /* MDI-X setting for swap A,B transmit */ 2696*ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 2, LAN8814_ALIGN_SWAP); 2697*ece19502SDivya Koppera val &= ~LAN8814_ALIGN_TX_A_B_SWAP_MASK; 2698*ece19502SDivya Koppera val |= LAN8814_ALIGN_TX_A_B_SWAP; 2699*ece19502SDivya Koppera lanphy_write_page_reg(phydev, 2, LAN8814_ALIGN_SWAP, val); 2700*ece19502SDivya Koppera 2701*ece19502SDivya Koppera return 0; 2702*ece19502SDivya Koppera } 2703*ece19502SDivya Koppera 2704*ece19502SDivya Koppera static void lan8814_parse_latency(struct phy_device *phydev) 2705*ece19502SDivya Koppera { 2706*ece19502SDivya Koppera const struct device_node *np = phydev->mdio.dev.of_node; 2707*ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2708*ece19502SDivya Koppera struct kszphy_latencies *latency = &priv->latencies; 2709*ece19502SDivya Koppera u32 val; 2710*ece19502SDivya Koppera 2711*ece19502SDivya Koppera if (!of_property_read_u32(np, "lan8814,latency_rx_10", &val)) 2712*ece19502SDivya Koppera latency->rx_10 = val; 2713*ece19502SDivya Koppera if (!of_property_read_u32(np, "lan8814,latency_tx_10", &val)) 2714*ece19502SDivya Koppera latency->tx_10 = val; 2715*ece19502SDivya Koppera if (!of_property_read_u32(np, "lan8814,latency_rx_100", &val)) 2716*ece19502SDivya Koppera latency->rx_100 = val; 2717*ece19502SDivya Koppera if (!of_property_read_u32(np, "lan8814,latency_tx_100", &val)) 2718*ece19502SDivya Koppera latency->tx_100 = val; 2719*ece19502SDivya Koppera if (!of_property_read_u32(np, "lan8814,latency_rx_1000", &val)) 2720*ece19502SDivya Koppera latency->rx_1000 = val; 2721*ece19502SDivya Koppera if (!of_property_read_u32(np, "lan8814,latency_tx_1000", &val)) 2722*ece19502SDivya Koppera latency->tx_1000 = val; 2723*ece19502SDivya Koppera } 2724*ece19502SDivya Koppera 2725*ece19502SDivya Koppera static int lan8814_probe(struct phy_device *phydev) 2726*ece19502SDivya Koppera { 2727*ece19502SDivya Koppera const struct device_node *np = phydev->mdio.dev.of_node; 2728*ece19502SDivya Koppera struct kszphy_priv *priv; 2729*ece19502SDivya Koppera u16 addr; 2730*ece19502SDivya Koppera int err; 2731*ece19502SDivya Koppera 2732*ece19502SDivya Koppera priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 2733*ece19502SDivya Koppera if (!priv) 2734*ece19502SDivya Koppera return -ENOMEM; 2735*ece19502SDivya Koppera 2736*ece19502SDivya Koppera priv->led_mode = -1; 2737*ece19502SDivya Koppera 2738*ece19502SDivya Koppera priv->latencies = lan8814_latencies; 2739*ece19502SDivya Koppera 2740*ece19502SDivya Koppera phydev->priv = priv; 2741*ece19502SDivya Koppera 2742*ece19502SDivya Koppera if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) || 2743*ece19502SDivya Koppera !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING) || 2744*ece19502SDivya Koppera of_property_read_bool(np, "lan8814,ignore-ts")) 2745*ece19502SDivya Koppera return 0; 2746*ece19502SDivya Koppera 2747*ece19502SDivya Koppera /* Strap-in value for PHY address, below register read gives starting 2748*ece19502SDivya Koppera * phy address value 2749*ece19502SDivya Koppera */ 2750*ece19502SDivya Koppera addr = lanphy_read_page_reg(phydev, 4, 0) & 0x1F; 2751*ece19502SDivya Koppera devm_phy_package_join(&phydev->mdio.dev, phydev, 2752*ece19502SDivya Koppera addr, sizeof(struct lan8814_shared_priv)); 2753*ece19502SDivya Koppera 2754*ece19502SDivya Koppera if (phy_package_init_once(phydev)) { 2755*ece19502SDivya Koppera err = lan8814_ptp_probe_once(phydev); 2756*ece19502SDivya Koppera if (err) 2757*ece19502SDivya Koppera return err; 2758*ece19502SDivya Koppera } 2759*ece19502SDivya Koppera 2760*ece19502SDivya Koppera lan8814_parse_latency(phydev); 2761*ece19502SDivya Koppera lan8814_ptp_init(phydev); 2762*ece19502SDivya Koppera 2763*ece19502SDivya Koppera return 0; 2764*ece19502SDivya Koppera } 2765*ece19502SDivya Koppera 2766d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 2767d5bf9071SChristian Hohnstaedt { 276851f932c4SChoi, David .phy_id = PHY_ID_KS8737, 2769f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 277051f932c4SChoi, David .name = "Micrel KS8737", 2771dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2772c6f9575cSJohan Hovold .driver_data = &ks8737_type, 2773d0507009SDavid J. Choi .config_init = kszphy_config_init, 2774c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 277559ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 2776f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2777f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2778d5bf9071SChristian Hohnstaedt }, { 2779212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 2780212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 27817ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 2782dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2783e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 278463f44b2bSJohan Hovold .probe = kszphy_probe, 2785d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 2786212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 278759ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 27882b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 27892b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 27902b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2791f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2792f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2793212ea99aSMarek Vasut }, { 2794b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 2795b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 2796b818d1a7SHector Palacios .name = "Micrel KSZ8031", 2797dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2798e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 279963f44b2bSJohan Hovold .probe = kszphy_probe, 2800d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 2801b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 280259ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 28032b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28042b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28052b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2806f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2807f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2808b818d1a7SHector Palacios }, { 2809510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 2810f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 2811510d573fSMarek Vasut .name = "Micrel KSZ8041", 2812dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2813e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 2814e6a423a8SJohan Hovold .probe = kszphy_probe, 281577501a79SPhilipp Zabel .config_init = ksz8041_config_init, 281677501a79SPhilipp Zabel .config_aneg = ksz8041_config_aneg, 281751f932c4SChoi, David .config_intr = kszphy_config_intr, 281859ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 28192b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28202b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28212b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 28222641b62dSStefan Agner /* No suspend/resume callbacks because of errata DS80000700A, 28232641b62dSStefan Agner * receiver error following software power down. 28242641b62dSStefan Agner */ 2825d5bf9071SChristian Hohnstaedt }, { 28264bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 2827f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 28284bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 2829dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2830e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 2831e6a423a8SJohan Hovold .probe = kszphy_probe, 2832e6a423a8SJohan Hovold .config_init = kszphy_config_init, 28334bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 283459ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 28352b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28362b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28372b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2838f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2839f1131b9cSClaudiu Beznea .resume = kszphy_resume, 28404bd7b512SSergei Shtylyov }, { 2841510d573fSMarek Vasut .name = "Micrel KSZ8051", 2842dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2843e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 2844e6a423a8SJohan Hovold .probe = kszphy_probe, 284563f44b2bSJohan Hovold .config_init = kszphy_config_init, 284651f932c4SChoi, David .config_intr = kszphy_config_intr, 284759ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 28482b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28492b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28502b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 28518b95599cSMarek Vasut .match_phy_device = ksz8051_match_phy_device, 2852f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2853f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2854d5bf9071SChristian Hohnstaedt }, { 2855510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 2856510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 2857ecd5a323SAlexander Stein .phy_id_mask = 0x00fffffc, 2858dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2859e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 2860e6a423a8SJohan Hovold .probe = kszphy_probe, 2861e6a423a8SJohan Hovold .config_init = kszphy_config_init, 286251f932c4SChoi, David .config_intr = kszphy_config_intr, 286359ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 28642b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28652b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28662b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2867f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2868f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2869d5bf9071SChristian Hohnstaedt }, { 28707ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 28717ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 2872f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 287349011e0cSOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 2874dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2875e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 2876e6a423a8SJohan Hovold .probe = kszphy_probe, 28777a1d8390SAntoine Tenart .config_init = ksz8081_config_init, 2878764d31caSChristian Melki .soft_reset = genphy_soft_reset, 2879f873f112SOleksij Rempel .config_aneg = ksz8081_config_aneg, 2880f873f112SOleksij Rempel .read_status = ksz8081_read_status, 28817ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 288259ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 28832b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28842b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28852b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2886836384d2SWenyou Yang .suspend = kszphy_suspend, 2887f5aba91dSAlexandre Belloni .resume = kszphy_resume, 288849011e0cSOleksij Rempel .cable_test_start = ksz886x_cable_test_start, 288949011e0cSOleksij Rempel .cable_test_get_status = ksz886x_cable_test_get_status, 28907ab59dc1SDavid J. Choi }, { 28917ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 28927ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 2893f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 2894dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2895232ba3a5SRajasingh Thavamani .config_init = ksz8061_config_init, 28967ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 289759ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 2898f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2899f1131b9cSClaudiu Beznea .resume = kszphy_resume, 29007ab59dc1SDavid J. Choi }, { 2901d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 290248d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 2903d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 2904dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 2905c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 2906bfe72442SGrygorii Strashko .probe = kszphy_probe, 2907407d8098SHans Andersson .get_features = ksz9031_get_features, 2908954c3967SSean Cross .config_init = ksz9021_config_init, 2909c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 291059ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 29112b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 29122b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 29132b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2914f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2915f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2916c846a2b7SKevin Hao .read_mmd = genphy_read_mmd_unsupported, 2917c846a2b7SKevin Hao .write_mmd = genphy_write_mmd_unsupported, 291893272e07SJean-Christophe PLAGNIOL-VILLARD }, { 29197ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 2920f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 29217ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 2922c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 2923bfe72442SGrygorii Strashko .probe = kszphy_probe, 29243aed3e2aSAntoine Tenart .get_features = ksz9031_get_features, 29256e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 29261d16073aSHeiner Kallweit .soft_reset = genphy_soft_reset, 2927d2fd719bSNathan Sullivan .read_status = ksz9031_read_status, 2928c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 292959ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 29302b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 29312b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 29322b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2933f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2934f64f1482SXander Huff .resume = kszphy_resume, 29357ab59dc1SDavid J. Choi }, { 29361623ad8eSDivya Koppera .phy_id = PHY_ID_LAN8814, 29371623ad8eSDivya Koppera .phy_id_mask = MICREL_PHY_ID_MASK, 29381623ad8eSDivya Koppera .name = "Microchip INDY Gigabit Quad PHY", 29397467d716SHoratiu Vultur .config_init = lan8814_config_init, 2940*ece19502SDivya Koppera .probe = lan8814_probe, 29411623ad8eSDivya Koppera .soft_reset = genphy_soft_reset, 2942*ece19502SDivya Koppera .read_status = lan8814_read_status, 29431623ad8eSDivya Koppera .get_sset_count = kszphy_get_sset_count, 29441623ad8eSDivya Koppera .get_strings = kszphy_get_strings, 29451623ad8eSDivya Koppera .get_stats = kszphy_get_stats, 29461623ad8eSDivya Koppera .suspend = genphy_suspend, 29471623ad8eSDivya Koppera .resume = kszphy_resume, 2948b3ec7248SDivya Koppera .config_intr = lan8814_config_intr, 2949b3ec7248SDivya Koppera .handle_interrupt = lan8814_handle_interrupt, 29501623ad8eSDivya Koppera }, { 29517c2dcfa2SHoratiu Vultur .phy_id = PHY_ID_LAN8804, 29527c2dcfa2SHoratiu Vultur .phy_id_mask = MICREL_PHY_ID_MASK, 29537c2dcfa2SHoratiu Vultur .name = "Microchip LAN966X Gigabit PHY", 29547c2dcfa2SHoratiu Vultur .config_init = lan8804_config_init, 29557c2dcfa2SHoratiu Vultur .driver_data = &ksz9021_type, 29567c2dcfa2SHoratiu Vultur .probe = kszphy_probe, 29577c2dcfa2SHoratiu Vultur .soft_reset = genphy_soft_reset, 29587c2dcfa2SHoratiu Vultur .read_status = ksz9031_read_status, 29597c2dcfa2SHoratiu Vultur .get_sset_count = kszphy_get_sset_count, 29607c2dcfa2SHoratiu Vultur .get_strings = kszphy_get_strings, 29617c2dcfa2SHoratiu Vultur .get_stats = kszphy_get_stats, 29627c2dcfa2SHoratiu Vultur .suspend = genphy_suspend, 29637c2dcfa2SHoratiu Vultur .resume = kszphy_resume, 29647c2dcfa2SHoratiu Vultur }, { 2965bff5b4b3SYuiko Oshino .phy_id = PHY_ID_KSZ9131, 2966bff5b4b3SYuiko Oshino .phy_id_mask = MICREL_PHY_ID_MASK, 2967bff5b4b3SYuiko Oshino .name = "Microchip KSZ9131 Gigabit PHY", 2968dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 2969bff5b4b3SYuiko Oshino .driver_data = &ksz9021_type, 2970bff5b4b3SYuiko Oshino .probe = kszphy_probe, 2971bff5b4b3SYuiko Oshino .config_init = ksz9131_config_init, 2972bff5b4b3SYuiko Oshino .config_intr = kszphy_config_intr, 297359ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 2974bff5b4b3SYuiko Oshino .get_sset_count = kszphy_get_sset_count, 2975bff5b4b3SYuiko Oshino .get_strings = kszphy_get_strings, 2976bff5b4b3SYuiko Oshino .get_stats = kszphy_get_stats, 2977f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2978bff5b4b3SYuiko Oshino .resume = kszphy_resume, 2979bff5b4b3SYuiko Oshino }, { 298093272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 2981f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 298293272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 2983dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 298493272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 298593272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 298693272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 29871a5465f5SPatrice Vilchez .suspend = genphy_suspend, 29881a5465f5SPatrice Vilchez .resume = genphy_resume, 29897ab59dc1SDavid J. Choi }, { 29907ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 2991f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 2992ab36a3a2SMarek Vasut .name = "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch", 2993dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 299449011e0cSOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 29957ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 299652939393SOleksij Rempel .config_aneg = ksz886x_config_aneg, 299752939393SOleksij Rempel .read_status = ksz886x_read_status, 29981a5465f5SPatrice Vilchez .suspend = genphy_suspend, 29991a5465f5SPatrice Vilchez .resume = genphy_resume, 300049011e0cSOleksij Rempel .cable_test_start = ksz886x_cable_test_start, 300149011e0cSOleksij Rempel .cable_test_get_status = ksz886x_cable_test_get_status, 30029d162ed6SSean Nyekjaer }, { 30031d951ba3SMarek Vasut .name = "Micrel KSZ87XX Switch", 3004dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 30059d162ed6SSean Nyekjaer .config_init = kszphy_config_init, 30068b95599cSMarek Vasut .match_phy_device = ksz8795_match_phy_device, 30079d162ed6SSean Nyekjaer .suspend = genphy_suspend, 30089d162ed6SSean Nyekjaer .resume = genphy_resume, 3009fc3973a1SWoojung Huh }, { 3010fc3973a1SWoojung Huh .phy_id = PHY_ID_KSZ9477, 3011fc3973a1SWoojung Huh .phy_id_mask = MICREL_PHY_ID_MASK, 3012fc3973a1SWoojung Huh .name = "Microchip KSZ9477", 3013dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 3014fc3973a1SWoojung Huh .config_init = kszphy_config_init, 3015fc3973a1SWoojung Huh .suspend = genphy_suspend, 3016fc3973a1SWoojung Huh .resume = genphy_resume, 3017d5bf9071SChristian Hohnstaedt } }; 3018d0507009SDavid J. Choi 301950fd7150SJohan Hovold module_phy_driver(ksphy_driver); 3020d0507009SDavid J. Choi 3021d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 3022d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 3023d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 302452a60ed2SDavid S. Miller 3025cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 302648d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 3027f893a99eSFabio Estevam { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK }, 3028bff5b4b3SYuiko Oshino { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK }, 3029ecd5a323SAlexander Stein { PHY_ID_KSZ8001, 0x00fffffc }, 3030f893a99eSFabio Estevam { PHY_ID_KS8737, MICREL_PHY_ID_MASK }, 3031212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 3032b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 3033f893a99eSFabio Estevam { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK }, 3034f893a99eSFabio Estevam { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK }, 3035f893a99eSFabio Estevam { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK }, 3036f893a99eSFabio Estevam { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK }, 3037f893a99eSFabio Estevam { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK }, 3038f893a99eSFabio Estevam { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK }, 30391623ad8eSDivya Koppera { PHY_ID_LAN8814, MICREL_PHY_ID_MASK }, 30407c2dcfa2SHoratiu Vultur { PHY_ID_LAN8804, MICREL_PHY_ID_MASK }, 304152a60ed2SDavid S. Miller { } 304252a60ed2SDavid S. Miller }; 304352a60ed2SDavid S. Miller 304452a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 3045