xref: /openbmc/linux/drivers/net/phy/micrel.c (revision e6a423a81da0eb3da755428f4d2df5a9ba13030f)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
291fadee0cSSascha Hauer #include <linux/clk.h>
30d0507009SDavid J. Choi 
31212ea99aSMarek Vasut /* Operation Mode Strap Override */
32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3300aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
36212ea99aSMarek Vasut 
3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3851f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3900aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4000aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4100aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4751f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4851f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4951f932c4SChoi, David 
505a16778eSJohan Hovold /* PHY Control 1 */
515a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
525a16778eSJohan Hovold 
535a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
555a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
5800aee095SJohan Hovold #define KSZ9021_CTRL_INT_ACTIVE_HIGH		BIT(14)
5900aee095SJohan Hovold #define KS8737_CTRL_INT_ACTIVE_HIGH		BIT(14)
6000aee095SJohan Hovold #define KSZ8051_RMII_50MHZ_CLK			BIT(7)
6151f932c4SChoi, David 
62954c3967SSean Cross /* Write/read to/from extended registers */
63954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
64954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
65954c3967SSean Cross 
66954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
67954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
68954c3967SSean Cross 
69954c3967SSean Cross /* Extended registers */
70954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
71954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
72954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
73954c3967SSean Cross 
74954c3967SSean Cross #define PS_TO_REG				200
75954c3967SSean Cross 
76*e6a423a8SJohan Hovold struct kszphy_type {
77*e6a423a8SJohan Hovold 	u32 led_mode_reg;
78*e6a423a8SJohan Hovold };
79*e6a423a8SJohan Hovold 
80*e6a423a8SJohan Hovold struct kszphy_priv {
81*e6a423a8SJohan Hovold 	const struct kszphy_type *type;
82*e6a423a8SJohan Hovold };
83*e6a423a8SJohan Hovold 
84*e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
85*e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
86*e6a423a8SJohan Hovold };
87*e6a423a8SJohan Hovold 
88*e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
89*e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
90*e6a423a8SJohan Hovold };
91*e6a423a8SJohan Hovold 
92*e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
93*e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
94*e6a423a8SJohan Hovold };
95*e6a423a8SJohan Hovold 
96*e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
97*e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
98*e6a423a8SJohan Hovold };
99*e6a423a8SJohan Hovold 
100b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev)
101b6bb4dfcSHector Palacios {
102b6bb4dfcSHector Palacios 	int regval;
103b6bb4dfcSHector Palacios 
1041fadee0cSSascha Hauer 	if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) {
105b6bb4dfcSHector Palacios 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
1061fadee0cSSascha Hauer 		if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK)
107b6bb4dfcSHector Palacios 			regval |= KSZ8051_RMII_50MHZ_CLK;
1081fadee0cSSascha Hauer 		else
1091fadee0cSSascha Hauer 			regval &= ~KSZ8051_RMII_50MHZ_CLK;
110b6bb4dfcSHector Palacios 		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
111b6bb4dfcSHector Palacios 	}
112b6bb4dfcSHector Palacios 	return 0;
113b6bb4dfcSHector Palacios }
114b6bb4dfcSHector Palacios 
115954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
116954c3967SSean Cross 				u32 regnum, u16 val)
117954c3967SSean Cross {
118954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
119954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
120954c3967SSean Cross }
121954c3967SSean Cross 
122954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
123954c3967SSean Cross 				u32 regnum)
124954c3967SSean Cross {
125954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
126954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
127954c3967SSean Cross }
128954c3967SSean Cross 
12951f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
13051f932c4SChoi, David {
13151f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
13251f932c4SChoi, David 	int rc;
13351f932c4SChoi, David 
13451f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
13551f932c4SChoi, David 
13651f932c4SChoi, David 	return (rc < 0) ? rc : 0;
13751f932c4SChoi, David }
13851f932c4SChoi, David 
13951f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
14051f932c4SChoi, David {
14151f932c4SChoi, David 	int temp;
14251f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
14351f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
14451f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
14551f932c4SChoi, David }
14651f932c4SChoi, David 
14751f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
14851f932c4SChoi, David {
14951f932c4SChoi, David 	int temp, rc;
15051f932c4SChoi, David 
15151f932c4SChoi, David 	/* set the interrupt pin active low */
15251f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1535bb8fc0dSJohan Hovold 	if (temp < 0)
1545bb8fc0dSJohan Hovold 		return temp;
15551f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
15651f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
15751f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
15851f932c4SChoi, David 	return rc < 0 ? rc : 0;
15951f932c4SChoi, David }
16051f932c4SChoi, David 
16151f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
16251f932c4SChoi, David {
16351f932c4SChoi, David 	int temp, rc;
16451f932c4SChoi, David 
16551f932c4SChoi, David 	/* set the interrupt pin active low */
16651f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1675bb8fc0dSJohan Hovold 	if (temp < 0)
1685bb8fc0dSJohan Hovold 		return temp;
16951f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
17051f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17151f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
17251f932c4SChoi, David 	return rc < 0 ? rc : 0;
17351f932c4SChoi, David }
17451f932c4SChoi, David 
17551f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
17651f932c4SChoi, David {
17751f932c4SChoi, David 	int temp, rc;
17851f932c4SChoi, David 
17951f932c4SChoi, David 	/* set the interrupt pin active low */
18051f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1815bb8fc0dSJohan Hovold 	if (temp < 0)
1825bb8fc0dSJohan Hovold 		return temp;
18351f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
18451f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
18551f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
18651f932c4SChoi, David 	return rc < 0 ? rc : 0;
18751f932c4SChoi, David }
188d0507009SDavid J. Choi 
1895a16778eSJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg)
19020d8435aSBen Dooks {
19120d8435aSBen Dooks 
19220d8435aSBen Dooks 	struct device *dev = &phydev->dev;
19320d8435aSBen Dooks 	struct device_node *of_node = dev->of_node;
1945a16778eSJohan Hovold 	int rc, temp, shift;
19520d8435aSBen Dooks 	u32 val;
19620d8435aSBen Dooks 
19720d8435aSBen Dooks 	if (!of_node && dev->parent->of_node)
19820d8435aSBen Dooks 		of_node = dev->parent->of_node;
19920d8435aSBen Dooks 
20020d8435aSBen Dooks 	if (of_property_read_u32(of_node, "micrel,led-mode", &val))
20120d8435aSBen Dooks 		return 0;
20220d8435aSBen Dooks 
2038620546cSJohan Hovold 	if (val > 3) {
2048620546cSJohan Hovold 		dev_err(&phydev->dev, "invalid led mode: 0x%02x\n", val);
2058620546cSJohan Hovold 		return -EINVAL;
2068620546cSJohan Hovold 	}
2078620546cSJohan Hovold 
2085a16778eSJohan Hovold 	switch (reg) {
2095a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2105a16778eSJohan Hovold 		shift = 14;
2115a16778eSJohan Hovold 		break;
2125a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2135a16778eSJohan Hovold 		shift = 4;
2145a16778eSJohan Hovold 		break;
2155a16778eSJohan Hovold 	default:
2165a16778eSJohan Hovold 		return -EINVAL;
2175a16778eSJohan Hovold 	}
2185a16778eSJohan Hovold 
21920d8435aSBen Dooks 	temp = phy_read(phydev, reg);
220b7035860SJohan Hovold 	if (temp < 0) {
221b7035860SJohan Hovold 		rc = temp;
222b7035860SJohan Hovold 		goto out;
223b7035860SJohan Hovold 	}
22420d8435aSBen Dooks 
22528bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22620d8435aSBen Dooks 	temp |= val << shift;
22720d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
228b7035860SJohan Hovold out:
229b7035860SJohan Hovold 	if (rc < 0)
230b7035860SJohan Hovold 		dev_err(&phydev->dev, "failed to set led mode\n");
23120d8435aSBen Dooks 
232b7035860SJohan Hovold 	return rc;
23320d8435aSBen Dooks }
23420d8435aSBen Dooks 
235bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
236bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
237bde15129SJohan Hovold  */
238bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
239bde15129SJohan Hovold {
240bde15129SJohan Hovold 	int ret;
241bde15129SJohan Hovold 
242bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
243bde15129SJohan Hovold 	if (ret < 0)
244bde15129SJohan Hovold 		goto out;
245bde15129SJohan Hovold 
246bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
247bde15129SJohan Hovold out:
248bde15129SJohan Hovold 	if (ret)
249bde15129SJohan Hovold 		dev_err(&phydev->dev, "failed to disable broadcast address\n");
250bde15129SJohan Hovold 
251bde15129SJohan Hovold 	return ret;
252bde15129SJohan Hovold }
253bde15129SJohan Hovold 
254d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
255d0507009SDavid J. Choi {
256*e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
257*e6a423a8SJohan Hovold 	const struct kszphy_type *type;
258d0507009SDavid J. Choi 
259*e6a423a8SJohan Hovold 	if (!priv)
260*e6a423a8SJohan Hovold 		return 0;
261*e6a423a8SJohan Hovold 
262*e6a423a8SJohan Hovold 	type = priv->type;
263*e6a423a8SJohan Hovold 
264*e6a423a8SJohan Hovold 	if (type->led_mode_reg)
265*e6a423a8SJohan Hovold 		kszphy_setup_led(phydev, type->led_mode_reg);
266*e6a423a8SJohan Hovold 
267*e6a423a8SJohan Hovold 	return 0;
26820d8435aSBen Dooks }
26920d8435aSBen Dooks 
270212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
271212ea99aSMarek Vasut {
27220d8435aSBen Dooks 	int rc;
27320d8435aSBen Dooks 
274*e6a423a8SJohan Hovold 	kszphy_config_init(phydev);
27520d8435aSBen Dooks 
276b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
277b838b4acSBruno Thomsen 	if (rc < 0)
278b838b4acSBruno Thomsen 		return rc;
279bde15129SJohan Hovold 
280bde15129SJohan Hovold 	rc = kszphy_broadcast_disable(phydev);
281bde15129SJohan Hovold 
282b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
283212ea99aSMarek Vasut }
284212ea99aSMarek Vasut 
285d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
286d606ef3fSBaruch Siach {
287b6bb4dfcSHector Palacios 	int rc;
288d606ef3fSBaruch Siach 
289*e6a423a8SJohan Hovold 	kszphy_config_init(phydev);
29020d8435aSBen Dooks 
291b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
292b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
293d606ef3fSBaruch Siach }
294d606ef3fSBaruch Siach 
29557a38effSJohan Hovold static int ksz8081_config_init(struct phy_device *phydev)
29657a38effSJohan Hovold {
29757a38effSJohan Hovold 	kszphy_broadcast_disable(phydev);
29857a38effSJohan Hovold 
299*e6a423a8SJohan Hovold 	return kszphy_config_init(phydev);
30057a38effSJohan Hovold }
30157a38effSJohan Hovold 
302954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
303954c3967SSean Cross 				       struct device_node *of_node, u16 reg,
304954c3967SSean Cross 				       char *field1, char *field2,
305954c3967SSean Cross 				       char *field3, char *field4)
306954c3967SSean Cross {
307954c3967SSean Cross 	int val1 = -1;
308954c3967SSean Cross 	int val2 = -2;
309954c3967SSean Cross 	int val3 = -3;
310954c3967SSean Cross 	int val4 = -4;
311954c3967SSean Cross 	int newval;
312954c3967SSean Cross 	int matches = 0;
313954c3967SSean Cross 
314954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
315954c3967SSean Cross 		matches++;
316954c3967SSean Cross 
317954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
318954c3967SSean Cross 		matches++;
319954c3967SSean Cross 
320954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
321954c3967SSean Cross 		matches++;
322954c3967SSean Cross 
323954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
324954c3967SSean Cross 		matches++;
325954c3967SSean Cross 
326954c3967SSean Cross 	if (!matches)
327954c3967SSean Cross 		return 0;
328954c3967SSean Cross 
329954c3967SSean Cross 	if (matches < 4)
330954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
331954c3967SSean Cross 	else
332954c3967SSean Cross 		newval = 0;
333954c3967SSean Cross 
334954c3967SSean Cross 	if (val1 != -1)
335954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
336954c3967SSean Cross 
3376a119745SHubert Chaumette 	if (val2 != -2)
338954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
339954c3967SSean Cross 
3406a119745SHubert Chaumette 	if (val3 != -3)
341954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
342954c3967SSean Cross 
3436a119745SHubert Chaumette 	if (val4 != -4)
344954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
345954c3967SSean Cross 
346954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
347954c3967SSean Cross }
348954c3967SSean Cross 
349954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
350954c3967SSean Cross {
351954c3967SSean Cross 	struct device *dev = &phydev->dev;
352954c3967SSean Cross 	struct device_node *of_node = dev->of_node;
353954c3967SSean Cross 
354954c3967SSean Cross 	if (!of_node && dev->parent->of_node)
355954c3967SSean Cross 		of_node = dev->parent->of_node;
356954c3967SSean Cross 
357954c3967SSean Cross 	if (of_node) {
358954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
359954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
360954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
361954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
362954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
363954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
364954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
365954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
366954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
367954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
368954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
369954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
370954c3967SSean Cross 	}
371954c3967SSean Cross 	return 0;
372954c3967SSean Cross }
373954c3967SSean Cross 
3746e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
3756e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
3766e4b8273SHubert Chaumette #define OP_DATA				1
3776e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
3786e4b8273SHubert Chaumette 
3796e4b8273SHubert Chaumette /* Extended registers */
3806e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
3816e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
3826e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
3836e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
3846e4b8273SHubert Chaumette 
3856e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
3866e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
3876e4b8273SHubert Chaumette {
3886e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3896e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3906e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3916e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
3926e4b8273SHubert Chaumette }
3936e4b8273SHubert Chaumette 
3946e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
3956e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
3966e4b8273SHubert Chaumette {
3976e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3986e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3996e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4006e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
4016e4b8273SHubert Chaumette }
4026e4b8273SHubert Chaumette 
4036e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4046e4b8273SHubert Chaumette 				       struct device_node *of_node,
4056e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4066e4b8273SHubert Chaumette 				       char *field[], u8 numfields)
4076e4b8273SHubert Chaumette {
4086e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4096e4b8273SHubert Chaumette 	int matches = 0;
4106e4b8273SHubert Chaumette 	u16 mask;
4116e4b8273SHubert Chaumette 	u16 maxval;
4126e4b8273SHubert Chaumette 	u16 newval;
4136e4b8273SHubert Chaumette 	int i;
4146e4b8273SHubert Chaumette 
4156e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4166e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4176e4b8273SHubert Chaumette 			matches++;
4186e4b8273SHubert Chaumette 
4196e4b8273SHubert Chaumette 	if (!matches)
4206e4b8273SHubert Chaumette 		return 0;
4216e4b8273SHubert Chaumette 
4226e4b8273SHubert Chaumette 	if (matches < numfields)
4236e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
4246e4b8273SHubert Chaumette 	else
4256e4b8273SHubert Chaumette 		newval = 0;
4266e4b8273SHubert Chaumette 
4276e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
4286e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4296e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
4306e4b8273SHubert Chaumette 			mask = 0xffff;
4316e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
4326e4b8273SHubert Chaumette 			newval = (newval & mask) |
4336e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
4346e4b8273SHubert Chaumette 					<< (field_sz * i));
4356e4b8273SHubert Chaumette 		}
4366e4b8273SHubert Chaumette 
4376e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
4386e4b8273SHubert Chaumette }
4396e4b8273SHubert Chaumette 
4406e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
4416e4b8273SHubert Chaumette {
4426e4b8273SHubert Chaumette 	struct device *dev = &phydev->dev;
4436e4b8273SHubert Chaumette 	struct device_node *of_node = dev->of_node;
4446e4b8273SHubert Chaumette 	char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
4456e4b8273SHubert Chaumette 	char *rx_data_skews[4] = {
4466e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
4476e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
4486e4b8273SHubert Chaumette 	};
4496e4b8273SHubert Chaumette 	char *tx_data_skews[4] = {
4506e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
4516e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
4526e4b8273SHubert Chaumette 	};
4536e4b8273SHubert Chaumette 	char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
4546e4b8273SHubert Chaumette 
4556e4b8273SHubert Chaumette 	if (!of_node && dev->parent->of_node)
4566e4b8273SHubert Chaumette 		of_node = dev->parent->of_node;
4576e4b8273SHubert Chaumette 
4586e4b8273SHubert Chaumette 	if (of_node) {
4596e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4606e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
4616e4b8273SHubert Chaumette 				clk_skews, 2);
4626e4b8273SHubert Chaumette 
4636e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4646e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
4656e4b8273SHubert Chaumette 				control_skews, 2);
4666e4b8273SHubert Chaumette 
4676e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4686e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
4696e4b8273SHubert Chaumette 				rx_data_skews, 4);
4706e4b8273SHubert Chaumette 
4716e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4726e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
4736e4b8273SHubert Chaumette 				tx_data_skews, 4);
4746e4b8273SHubert Chaumette 	}
4756e4b8273SHubert Chaumette 	return 0;
4766e4b8273SHubert Chaumette }
4776e4b8273SHubert Chaumette 
47893272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
47900aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
48000aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
48132d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
48293272e07SJean-Christophe PLAGNIOL-VILLARD {
48393272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
48493272e07SJean-Christophe PLAGNIOL-VILLARD 
48593272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
48693272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
48793272e07SJean-Christophe PLAGNIOL-VILLARD 
48893272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
48993272e07SJean-Christophe PLAGNIOL-VILLARD 
49093272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
49193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
49293272e07SJean-Christophe PLAGNIOL-VILLARD 	else
49393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
49493272e07SJean-Christophe PLAGNIOL-VILLARD 
49593272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
49693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
49793272e07SJean-Christophe PLAGNIOL-VILLARD 	else
49893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
49993272e07SJean-Christophe PLAGNIOL-VILLARD 
50093272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
50193272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
50293272e07SJean-Christophe PLAGNIOL-VILLARD 
50393272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
50493272e07SJean-Christophe PLAGNIOL-VILLARD }
50593272e07SJean-Christophe PLAGNIOL-VILLARD 
50693272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
50793272e07SJean-Christophe PLAGNIOL-VILLARD {
50893272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
50993272e07SJean-Christophe PLAGNIOL-VILLARD }
51093272e07SJean-Christophe PLAGNIOL-VILLARD 
51119936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the
51219936942SVince Bridgers  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
51319936942SVince Bridgers  * MMD extended PHY registers.
51419936942SVince Bridgers  */
51519936942SVince Bridgers static int
51619936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
51719936942SVince Bridgers 		      int regnum)
51819936942SVince Bridgers {
51919936942SVince Bridgers 	return -1;
52019936942SVince Bridgers }
52119936942SVince Bridgers 
52219936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support
52319936942SVince Bridgers  * standard IEEE MMD extended PHY registers.
52419936942SVince Bridgers  */
52519936942SVince Bridgers static void
52619936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
52719936942SVince Bridgers 		      int regnum, u32 val)
52819936942SVince Bridgers {
52919936942SVince Bridgers }
53019936942SVince Bridgers 
531*e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
532*e6a423a8SJohan Hovold {
533*e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
534*e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
535*e6a423a8SJohan Hovold 
536*e6a423a8SJohan Hovold 	priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
537*e6a423a8SJohan Hovold 	if (!priv)
538*e6a423a8SJohan Hovold 		return -ENOMEM;
539*e6a423a8SJohan Hovold 
540*e6a423a8SJohan Hovold 	phydev->priv = priv;
541*e6a423a8SJohan Hovold 
542*e6a423a8SJohan Hovold 	priv->type = type;
543*e6a423a8SJohan Hovold 
544*e6a423a8SJohan Hovold 	return 0;
545*e6a423a8SJohan Hovold }
546*e6a423a8SJohan Hovold 
5471fadee0cSSascha Hauer static int ksz8021_probe(struct phy_device *phydev)
5481fadee0cSSascha Hauer {
5491fadee0cSSascha Hauer 	struct clk *clk;
5501fadee0cSSascha Hauer 
5511fadee0cSSascha Hauer 	clk = devm_clk_get(&phydev->dev, "rmii-ref");
5521fadee0cSSascha Hauer 	if (!IS_ERR(clk)) {
5531fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
5541fadee0cSSascha Hauer 
5551fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
5561fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_25MHZ_CLK;
5571fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
5581fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_50MHZ_CLK;
5591fadee0cSSascha Hauer 		} else {
5601fadee0cSSascha Hauer 			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
5611fadee0cSSascha Hauer 			return -EINVAL;
5621fadee0cSSascha Hauer 		}
5631fadee0cSSascha Hauer 	}
5641fadee0cSSascha Hauer 
565*e6a423a8SJohan Hovold 	return kszphy_probe(phydev);
5661fadee0cSSascha Hauer }
5671fadee0cSSascha Hauer 
568d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
569d5bf9071SChristian Hohnstaedt {
57051f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
571d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
57251f932c4SChoi, David 	.name		= "Micrel KS8737",
57351f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
57451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
575d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
576d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
577d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
57851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
57951f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
5801a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5811a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
582d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
583d5bf9071SChristian Hohnstaedt }, {
584212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
585212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
5867ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
587212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
588212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
589212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
590*e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
5911fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
592212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
593212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
594212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
595212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
596212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
5971a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5981a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
599212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
600212ea99aSMarek Vasut }, {
601b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
602b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
603b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
604b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
605b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
606b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
607*e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
6081fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
609b818d1a7SHector Palacios 	.config_init	= ksz8021_config_init,
610b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
611b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
612b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
613b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
6141a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6151a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
616b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
617b818d1a7SHector Palacios }, {
618510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
619d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
620510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
62151f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
62251f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
62351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
624*e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
625*e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
626*e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
627d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
628d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
62951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
63051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
6311a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6321a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
63351f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
634d5bf9071SChristian Hohnstaedt }, {
6354bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
6364bd7b512SSergei Shtylyov 	.phy_id_mask	= 0x00fffff0,
6374bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
6384bd7b512SSergei Shtylyov 	.features	= PHY_BASIC_FEATURES |
6394bd7b512SSergei Shtylyov 			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
6404bd7b512SSergei Shtylyov 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
641*e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
642*e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
643*e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
6444bd7b512SSergei Shtylyov 	.config_aneg	= genphy_config_aneg,
6454bd7b512SSergei Shtylyov 	.read_status	= genphy_read_status,
6464bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
6474bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
6484bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
6494bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
6504bd7b512SSergei Shtylyov 	.driver		= { .owner = THIS_MODULE,},
6514bd7b512SSergei Shtylyov }, {
652510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
65351f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
654510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
65551f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
65651f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
65751f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
658*e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
659*e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
660d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
66151f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
66251f932c4SChoi, David 	.read_status	= genphy_read_status,
66351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
66451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
6651a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6661a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
66751f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
668d5bf9071SChristian Hohnstaedt }, {
669510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
670510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
67148d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
67251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
67351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
674*e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
675*e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
676*e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
67751f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
67851f932c4SChoi, David 	.read_status	= genphy_read_status,
67951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
68051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
6811a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6821a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
683d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
684d5bf9071SChristian Hohnstaedt }, {
6857ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
6867ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
6877ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6887ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6897ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
690*e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
691*e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
69257a38effSJohan Hovold 	.config_init	= ksz8081_config_init,
6937ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6947ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6957ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6967ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
6971a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6981a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6997ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
7007ab59dc1SDavid J. Choi }, {
7017ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
7027ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
7037ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
7047ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
7057ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
7067ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
7077ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
7087ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
7097ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
7107ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
7111a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7121a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
7137ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
7147ab59dc1SDavid J. Choi }, {
715d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
71648d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
717d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
71832fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
71951f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
720954c3967SSean Cross 	.config_init	= ksz9021_config_init,
721d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
722d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
72351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
72451f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
7251a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7261a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
72719936942SVince Bridgers 	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
72819936942SVince Bridgers 	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
729d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
73093272e07SJean-Christophe PLAGNIOL-VILLARD }, {
7317ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
7327ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
7337ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
73495e8b103SMike Looijmans 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
7357ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
7366e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
7377ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
7387ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
7397ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
7407ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
7411a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7421a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
7437ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
7447ab59dc1SDavid J. Choi }, {
74593272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
74693272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
74793272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
74893272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
74993272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
75093272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
75193272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
75293272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
7531a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7541a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
75593272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
7567ab59dc1SDavid J. Choi }, {
7577ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
7587ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
7597ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
7607ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
7617ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
7627ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
7637ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
7647ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
7651a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7661a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
7677ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
768d5bf9071SChristian Hohnstaedt } };
769d0507009SDavid J. Choi 
77050fd7150SJohan Hovold module_phy_driver(ksphy_driver);
771d0507009SDavid J. Choi 
772d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
773d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
774d0507009SDavid J. Choi MODULE_LICENSE("GPL");
77552a60ed2SDavid S. Miller 
776cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
77748d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
7787ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
779510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
78051f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
781212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
782b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
783510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
784510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
7857ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
7867ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
78793272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
7887ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
78952a60ed2SDavid S. Miller 	{ }
79052a60ed2SDavid S. Miller };
79152a60ed2SDavid S. Miller 
79252a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
793