xref: /openbmc/linux/drivers/net/phy/micrel.c (revision e4ed8ba08e3f1ef24771eb95f87da129ad752063)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22bcf3440cSOleksij Rempel #include <linux/bitfield.h>
2349011e0cSOleksij Rempel #include <linux/ethtool_netlink.h>
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
291fadee0cSSascha Hauer #include <linux/clk.h>
306110dff7SOleksij Rempel #include <linux/delay.h>
31ece19502SDivya Koppera #include <linux/ptp_clock_kernel.h>
32ece19502SDivya Koppera #include <linux/ptp_clock.h>
33ece19502SDivya Koppera #include <linux/ptp_classify.h>
34ece19502SDivya Koppera #include <linux/net_tstamp.h>
35738871b0SMichael Walle #include <linux/gpio/consumer.h>
36d0507009SDavid J. Choi 
37212ea99aSMarek Vasut /* Operation Mode Strap Override */
38212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
397a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
4000aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
412b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
4200aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
4300aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
44212ea99aSMarek Vasut 
4551f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4651f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4700aee095SJohan Hovold #define KSZPHY_INTCS_JABBER			BIT(15)
4800aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4900aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
5000aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL			BIT(12)
5100aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
5200aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN			BIT(10)
5300aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
5400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP			BIT(8)
5551f932c4SChoi, David #define KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5651f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5759ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS		BIT(2)
5859ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS		BIT(0)
5959ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS			(KSZPHY_INTCS_LINK_DOWN_STATUS |\
6059ca4e58SIoana Ciornei 						 KSZPHY_INTCS_LINK_UP_STATUS)
6151f932c4SChoi, David 
6249011e0cSOleksij Rempel /* LinkMD Control/Status */
6349011e0cSOleksij Rempel #define KSZ8081_LMD				0x1d
6449011e0cSOleksij Rempel #define KSZ8081_LMD_ENABLE_TEST			BIT(15)
6549011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_NORMAL			0
6649011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_OPEN			1
6749011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_SHORT			2
6849011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_FAIL			3
6949011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_MASK			GENMASK(14, 13)
7049011e0cSOleksij Rempel /* Short cable (<10 meter) has been detected by LinkMD */
7149011e0cSOleksij Rempel #define KSZ8081_LMD_SHORT_INDICATOR		BIT(12)
7249011e0cSOleksij Rempel #define KSZ8081_LMD_DELTA_TIME_MASK		GENMASK(8, 0)
7349011e0cSOleksij Rempel 
7458389c00SMarek Vasut #define KSZ9x31_LMD				0x12
7558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_EN			BIT(15)
7658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DIS_TX			BIT(14)
7758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_PAIR(n)			(((n) & 0x3) << 12)
7858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_RESULT		0
7958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_HI		BIT(10)
8058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_LO		BIT(11)
8158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_MASK		GENMASK(11, 10)
8258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_NORMAL		0
8358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_OPEN			1
8458389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_SHORT		2
8558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_FAIL			3
8658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_MASK			GENMASK(9, 8)
8758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_REFLECTED_INVALID	BIT(7)
8858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_SIG_WAIT_TOO_LONG	BIT(6)
8958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK100		BIT(5)
9058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_NLP_FLP		BIT(4)
9158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_LO_PULSE_MASK	GENMASK(3, 2)
9258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_HI_PULSE_MASK	GENMASK(1, 0)
9358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK		GENMASK(7, 0)
9458389c00SMarek Vasut 
9521b688daSDivya Koppera #define KSZPHY_WIRE_PAIR_MASK			0x3
9621b688daSDivya Koppera 
9721b688daSDivya Koppera #define LAN8814_CABLE_DIAG			0x12
9821b688daSDivya Koppera #define LAN8814_CABLE_DIAG_STAT_MASK		GENMASK(9, 8)
9921b688daSDivya Koppera #define LAN8814_CABLE_DIAG_VCT_DATA_MASK	GENMASK(7, 0)
10021b688daSDivya Koppera #define LAN8814_PAIR_BIT_SHIFT			12
10121b688daSDivya Koppera 
10221b688daSDivya Koppera #define LAN8814_WIRE_PAIR_MASK			0xF
10321b688daSDivya Koppera 
104b3ec7248SDivya Koppera /* Lan8814 general Interrupt control/status reg in GPHY specific block. */
105b3ec7248SDivya Koppera #define LAN8814_INTC				0x18
106b3ec7248SDivya Koppera #define LAN8814_INTS				0x1B
107b3ec7248SDivya Koppera 
108b3ec7248SDivya Koppera #define LAN8814_INT_LINK_DOWN			BIT(2)
109b3ec7248SDivya Koppera #define LAN8814_INT_LINK_UP			BIT(0)
110b3ec7248SDivya Koppera #define LAN8814_INT_LINK			(LAN8814_INT_LINK_UP |\
111b3ec7248SDivya Koppera 						 LAN8814_INT_LINK_DOWN)
112b3ec7248SDivya Koppera 
113b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG			0x34
114b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_POLARITY		BIT(1)
115b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_INTR_ENABLE	BIT(0)
116b3ec7248SDivya Koppera 
117ece19502SDivya Koppera /* Represents 1ppm adjustment in 2^32 format with
118ece19502SDivya Koppera  * each nsec contains 4 clock cycles.
119ece19502SDivya Koppera  * The value is calculated as following: (1/1000000)/((2^-32)/4)
120ece19502SDivya Koppera  */
121ece19502SDivya Koppera #define LAN8814_1PPM_FORMAT			17179
122ece19502SDivya Koppera 
123ece19502SDivya Koppera #define PTP_RX_MOD				0x024F
124ece19502SDivya Koppera #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
125ece19502SDivya Koppera #define PTP_RX_TIMESTAMP_EN			0x024D
126ece19502SDivya Koppera #define PTP_TX_TIMESTAMP_EN			0x028D
127ece19502SDivya Koppera 
128ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_SYNC_			BIT(0)
129ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_DREQ_			BIT(1)
130ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDREQ_			BIT(2)
131ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDRES_			BIT(3)
132ece19502SDivya Koppera 
133ece19502SDivya Koppera #define PTP_TX_PARSE_L2_ADDR_EN			0x0284
134ece19502SDivya Koppera #define PTP_RX_PARSE_L2_ADDR_EN			0x0244
135ece19502SDivya Koppera 
136ece19502SDivya Koppera #define PTP_TX_PARSE_IP_ADDR_EN			0x0285
137ece19502SDivya Koppera #define PTP_RX_PARSE_IP_ADDR_EN			0x0245
138ece19502SDivya Koppera #define LTC_HARD_RESET				0x023F
139ece19502SDivya Koppera #define LTC_HARD_RESET_				BIT(0)
140ece19502SDivya Koppera 
141ece19502SDivya Koppera #define TSU_HARD_RESET				0x02C1
142ece19502SDivya Koppera #define TSU_HARD_RESET_				BIT(0)
143ece19502SDivya Koppera 
144ece19502SDivya Koppera #define PTP_CMD_CTL				0x0200
145ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_DISABLE_		BIT(0)
146ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_ENABLE_			BIT(1)
147ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_READ_		BIT(3)
148ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_LOAD_		BIT(4)
149ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_		BIT(5)
150ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_		BIT(6)
151ece19502SDivya Koppera 
152ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_MID			0x0206
153ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_LO			0x0207
154ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_HI			0x0208
155ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_LO			0x0209
156ece19502SDivya Koppera 
157ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_MID			0x022A
158ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_LO			0x022B
159ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_HI			0x022C
160ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_LO			0x022D
161ece19502SDivya Koppera 
162ece19502SDivya Koppera #define PTP_OPERATING_MODE			0x0241
163ece19502SDivya Koppera #define PTP_OPERATING_MODE_STANDALONE_		BIT(0)
164ece19502SDivya Koppera 
165ece19502SDivya Koppera #define PTP_TX_MOD				0x028F
166ece19502SDivya Koppera #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_	BIT(12)
167ece19502SDivya Koppera #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
168ece19502SDivya Koppera 
169ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG			0x0242
170ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
171ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV4_EN_		BIT(1)
172ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV6_EN_		BIT(2)
173ece19502SDivya Koppera 
174ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG			0x0282
175ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
176ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV4_EN_		BIT(1)
177ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV6_EN_		BIT(2)
178ece19502SDivya Koppera 
179ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_HI			0x020C
180ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_LO			0x020D
181ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_DIR_			BIT(15)
182ece19502SDivya Koppera 
183ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_HI			0x0212
184ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_LO			0x0213
185ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_DIR_			BIT(15)
186ece19502SDivya Koppera 
187ece19502SDivya Koppera #define LAN8814_INTR_STS_REG			0x0033
188ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU0_		BIT(0)
189ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU1_		BIT(1)
190ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU2_		BIT(2)
191ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU3_		BIT(3)
192ece19502SDivya Koppera 
193ece19502SDivya Koppera #define PTP_CAP_INFO				0x022A
194ece19502SDivya Koppera #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val)	(((reg_val) & 0x0f00) >> 8)
195ece19502SDivya Koppera #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val)	((reg_val) & 0x000f)
196ece19502SDivya Koppera 
197ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_HI			0x0296
198ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_LO			0x0297
199ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_HI			0x0294
200ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_LO			0x0295
201ece19502SDivya Koppera #define PTP_TX_MSG_HEADER2			0x0299
202ece19502SDivya Koppera 
203ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_HI			0x0256
204ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_LO			0x0257
205ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_HI			0x0254
206ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_LO			0x0255
207ece19502SDivya Koppera #define PTP_RX_MSG_HEADER2			0x0259
208ece19502SDivya Koppera 
209ece19502SDivya Koppera #define PTP_TSU_INT_EN				0x0200
210ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_	BIT(3)
211ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_EN_		BIT(2)
212ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_	BIT(1)
213ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_EN_		BIT(0)
214ece19502SDivya Koppera 
215ece19502SDivya Koppera #define PTP_TSU_INT_STS				0x0201
216ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_	BIT(3)
217ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_EN_		BIT(2)
218ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_	BIT(1)
219ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_EN_		BIT(0)
220ece19502SDivya Koppera 
221a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1			0x0
222a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_	BIT(6)
223a516b7f7SDivya Koppera 
2245a16778eSJohan Hovold /* PHY Control 1 */
2255a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1			0x1e
226f873f112SOleksij Rempel #define KSZ8081_CTRL1_MDIX_STAT			BIT(4)
2275a16778eSJohan Hovold 
2285a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
2295a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2			0x1f
2305a16778eSJohan Hovold #define MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
23151f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
232f873f112SOleksij Rempel #define KSZ8081_CTRL2_HP_MDIX			BIT(15)
233f873f112SOleksij Rempel #define KSZ8081_CTRL2_MDI_MDI_X_SELECT		BIT(14)
234f873f112SOleksij Rempel #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX		BIT(13)
235f873f112SOleksij Rempel #define KSZ8081_CTRL2_FORCE_LINK		BIT(11)
236f873f112SOleksij Rempel #define KSZ8081_CTRL2_POWER_SAVING		BIT(10)
23700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
23863f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
23951f932c4SChoi, David 
240954c3967SSean Cross /* Write/read to/from extended registers */
241954c3967SSean Cross #define MII_KSZPHY_EXTREG			0x0b
242954c3967SSean Cross #define KSZPHY_EXTREG_WRITE			0x8000
243954c3967SSean Cross 
244954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE			0x0c
245954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ			0x0d
246954c3967SSean Cross 
247954c3967SSean Cross /* Extended registers */
248954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW		0x104
249954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW		0x105
250954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW		0x106
251954c3967SSean Cross 
252954c3967SSean Cross #define PS_TO_REG				200
253ece19502SDivya Koppera #define FIFO_SIZE				8
254954c3967SSean Cross 
2552b2427d0SAndrew Lunn struct kszphy_hw_stat {
2562b2427d0SAndrew Lunn 	const char *string;
2572b2427d0SAndrew Lunn 	u8 reg;
2582b2427d0SAndrew Lunn 	u8 bits;
2592b2427d0SAndrew Lunn };
2602b2427d0SAndrew Lunn 
2612b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
2622b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
2632b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
2642b2427d0SAndrew Lunn };
2652b2427d0SAndrew Lunn 
266e6a423a8SJohan Hovold struct kszphy_type {
267e6a423a8SJohan Hovold 	u32 led_mode_reg;
268c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
26921b688daSDivya Koppera 	u16 cable_diag_reg;
27021b688daSDivya Koppera 	unsigned long pair_mask;
271a8f1a19dSHoratiu Vultur 	u16 disable_dll_tx_bit;
272a8f1a19dSHoratiu Vultur 	u16 disable_dll_rx_bit;
273a8f1a19dSHoratiu Vultur 	u16 disable_dll_mask;
2740f95903eSJohan Hovold 	bool has_broadcast_disable;
2752b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
27663f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
277e6a423a8SJohan Hovold };
278e6a423a8SJohan Hovold 
279ece19502SDivya Koppera /* Shared structure between the PHYs of the same package. */
280ece19502SDivya Koppera struct lan8814_shared_priv {
281ece19502SDivya Koppera 	struct phy_device *phydev;
282ece19502SDivya Koppera 	struct ptp_clock *ptp_clock;
283ece19502SDivya Koppera 	struct ptp_clock_info ptp_clock_info;
284ece19502SDivya Koppera 
285ece19502SDivya Koppera 	/* Reference counter to how many ports in the package are enabling the
286ece19502SDivya Koppera 	 * timestamping
287ece19502SDivya Koppera 	 */
288ece19502SDivya Koppera 	u8 ref;
289ece19502SDivya Koppera 
290ece19502SDivya Koppera 	/* Lock for ptp_clock and ref */
291ece19502SDivya Koppera 	struct mutex shared_lock;
292ece19502SDivya Koppera };
293ece19502SDivya Koppera 
294ece19502SDivya Koppera struct lan8814_ptp_rx_ts {
295ece19502SDivya Koppera 	struct list_head list;
296ece19502SDivya Koppera 	u32 seconds;
297ece19502SDivya Koppera 	u32 nsec;
298ece19502SDivya Koppera 	u16 seq_id;
299ece19502SDivya Koppera };
300ece19502SDivya Koppera 
301ece19502SDivya Koppera struct kszphy_ptp_priv {
302ece19502SDivya Koppera 	struct mii_timestamper mii_ts;
303ece19502SDivya Koppera 	struct phy_device *phydev;
304ece19502SDivya Koppera 
305ece19502SDivya Koppera 	struct sk_buff_head tx_queue;
306ece19502SDivya Koppera 	struct sk_buff_head rx_queue;
307ece19502SDivya Koppera 
308ece19502SDivya Koppera 	struct list_head rx_ts_list;
309ece19502SDivya Koppera 	/* Lock for Rx ts fifo */
310ece19502SDivya Koppera 	spinlock_t rx_ts_lock;
311ece19502SDivya Koppera 
312ece19502SDivya Koppera 	int hwts_tx_type;
313ece19502SDivya Koppera 	enum hwtstamp_rx_filters rx_filter;
314ece19502SDivya Koppera 	int layer;
315ece19502SDivya Koppera 	int version;
316cafc3662SHoratiu Vultur 
317cafc3662SHoratiu Vultur 	struct ptp_clock *ptp_clock;
318cafc3662SHoratiu Vultur 	struct ptp_clock_info ptp_clock_info;
319cafc3662SHoratiu Vultur 	/* Lock for ptp_clock */
320cafc3662SHoratiu Vultur 	struct mutex ptp_lock;
321*e4ed8ba0SHoratiu Vultur 	struct ptp_pin_desc *pin_config;
322ece19502SDivya Koppera };
323ece19502SDivya Koppera 
324e6a423a8SJohan Hovold struct kszphy_priv {
325ece19502SDivya Koppera 	struct kszphy_ptp_priv ptp_priv;
326e6a423a8SJohan Hovold 	const struct kszphy_type *type;
327e7a792e9SJohan Hovold 	int led_mode;
32858389c00SMarek Vasut 	u16 vct_ctrl1000;
32963f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
33063f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
3312b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
332e6a423a8SJohan Hovold };
333e6a423a8SJohan Hovold 
334a516b7f7SDivya Koppera static const struct kszphy_type lan8814_type = {
335a516b7f7SDivya Koppera 	.led_mode_reg		= ~LAN8814_LED_CTRL_1,
33621b688daSDivya Koppera 	.cable_diag_reg		= LAN8814_CABLE_DIAG,
33721b688daSDivya Koppera 	.pair_mask		= LAN8814_WIRE_PAIR_MASK,
33821b688daSDivya Koppera };
33921b688daSDivya Koppera 
34021b688daSDivya Koppera static const struct kszphy_type ksz886x_type = {
34121b688daSDivya Koppera 	.cable_diag_reg		= KSZ8081_LMD,
34221b688daSDivya Koppera 	.pair_mask		= KSZPHY_WIRE_PAIR_MASK,
343a516b7f7SDivya Koppera };
344a516b7f7SDivya Koppera 
345e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
346e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
347d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
3482b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
34963f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
350e6a423a8SJohan Hovold };
351e6a423a8SJohan Hovold 
352e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
353e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
354e6a423a8SJohan Hovold };
355e6a423a8SJohan Hovold 
356e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
357e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3582b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
359e6a423a8SJohan Hovold };
360e6a423a8SJohan Hovold 
361e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
362e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3630f95903eSJohan Hovold 	.has_broadcast_disable	= true,
3642b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
36586dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
366e6a423a8SJohan Hovold };
367e6a423a8SJohan Hovold 
368c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
369c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
370c6f9575cSJohan Hovold };
371c6f9575cSJohan Hovold 
372c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
373c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
374c6f9575cSJohan Hovold };
375c6f9575cSJohan Hovold 
376a8f1a19dSHoratiu Vultur static const struct kszphy_type ksz9131_type = {
377a8f1a19dSHoratiu Vultur 	.interrupt_level_mask	= BIT(14),
378a8f1a19dSHoratiu Vultur 	.disable_dll_tx_bit	= BIT(12),
379a8f1a19dSHoratiu Vultur 	.disable_dll_rx_bit	= BIT(12),
380a8f1a19dSHoratiu Vultur 	.disable_dll_mask	= BIT_MASK(12),
381a8f1a19dSHoratiu Vultur };
382a8f1a19dSHoratiu Vultur 
383a8f1a19dSHoratiu Vultur static const struct kszphy_type lan8841_type = {
384a8f1a19dSHoratiu Vultur 	.disable_dll_tx_bit	= BIT(14),
385a8f1a19dSHoratiu Vultur 	.disable_dll_rx_bit	= BIT(14),
386a8f1a19dSHoratiu Vultur 	.disable_dll_mask	= BIT_MASK(14),
387a136391aSHoratiu Vultur 	.cable_diag_reg		= LAN8814_CABLE_DIAG,
388a136391aSHoratiu Vultur 	.pair_mask		= LAN8814_WIRE_PAIR_MASK,
389a8f1a19dSHoratiu Vultur };
390a8f1a19dSHoratiu Vultur 
391954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
392954c3967SSean Cross 				u32 regnum, u16 val)
393954c3967SSean Cross {
394954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
395954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
396954c3967SSean Cross }
397954c3967SSean Cross 
398954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
399954c3967SSean Cross 				u32 regnum)
400954c3967SSean Cross {
401954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
402954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
403954c3967SSean Cross }
404954c3967SSean Cross 
40551f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
40651f932c4SChoi, David {
40751f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
40851f932c4SChoi, David 	int rc;
40951f932c4SChoi, David 
41051f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
41151f932c4SChoi, David 
41251f932c4SChoi, David 	return (rc < 0) ? rc : 0;
41351f932c4SChoi, David }
41451f932c4SChoi, David 
41551f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
41651f932c4SChoi, David {
417c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
418c0c99d0cSIoana Ciornei 	int temp, err;
419c6f9575cSJohan Hovold 	u16 mask;
420c6f9575cSJohan Hovold 
421c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
422c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
423c6f9575cSJohan Hovold 	else
424c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
42551f932c4SChoi, David 
42651f932c4SChoi, David 	/* set the interrupt pin active low */
42751f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
4285bb8fc0dSJohan Hovold 	if (temp < 0)
4295bb8fc0dSJohan Hovold 		return temp;
430c6f9575cSJohan Hovold 	temp &= ~mask;
43151f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
43251f932c4SChoi, David 
433c6f9575cSJohan Hovold 	/* enable / disable interrupts */
434c0c99d0cSIoana Ciornei 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
435c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
436c0c99d0cSIoana Ciornei 		if (err)
437c0c99d0cSIoana Ciornei 			return err;
43851f932c4SChoi, David 
439c0c99d0cSIoana Ciornei 		temp = KSZPHY_INTCS_ALL;
440c0c99d0cSIoana Ciornei 		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
441c0c99d0cSIoana Ciornei 	} else {
442c0c99d0cSIoana Ciornei 		temp = 0;
443c0c99d0cSIoana Ciornei 		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
444c0c99d0cSIoana Ciornei 		if (err)
445c0c99d0cSIoana Ciornei 			return err;
446c0c99d0cSIoana Ciornei 
447c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
448c0c99d0cSIoana Ciornei 	}
449c0c99d0cSIoana Ciornei 
450c0c99d0cSIoana Ciornei 	return err;
45151f932c4SChoi, David }
452d0507009SDavid J. Choi 
45359ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev)
45459ca4e58SIoana Ciornei {
45559ca4e58SIoana Ciornei 	int irq_status;
45659ca4e58SIoana Ciornei 
45759ca4e58SIoana Ciornei 	irq_status = phy_read(phydev, MII_KSZPHY_INTCS);
45859ca4e58SIoana Ciornei 	if (irq_status < 0) {
45959ca4e58SIoana Ciornei 		phy_error(phydev);
46059ca4e58SIoana Ciornei 		return IRQ_NONE;
46159ca4e58SIoana Ciornei 	}
46259ca4e58SIoana Ciornei 
463fff4c746SOleksij Rempel 	if (!(irq_status & KSZPHY_INTCS_STATUS))
46459ca4e58SIoana Ciornei 		return IRQ_NONE;
46559ca4e58SIoana Ciornei 
46659ca4e58SIoana Ciornei 	phy_trigger_machine(phydev);
46759ca4e58SIoana Ciornei 
46859ca4e58SIoana Ciornei 	return IRQ_HANDLED;
46959ca4e58SIoana Ciornei }
47059ca4e58SIoana Ciornei 
47163f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
47263f44b2bSJohan Hovold {
47363f44b2bSJohan Hovold 	int ctrl;
47463f44b2bSJohan Hovold 
47563f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
47663f44b2bSJohan Hovold 	if (ctrl < 0)
47763f44b2bSJohan Hovold 		return ctrl;
47863f44b2bSJohan Hovold 
47963f44b2bSJohan Hovold 	if (val)
48063f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
48163f44b2bSJohan Hovold 	else
48263f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
48363f44b2bSJohan Hovold 
48463f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
48563f44b2bSJohan Hovold }
48663f44b2bSJohan Hovold 
487e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
48820d8435aSBen Dooks {
4895a16778eSJohan Hovold 	int rc, temp, shift;
4908620546cSJohan Hovold 
4915a16778eSJohan Hovold 	switch (reg) {
4925a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
4935a16778eSJohan Hovold 		shift = 14;
4945a16778eSJohan Hovold 		break;
4955a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
4965a16778eSJohan Hovold 		shift = 4;
4975a16778eSJohan Hovold 		break;
4985a16778eSJohan Hovold 	default:
4995a16778eSJohan Hovold 		return -EINVAL;
5005a16778eSJohan Hovold 	}
5015a16778eSJohan Hovold 
50220d8435aSBen Dooks 	temp = phy_read(phydev, reg);
503b7035860SJohan Hovold 	if (temp < 0) {
504b7035860SJohan Hovold 		rc = temp;
505b7035860SJohan Hovold 		goto out;
506b7035860SJohan Hovold 	}
50720d8435aSBen Dooks 
50828bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
50920d8435aSBen Dooks 	temp |= val << shift;
51020d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
511b7035860SJohan Hovold out:
512b7035860SJohan Hovold 	if (rc < 0)
51372ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
51420d8435aSBen Dooks 
515b7035860SJohan Hovold 	return rc;
51620d8435aSBen Dooks }
51720d8435aSBen Dooks 
518bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
519bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
520bde15129SJohan Hovold  */
521bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
522bde15129SJohan Hovold {
523bde15129SJohan Hovold 	int ret;
524bde15129SJohan Hovold 
525bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
526bde15129SJohan Hovold 	if (ret < 0)
527bde15129SJohan Hovold 		goto out;
528bde15129SJohan Hovold 
529bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
530bde15129SJohan Hovold out:
531bde15129SJohan Hovold 	if (ret)
53272ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
533bde15129SJohan Hovold 
534bde15129SJohan Hovold 	return ret;
535bde15129SJohan Hovold }
536bde15129SJohan Hovold 
5372b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
5382b0ba96cSSylvain Rochet {
5392b0ba96cSSylvain Rochet 	int ret;
5402b0ba96cSSylvain Rochet 
5412b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
5422b0ba96cSSylvain Rochet 	if (ret < 0)
5432b0ba96cSSylvain Rochet 		goto out;
5442b0ba96cSSylvain Rochet 
5452b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
5462b0ba96cSSylvain Rochet 		return 0;
5472b0ba96cSSylvain Rochet 
5482b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
5492b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
5502b0ba96cSSylvain Rochet out:
5512b0ba96cSSylvain Rochet 	if (ret)
55272ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
5532b0ba96cSSylvain Rochet 
5542b0ba96cSSylvain Rochet 	return ret;
5552b0ba96cSSylvain Rochet }
5562b0ba96cSSylvain Rochet 
55779e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
55879e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
55979e498a9SLeonard Crestez {
56079e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
56179e498a9SLeonard Crestez 	int ret;
56279e498a9SLeonard Crestez 
56379e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
56479e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
56579e498a9SLeonard Crestez 		if (ret) {
56679e498a9SLeonard Crestez 			phydev_err(phydev,
56779e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
56879e498a9SLeonard Crestez 			return ret;
56979e498a9SLeonard Crestez 		}
57079e498a9SLeonard Crestez 	}
57179e498a9SLeonard Crestez 
572f2ef6f75SFabio Estevam 	if (priv->type && priv->led_mode >= 0)
57379e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
57479e498a9SLeonard Crestez 
57579e498a9SLeonard Crestez 	return 0;
57679e498a9SLeonard Crestez }
57779e498a9SLeonard Crestez 
578d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
579d0507009SDavid J. Choi {
580e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
581e6a423a8SJohan Hovold 	const struct kszphy_type *type;
582d0507009SDavid J. Choi 
583e6a423a8SJohan Hovold 	if (!priv)
584e6a423a8SJohan Hovold 		return 0;
585e6a423a8SJohan Hovold 
586e6a423a8SJohan Hovold 	type = priv->type;
587e6a423a8SJohan Hovold 
588f2ef6f75SFabio Estevam 	if (type && type->has_broadcast_disable)
5890f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
5900f95903eSJohan Hovold 
591f2ef6f75SFabio Estevam 	if (type && type->has_nand_tree_disable)
5922b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
5932b0ba96cSSylvain Rochet 
59479e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
59520d8435aSBen Dooks }
59620d8435aSBen Dooks 
5974217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev)
5984217a64eSMichael Walle {
5994217a64eSMichael Walle 	struct device_node *of_node = phydev->mdio.dev.of_node;
6004217a64eSMichael Walle 
6014217a64eSMichael Walle 	return of_property_read_bool(of_node, "micrel,fiber-mode");
6024217a64eSMichael Walle }
6034217a64eSMichael Walle 
60477501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
60577501a79SPhilipp Zabel {
6063c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
6073c1bcc86SAndrew Lunn 
60877501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
6094217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev)) {
61077501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
6113c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
6123c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
6133c1bcc86SAndrew Lunn 
6143c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
6153c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
6163c1bcc86SAndrew Lunn 				 phydev->supported);
6173c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
6183c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
6193c1bcc86SAndrew Lunn 				 phydev->advertising);
62077501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
62177501a79SPhilipp Zabel 	}
62277501a79SPhilipp Zabel 
62377501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
62477501a79SPhilipp Zabel }
62577501a79SPhilipp Zabel 
62677501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
62777501a79SPhilipp Zabel {
62877501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
62977501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
63077501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
63177501a79SPhilipp Zabel 		return 0;
63277501a79SPhilipp Zabel 	}
63377501a79SPhilipp Zabel 
63477501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
63577501a79SPhilipp Zabel }
63677501a79SPhilipp Zabel 
6378b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
638a5e63c7dSSteve Bennett 					    const bool ksz_8051)
6398b95599cSMarek Vasut {
6408b95599cSMarek Vasut 	int ret;
6418b95599cSMarek Vasut 
642a5e63c7dSSteve Bennett 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) != PHY_ID_KSZ8051)
6438b95599cSMarek Vasut 		return 0;
6448b95599cSMarek Vasut 
6458b95599cSMarek Vasut 	ret = phy_read(phydev, MII_BMSR);
6468b95599cSMarek Vasut 	if (ret < 0)
6478b95599cSMarek Vasut 		return ret;
6488b95599cSMarek Vasut 
6498b95599cSMarek Vasut 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
6508b95599cSMarek Vasut 	 * exact PHY ID. However, they can be told apart by the extended
6518b95599cSMarek Vasut 	 * capability registers presence. The KSZ8051 PHY has them while
6528b95599cSMarek Vasut 	 * the switch does not.
6538b95599cSMarek Vasut 	 */
6548b95599cSMarek Vasut 	ret &= BMSR_ERCAP;
655a5e63c7dSSteve Bennett 	if (ksz_8051)
6568b95599cSMarek Vasut 		return ret;
6578b95599cSMarek Vasut 	else
6588b95599cSMarek Vasut 		return !ret;
6598b95599cSMarek Vasut }
6608b95599cSMarek Vasut 
6618b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev)
6628b95599cSMarek Vasut {
663a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, true);
6648b95599cSMarek Vasut }
6658b95599cSMarek Vasut 
6667a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
6677a1d8390SAntoine Tenart {
6687a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
6697a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
6707a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
6717a1d8390SAntoine Tenart 	 * manually writing a 0.
6727a1d8390SAntoine Tenart 	 */
6737a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
6747a1d8390SAntoine Tenart 
6757a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
6767a1d8390SAntoine Tenart }
6777a1d8390SAntoine Tenart 
678f873f112SOleksij Rempel static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl)
679f873f112SOleksij Rempel {
680f873f112SOleksij Rempel 	u16 val;
681f873f112SOleksij Rempel 
682f873f112SOleksij Rempel 	switch (ctrl) {
683f873f112SOleksij Rempel 	case ETH_TP_MDI:
684f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX;
685f873f112SOleksij Rempel 		break;
686f873f112SOleksij Rempel 	case ETH_TP_MDI_X:
687f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX |
688f873f112SOleksij Rempel 			KSZ8081_CTRL2_MDI_MDI_X_SELECT;
689f873f112SOleksij Rempel 		break;
690f873f112SOleksij Rempel 	case ETH_TP_MDI_AUTO:
691f873f112SOleksij Rempel 		val = 0;
692f873f112SOleksij Rempel 		break;
693f873f112SOleksij Rempel 	default:
694f873f112SOleksij Rempel 		return 0;
695f873f112SOleksij Rempel 	}
696f873f112SOleksij Rempel 
697f873f112SOleksij Rempel 	return phy_modify(phydev, MII_KSZPHY_CTRL_2,
698f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX |
699f873f112SOleksij Rempel 			  KSZ8081_CTRL2_MDI_MDI_X_SELECT |
700f873f112SOleksij Rempel 			  KSZ8081_CTRL2_DISABLE_AUTO_MDIX,
701f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX | val);
702f873f112SOleksij Rempel }
703f873f112SOleksij Rempel 
704f873f112SOleksij Rempel static int ksz8081_config_aneg(struct phy_device *phydev)
705f873f112SOleksij Rempel {
706f873f112SOleksij Rempel 	int ret;
707f873f112SOleksij Rempel 
708f873f112SOleksij Rempel 	ret = genphy_config_aneg(phydev);
709f873f112SOleksij Rempel 	if (ret)
710f873f112SOleksij Rempel 		return ret;
711f873f112SOleksij Rempel 
712f873f112SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
713f873f112SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
714f873f112SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
715f873f112SOleksij Rempel 	 */
716f873f112SOleksij Rempel 	return ksz8081_config_mdix(phydev, phydev->mdix_ctrl);
717f873f112SOleksij Rempel }
718f873f112SOleksij Rempel 
719f873f112SOleksij Rempel static int ksz8081_mdix_update(struct phy_device *phydev)
720f873f112SOleksij Rempel {
721f873f112SOleksij Rempel 	int ret;
722f873f112SOleksij Rempel 
723f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_2);
724f873f112SOleksij Rempel 	if (ret < 0)
725f873f112SOleksij Rempel 		return ret;
726f873f112SOleksij Rempel 
727f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) {
728f873f112SOleksij Rempel 		if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT)
729f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
730f873f112SOleksij Rempel 		else
731f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
732f873f112SOleksij Rempel 	} else {
733f873f112SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
734f873f112SOleksij Rempel 	}
735f873f112SOleksij Rempel 
736f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_1);
737f873f112SOleksij Rempel 	if (ret < 0)
738f873f112SOleksij Rempel 		return ret;
739f873f112SOleksij Rempel 
740f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL1_MDIX_STAT)
741f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
742f873f112SOleksij Rempel 	else
743f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
744f873f112SOleksij Rempel 
745f873f112SOleksij Rempel 	return 0;
746f873f112SOleksij Rempel }
747f873f112SOleksij Rempel 
748f873f112SOleksij Rempel static int ksz8081_read_status(struct phy_device *phydev)
749f873f112SOleksij Rempel {
750f873f112SOleksij Rempel 	int ret;
751f873f112SOleksij Rempel 
752f873f112SOleksij Rempel 	ret = ksz8081_mdix_update(phydev);
753f873f112SOleksij Rempel 	if (ret < 0)
754f873f112SOleksij Rempel 		return ret;
755f873f112SOleksij Rempel 
756f873f112SOleksij Rempel 	return genphy_read_status(phydev);
757f873f112SOleksij Rempel }
758f873f112SOleksij Rempel 
759232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
760232ba3a5SRajasingh Thavamani {
761232ba3a5SRajasingh Thavamani 	int ret;
762232ba3a5SRajasingh Thavamani 
763232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
764232ba3a5SRajasingh Thavamani 	if (ret)
765232ba3a5SRajasingh Thavamani 		return ret;
766232ba3a5SRajasingh Thavamani 
767232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
768232ba3a5SRajasingh Thavamani }
769232ba3a5SRajasingh Thavamani 
7708b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev)
7718b95599cSMarek Vasut {
772a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, false);
7738b95599cSMarek Vasut }
7748b95599cSMarek Vasut 
775954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
7763c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
7773c9a9f7fSJaeden Amero 				       u16 reg,
7783c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
7793c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
780954c3967SSean Cross {
781954c3967SSean Cross 	int val1 = -1;
782954c3967SSean Cross 	int val2 = -2;
783954c3967SSean Cross 	int val3 = -3;
784954c3967SSean Cross 	int val4 = -4;
785954c3967SSean Cross 	int newval;
786954c3967SSean Cross 	int matches = 0;
787954c3967SSean Cross 
788954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
789954c3967SSean Cross 		matches++;
790954c3967SSean Cross 
791954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
792954c3967SSean Cross 		matches++;
793954c3967SSean Cross 
794954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
795954c3967SSean Cross 		matches++;
796954c3967SSean Cross 
797954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
798954c3967SSean Cross 		matches++;
799954c3967SSean Cross 
800954c3967SSean Cross 	if (!matches)
801954c3967SSean Cross 		return 0;
802954c3967SSean Cross 
803954c3967SSean Cross 	if (matches < 4)
804954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
805954c3967SSean Cross 	else
806954c3967SSean Cross 		newval = 0;
807954c3967SSean Cross 
808954c3967SSean Cross 	if (val1 != -1)
809954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
810954c3967SSean Cross 
8116a119745SHubert Chaumette 	if (val2 != -2)
812954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
813954c3967SSean Cross 
8146a119745SHubert Chaumette 	if (val3 != -3)
815954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
816954c3967SSean Cross 
8176a119745SHubert Chaumette 	if (val4 != -4)
818954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
819954c3967SSean Cross 
820954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
821954c3967SSean Cross }
822954c3967SSean Cross 
823954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
824954c3967SSean Cross {
825ce4f8afdSColin Ian King 	const struct device_node *of_node;
826651df218SAndrew Lunn 	const struct device *dev_walker;
827954c3967SSean Cross 
828651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
829651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
830651df218SAndrew Lunn 	 * find a device with an OF node.
831651df218SAndrew Lunn 	 */
832e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
833651df218SAndrew Lunn 	do {
834651df218SAndrew Lunn 		of_node = dev_walker->of_node;
835651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
836651df218SAndrew Lunn 
837651df218SAndrew Lunn 	} while (!of_node && dev_walker);
838954c3967SSean Cross 
839954c3967SSean Cross 	if (of_node) {
840954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
841954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
842954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
843954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
844954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
845954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
846954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
847954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
848954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
849954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
850954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
851954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
852954c3967SSean Cross 	}
853954c3967SSean Cross 	return 0;
854954c3967SSean Cross }
855954c3967SSean Cross 
8566e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
8576e4b8273SHubert Chaumette 
8586e4b8273SHubert Chaumette /* Extended registers */
8596270e1aeSJaeden Amero /* MMD Address 0x0 */
8606270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
8616270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
8626270e1aeSJaeden Amero 
863ae6c97bbSJaeden Amero /* MMD Address 0x2 */
8646e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
865bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M		GENMASK(7, 4)
866bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M		GENMASK(3, 0)
867bcf3440cSOleksij Rempel 
8686e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
869bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3		GENMASK(15, 12)
870bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2		GENMASK(11, 8)
871bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1		GENMASK(7, 4)
872bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0		GENMASK(3, 0)
873bcf3440cSOleksij Rempel 
8746e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
875bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3		GENMASK(15, 12)
876bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2		GENMASK(11, 8)
877bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1		GENMASK(7, 4)
878bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0		GENMASK(3, 0)
879bcf3440cSOleksij Rempel 
8806e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
881bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK		GENMASK(9, 5)
882bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK		GENMASK(4, 0)
883bcf3440cSOleksij Rempel 
884bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To
885bcf3440cSOleksij Rempel  * provide different RGMII options we need to configure delay offset
886bcf3440cSOleksij Rempel  * for each pad relative to build in delay.
887bcf3440cSOleksij Rempel  */
888bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of
889bcf3440cSOleksij Rempel  * 1.80ns
890bcf3440cSOleksij Rempel  */
891bcf3440cSOleksij Rempel #define RX_ID				0x7
892bcf3440cSOleksij Rempel #define RX_CLK_ID			0x19
893bcf3440cSOleksij Rempel 
894bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the
895bcf3440cSOleksij Rempel  * internal 1.2ns delay.
896bcf3440cSOleksij Rempel  */
897bcf3440cSOleksij Rempel #define RX_ND				0xc
898bcf3440cSOleksij Rempel #define RX_CLK_ND			0x0
899bcf3440cSOleksij Rempel 
900bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
901bcf3440cSOleksij Rempel #define TX_ID				0x0
902bcf3440cSOleksij Rempel #define TX_CLK_ID			0x1f
903bcf3440cSOleksij Rempel 
904bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns
905bcf3440cSOleksij Rempel  * dealy
906bcf3440cSOleksij Rempel  */
907bcf3440cSOleksij Rempel #define TX_ND				0x7
908bcf3440cSOleksij Rempel #define TX_CLK_ND			0xf
9096e4b8273SHubert Chaumette 
910af70c1f9SMike Looijmans /* MMD Address 0x1C */
911af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
912af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
913af70c1f9SMike Looijmans 
9146e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
9153c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
9166e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
917bcf3440cSOleksij Rempel 				       const char *field[], u8 numfields,
918bcf3440cSOleksij Rempel 				       bool *update)
9196e4b8273SHubert Chaumette {
9206e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
9216e4b8273SHubert Chaumette 	int matches = 0;
9226e4b8273SHubert Chaumette 	u16 mask;
9236e4b8273SHubert Chaumette 	u16 maxval;
9246e4b8273SHubert Chaumette 	u16 newval;
9256e4b8273SHubert Chaumette 	int i;
9266e4b8273SHubert Chaumette 
9276e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
9286e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
9296e4b8273SHubert Chaumette 			matches++;
9306e4b8273SHubert Chaumette 
9316e4b8273SHubert Chaumette 	if (!matches)
9326e4b8273SHubert Chaumette 		return 0;
9336e4b8273SHubert Chaumette 
934bcf3440cSOleksij Rempel 	*update |= true;
935bcf3440cSOleksij Rempel 
9366e4b8273SHubert Chaumette 	if (matches < numfields)
9379b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
9386e4b8273SHubert Chaumette 	else
9396e4b8273SHubert Chaumette 		newval = 0;
9406e4b8273SHubert Chaumette 
9416e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
9426e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
9436e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
9446e4b8273SHubert Chaumette 			mask = 0xffff;
9456e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
9466e4b8273SHubert Chaumette 			newval = (newval & mask) |
9476e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
9486e4b8273SHubert Chaumette 					<< (field_sz * i));
9496e4b8273SHubert Chaumette 		}
9506e4b8273SHubert Chaumette 
9519b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
9526e4b8273SHubert Chaumette }
9536e4b8273SHubert Chaumette 
954a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
9556270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
9566270e1aeSJaeden Amero {
9576270e1aeSJaeden Amero 	int result;
9586270e1aeSJaeden Amero 
9599b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
9609b420effSHeiner Kallweit 			       0x0006);
961a0da456bSMax Uvarov 	if (result)
962a0da456bSMax Uvarov 		return result;
963a0da456bSMax Uvarov 
9649b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
9659b420effSHeiner Kallweit 			       0x1A80);
9666270e1aeSJaeden Amero 	if (result)
9676270e1aeSJaeden Amero 		return result;
9686270e1aeSJaeden Amero 
9696270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
9706270e1aeSJaeden Amero }
9716270e1aeSJaeden Amero 
972af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
973af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
974af70c1f9SMike Looijmans {
975af70c1f9SMike Looijmans 	int reg;
976af70c1f9SMike Looijmans 
9779b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
978af70c1f9SMike Looijmans 	if (reg < 0)
979af70c1f9SMike Looijmans 		return reg;
9809b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
981af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
982af70c1f9SMike Looijmans }
983af70c1f9SMike Looijmans 
984bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev)
985bcf3440cSOleksij Rempel {
986bcf3440cSOleksij Rempel 	u16 rx, tx, rx_clk, tx_clk;
987bcf3440cSOleksij Rempel 	int ret;
988bcf3440cSOleksij Rempel 
989bcf3440cSOleksij Rempel 	switch (phydev->interface) {
990bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII:
991bcf3440cSOleksij Rempel 		tx = TX_ND;
992bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
993bcf3440cSOleksij Rempel 		rx = RX_ND;
994bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
995bcf3440cSOleksij Rempel 		break;
996bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_ID:
997bcf3440cSOleksij Rempel 		tx = TX_ID;
998bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
999bcf3440cSOleksij Rempel 		rx = RX_ID;
1000bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
1001bcf3440cSOleksij Rempel 		break;
1002bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_RXID:
1003bcf3440cSOleksij Rempel 		tx = TX_ND;
1004bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
1005bcf3440cSOleksij Rempel 		rx = RX_ID;
1006bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
1007bcf3440cSOleksij Rempel 		break;
1008bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_TXID:
1009bcf3440cSOleksij Rempel 		tx = TX_ID;
1010bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
1011bcf3440cSOleksij Rempel 		rx = RX_ND;
1012bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
1013bcf3440cSOleksij Rempel 		break;
1014bcf3440cSOleksij Rempel 	default:
1015bcf3440cSOleksij Rempel 		return 0;
1016bcf3440cSOleksij Rempel 	}
1017bcf3440cSOleksij Rempel 
1018bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW,
1019bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
1020bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
1021bcf3440cSOleksij Rempel 	if (ret < 0)
1022bcf3440cSOleksij Rempel 		return ret;
1023bcf3440cSOleksij Rempel 
1024bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
1025bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
1026bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
1027bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
1028bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
1029bcf3440cSOleksij Rempel 	if (ret < 0)
1030bcf3440cSOleksij Rempel 		return ret;
1031bcf3440cSOleksij Rempel 
1032bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
1033bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
1034bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
1035bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
1036bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
1037bcf3440cSOleksij Rempel 	if (ret < 0)
1038bcf3440cSOleksij Rempel 		return ret;
1039bcf3440cSOleksij Rempel 
1040bcf3440cSOleksij Rempel 	return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW,
1041bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
1042bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
1043bcf3440cSOleksij Rempel }
1044bcf3440cSOleksij Rempel 
10456e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
10466e4b8273SHubert Chaumette {
1047ce4f8afdSColin Ian King 	const struct device_node *of_node;
10483c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
10493c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
10506e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
10516e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
10526e4b8273SHubert Chaumette 	};
10533c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
10546e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
10556e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
10566e4b8273SHubert Chaumette 	};
10573c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
1058b4c19f71SRoosen Henri 	const struct device *dev_walker;
1059af70c1f9SMike Looijmans 	int result;
1060af70c1f9SMike Looijmans 
1061af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
1062af70c1f9SMike Looijmans 	if (result < 0)
1063af70c1f9SMike Looijmans 		return result;
10646e4b8273SHubert Chaumette 
1065b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
1066b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
1067b4c19f71SRoosen Henri 	 * find a device with an OF node.
1068b4c19f71SRoosen Henri 	 */
10699d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
1070b4c19f71SRoosen Henri 	do {
1071b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
1072b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
1073b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
10746e4b8273SHubert Chaumette 
10756e4b8273SHubert Chaumette 	if (of_node) {
1076bcf3440cSOleksij Rempel 		bool update = false;
1077bcf3440cSOleksij Rempel 
1078bcf3440cSOleksij Rempel 		if (phy_interface_is_rgmii(phydev)) {
1079bcf3440cSOleksij Rempel 			result = ksz9031_config_rgmii_delay(phydev);
1080bcf3440cSOleksij Rempel 			if (result < 0)
1081bcf3440cSOleksij Rempel 				return result;
1082bcf3440cSOleksij Rempel 		}
1083bcf3440cSOleksij Rempel 
10846e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10856e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1086bcf3440cSOleksij Rempel 				clk_skews, 2, &update);
10876e4b8273SHubert Chaumette 
10886e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10896e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1090bcf3440cSOleksij Rempel 				control_skews, 2, &update);
10916e4b8273SHubert Chaumette 
10926e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10936e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1094bcf3440cSOleksij Rempel 				rx_data_skews, 4, &update);
10956e4b8273SHubert Chaumette 
10966e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10976e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1098bcf3440cSOleksij Rempel 				tx_data_skews, 4, &update);
1099bcf3440cSOleksij Rempel 
110067ca5159SMatthias Schiffer 		if (update && !phy_interface_is_rgmii(phydev))
1101bcf3440cSOleksij Rempel 			phydev_warn(phydev,
110267ca5159SMatthias Schiffer 				    "*-skew-ps values should be used only with RGMII PHY modes\n");
1103e1b505a6SMarkus Niebel 
1104e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
1105e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
1106e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
1107e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
1108e1b505a6SMarkus Niebel 		 *
1109e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
1110e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
1111e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
1112e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
1113e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
1114e1b505a6SMarkus Niebel 		 *
1115e1b505a6SMarkus Niebel 		 * Workaround:
1116e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
1117e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
1118e1b505a6SMarkus Niebel 		 */
1119e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
1120e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
1121e1b505a6SMarkus Niebel 			if (result < 0)
1122e1b505a6SMarkus Niebel 				goto err_force_master;
1123e1b505a6SMarkus Niebel 
1124e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
1125e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
1126e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
1127e1b505a6SMarkus Niebel 			if (result < 0)
1128e1b505a6SMarkus Niebel 				goto err_force_master;
1129e1b505a6SMarkus Niebel 		}
11306e4b8273SHubert Chaumette 	}
11316270e1aeSJaeden Amero 
11326270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
1133e1b505a6SMarkus Niebel 
1134e1b505a6SMarkus Niebel err_force_master:
1135e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
1136e1b505a6SMarkus Niebel 	return result;
11376e4b8273SHubert Chaumette }
11386e4b8273SHubert Chaumette 
1139bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
1140bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
1141bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
1142bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
1143bff5b4b3SYuiko Oshino 
1144bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
1145bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
1146bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
1147bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
1148bff5b4b3SYuiko Oshino {
1149bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
1150bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
1151bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
1152bff5b4b3SYuiko Oshino 	int matches = 0;
1153bff5b4b3SYuiko Oshino 	u16 maxval;
1154bff5b4b3SYuiko Oshino 	u16 newval;
1155bff5b4b3SYuiko Oshino 	u16 mask;
1156bff5b4b3SYuiko Oshino 	int i;
1157bff5b4b3SYuiko Oshino 
1158bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
1159bff5b4b3SYuiko Oshino 	if (field_sz == 5)
1160bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
1161bff5b4b3SYuiko Oshino 	else
1162bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
1163bff5b4b3SYuiko Oshino 
1164bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1165bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
1166bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
1167bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
1168bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
1169bff5b4b3SYuiko Oshino 				skewval = skewmax;
1170bff5b4b3SYuiko Oshino 
1171bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
1172bff5b4b3SYuiko Oshino 			matches++;
1173bff5b4b3SYuiko Oshino 		}
1174bff5b4b3SYuiko Oshino 
1175bff5b4b3SYuiko Oshino 	if (!matches)
1176bff5b4b3SYuiko Oshino 		return 0;
1177bff5b4b3SYuiko Oshino 
1178bff5b4b3SYuiko Oshino 	if (matches < numfields)
11799b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
1180bff5b4b3SYuiko Oshino 	else
1181bff5b4b3SYuiko Oshino 		newval = 0;
1182bff5b4b3SYuiko Oshino 
1183bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
1184bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1185bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
1186bff5b4b3SYuiko Oshino 			mask = 0xffff;
1187bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
1188bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
1189bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
1190bff5b4b3SYuiko Oshino 					<< (field_sz * i));
1191bff5b4b3SYuiko Oshino 		}
1192bff5b4b3SYuiko Oshino 
11939b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
1194bff5b4b3SYuiko Oshino }
1195bff5b4b3SYuiko Oshino 
1196bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG	2
1197bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL		76
1198bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL		77
1199bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY	0
1200bd734a74SPhilippe Schenker 
1201bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
1202bd734a74SPhilippe Schenker {
1203a8f1a19dSHoratiu Vultur 	const struct kszphy_type *type = phydev->drv->driver_data;
1204bd734a74SPhilippe Schenker 	u16 rxcdll_val, txcdll_val;
1205bd734a74SPhilippe Schenker 	int ret;
1206bd734a74SPhilippe Schenker 
1207bd734a74SPhilippe Schenker 	switch (phydev->interface) {
1208bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII:
1209a8f1a19dSHoratiu Vultur 		rxcdll_val = type->disable_dll_rx_bit;
1210a8f1a19dSHoratiu Vultur 		txcdll_val = type->disable_dll_tx_bit;
1211bd734a74SPhilippe Schenker 		break;
1212bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_ID:
1213bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1214bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1215bd734a74SPhilippe Schenker 		break;
1216bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_RXID:
1217bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1218a8f1a19dSHoratiu Vultur 		txcdll_val = type->disable_dll_tx_bit;
1219bd734a74SPhilippe Schenker 		break;
1220bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_TXID:
1221a8f1a19dSHoratiu Vultur 		rxcdll_val = type->disable_dll_rx_bit;
1222bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1223bd734a74SPhilippe Schenker 		break;
1224bd734a74SPhilippe Schenker 	default:
1225bd734a74SPhilippe Schenker 		return 0;
1226bd734a74SPhilippe Schenker 	}
1227bd734a74SPhilippe Schenker 
1228bd734a74SPhilippe Schenker 	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1229a8f1a19dSHoratiu Vultur 			     KSZ9131RN_RXC_DLL_CTRL, type->disable_dll_mask,
1230bd734a74SPhilippe Schenker 			     rxcdll_val);
1231bd734a74SPhilippe Schenker 	if (ret < 0)
1232bd734a74SPhilippe Schenker 		return ret;
1233bd734a74SPhilippe Schenker 
1234bd734a74SPhilippe Schenker 	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1235a8f1a19dSHoratiu Vultur 			      KSZ9131RN_TXC_DLL_CTRL, type->disable_dll_mask,
1236bd734a74SPhilippe Schenker 			      txcdll_val);
1237bd734a74SPhilippe Schenker }
1238bd734a74SPhilippe Schenker 
12390316c7e6SFrancesco Dolcini /* Silicon Errata DS80000693B
12400316c7e6SFrancesco Dolcini  *
12410316c7e6SFrancesco Dolcini  * When LEDs are configured in Individual Mode, LED1 is ON in a no-link
12420316c7e6SFrancesco Dolcini  * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves
12430316c7e6SFrancesco Dolcini  * according to the datasheet (off if there is no link).
12440316c7e6SFrancesco Dolcini  */
12450316c7e6SFrancesco Dolcini static int ksz9131_led_errata(struct phy_device *phydev)
12460316c7e6SFrancesco Dolcini {
12470316c7e6SFrancesco Dolcini 	int reg;
12480316c7e6SFrancesco Dolcini 
12490316c7e6SFrancesco Dolcini 	reg = phy_read_mmd(phydev, 2, 0);
12500316c7e6SFrancesco Dolcini 	if (reg < 0)
12510316c7e6SFrancesco Dolcini 		return reg;
12520316c7e6SFrancesco Dolcini 
12530316c7e6SFrancesco Dolcini 	if (!(reg & BIT(4)))
12540316c7e6SFrancesco Dolcini 		return 0;
12550316c7e6SFrancesco Dolcini 
12560316c7e6SFrancesco Dolcini 	return phy_set_bits(phydev, 0x1e, BIT(9));
12570316c7e6SFrancesco Dolcini }
12580316c7e6SFrancesco Dolcini 
1259bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
1260bff5b4b3SYuiko Oshino {
1261ce4f8afdSColin Ian King 	struct device_node *of_node;
1262bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
1263bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
1264bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
1265bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
1266bff5b4b3SYuiko Oshino 	};
1267bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
1268bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
1269bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
1270bff5b4b3SYuiko Oshino 	};
1271bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
1272bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
1273bff5b4b3SYuiko Oshino 	int ret;
1274bff5b4b3SYuiko Oshino 
1275bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
1276bff5b4b3SYuiko Oshino 	do {
1277bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
1278bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
1279bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
1280bff5b4b3SYuiko Oshino 
1281bff5b4b3SYuiko Oshino 	if (!of_node)
1282bff5b4b3SYuiko Oshino 		return 0;
1283bff5b4b3SYuiko Oshino 
1284bd734a74SPhilippe Schenker 	if (phy_interface_is_rgmii(phydev)) {
1285bd734a74SPhilippe Schenker 		ret = ksz9131_config_rgmii_delay(phydev);
1286bd734a74SPhilippe Schenker 		if (ret < 0)
1287bd734a74SPhilippe Schenker 			return ret;
1288bd734a74SPhilippe Schenker 	}
1289bd734a74SPhilippe Schenker 
1290bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1291bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1292bff5b4b3SYuiko Oshino 					  clk_skews, 2);
1293bff5b4b3SYuiko Oshino 	if (ret < 0)
1294bff5b4b3SYuiko Oshino 		return ret;
1295bff5b4b3SYuiko Oshino 
1296bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1297bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1298bff5b4b3SYuiko Oshino 					  control_skews, 2);
1299bff5b4b3SYuiko Oshino 	if (ret < 0)
1300bff5b4b3SYuiko Oshino 		return ret;
1301bff5b4b3SYuiko Oshino 
1302bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1303bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1304bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
1305bff5b4b3SYuiko Oshino 	if (ret < 0)
1306bff5b4b3SYuiko Oshino 		return ret;
1307bff5b4b3SYuiko Oshino 
1308bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1309bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1310bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
1311bff5b4b3SYuiko Oshino 	if (ret < 0)
1312bff5b4b3SYuiko Oshino 		return ret;
1313bff5b4b3SYuiko Oshino 
13140316c7e6SFrancesco Dolcini 	ret = ksz9131_led_errata(phydev);
13150316c7e6SFrancesco Dolcini 	if (ret < 0)
13160316c7e6SFrancesco Dolcini 		return ret;
13170316c7e6SFrancesco Dolcini 
1318bff5b4b3SYuiko Oshino 	return 0;
1319bff5b4b3SYuiko Oshino }
1320bff5b4b3SYuiko Oshino 
1321b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDIX		0x1C
1322b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDI_SET	BIT(7)
1323b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDIX_SWAP_OFF	BIT(6)
1324b64e6a87SRaju Lakkaraju 
1325b64e6a87SRaju Lakkaraju static int ksz9131_mdix_update(struct phy_device *phydev)
1326b64e6a87SRaju Lakkaraju {
1327b64e6a87SRaju Lakkaraju 	int ret;
1328b64e6a87SRaju Lakkaraju 
1329b64e6a87SRaju Lakkaraju 	ret = phy_read(phydev, MII_KSZ9131_AUTO_MDIX);
1330b64e6a87SRaju Lakkaraju 	if (ret < 0)
1331b64e6a87SRaju Lakkaraju 		return ret;
1332b64e6a87SRaju Lakkaraju 
1333b64e6a87SRaju Lakkaraju 	if (ret & MII_KSZ9131_AUTO_MDIX_SWAP_OFF) {
1334b64e6a87SRaju Lakkaraju 		if (ret & MII_KSZ9131_AUTO_MDI_SET)
1335b64e6a87SRaju Lakkaraju 			phydev->mdix_ctrl = ETH_TP_MDI;
1336b64e6a87SRaju Lakkaraju 		else
1337b64e6a87SRaju Lakkaraju 			phydev->mdix_ctrl = ETH_TP_MDI_X;
1338b64e6a87SRaju Lakkaraju 	} else {
1339b64e6a87SRaju Lakkaraju 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1340b64e6a87SRaju Lakkaraju 	}
1341b64e6a87SRaju Lakkaraju 
1342b64e6a87SRaju Lakkaraju 	if (ret & MII_KSZ9131_AUTO_MDI_SET)
1343b64e6a87SRaju Lakkaraju 		phydev->mdix = ETH_TP_MDI;
1344b64e6a87SRaju Lakkaraju 	else
1345b64e6a87SRaju Lakkaraju 		phydev->mdix = ETH_TP_MDI_X;
1346b64e6a87SRaju Lakkaraju 
1347b64e6a87SRaju Lakkaraju 	return 0;
1348b64e6a87SRaju Lakkaraju }
1349b64e6a87SRaju Lakkaraju 
1350b64e6a87SRaju Lakkaraju static int ksz9131_config_mdix(struct phy_device *phydev, u8 ctrl)
1351b64e6a87SRaju Lakkaraju {
1352b64e6a87SRaju Lakkaraju 	u16 val;
1353b64e6a87SRaju Lakkaraju 
1354b64e6a87SRaju Lakkaraju 	switch (ctrl) {
1355b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI:
1356b64e6a87SRaju Lakkaraju 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1357b64e6a87SRaju Lakkaraju 		      MII_KSZ9131_AUTO_MDI_SET;
1358b64e6a87SRaju Lakkaraju 		break;
1359b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI_X:
1360b64e6a87SRaju Lakkaraju 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF;
1361b64e6a87SRaju Lakkaraju 		break;
1362b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI_AUTO:
1363b64e6a87SRaju Lakkaraju 		val = 0;
1364b64e6a87SRaju Lakkaraju 		break;
1365b64e6a87SRaju Lakkaraju 	default:
1366b64e6a87SRaju Lakkaraju 		return 0;
1367b64e6a87SRaju Lakkaraju 	}
1368b64e6a87SRaju Lakkaraju 
1369b64e6a87SRaju Lakkaraju 	return phy_modify(phydev, MII_KSZ9131_AUTO_MDIX,
1370b64e6a87SRaju Lakkaraju 			  MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1371b64e6a87SRaju Lakkaraju 			  MII_KSZ9131_AUTO_MDI_SET, val);
1372b64e6a87SRaju Lakkaraju }
1373b64e6a87SRaju Lakkaraju 
1374b64e6a87SRaju Lakkaraju static int ksz9131_read_status(struct phy_device *phydev)
1375b64e6a87SRaju Lakkaraju {
1376b64e6a87SRaju Lakkaraju 	int ret;
1377b64e6a87SRaju Lakkaraju 
1378b64e6a87SRaju Lakkaraju 	ret = ksz9131_mdix_update(phydev);
1379b64e6a87SRaju Lakkaraju 	if (ret < 0)
1380b64e6a87SRaju Lakkaraju 		return ret;
1381b64e6a87SRaju Lakkaraju 
1382b64e6a87SRaju Lakkaraju 	return genphy_read_status(phydev);
1383b64e6a87SRaju Lakkaraju }
1384b64e6a87SRaju Lakkaraju 
1385b64e6a87SRaju Lakkaraju static int ksz9131_config_aneg(struct phy_device *phydev)
1386b64e6a87SRaju Lakkaraju {
1387b64e6a87SRaju Lakkaraju 	int ret;
1388b64e6a87SRaju Lakkaraju 
1389b64e6a87SRaju Lakkaraju 	ret = ksz9131_config_mdix(phydev, phydev->mdix_ctrl);
1390b64e6a87SRaju Lakkaraju 	if (ret)
1391b64e6a87SRaju Lakkaraju 		return ret;
1392b64e6a87SRaju Lakkaraju 
1393b64e6a87SRaju Lakkaraju 	return genphy_config_aneg(phydev);
1394b64e6a87SRaju Lakkaraju }
1395b64e6a87SRaju Lakkaraju 
139648fb1994SOleksij Rempel static int ksz9477_get_features(struct phy_device *phydev)
139748fb1994SOleksij Rempel {
139848fb1994SOleksij Rempel 	int ret;
139948fb1994SOleksij Rempel 
140048fb1994SOleksij Rempel 	ret = genphy_read_abilities(phydev);
140148fb1994SOleksij Rempel 	if (ret)
140248fb1994SOleksij Rempel 		return ret;
140348fb1994SOleksij Rempel 
140448fb1994SOleksij Rempel 	/* The "EEE control and capability 1" (Register 3.20) seems to be
140548fb1994SOleksij Rempel 	 * influenced by the "EEE advertisement 1" (Register 7.60). Changes
140648fb1994SOleksij Rempel 	 * on the 7.60 will affect 3.20. So, we need to construct our own list
140748fb1994SOleksij Rempel 	 * of caps.
140848fb1994SOleksij Rempel 	 * KSZ8563R should have 100BaseTX/Full only.
140948fb1994SOleksij Rempel 	 */
141048fb1994SOleksij Rempel 	linkmode_and(phydev->supported_eee, phydev->supported,
141148fb1994SOleksij Rempel 		     PHY_EEE_CAP1_FEATURES);
141248fb1994SOleksij Rempel 
141348fb1994SOleksij Rempel 	return 0;
141448fb1994SOleksij Rempel }
141548fb1994SOleksij Rempel 
141693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
141700aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
141800aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
141932d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
142093272e07SJean-Christophe PLAGNIOL-VILLARD {
142193272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
142293272e07SJean-Christophe PLAGNIOL-VILLARD 
142393272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
142493272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
142593272e07SJean-Christophe PLAGNIOL-VILLARD 
142693272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
142793272e07SJean-Christophe PLAGNIOL-VILLARD 
142893272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
142993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
143093272e07SJean-Christophe PLAGNIOL-VILLARD 	else
143193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
143293272e07SJean-Christophe PLAGNIOL-VILLARD 
143393272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
143493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
143593272e07SJean-Christophe PLAGNIOL-VILLARD 	else
143693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
143793272e07SJean-Christophe PLAGNIOL-VILLARD 
143893272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
143993272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
144093272e07SJean-Christophe PLAGNIOL-VILLARD 
144193272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
144293272e07SJean-Christophe PLAGNIOL-VILLARD }
144393272e07SJean-Christophe PLAGNIOL-VILLARD 
14443aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
14453aed3e2aSAntoine Tenart {
14463aed3e2aSAntoine Tenart 	int ret;
14473aed3e2aSAntoine Tenart 
14483aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
14493aed3e2aSAntoine Tenart 	if (ret < 0)
14503aed3e2aSAntoine Tenart 		return ret;
14513aed3e2aSAntoine Tenart 
14523aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
14533aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
14543aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
14553aed3e2aSAntoine Tenart 	 *
1456407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
1457407d8098SHans Andersson 	 *
14583aed3e2aSAntoine Tenart 	 * Workaround:
14593aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
14603aed3e2aSAntoine Tenart 	 */
14613aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
14623aed3e2aSAntoine Tenart 
14633aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
14643aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
14653aed3e2aSAntoine Tenart 	 */
14663aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
14673aed3e2aSAntoine Tenart 
14683aed3e2aSAntoine Tenart 	return 0;
14693aed3e2aSAntoine Tenart }
14703aed3e2aSAntoine Tenart 
1471d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
1472d2fd719bSNathan Sullivan {
1473d2fd719bSNathan Sullivan 	int err;
1474d2fd719bSNathan Sullivan 	int regval;
1475d2fd719bSNathan Sullivan 
1476d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
1477d2fd719bSNathan Sullivan 	if (err)
1478d2fd719bSNathan Sullivan 		return err;
1479d2fd719bSNathan Sullivan 
1480d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
1481d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
1482d2fd719bSNathan Sullivan 	 */
1483d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
1484d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
1485d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
1486d2fd719bSNathan Sullivan 		phydev->link = 0;
1487b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
1488b866203dSZach Brown 			phydev->drv->config_intr(phydev);
1489c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
1490d2fd719bSNathan Sullivan 	}
1491d2fd719bSNathan Sullivan 
1492d2fd719bSNathan Sullivan 	return 0;
1493d2fd719bSNathan Sullivan }
1494d2fd719bSNathan Sullivan 
149558389c00SMarek Vasut static int ksz9x31_cable_test_start(struct phy_device *phydev)
149658389c00SMarek Vasut {
149758389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
149858389c00SMarek Vasut 	int ret;
149958389c00SMarek Vasut 
150058389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
150158389c00SMarek Vasut 	 * Prior to running the cable diagnostics, Auto-negotiation should
150258389c00SMarek Vasut 	 * be disabled, full duplex set and the link speed set to 1000Mbps
150358389c00SMarek Vasut 	 * via the Basic Control Register.
150458389c00SMarek Vasut 	 */
150558389c00SMarek Vasut 	ret = phy_modify(phydev, MII_BMCR,
150658389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX |
150758389c00SMarek Vasut 			 BMCR_ANENABLE | BMCR_SPEED100,
150858389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX);
150958389c00SMarek Vasut 	if (ret)
151058389c00SMarek Vasut 		return ret;
151158389c00SMarek Vasut 
151258389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
151358389c00SMarek Vasut 	 * The Master-Slave configuration should be set to Slave by writing
151458389c00SMarek Vasut 	 * a value of 0x1000 to the Auto-Negotiation Master Slave Control
151558389c00SMarek Vasut 	 * Register.
151658389c00SMarek Vasut 	 */
151758389c00SMarek Vasut 	ret = phy_read(phydev, MII_CTRL1000);
151858389c00SMarek Vasut 	if (ret < 0)
151958389c00SMarek Vasut 		return ret;
152058389c00SMarek Vasut 
152158389c00SMarek Vasut 	/* Cache these bits, they need to be restored once LinkMD finishes. */
152258389c00SMarek Vasut 	priv->vct_ctrl1000 = ret & (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
152358389c00SMarek Vasut 	ret &= ~(CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
152458389c00SMarek Vasut 	ret |= CTL1000_ENABLE_MASTER;
152558389c00SMarek Vasut 
152658389c00SMarek Vasut 	return phy_write(phydev, MII_CTRL1000, ret);
152758389c00SMarek Vasut }
152858389c00SMarek Vasut 
152958389c00SMarek Vasut static int ksz9x31_cable_test_result_trans(u16 status)
153058389c00SMarek Vasut {
153158389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
153258389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_NORMAL:
153358389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
153458389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
153558389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
153658389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
153758389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
153858389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_FAIL:
153958389c00SMarek Vasut 		fallthrough;
154058389c00SMarek Vasut 	default:
154158389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
154258389c00SMarek Vasut 	}
154358389c00SMarek Vasut }
154458389c00SMarek Vasut 
154558389c00SMarek Vasut static bool ksz9x31_cable_test_failed(u16 status)
154658389c00SMarek Vasut {
154758389c00SMarek Vasut 	int stat = FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status);
154858389c00SMarek Vasut 
154958389c00SMarek Vasut 	return stat == KSZ9x31_LMD_VCT_ST_FAIL;
155058389c00SMarek Vasut }
155158389c00SMarek Vasut 
155258389c00SMarek Vasut static bool ksz9x31_cable_test_fault_length_valid(u16 status)
155358389c00SMarek Vasut {
155458389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
155558389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
155658389c00SMarek Vasut 		fallthrough;
155758389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
155858389c00SMarek Vasut 		return true;
155958389c00SMarek Vasut 	}
156058389c00SMarek Vasut 	return false;
156158389c00SMarek Vasut }
156258389c00SMarek Vasut 
156358389c00SMarek Vasut static int ksz9x31_cable_test_fault_length(struct phy_device *phydev, u16 stat)
156458389c00SMarek Vasut {
156558389c00SMarek Vasut 	int dt = FIELD_GET(KSZ9x31_LMD_VCT_DATA_MASK, stat);
156658389c00SMarek Vasut 
156758389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
156858389c00SMarek Vasut 	 *
156958389c00SMarek Vasut 	 * distance to fault = (VCT_DATA - 22) * 4 / cable propagation velocity
157058389c00SMarek Vasut 	 */
157158389c00SMarek Vasut 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) == PHY_ID_KSZ9131)
157258389c00SMarek Vasut 		dt = clamp(dt - 22, 0, 255);
157358389c00SMarek Vasut 
157458389c00SMarek Vasut 	return (dt * 400) / 10;
157558389c00SMarek Vasut }
157658389c00SMarek Vasut 
157758389c00SMarek Vasut static int ksz9x31_cable_test_wait_for_completion(struct phy_device *phydev)
157858389c00SMarek Vasut {
157958389c00SMarek Vasut 	int val, ret;
158058389c00SMarek Vasut 
158158389c00SMarek Vasut 	ret = phy_read_poll_timeout(phydev, KSZ9x31_LMD, val,
158258389c00SMarek Vasut 				    !(val & KSZ9x31_LMD_VCT_EN),
158358389c00SMarek Vasut 				    30000, 100000, true);
158458389c00SMarek Vasut 
158558389c00SMarek Vasut 	return ret < 0 ? ret : 0;
158658389c00SMarek Vasut }
158758389c00SMarek Vasut 
158858389c00SMarek Vasut static int ksz9x31_cable_test_get_pair(int pair)
158958389c00SMarek Vasut {
159058389c00SMarek Vasut 	static const int ethtool_pair[] = {
159158389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_A,
159258389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_B,
159358389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_C,
159458389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_D,
159558389c00SMarek Vasut 	};
159658389c00SMarek Vasut 
159758389c00SMarek Vasut 	return ethtool_pair[pair];
159858389c00SMarek Vasut }
159958389c00SMarek Vasut 
160058389c00SMarek Vasut static int ksz9x31_cable_test_one_pair(struct phy_device *phydev, int pair)
160158389c00SMarek Vasut {
160258389c00SMarek Vasut 	int ret, val;
160358389c00SMarek Vasut 
160458389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
160558389c00SMarek Vasut 	 * To test each individual cable pair, set the cable pair in the Cable
160658389c00SMarek Vasut 	 * Diagnostics Test Pair (VCT_PAIR[1:0]) field of the LinkMD Cable
160758389c00SMarek Vasut 	 * Diagnostic Register, along with setting the Cable Diagnostics Test
160858389c00SMarek Vasut 	 * Enable (VCT_EN) bit. The Cable Diagnostics Test Enable (VCT_EN) bit
160958389c00SMarek Vasut 	 * will self clear when the test is concluded.
161058389c00SMarek Vasut 	 */
161158389c00SMarek Vasut 	ret = phy_write(phydev, KSZ9x31_LMD,
161258389c00SMarek Vasut 			KSZ9x31_LMD_VCT_EN | KSZ9x31_LMD_VCT_PAIR(pair));
161358389c00SMarek Vasut 	if (ret)
161458389c00SMarek Vasut 		return ret;
161558389c00SMarek Vasut 
161658389c00SMarek Vasut 	ret = ksz9x31_cable_test_wait_for_completion(phydev);
161758389c00SMarek Vasut 	if (ret)
161858389c00SMarek Vasut 		return ret;
161958389c00SMarek Vasut 
162058389c00SMarek Vasut 	val = phy_read(phydev, KSZ9x31_LMD);
162158389c00SMarek Vasut 	if (val < 0)
162258389c00SMarek Vasut 		return val;
162358389c00SMarek Vasut 
162458389c00SMarek Vasut 	if (ksz9x31_cable_test_failed(val))
162558389c00SMarek Vasut 		return -EAGAIN;
162658389c00SMarek Vasut 
162758389c00SMarek Vasut 	ret = ethnl_cable_test_result(phydev,
162858389c00SMarek Vasut 				      ksz9x31_cable_test_get_pair(pair),
162958389c00SMarek Vasut 				      ksz9x31_cable_test_result_trans(val));
163058389c00SMarek Vasut 	if (ret)
163158389c00SMarek Vasut 		return ret;
163258389c00SMarek Vasut 
163358389c00SMarek Vasut 	if (!ksz9x31_cable_test_fault_length_valid(val))
163458389c00SMarek Vasut 		return 0;
163558389c00SMarek Vasut 
163658389c00SMarek Vasut 	return ethnl_cable_test_fault_length(phydev,
163758389c00SMarek Vasut 					     ksz9x31_cable_test_get_pair(pair),
163858389c00SMarek Vasut 					     ksz9x31_cable_test_fault_length(phydev, val));
163958389c00SMarek Vasut }
164058389c00SMarek Vasut 
164158389c00SMarek Vasut static int ksz9x31_cable_test_get_status(struct phy_device *phydev,
164258389c00SMarek Vasut 					 bool *finished)
164358389c00SMarek Vasut {
164458389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
164558389c00SMarek Vasut 	unsigned long pair_mask = 0xf;
164658389c00SMarek Vasut 	int retries = 20;
164758389c00SMarek Vasut 	int pair, ret, rv;
164858389c00SMarek Vasut 
164958389c00SMarek Vasut 	*finished = false;
165058389c00SMarek Vasut 
165158389c00SMarek Vasut 	/* Try harder if link partner is active */
165258389c00SMarek Vasut 	while (pair_mask && retries--) {
165358389c00SMarek Vasut 		for_each_set_bit(pair, &pair_mask, 4) {
165458389c00SMarek Vasut 			ret = ksz9x31_cable_test_one_pair(phydev, pair);
165558389c00SMarek Vasut 			if (ret == -EAGAIN)
165658389c00SMarek Vasut 				continue;
165758389c00SMarek Vasut 			if (ret < 0)
165858389c00SMarek Vasut 				return ret;
165958389c00SMarek Vasut 			clear_bit(pair, &pair_mask);
166058389c00SMarek Vasut 		}
166158389c00SMarek Vasut 		/* If link partner is in autonegotiation mode it will send 2ms
166258389c00SMarek Vasut 		 * of FLPs with at least 6ms of silence.
166358389c00SMarek Vasut 		 * Add 2ms sleep to have better chances to hit this silence.
166458389c00SMarek Vasut 		 */
166558389c00SMarek Vasut 		if (pair_mask)
166658389c00SMarek Vasut 			usleep_range(2000, 3000);
166758389c00SMarek Vasut 	}
166858389c00SMarek Vasut 
166958389c00SMarek Vasut 	/* Report remaining unfinished pair result as unknown. */
167058389c00SMarek Vasut 	for_each_set_bit(pair, &pair_mask, 4) {
167158389c00SMarek Vasut 		ret = ethnl_cable_test_result(phydev,
167258389c00SMarek Vasut 					      ksz9x31_cable_test_get_pair(pair),
167358389c00SMarek Vasut 					      ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC);
167458389c00SMarek Vasut 	}
167558389c00SMarek Vasut 
167658389c00SMarek Vasut 	*finished = true;
167758389c00SMarek Vasut 
167858389c00SMarek Vasut 	/* Restore cached bits from before LinkMD got started. */
167958389c00SMarek Vasut 	rv = phy_modify(phydev, MII_CTRL1000,
168058389c00SMarek Vasut 			CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER,
168158389c00SMarek Vasut 			priv->vct_ctrl1000);
168258389c00SMarek Vasut 	if (rv)
168358389c00SMarek Vasut 		return rv;
168458389c00SMarek Vasut 
168558389c00SMarek Vasut 	return ret;
168658389c00SMarek Vasut }
168758389c00SMarek Vasut 
168893272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
168993272e07SJean-Christophe PLAGNIOL-VILLARD {
169093272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
169193272e07SJean-Christophe PLAGNIOL-VILLARD }
169293272e07SJean-Christophe PLAGNIOL-VILLARD 
169352939393SOleksij Rempel static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl)
169452939393SOleksij Rempel {
169552939393SOleksij Rempel 	u16 val;
169652939393SOleksij Rempel 
169752939393SOleksij Rempel 	switch (ctrl) {
169852939393SOleksij Rempel 	case ETH_TP_MDI:
169952939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX;
170052939393SOleksij Rempel 		break;
170152939393SOleksij Rempel 	case ETH_TP_MDI_X:
170252939393SOleksij Rempel 		/* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit
170352939393SOleksij Rempel 		 * counter intuitive, the "-X" in "1 = Force MDI" in the data
170452939393SOleksij Rempel 		 * sheet seems to be missing:
170552939393SOleksij Rempel 		 * 1 = Force MDI (sic!) (transmit on RX+/RX- pins)
170652939393SOleksij Rempel 		 * 0 = Normal operation (transmit on TX+/TX- pins)
170752939393SOleksij Rempel 		 */
170852939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI;
170952939393SOleksij Rempel 		break;
171052939393SOleksij Rempel 	case ETH_TP_MDI_AUTO:
171152939393SOleksij Rempel 		val = 0;
171252939393SOleksij Rempel 		break;
171352939393SOleksij Rempel 	default:
171452939393SOleksij Rempel 		return 0;
171552939393SOleksij Rempel 	}
171652939393SOleksij Rempel 
171752939393SOleksij Rempel 	return phy_modify(phydev, MII_BMCR,
171852939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI |
171952939393SOleksij Rempel 			  KSZ886X_BMCR_DISABLE_AUTO_MDIX,
172052939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | val);
172152939393SOleksij Rempel }
172252939393SOleksij Rempel 
172352939393SOleksij Rempel static int ksz886x_config_aneg(struct phy_device *phydev)
172452939393SOleksij Rempel {
172552939393SOleksij Rempel 	int ret;
172652939393SOleksij Rempel 
172752939393SOleksij Rempel 	ret = genphy_config_aneg(phydev);
172852939393SOleksij Rempel 	if (ret)
172952939393SOleksij Rempel 		return ret;
173052939393SOleksij Rempel 
173152939393SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
173252939393SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
173352939393SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
173452939393SOleksij Rempel 	 */
173552939393SOleksij Rempel 	return ksz886x_config_mdix(phydev, phydev->mdix_ctrl);
173652939393SOleksij Rempel }
173752939393SOleksij Rempel 
173852939393SOleksij Rempel static int ksz886x_mdix_update(struct phy_device *phydev)
173952939393SOleksij Rempel {
174052939393SOleksij Rempel 	int ret;
174152939393SOleksij Rempel 
174252939393SOleksij Rempel 	ret = phy_read(phydev, MII_BMCR);
174352939393SOleksij Rempel 	if (ret < 0)
174452939393SOleksij Rempel 		return ret;
174552939393SOleksij Rempel 
174652939393SOleksij Rempel 	if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) {
174752939393SOleksij Rempel 		if (ret & KSZ886X_BMCR_FORCE_MDI)
174852939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
174952939393SOleksij Rempel 		else
175052939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
175152939393SOleksij Rempel 	} else {
175252939393SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
175352939393SOleksij Rempel 	}
175452939393SOleksij Rempel 
175552939393SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL);
175652939393SOleksij Rempel 	if (ret < 0)
175752939393SOleksij Rempel 		return ret;
175852939393SOleksij Rempel 
175952939393SOleksij Rempel 	/* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */
176052939393SOleksij Rempel 	if (ret & KSZ886X_CTRL_MDIX_STAT)
176152939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
176252939393SOleksij Rempel 	else
176352939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
176452939393SOleksij Rempel 
176552939393SOleksij Rempel 	return 0;
176652939393SOleksij Rempel }
176752939393SOleksij Rempel 
176852939393SOleksij Rempel static int ksz886x_read_status(struct phy_device *phydev)
176952939393SOleksij Rempel {
177052939393SOleksij Rempel 	int ret;
177152939393SOleksij Rempel 
177252939393SOleksij Rempel 	ret = ksz886x_mdix_update(phydev);
177352939393SOleksij Rempel 	if (ret < 0)
177452939393SOleksij Rempel 		return ret;
177552939393SOleksij Rempel 
177652939393SOleksij Rempel 	return genphy_read_status(phydev);
177752939393SOleksij Rempel }
177852939393SOleksij Rempel 
17792b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
17802b2427d0SAndrew Lunn {
17812b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
17822b2427d0SAndrew Lunn }
17832b2427d0SAndrew Lunn 
17842b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
17852b2427d0SAndrew Lunn {
17862b2427d0SAndrew Lunn 	int i;
17872b2427d0SAndrew Lunn 
17882b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
1789fb3ceec1SWolfram Sang 		strscpy(data + i * ETH_GSTRING_LEN,
17902b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
17912b2427d0SAndrew Lunn 	}
17922b2427d0SAndrew Lunn }
17932b2427d0SAndrew Lunn 
17942b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
17952b2427d0SAndrew Lunn {
17962b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
17972b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
1798321b4d4bSAndrew Lunn 	int val;
1799321b4d4bSAndrew Lunn 	u64 ret;
18002b2427d0SAndrew Lunn 
18012b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
18022b2427d0SAndrew Lunn 	if (val < 0) {
18036c3442f5SJisheng Zhang 		ret = U64_MAX;
18042b2427d0SAndrew Lunn 	} else {
18052b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
18062b2427d0SAndrew Lunn 		priv->stats[i] += val;
1807321b4d4bSAndrew Lunn 		ret = priv->stats[i];
18082b2427d0SAndrew Lunn 	}
18092b2427d0SAndrew Lunn 
1810321b4d4bSAndrew Lunn 	return ret;
18112b2427d0SAndrew Lunn }
18122b2427d0SAndrew Lunn 
18132b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
18142b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
18152b2427d0SAndrew Lunn {
18162b2427d0SAndrew Lunn 	int i;
18172b2427d0SAndrew Lunn 
18182b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
18192b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
18202b2427d0SAndrew Lunn }
18212b2427d0SAndrew Lunn 
1822836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
1823836384d2SWenyou Yang {
1824836384d2SWenyou Yang 	/* Disable PHY Interrupts */
1825836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1826836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
1827836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1828836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1829836384d2SWenyou Yang 	}
1830836384d2SWenyou Yang 
1831836384d2SWenyou Yang 	return genphy_suspend(phydev);
1832836384d2SWenyou Yang }
1833836384d2SWenyou Yang 
1834a516b7f7SDivya Koppera static void kszphy_parse_led_mode(struct phy_device *phydev)
1835a516b7f7SDivya Koppera {
1836a516b7f7SDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
1837a516b7f7SDivya Koppera 	const struct device_node *np = phydev->mdio.dev.of_node;
1838a516b7f7SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
1839a516b7f7SDivya Koppera 	int ret;
1840a516b7f7SDivya Koppera 
1841a516b7f7SDivya Koppera 	if (type && type->led_mode_reg) {
1842a516b7f7SDivya Koppera 		ret = of_property_read_u32(np, "micrel,led-mode",
1843a516b7f7SDivya Koppera 					   &priv->led_mode);
1844a516b7f7SDivya Koppera 
1845a516b7f7SDivya Koppera 		if (ret)
1846a516b7f7SDivya Koppera 			priv->led_mode = -1;
1847a516b7f7SDivya Koppera 
1848a516b7f7SDivya Koppera 		if (priv->led_mode > 3) {
1849a516b7f7SDivya Koppera 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
1850a516b7f7SDivya Koppera 				   priv->led_mode);
1851a516b7f7SDivya Koppera 			priv->led_mode = -1;
1852a516b7f7SDivya Koppera 		}
1853a516b7f7SDivya Koppera 	} else {
1854a516b7f7SDivya Koppera 		priv->led_mode = -1;
1855a516b7f7SDivya Koppera 	}
1856a516b7f7SDivya Koppera }
1857a516b7f7SDivya Koppera 
1858f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
1859f5aba91dSAlexandre Belloni {
186079e498a9SLeonard Crestez 	int ret;
186179e498a9SLeonard Crestez 
1862836384d2SWenyou Yang 	genphy_resume(phydev);
1863f5aba91dSAlexandre Belloni 
18646110dff7SOleksij Rempel 	/* After switching from power-down to normal mode, an internal global
18656110dff7SOleksij Rempel 	 * reset is automatically generated. Wait a minimum of 1 ms before
18666110dff7SOleksij Rempel 	 * read/write access to the PHY registers.
18676110dff7SOleksij Rempel 	 */
18686110dff7SOleksij Rempel 	usleep_range(1000, 2000);
18696110dff7SOleksij Rempel 
187079e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
187179e498a9SLeonard Crestez 	if (ret)
187279e498a9SLeonard Crestez 		return ret;
187379e498a9SLeonard Crestez 
1874836384d2SWenyou Yang 	/* Enable PHY Interrupts */
1875836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1876836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
1877836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1878836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1879836384d2SWenyou Yang 	}
1880f5aba91dSAlexandre Belloni 
1881f5aba91dSAlexandre Belloni 	return 0;
1882f5aba91dSAlexandre Belloni }
1883f5aba91dSAlexandre Belloni 
1884e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
1885e6a423a8SJohan Hovold {
1886e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
1887e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
1888e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
188963f44b2bSJohan Hovold 	struct clk *clk;
1890e6a423a8SJohan Hovold 
1891e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
1892e6a423a8SJohan Hovold 	if (!priv)
1893e6a423a8SJohan Hovold 		return -ENOMEM;
1894e6a423a8SJohan Hovold 
1895e6a423a8SJohan Hovold 	phydev->priv = priv;
1896e6a423a8SJohan Hovold 
1897e6a423a8SJohan Hovold 	priv->type = type;
1898e6a423a8SJohan Hovold 
1899a516b7f7SDivya Koppera 	kszphy_parse_led_mode(phydev);
1900e7a792e9SJohan Hovold 
1901e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
1902bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
1903bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
19041fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
190586dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
19061fadee0cSSascha Hauer 
1907f2ef6f75SFabio Estevam 		if (type)
190863f44b2bSJohan Hovold 			priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
190986dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
191086dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
191163f44b2bSJohan Hovold 
19121fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
191386dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
19141fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
191586dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
19161fadee0cSSascha Hauer 		} else {
191772ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
191872ba48beSAndrew Lunn 				   rate);
19191fadee0cSSascha Hauer 			return -EINVAL;
19201fadee0cSSascha Hauer 		}
19211fadee0cSSascha Hauer 	}
19221fadee0cSSascha Hauer 
19234217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev))
19244217a64eSMichael Walle 		phydev->port = PORT_FIBRE;
19254217a64eSMichael Walle 
192663f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
192763f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
192863f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
192963f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
193063f44b2bSJohan Hovold 	}
193163f44b2bSJohan Hovold 
193263f44b2bSJohan Hovold 	return 0;
19331fadee0cSSascha Hauer }
19341fadee0cSSascha Hauer 
193521b688daSDivya Koppera static int lan8814_cable_test_start(struct phy_device *phydev)
193621b688daSDivya Koppera {
193721b688daSDivya Koppera 	/* If autoneg is enabled, we won't be able to test cross pair
193821b688daSDivya Koppera 	 * short. In this case, the PHY will "detect" a link and
193921b688daSDivya Koppera 	 * confuse the internal state machine - disable auto neg here.
194021b688daSDivya Koppera 	 * Set the speed to 1000mbit and full duplex.
194121b688daSDivya Koppera 	 */
194221b688daSDivya Koppera 	return phy_modify(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100,
194321b688daSDivya Koppera 			  BMCR_SPEED1000 | BMCR_FULLDPLX);
194421b688daSDivya Koppera }
194521b688daSDivya Koppera 
194649011e0cSOleksij Rempel static int ksz886x_cable_test_start(struct phy_device *phydev)
194749011e0cSOleksij Rempel {
194849011e0cSOleksij Rempel 	if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA)
194949011e0cSOleksij Rempel 		return -EOPNOTSUPP;
195049011e0cSOleksij Rempel 
195149011e0cSOleksij Rempel 	/* If autoneg is enabled, we won't be able to test cross pair
195249011e0cSOleksij Rempel 	 * short. In this case, the PHY will "detect" a link and
195349011e0cSOleksij Rempel 	 * confuse the internal state machine - disable auto neg here.
195449011e0cSOleksij Rempel 	 * If autoneg is disabled, we should set the speed to 10mbit.
195549011e0cSOleksij Rempel 	 */
195649011e0cSOleksij Rempel 	return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100);
195749011e0cSOleksij Rempel }
195849011e0cSOleksij Rempel 
1959fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_result_trans(u16 status, u16 mask)
196049011e0cSOleksij Rempel {
196121b688daSDivya Koppera 	switch (FIELD_GET(mask, status)) {
196249011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_NORMAL:
196349011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
196449011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
196549011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
196649011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
196749011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
196849011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_FAIL:
196949011e0cSOleksij Rempel 		fallthrough;
197049011e0cSOleksij Rempel 	default:
197149011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
197249011e0cSOleksij Rempel 	}
197349011e0cSOleksij Rempel }
197449011e0cSOleksij Rempel 
1975fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_failed(u16 status, u16 mask)
197649011e0cSOleksij Rempel {
197721b688daSDivya Koppera 	return FIELD_GET(mask, status) ==
197849011e0cSOleksij Rempel 		KSZ8081_LMD_STAT_FAIL;
197949011e0cSOleksij Rempel }
198049011e0cSOleksij Rempel 
1981fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_fault_length_valid(u16 status, u16 mask)
198249011e0cSOleksij Rempel {
198321b688daSDivya Koppera 	switch (FIELD_GET(mask, status)) {
198449011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
198549011e0cSOleksij Rempel 		fallthrough;
198649011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
198749011e0cSOleksij Rempel 		return true;
198849011e0cSOleksij Rempel 	}
198949011e0cSOleksij Rempel 	return false;
199049011e0cSOleksij Rempel }
199149011e0cSOleksij Rempel 
1992fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_fault_length(struct phy_device *phydev,
1993fa182ea2SDivya Koppera 							   u16 status, u16 data_mask)
199449011e0cSOleksij Rempel {
199549011e0cSOleksij Rempel 	int dt;
199649011e0cSOleksij Rempel 
199749011e0cSOleksij Rempel 	/* According to the data sheet the distance to the fault is
199821b688daSDivya Koppera 	 * DELTA_TIME * 0.4 meters for ksz phys.
199921b688daSDivya Koppera 	 * (DELTA_TIME - 22) * 0.8 for lan8814 phy.
200049011e0cSOleksij Rempel 	 */
200121b688daSDivya Koppera 	dt = FIELD_GET(data_mask, status);
200249011e0cSOleksij Rempel 
200321b688daSDivya Koppera 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) == PHY_ID_LAN8814)
200421b688daSDivya Koppera 		return ((dt - 22) * 800) / 10;
200521b688daSDivya Koppera 	else
200649011e0cSOleksij Rempel 		return (dt * 400) / 10;
200749011e0cSOleksij Rempel }
200849011e0cSOleksij Rempel 
200949011e0cSOleksij Rempel static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev)
201049011e0cSOleksij Rempel {
201121b688daSDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
201249011e0cSOleksij Rempel 	int val, ret;
201349011e0cSOleksij Rempel 
201421b688daSDivya Koppera 	ret = phy_read_poll_timeout(phydev, type->cable_diag_reg, val,
201549011e0cSOleksij Rempel 				    !(val & KSZ8081_LMD_ENABLE_TEST),
201649011e0cSOleksij Rempel 				    30000, 100000, true);
201749011e0cSOleksij Rempel 
201849011e0cSOleksij Rempel 	return ret < 0 ? ret : 0;
201949011e0cSOleksij Rempel }
202049011e0cSOleksij Rempel 
202121b688daSDivya Koppera static int lan8814_cable_test_one_pair(struct phy_device *phydev, int pair)
202221b688daSDivya Koppera {
202321b688daSDivya Koppera 	static const int ethtool_pair[] = { ETHTOOL_A_CABLE_PAIR_A,
202421b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_B,
202521b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_C,
202621b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_D,
202721b688daSDivya Koppera 					  };
202821b688daSDivya Koppera 	u32 fault_length;
202921b688daSDivya Koppera 	int ret;
203021b688daSDivya Koppera 	int val;
203121b688daSDivya Koppera 
203221b688daSDivya Koppera 	val = KSZ8081_LMD_ENABLE_TEST;
203321b688daSDivya Koppera 	val = val | (pair << LAN8814_PAIR_BIT_SHIFT);
203421b688daSDivya Koppera 
203521b688daSDivya Koppera 	ret = phy_write(phydev, LAN8814_CABLE_DIAG, val);
203621b688daSDivya Koppera 	if (ret < 0)
203721b688daSDivya Koppera 		return ret;
203821b688daSDivya Koppera 
203921b688daSDivya Koppera 	ret = ksz886x_cable_test_wait_for_completion(phydev);
204021b688daSDivya Koppera 	if (ret)
204121b688daSDivya Koppera 		return ret;
204221b688daSDivya Koppera 
204321b688daSDivya Koppera 	val = phy_read(phydev, LAN8814_CABLE_DIAG);
204421b688daSDivya Koppera 	if (val < 0)
204521b688daSDivya Koppera 		return val;
204621b688daSDivya Koppera 
204721b688daSDivya Koppera 	if (ksz886x_cable_test_failed(val, LAN8814_CABLE_DIAG_STAT_MASK))
204821b688daSDivya Koppera 		return -EAGAIN;
204921b688daSDivya Koppera 
205021b688daSDivya Koppera 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
205121b688daSDivya Koppera 				      ksz886x_cable_test_result_trans(val,
205221b688daSDivya Koppera 								      LAN8814_CABLE_DIAG_STAT_MASK
205321b688daSDivya Koppera 								      ));
205421b688daSDivya Koppera 	if (ret)
205521b688daSDivya Koppera 		return ret;
205621b688daSDivya Koppera 
205721b688daSDivya Koppera 	if (!ksz886x_cable_test_fault_length_valid(val, LAN8814_CABLE_DIAG_STAT_MASK))
205821b688daSDivya Koppera 		return 0;
205921b688daSDivya Koppera 
206021b688daSDivya Koppera 	fault_length = ksz886x_cable_test_fault_length(phydev, val,
206121b688daSDivya Koppera 						       LAN8814_CABLE_DIAG_VCT_DATA_MASK);
206221b688daSDivya Koppera 
206321b688daSDivya Koppera 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
206421b688daSDivya Koppera }
206521b688daSDivya Koppera 
206649011e0cSOleksij Rempel static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair)
206749011e0cSOleksij Rempel {
206849011e0cSOleksij Rempel 	static const int ethtool_pair[] = {
206949011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_A,
207049011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_B,
207149011e0cSOleksij Rempel 	};
207249011e0cSOleksij Rempel 	int ret, val, mdix;
207321b688daSDivya Koppera 	u32 fault_length;
207449011e0cSOleksij Rempel 
207549011e0cSOleksij Rempel 	/* There is no way to choice the pair, like we do one ksz9031.
207649011e0cSOleksij Rempel 	 * We can workaround this limitation by using the MDI-X functionality.
207749011e0cSOleksij Rempel 	 */
207849011e0cSOleksij Rempel 	if (pair == 0)
207949011e0cSOleksij Rempel 		mdix = ETH_TP_MDI;
208049011e0cSOleksij Rempel 	else
208149011e0cSOleksij Rempel 		mdix = ETH_TP_MDI_X;
208249011e0cSOleksij Rempel 
208349011e0cSOleksij Rempel 	switch (phydev->phy_id & MICREL_PHY_ID_MASK) {
208449011e0cSOleksij Rempel 	case PHY_ID_KSZ8081:
208549011e0cSOleksij Rempel 		ret = ksz8081_config_mdix(phydev, mdix);
208649011e0cSOleksij Rempel 		break;
208749011e0cSOleksij Rempel 	case PHY_ID_KSZ886X:
208849011e0cSOleksij Rempel 		ret = ksz886x_config_mdix(phydev, mdix);
208949011e0cSOleksij Rempel 		break;
209049011e0cSOleksij Rempel 	default:
209149011e0cSOleksij Rempel 		ret = -ENODEV;
209249011e0cSOleksij Rempel 	}
209349011e0cSOleksij Rempel 
209449011e0cSOleksij Rempel 	if (ret)
209549011e0cSOleksij Rempel 		return ret;
209649011e0cSOleksij Rempel 
209749011e0cSOleksij Rempel 	/* Now we are ready to fire. This command will send a 100ns pulse
209849011e0cSOleksij Rempel 	 * to the pair.
209949011e0cSOleksij Rempel 	 */
210049011e0cSOleksij Rempel 	ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST);
210149011e0cSOleksij Rempel 	if (ret)
210249011e0cSOleksij Rempel 		return ret;
210349011e0cSOleksij Rempel 
210449011e0cSOleksij Rempel 	ret = ksz886x_cable_test_wait_for_completion(phydev);
210549011e0cSOleksij Rempel 	if (ret)
210649011e0cSOleksij Rempel 		return ret;
210749011e0cSOleksij Rempel 
210849011e0cSOleksij Rempel 	val = phy_read(phydev, KSZ8081_LMD);
210949011e0cSOleksij Rempel 	if (val < 0)
211049011e0cSOleksij Rempel 		return val;
211149011e0cSOleksij Rempel 
211221b688daSDivya Koppera 	if (ksz886x_cable_test_failed(val, KSZ8081_LMD_STAT_MASK))
211349011e0cSOleksij Rempel 		return -EAGAIN;
211449011e0cSOleksij Rempel 
211549011e0cSOleksij Rempel 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
211621b688daSDivya Koppera 				      ksz886x_cable_test_result_trans(val, KSZ8081_LMD_STAT_MASK));
211749011e0cSOleksij Rempel 	if (ret)
211849011e0cSOleksij Rempel 		return ret;
211949011e0cSOleksij Rempel 
212021b688daSDivya Koppera 	if (!ksz886x_cable_test_fault_length_valid(val, KSZ8081_LMD_STAT_MASK))
212149011e0cSOleksij Rempel 		return 0;
212249011e0cSOleksij Rempel 
212321b688daSDivya Koppera 	fault_length = ksz886x_cable_test_fault_length(phydev, val, KSZ8081_LMD_DELTA_TIME_MASK);
212421b688daSDivya Koppera 
212521b688daSDivya Koppera 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
212649011e0cSOleksij Rempel }
212749011e0cSOleksij Rempel 
212849011e0cSOleksij Rempel static int ksz886x_cable_test_get_status(struct phy_device *phydev,
212949011e0cSOleksij Rempel 					 bool *finished)
213049011e0cSOleksij Rempel {
213121b688daSDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
213221b688daSDivya Koppera 	unsigned long pair_mask = type->pair_mask;
213349011e0cSOleksij Rempel 	int retries = 20;
2134d50ede4fSDivya Koppera 	int ret = 0;
2135d50ede4fSDivya Koppera 	int pair;
213649011e0cSOleksij Rempel 
213749011e0cSOleksij Rempel 	*finished = false;
213849011e0cSOleksij Rempel 
213949011e0cSOleksij Rempel 	/* Try harder if link partner is active */
214049011e0cSOleksij Rempel 	while (pair_mask && retries--) {
214149011e0cSOleksij Rempel 		for_each_set_bit(pair, &pair_mask, 4) {
214221b688daSDivya Koppera 			if (type->cable_diag_reg == LAN8814_CABLE_DIAG)
214321b688daSDivya Koppera 				ret = lan8814_cable_test_one_pair(phydev, pair);
214421b688daSDivya Koppera 			else
214549011e0cSOleksij Rempel 				ret = ksz886x_cable_test_one_pair(phydev, pair);
214649011e0cSOleksij Rempel 			if (ret == -EAGAIN)
214749011e0cSOleksij Rempel 				continue;
214849011e0cSOleksij Rempel 			if (ret < 0)
214949011e0cSOleksij Rempel 				return ret;
215049011e0cSOleksij Rempel 			clear_bit(pair, &pair_mask);
215149011e0cSOleksij Rempel 		}
215249011e0cSOleksij Rempel 		/* If link partner is in autonegotiation mode it will send 2ms
215349011e0cSOleksij Rempel 		 * of FLPs with at least 6ms of silence.
215449011e0cSOleksij Rempel 		 * Add 2ms sleep to have better chances to hit this silence.
215549011e0cSOleksij Rempel 		 */
215649011e0cSOleksij Rempel 		if (pair_mask)
215749011e0cSOleksij Rempel 			msleep(2);
215849011e0cSOleksij Rempel 	}
215949011e0cSOleksij Rempel 
216049011e0cSOleksij Rempel 	*finished = true;
216149011e0cSOleksij Rempel 
216249011e0cSOleksij Rempel 	return ret;
216349011e0cSOleksij Rempel }
216449011e0cSOleksij Rempel 
21657c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CONTROL			0x16
21667c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA		0x17
21677c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC		0x4000
21687c2dcfa2SHoratiu Vultur 
21697467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET			0x43
21707467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET_BIT			BIT(0)
21717467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG		0x13
21727467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA	BIT(3)
21737467d716SHoratiu Vultur #define LAN8814_ALIGN_SWAP				0x4a
21747467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP			0x1
21757467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
21767467d716SHoratiu Vultur 
21777c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_SWAP				0x4a
21787c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP			0x1
21797c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
21807c2dcfa2SHoratiu Vultur #define LAN8814_CLOCK_MANAGEMENT			0xd
21817c2dcfa2SHoratiu Vultur #define LAN8814_LINK_QUALITY				0x8e
21827c2dcfa2SHoratiu Vultur 
21837c2dcfa2SHoratiu Vultur static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr)
21847c2dcfa2SHoratiu Vultur {
218512a4d677SWan Jiabing 	int data;
21867c2dcfa2SHoratiu Vultur 
21874488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
21884488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
21894488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
21904488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
21917c2dcfa2SHoratiu Vultur 		    (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC));
21924488f6b6SDivya Koppera 	data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA);
21934488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
21947c2dcfa2SHoratiu Vultur 
21957c2dcfa2SHoratiu Vultur 	return data;
21967c2dcfa2SHoratiu Vultur }
21977c2dcfa2SHoratiu Vultur 
21987c2dcfa2SHoratiu Vultur static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr,
21997c2dcfa2SHoratiu Vultur 				 u16 val)
22007c2dcfa2SHoratiu Vultur {
22014488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
22024488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
22034488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
22044488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
22054488f6b6SDivya Koppera 		    page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC);
22067c2dcfa2SHoratiu Vultur 
22074488f6b6SDivya Koppera 	val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val);
22084488f6b6SDivya Koppera 	if (val != 0)
22097c2dcfa2SHoratiu Vultur 		phydev_err(phydev, "Error: phy_write has returned error %d\n",
22107c2dcfa2SHoratiu Vultur 			   val);
22114488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
22127c2dcfa2SHoratiu Vultur 	return val;
22137c2dcfa2SHoratiu Vultur }
22147c2dcfa2SHoratiu Vultur 
2215ece19502SDivya Koppera static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable)
22167467d716SHoratiu Vultur {
2217ece19502SDivya Koppera 	u16 val = 0;
22187467d716SHoratiu Vultur 
2219ece19502SDivya Koppera 	if (enable)
2220ece19502SDivya Koppera 		val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ |
2221ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ |
2222ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_EN_ |
2223ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_;
22247467d716SHoratiu Vultur 
2225ece19502SDivya Koppera 	return lanphy_write_page_reg(phydev, 5, PTP_TSU_INT_EN, val);
2226ece19502SDivya Koppera }
22277467d716SHoratiu Vultur 
2228ece19502SDivya Koppera static void lan8814_ptp_rx_ts_get(struct phy_device *phydev,
2229ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2230ece19502SDivya Koppera {
2231ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_HI);
2232ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2233ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_LO);
2234ece19502SDivya Koppera 
2235ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_HI);
2236ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2237ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_LO);
2238ece19502SDivya Koppera 
2239ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_RX_MSG_HEADER2);
2240ece19502SDivya Koppera }
2241ece19502SDivya Koppera 
2242ece19502SDivya Koppera static void lan8814_ptp_tx_ts_get(struct phy_device *phydev,
2243ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2244ece19502SDivya Koppera {
2245ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_HI);
2246ece19502SDivya Koppera 	*seconds = *seconds << 16 |
2247ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_LO);
2248ece19502SDivya Koppera 
2249ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_HI);
2250ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2251ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_LO);
2252ece19502SDivya Koppera 
2253ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_TX_MSG_HEADER2);
2254ece19502SDivya Koppera }
2255ece19502SDivya Koppera 
2256ece19502SDivya Koppera static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct ethtool_ts_info *info)
2257ece19502SDivya Koppera {
2258ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2259ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2260ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2261ece19502SDivya Koppera 
2262ece19502SDivya Koppera 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
2263ece19502SDivya Koppera 				SOF_TIMESTAMPING_RX_HARDWARE |
2264ece19502SDivya Koppera 				SOF_TIMESTAMPING_RAW_HARDWARE;
2265ece19502SDivya Koppera 
2266ece19502SDivya Koppera 	info->phc_index = ptp_clock_index(shared->ptp_clock);
2267ece19502SDivya Koppera 
2268ece19502SDivya Koppera 	info->tx_types =
2269ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_OFF) |
2270ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ON) |
2271ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
2272ece19502SDivya Koppera 
2273ece19502SDivya Koppera 	info->rx_filters =
2274ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_NONE) |
2275ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
2276ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
2277ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
2278ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
22797467d716SHoratiu Vultur 
22807467d716SHoratiu Vultur 	return 0;
22817467d716SHoratiu Vultur }
22827467d716SHoratiu Vultur 
2283ece19502SDivya Koppera static void lan8814_flush_fifo(struct phy_device *phydev, bool egress)
2284ece19502SDivya Koppera {
2285ece19502SDivya Koppera 	int i;
2286ece19502SDivya Koppera 
2287ece19502SDivya Koppera 	for (i = 0; i < FIFO_SIZE; ++i)
2288ece19502SDivya Koppera 		lanphy_read_page_reg(phydev, 5,
2289ece19502SDivya Koppera 				     egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2);
2290ece19502SDivya Koppera 
2291ece19502SDivya Koppera 	/* Read to clear overflow status bit */
2292ece19502SDivya Koppera 	lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
2293ece19502SDivya Koppera }
2294ece19502SDivya Koppera 
2295ece19502SDivya Koppera static int lan8814_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
2296ece19502SDivya Koppera {
2297ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2298ece19502SDivya Koppera 			  container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2299ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2300ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2301ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2302ece19502SDivya Koppera 	struct hwtstamp_config config;
2303ece19502SDivya Koppera 	int txcfg = 0, rxcfg = 0;
2304ece19502SDivya Koppera 	int pkt_ts_enable;
2305ece19502SDivya Koppera 
2306ece19502SDivya Koppera 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
2307ece19502SDivya Koppera 		return -EFAULT;
2308ece19502SDivya Koppera 
2309ece19502SDivya Koppera 	ptp_priv->hwts_tx_type = config.tx_type;
2310ece19502SDivya Koppera 	ptp_priv->rx_filter = config.rx_filter;
2311ece19502SDivya Koppera 
2312ece19502SDivya Koppera 	switch (config.rx_filter) {
2313ece19502SDivya Koppera 	case HWTSTAMP_FILTER_NONE:
2314ece19502SDivya Koppera 		ptp_priv->layer = 0;
2315ece19502SDivya Koppera 		ptp_priv->version = 0;
2316ece19502SDivya Koppera 		break;
2317ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
2318ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
2319ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
2320ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4;
2321ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2322ece19502SDivya Koppera 		break;
2323ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
2324ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
2325ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
2326ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L2;
2327ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2328ece19502SDivya Koppera 		break;
2329ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
2330ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
2331ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
2332ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
2333ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2334ece19502SDivya Koppera 		break;
2335ece19502SDivya Koppera 	default:
2336ece19502SDivya Koppera 		return -ERANGE;
2337ece19502SDivya Koppera 	}
2338ece19502SDivya Koppera 
2339ece19502SDivya Koppera 	if (ptp_priv->layer & PTP_CLASS_L2) {
2340ece19502SDivya Koppera 		rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_;
2341ece19502SDivya Koppera 		txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_;
2342ece19502SDivya Koppera 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
2343ece19502SDivya Koppera 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
2344ece19502SDivya Koppera 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
2345ece19502SDivya Koppera 	}
2346ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_PARSE_CONFIG, rxcfg);
2347ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_PARSE_CONFIG, txcfg);
2348ece19502SDivya Koppera 
2349ece19502SDivya Koppera 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
2350ece19502SDivya Koppera 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
2351ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
2352ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
2353ece19502SDivya Koppera 
2354ece19502SDivya Koppera 	if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC)
2355ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_MOD,
2356ece19502SDivya Koppera 				      PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_);
2357ece19502SDivya Koppera 
2358ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2359ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, true);
2360ece19502SDivya Koppera 	else
2361ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, false);
2362ece19502SDivya Koppera 
2363ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2364ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2365ece19502SDivya Koppera 		shared->ref++;
2366ece19502SDivya Koppera 	else
2367ece19502SDivya Koppera 		shared->ref--;
2368ece19502SDivya Koppera 
2369ece19502SDivya Koppera 	if (shared->ref)
2370ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2371ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_ENABLE_);
2372ece19502SDivya Koppera 	else
2373ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2374ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_DISABLE_);
2375ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2376ece19502SDivya Koppera 
2377ece19502SDivya Koppera 	/* In case of multiple starts and stops, these needs to be cleared */
2378ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2379ece19502SDivya Koppera 		list_del(&rx_ts->list);
2380ece19502SDivya Koppera 		kfree(rx_ts);
2381ece19502SDivya Koppera 	}
2382ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->rx_queue);
2383ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->tx_queue);
2384ece19502SDivya Koppera 
2385ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, false);
2386ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, true);
2387ece19502SDivya Koppera 
2388ece19502SDivya Koppera 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0;
2389ece19502SDivya Koppera }
2390ece19502SDivya Koppera 
2391ece19502SDivya Koppera static void lan8814_txtstamp(struct mii_timestamper *mii_ts,
2392ece19502SDivya Koppera 			     struct sk_buff *skb, int type)
2393ece19502SDivya Koppera {
2394ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2395ece19502SDivya Koppera 
2396ece19502SDivya Koppera 	switch (ptp_priv->hwts_tx_type) {
2397ece19502SDivya Koppera 	case HWTSTAMP_TX_ONESTEP_SYNC:
23983914a9c0SKurt Kanzenbach 		if (ptp_msg_is_sync(skb, type)) {
2399ece19502SDivya Koppera 			kfree_skb(skb);
2400ece19502SDivya Koppera 			return;
2401ece19502SDivya Koppera 		}
2402ece19502SDivya Koppera 		fallthrough;
2403ece19502SDivya Koppera 	case HWTSTAMP_TX_ON:
2404ece19502SDivya Koppera 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2405ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->tx_queue, skb);
2406ece19502SDivya Koppera 		break;
2407ece19502SDivya Koppera 	case HWTSTAMP_TX_OFF:
2408ece19502SDivya Koppera 	default:
2409ece19502SDivya Koppera 		kfree_skb(skb);
2410ece19502SDivya Koppera 		break;
2411ece19502SDivya Koppera 	}
2412ece19502SDivya Koppera }
2413ece19502SDivya Koppera 
2414ece19502SDivya Koppera static void lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig)
2415ece19502SDivya Koppera {
2416ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2417ece19502SDivya Koppera 	u32 type;
2418ece19502SDivya Koppera 
2419ece19502SDivya Koppera 	skb_push(skb, ETH_HLEN);
2420ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2421ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2422ece19502SDivya Koppera 	skb_pull_inline(skb, ETH_HLEN);
2423ece19502SDivya Koppera 
2424ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2425ece19502SDivya Koppera }
2426ece19502SDivya Koppera 
2427cafc3662SHoratiu Vultur static bool lan8814_match_rx_skb(struct kszphy_ptp_priv *ptp_priv,
2428ece19502SDivya Koppera 				 struct sk_buff *skb)
2429ece19502SDivya Koppera {
2430ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2431ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2432ece19502SDivya Koppera 	unsigned long flags;
2433ece19502SDivya Koppera 	bool ret = false;
2434ece19502SDivya Koppera 	u16 skb_sig;
2435ece19502SDivya Koppera 
2436ece19502SDivya Koppera 	lan8814_get_sig_rx(skb, &skb_sig);
2437ece19502SDivya Koppera 
2438ece19502SDivya Koppera 	/* Iterate over all RX timestamps and match it with the received skbs */
2439ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2440ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2441ece19502SDivya Koppera 		/* Check if we found the signature we were looking for. */
2442ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2443ece19502SDivya Koppera 			continue;
2444ece19502SDivya Koppera 
2445ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2446ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2447ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds,
2448ece19502SDivya Koppera 						  rx_ts->nsec);
2449ece19502SDivya Koppera 		list_del(&rx_ts->list);
2450ece19502SDivya Koppera 		kfree(rx_ts);
2451ece19502SDivya Koppera 
2452ece19502SDivya Koppera 		ret = true;
2453ece19502SDivya Koppera 		break;
2454ece19502SDivya Koppera 	}
2455ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2456ece19502SDivya Koppera 
245767dbd6c0SSebastian Andrzej Siewior 	if (ret)
245867dbd6c0SSebastian Andrzej Siewior 		netif_rx(skb);
2459ece19502SDivya Koppera 	return ret;
2460ece19502SDivya Koppera }
2461ece19502SDivya Koppera 
2462ece19502SDivya Koppera static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type)
2463ece19502SDivya Koppera {
2464ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2465ece19502SDivya Koppera 			container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2466ece19502SDivya Koppera 
2467ece19502SDivya Koppera 	if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE ||
2468ece19502SDivya Koppera 	    type == PTP_CLASS_NONE)
2469ece19502SDivya Koppera 		return false;
2470ece19502SDivya Koppera 
2471ece19502SDivya Koppera 	if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0)
2472ece19502SDivya Koppera 		return false;
2473ece19502SDivya Koppera 
2474ece19502SDivya Koppera 	/* If we failed to match then add it to the queue for when the timestamp
2475ece19502SDivya Koppera 	 * will come
2476ece19502SDivya Koppera 	 */
2477cafc3662SHoratiu Vultur 	if (!lan8814_match_rx_skb(ptp_priv, skb))
2478ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->rx_queue, skb);
2479ece19502SDivya Koppera 
2480ece19502SDivya Koppera 	return true;
2481ece19502SDivya Koppera }
2482ece19502SDivya Koppera 
2483ece19502SDivya Koppera static void lan8814_ptp_clock_set(struct phy_device *phydev,
2484ece19502SDivya Koppera 				  u32 seconds, u32 nano_seconds)
2485ece19502SDivya Koppera {
2486ece19502SDivya Koppera 	u32 sec_low, sec_high, nsec_low, nsec_high;
2487ece19502SDivya Koppera 
2488ece19502SDivya Koppera 	sec_low = seconds & 0xffff;
2489ece19502SDivya Koppera 	sec_high = (seconds >> 16) & 0xffff;
2490ece19502SDivya Koppera 	nsec_low = nano_seconds & 0xffff;
2491ece19502SDivya Koppera 	nsec_high = (nano_seconds >> 16) & 0x3fff;
2492ece19502SDivya Koppera 
2493ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_LO, sec_low);
2494ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_MID, sec_high);
2495ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_LO, nsec_low);
2496ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_HI, nsec_high);
2497ece19502SDivya Koppera 
2498ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_LOAD_);
2499ece19502SDivya Koppera }
2500ece19502SDivya Koppera 
2501ece19502SDivya Koppera static void lan8814_ptp_clock_get(struct phy_device *phydev,
2502ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds)
2503ece19502SDivya Koppera {
2504ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_READ_);
2505ece19502SDivya Koppera 
2506ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_MID);
2507ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2508ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_LO);
2509ece19502SDivya Koppera 
2510ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_HI);
2511ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2512ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_LO);
2513ece19502SDivya Koppera }
2514ece19502SDivya Koppera 
2515ece19502SDivya Koppera static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci,
2516ece19502SDivya Koppera 				   struct timespec64 *ts)
2517ece19502SDivya Koppera {
2518ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2519ece19502SDivya Koppera 							  ptp_clock_info);
2520ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2521ece19502SDivya Koppera 	u32 nano_seconds;
2522ece19502SDivya Koppera 	u32 seconds;
2523ece19502SDivya Koppera 
2524ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2525ece19502SDivya Koppera 	lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds);
2526ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2527ece19502SDivya Koppera 	ts->tv_sec = seconds;
2528ece19502SDivya Koppera 	ts->tv_nsec = nano_seconds;
2529ece19502SDivya Koppera 
2530ece19502SDivya Koppera 	return 0;
2531ece19502SDivya Koppera }
2532ece19502SDivya Koppera 
2533ece19502SDivya Koppera static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci,
2534ece19502SDivya Koppera 				   const struct timespec64 *ts)
2535ece19502SDivya Koppera {
2536ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2537ece19502SDivya Koppera 							  ptp_clock_info);
2538ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2539ece19502SDivya Koppera 
2540ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2541ece19502SDivya Koppera 	lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec);
2542ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2543ece19502SDivya Koppera 
2544ece19502SDivya Koppera 	return 0;
2545ece19502SDivya Koppera }
2546ece19502SDivya Koppera 
2547ece19502SDivya Koppera static void lan8814_ptp_clock_step(struct phy_device *phydev,
2548ece19502SDivya Koppera 				   s64 time_step_ns)
2549ece19502SDivya Koppera {
2550ece19502SDivya Koppera 	u32 nano_seconds_step;
2551ece19502SDivya Koppera 	u64 abs_time_step_ns;
2552ece19502SDivya Koppera 	u32 unsigned_seconds;
2553ece19502SDivya Koppera 	u32 nano_seconds;
2554ece19502SDivya Koppera 	u32 remainder;
2555ece19502SDivya Koppera 	s32 seconds;
2556ece19502SDivya Koppera 
2557ece19502SDivya Koppera 	if (time_step_ns >  15000000000LL) {
2558ece19502SDivya Koppera 		/* convert to clock set */
2559ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2560ece19502SDivya Koppera 		unsigned_seconds += div_u64_rem(time_step_ns, 1000000000LL,
2561ece19502SDivya Koppera 						&remainder);
2562ece19502SDivya Koppera 		nano_seconds += remainder;
2563ece19502SDivya Koppera 		if (nano_seconds >= 1000000000) {
2564ece19502SDivya Koppera 			unsigned_seconds++;
2565ece19502SDivya Koppera 			nano_seconds -= 1000000000;
2566ece19502SDivya Koppera 		}
2567ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds, nano_seconds);
2568ece19502SDivya Koppera 		return;
2569ece19502SDivya Koppera 	} else if (time_step_ns < -15000000000LL) {
2570ece19502SDivya Koppera 		/* convert to clock set */
2571ece19502SDivya Koppera 		time_step_ns = -time_step_ns;
2572ece19502SDivya Koppera 
2573ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2574ece19502SDivya Koppera 		unsigned_seconds -= div_u64_rem(time_step_ns, 1000000000LL,
2575ece19502SDivya Koppera 						&remainder);
2576ece19502SDivya Koppera 		nano_seconds_step = remainder;
2577ece19502SDivya Koppera 		if (nano_seconds < nano_seconds_step) {
2578ece19502SDivya Koppera 			unsigned_seconds--;
2579ece19502SDivya Koppera 			nano_seconds += 1000000000;
2580ece19502SDivya Koppera 		}
2581ece19502SDivya Koppera 		nano_seconds -= nano_seconds_step;
2582ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds,
2583ece19502SDivya Koppera 				      nano_seconds);
2584ece19502SDivya Koppera 		return;
2585ece19502SDivya Koppera 	}
2586ece19502SDivya Koppera 
2587ece19502SDivya Koppera 	/* do clock step */
2588ece19502SDivya Koppera 	if (time_step_ns >= 0) {
2589ece19502SDivya Koppera 		abs_time_step_ns = (u64)time_step_ns;
2590ece19502SDivya Koppera 		seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000,
2591ece19502SDivya Koppera 					   &remainder);
2592ece19502SDivya Koppera 		nano_seconds = remainder;
2593ece19502SDivya Koppera 	} else {
2594ece19502SDivya Koppera 		abs_time_step_ns = (u64)(-time_step_ns);
2595ece19502SDivya Koppera 		seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000,
2596ece19502SDivya Koppera 			    &remainder));
2597ece19502SDivya Koppera 		nano_seconds = remainder;
2598ece19502SDivya Koppera 		if (nano_seconds > 0) {
2599ece19502SDivya Koppera 			/* subtracting nano seconds is not allowed
2600ece19502SDivya Koppera 			 * convert to subtracting from seconds,
2601ece19502SDivya Koppera 			 * and adding to nanoseconds
2602ece19502SDivya Koppera 			 */
2603ece19502SDivya Koppera 			seconds--;
2604ece19502SDivya Koppera 			nano_seconds = (1000000000 - nano_seconds);
2605ece19502SDivya Koppera 		}
2606ece19502SDivya Koppera 	}
2607ece19502SDivya Koppera 
2608ece19502SDivya Koppera 	if (nano_seconds > 0) {
2609ece19502SDivya Koppera 		/* add 8 ns to cover the likely normal increment */
2610ece19502SDivya Koppera 		nano_seconds += 8;
2611ece19502SDivya Koppera 	}
2612ece19502SDivya Koppera 
2613ece19502SDivya Koppera 	if (nano_seconds >= 1000000000) {
2614ece19502SDivya Koppera 		/* carry into seconds */
2615ece19502SDivya Koppera 		seconds++;
2616ece19502SDivya Koppera 		nano_seconds -= 1000000000;
2617ece19502SDivya Koppera 	}
2618ece19502SDivya Koppera 
2619ece19502SDivya Koppera 	while (seconds) {
2620ece19502SDivya Koppera 		if (seconds > 0) {
2621ece19502SDivya Koppera 			u32 adjustment_value = (u32)seconds;
2622ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2623ece19502SDivya Koppera 
2624ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2625ece19502SDivya Koppera 				adjustment_value = 0xF;
2626ece19502SDivya Koppera 
2627ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2628ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2629ece19502SDivya Koppera 
2630ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2631ece19502SDivya Koppera 					      adjustment_value_lo);
2632ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2633ece19502SDivya Koppera 					      PTP_LTC_STEP_ADJ_DIR_ |
2634ece19502SDivya Koppera 					      adjustment_value_hi);
2635ece19502SDivya Koppera 			seconds -= ((s32)adjustment_value);
2636ece19502SDivya Koppera 		} else {
2637ece19502SDivya Koppera 			u32 adjustment_value = (u32)(-seconds);
2638ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2639ece19502SDivya Koppera 
2640ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2641ece19502SDivya Koppera 				adjustment_value = 0xF;
2642ece19502SDivya Koppera 
2643ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2644ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2645ece19502SDivya Koppera 
2646ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2647ece19502SDivya Koppera 					      adjustment_value_lo);
2648ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2649ece19502SDivya Koppera 					      adjustment_value_hi);
2650ece19502SDivya Koppera 			seconds += ((s32)adjustment_value);
2651ece19502SDivya Koppera 		}
2652ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2653ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_SEC_);
2654ece19502SDivya Koppera 	}
2655ece19502SDivya Koppera 	if (nano_seconds) {
2656ece19502SDivya Koppera 		u16 nano_seconds_lo;
2657ece19502SDivya Koppera 		u16 nano_seconds_hi;
2658ece19502SDivya Koppera 
2659ece19502SDivya Koppera 		nano_seconds_lo = nano_seconds & 0xffff;
2660ece19502SDivya Koppera 		nano_seconds_hi = (nano_seconds >> 16) & 0x3fff;
2661ece19502SDivya Koppera 
2662ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2663ece19502SDivya Koppera 				      nano_seconds_lo);
2664ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2665ece19502SDivya Koppera 				      PTP_LTC_STEP_ADJ_DIR_ |
2666ece19502SDivya Koppera 				      nano_seconds_hi);
2667ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2668ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_NSEC_);
2669ece19502SDivya Koppera 	}
2670ece19502SDivya Koppera }
2671ece19502SDivya Koppera 
2672ece19502SDivya Koppera static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta)
2673ece19502SDivya Koppera {
2674ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2675ece19502SDivya Koppera 							  ptp_clock_info);
2676ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2677ece19502SDivya Koppera 
2678ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2679ece19502SDivya Koppera 	lan8814_ptp_clock_step(phydev, delta);
2680ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2681ece19502SDivya Koppera 
2682ece19502SDivya Koppera 	return 0;
2683ece19502SDivya Koppera }
2684ece19502SDivya Koppera 
2685ece19502SDivya Koppera static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm)
2686ece19502SDivya Koppera {
2687ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2688ece19502SDivya Koppera 							  ptp_clock_info);
2689ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2690ece19502SDivya Koppera 	u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi;
2691ece19502SDivya Koppera 	bool positive = true;
2692ece19502SDivya Koppera 	u32 kszphy_rate_adj;
2693ece19502SDivya Koppera 
2694ece19502SDivya Koppera 	if (scaled_ppm < 0) {
2695ece19502SDivya Koppera 		scaled_ppm = -scaled_ppm;
2696ece19502SDivya Koppera 		positive = false;
2697ece19502SDivya Koppera 	}
2698ece19502SDivya Koppera 
2699ece19502SDivya Koppera 	kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16);
2700ece19502SDivya Koppera 	kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16;
2701ece19502SDivya Koppera 
2702ece19502SDivya Koppera 	kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff;
2703ece19502SDivya Koppera 	kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff;
2704ece19502SDivya Koppera 
2705ece19502SDivya Koppera 	if (positive)
2706ece19502SDivya Koppera 		kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_;
2707ece19502SDivya Koppera 
2708ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2709ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_HI, kszphy_rate_adj_hi);
2710ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_LO, kszphy_rate_adj_lo);
2711ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2712ece19502SDivya Koppera 
2713ece19502SDivya Koppera 	return 0;
2714ece19502SDivya Koppera }
2715ece19502SDivya Koppera 
2716ece19502SDivya Koppera static void lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig)
2717ece19502SDivya Koppera {
2718ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2719ece19502SDivya Koppera 	u32 type;
2720ece19502SDivya Koppera 
2721ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2722ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2723ece19502SDivya Koppera 
2724ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2725ece19502SDivya Koppera }
2726ece19502SDivya Koppera 
2727cafc3662SHoratiu Vultur static void lan8814_match_tx_skb(struct kszphy_ptp_priv *ptp_priv,
2728cafc3662SHoratiu Vultur 				 u32 seconds, u32 nsec, u16 seq_id)
2729ece19502SDivya Koppera {
2730ece19502SDivya Koppera 	struct skb_shared_hwtstamps shhwtstamps;
2731ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2732ece19502SDivya Koppera 	unsigned long flags;
2733ece19502SDivya Koppera 	bool ret = false;
2734ece19502SDivya Koppera 	u16 skb_sig;
2735ece19502SDivya Koppera 
2736ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags);
2737ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) {
2738ece19502SDivya Koppera 		lan8814_get_sig_tx(skb, &skb_sig);
2739ece19502SDivya Koppera 
2740ece19502SDivya Koppera 		if (memcmp(&skb_sig, &seq_id, sizeof(seq_id)))
2741ece19502SDivya Koppera 			continue;
2742ece19502SDivya Koppera 
2743ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->tx_queue);
2744ece19502SDivya Koppera 		ret = true;
2745ece19502SDivya Koppera 		break;
2746ece19502SDivya Koppera 	}
2747ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags);
2748ece19502SDivya Koppera 
2749ece19502SDivya Koppera 	if (ret) {
2750ece19502SDivya Koppera 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2751ece19502SDivya Koppera 		shhwtstamps.hwtstamp = ktime_set(seconds, nsec);
2752ece19502SDivya Koppera 		skb_complete_tx_timestamp(skb, &shhwtstamps);
2753ece19502SDivya Koppera 	}
2754ece19502SDivya Koppera }
2755ece19502SDivya Koppera 
2756cafc3662SHoratiu Vultur static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv)
2757cafc3662SHoratiu Vultur {
2758cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
2759cafc3662SHoratiu Vultur 	u32 seconds, nsec;
2760cafc3662SHoratiu Vultur 	u16 seq_id;
2761cafc3662SHoratiu Vultur 
2762cafc3662SHoratiu Vultur 	lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id);
2763cafc3662SHoratiu Vultur 	lan8814_match_tx_skb(ptp_priv, seconds, nsec, seq_id);
2764cafc3662SHoratiu Vultur }
2765cafc3662SHoratiu Vultur 
2766ece19502SDivya Koppera static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv)
2767ece19502SDivya Koppera {
2768ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2769ece19502SDivya Koppera 	u32 reg;
2770ece19502SDivya Koppera 
2771ece19502SDivya Koppera 	do {
2772ece19502SDivya Koppera 		lan8814_dequeue_tx_skb(ptp_priv);
2773ece19502SDivya Koppera 
2774ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2775ece19502SDivya Koppera 		 * process them.
2776ece19502SDivya Koppera 		 */
2777ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2778ece19502SDivya Koppera 	} while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0);
2779ece19502SDivya Koppera }
2780ece19502SDivya Koppera 
2781ece19502SDivya Koppera static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv,
2782ece19502SDivya Koppera 			      struct lan8814_ptp_rx_ts *rx_ts)
2783ece19502SDivya Koppera {
2784ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2785ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2786ece19502SDivya Koppera 	unsigned long flags;
2787ece19502SDivya Koppera 	bool ret = false;
2788ece19502SDivya Koppera 	u16 skb_sig;
2789ece19502SDivya Koppera 
2790ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags);
2791ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) {
2792ece19502SDivya Koppera 		lan8814_get_sig_rx(skb, &skb_sig);
2793ece19502SDivya Koppera 
2794ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2795ece19502SDivya Koppera 			continue;
2796ece19502SDivya Koppera 
2797ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->rx_queue);
2798ece19502SDivya Koppera 
2799ece19502SDivya Koppera 		ret = true;
2800ece19502SDivya Koppera 		break;
2801ece19502SDivya Koppera 	}
2802ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags);
2803ece19502SDivya Koppera 
2804ece19502SDivya Koppera 	if (ret) {
2805ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2806ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2807ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec);
2808e1f9e434SSebastian Andrzej Siewior 		netif_rx(skb);
2809ece19502SDivya Koppera 	}
2810ece19502SDivya Koppera 
2811ece19502SDivya Koppera 	return ret;
2812ece19502SDivya Koppera }
2813ece19502SDivya Koppera 
2814cafc3662SHoratiu Vultur static void lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv,
2815cafc3662SHoratiu Vultur 				struct lan8814_ptp_rx_ts *rx_ts)
2816ece19502SDivya Koppera {
2817ece19502SDivya Koppera 	unsigned long flags;
2818ece19502SDivya Koppera 
2819ece19502SDivya Koppera 	/* If we failed to match the skb add it to the queue for when
2820ece19502SDivya Koppera 	 * the frame will come
2821ece19502SDivya Koppera 	 */
2822ece19502SDivya Koppera 	if (!lan8814_match_skb(ptp_priv, rx_ts)) {
2823ece19502SDivya Koppera 		spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2824ece19502SDivya Koppera 		list_add(&rx_ts->list, &ptp_priv->rx_ts_list);
2825ece19502SDivya Koppera 		spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2826ece19502SDivya Koppera 	} else {
2827ece19502SDivya Koppera 		kfree(rx_ts);
2828ece19502SDivya Koppera 	}
2829cafc3662SHoratiu Vultur }
2830cafc3662SHoratiu Vultur 
2831cafc3662SHoratiu Vultur static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv)
2832cafc3662SHoratiu Vultur {
2833cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
2834cafc3662SHoratiu Vultur 	struct lan8814_ptp_rx_ts *rx_ts;
2835cafc3662SHoratiu Vultur 	u32 reg;
2836cafc3662SHoratiu Vultur 
2837cafc3662SHoratiu Vultur 	do {
2838cafc3662SHoratiu Vultur 		rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL);
2839cafc3662SHoratiu Vultur 		if (!rx_ts)
2840cafc3662SHoratiu Vultur 			return;
2841cafc3662SHoratiu Vultur 
2842cafc3662SHoratiu Vultur 		lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec,
2843cafc3662SHoratiu Vultur 				      &rx_ts->seq_id);
2844cafc3662SHoratiu Vultur 		lan8814_match_rx_ts(ptp_priv, rx_ts);
2845ece19502SDivya Koppera 
2846ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2847ece19502SDivya Koppera 		 * process them.
2848ece19502SDivya Koppera 		 */
2849ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2850ece19502SDivya Koppera 	} while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0);
2851ece19502SDivya Koppera }
2852ece19502SDivya Koppera 
28537abd92a5SHoratiu Vultur static void lan8814_handle_ptp_interrupt(struct phy_device *phydev, u16 status)
2854ece19502SDivya Koppera {
2855ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
2856ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
2857ece19502SDivya Koppera 
2858ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_)
2859ece19502SDivya Koppera 		lan8814_get_tx_ts(ptp_priv);
2860ece19502SDivya Koppera 
2861ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_)
2862ece19502SDivya Koppera 		lan8814_get_rx_ts(ptp_priv);
2863ece19502SDivya Koppera 
2864ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) {
2865ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, true);
2866ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->tx_queue);
2867ece19502SDivya Koppera 	}
2868ece19502SDivya Koppera 
2869ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) {
2870ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, false);
2871ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->rx_queue);
2872ece19502SDivya Koppera 	}
2873ece19502SDivya Koppera }
2874ece19502SDivya Koppera 
28757c2dcfa2SHoratiu Vultur static int lan8804_config_init(struct phy_device *phydev)
28767c2dcfa2SHoratiu Vultur {
28777c2dcfa2SHoratiu Vultur 	int val;
28787c2dcfa2SHoratiu Vultur 
28797c2dcfa2SHoratiu Vultur 	/* MDI-X setting for swap A,B transmit */
28807c2dcfa2SHoratiu Vultur 	val = lanphy_read_page_reg(phydev, 2, LAN8804_ALIGN_SWAP);
28817c2dcfa2SHoratiu Vultur 	val &= ~LAN8804_ALIGN_TX_A_B_SWAP_MASK;
28827c2dcfa2SHoratiu Vultur 	val |= LAN8804_ALIGN_TX_A_B_SWAP;
28837c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 2, LAN8804_ALIGN_SWAP, val);
28847c2dcfa2SHoratiu Vultur 
28857c2dcfa2SHoratiu Vultur 	/* Make sure that the PHY will not stop generating the clock when the
28867c2dcfa2SHoratiu Vultur 	 * link partner goes down
28877c2dcfa2SHoratiu Vultur 	 */
28887c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 31, LAN8814_CLOCK_MANAGEMENT, 0x27e);
28897c2dcfa2SHoratiu Vultur 	lanphy_read_page_reg(phydev, 1, LAN8814_LINK_QUALITY);
28907c2dcfa2SHoratiu Vultur 
28917c2dcfa2SHoratiu Vultur 	return 0;
28927c2dcfa2SHoratiu Vultur }
28937c2dcfa2SHoratiu Vultur 
2894b324c6e5SHoratiu Vultur static irqreturn_t lan8804_handle_interrupt(struct phy_device *phydev)
2895b324c6e5SHoratiu Vultur {
2896b324c6e5SHoratiu Vultur 	int status;
2897b324c6e5SHoratiu Vultur 
2898b324c6e5SHoratiu Vultur 	status = phy_read(phydev, LAN8814_INTS);
2899b324c6e5SHoratiu Vultur 	if (status < 0) {
2900b324c6e5SHoratiu Vultur 		phy_error(phydev);
2901b324c6e5SHoratiu Vultur 		return IRQ_NONE;
2902b324c6e5SHoratiu Vultur 	}
2903b324c6e5SHoratiu Vultur 
2904b324c6e5SHoratiu Vultur 	if (status > 0)
2905b324c6e5SHoratiu Vultur 		phy_trigger_machine(phydev);
2906b324c6e5SHoratiu Vultur 
2907b324c6e5SHoratiu Vultur 	return IRQ_HANDLED;
2908b324c6e5SHoratiu Vultur }
2909b324c6e5SHoratiu Vultur 
2910b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL			25
2911b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL_INTR_BUFFER	BIT(14)
2912b324c6e5SHoratiu Vultur #define LAN8804_CONTROL				31
2913b324c6e5SHoratiu Vultur #define LAN8804_CONTROL_INTR_POLARITY		BIT(14)
2914b324c6e5SHoratiu Vultur 
2915b324c6e5SHoratiu Vultur static int lan8804_config_intr(struct phy_device *phydev)
2916b324c6e5SHoratiu Vultur {
2917b324c6e5SHoratiu Vultur 	int err;
2918b324c6e5SHoratiu Vultur 
2919b324c6e5SHoratiu Vultur 	/* This is an internal PHY of lan966x and is not possible to change the
2920b324c6e5SHoratiu Vultur 	 * polarity on the GIC found in lan966x, therefore change the polarity
2921b324c6e5SHoratiu Vultur 	 * of the interrupt in the PHY from being active low instead of active
2922b324c6e5SHoratiu Vultur 	 * high.
2923b324c6e5SHoratiu Vultur 	 */
2924b324c6e5SHoratiu Vultur 	phy_write(phydev, LAN8804_CONTROL, LAN8804_CONTROL_INTR_POLARITY);
2925b324c6e5SHoratiu Vultur 
2926b324c6e5SHoratiu Vultur 	/* By default interrupt buffer is open-drain in which case the interrupt
2927b324c6e5SHoratiu Vultur 	 * can be active only low. Therefore change the interrupt buffer to be
2928b324c6e5SHoratiu Vultur 	 * push-pull to be able to change interrupt polarity
2929b324c6e5SHoratiu Vultur 	 */
2930b324c6e5SHoratiu Vultur 	phy_write(phydev, LAN8804_OUTPUT_CONTROL,
2931b324c6e5SHoratiu Vultur 		  LAN8804_OUTPUT_CONTROL_INTR_BUFFER);
2932b324c6e5SHoratiu Vultur 
2933b324c6e5SHoratiu Vultur 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
2934b324c6e5SHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
2935b324c6e5SHoratiu Vultur 		if (err < 0)
2936b324c6e5SHoratiu Vultur 			return err;
2937b324c6e5SHoratiu Vultur 
2938b324c6e5SHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
2939b324c6e5SHoratiu Vultur 		if (err)
2940b324c6e5SHoratiu Vultur 			return err;
2941b324c6e5SHoratiu Vultur 	} else {
2942b324c6e5SHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, 0);
2943b324c6e5SHoratiu Vultur 		if (err)
2944b324c6e5SHoratiu Vultur 			return err;
2945b324c6e5SHoratiu Vultur 
2946b324c6e5SHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
2947b324c6e5SHoratiu Vultur 		if (err < 0)
2948b324c6e5SHoratiu Vultur 			return err;
2949b324c6e5SHoratiu Vultur 	}
2950b324c6e5SHoratiu Vultur 
2951b324c6e5SHoratiu Vultur 	return 0;
2952b324c6e5SHoratiu Vultur }
2953b324c6e5SHoratiu Vultur 
2954b3ec7248SDivya Koppera static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev)
2955b3ec7248SDivya Koppera {
29562002fbacSMichael Walle 	int ret = IRQ_NONE;
29577abd92a5SHoratiu Vultur 	int irq_status;
2958b3ec7248SDivya Koppera 
2959b3ec7248SDivya Koppera 	irq_status = phy_read(phydev, LAN8814_INTS);
2960ece19502SDivya Koppera 	if (irq_status < 0) {
2961ece19502SDivya Koppera 		phy_error(phydev);
2962ece19502SDivya Koppera 		return IRQ_NONE;
2963ece19502SDivya Koppera 	}
2964ece19502SDivya Koppera 
29652002fbacSMichael Walle 	if (irq_status & LAN8814_INT_LINK) {
29662002fbacSMichael Walle 		phy_trigger_machine(phydev);
29672002fbacSMichael Walle 		ret = IRQ_HANDLED;
29682002fbacSMichael Walle 	}
29692002fbacSMichael Walle 
29707abd92a5SHoratiu Vultur 	while (true) {
29717abd92a5SHoratiu Vultur 		irq_status = lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
29727abd92a5SHoratiu Vultur 		if (!irq_status)
2973ece19502SDivya Koppera 			break;
29747abd92a5SHoratiu Vultur 
29757abd92a5SHoratiu Vultur 		lan8814_handle_ptp_interrupt(phydev, irq_status);
29767abd92a5SHoratiu Vultur 		ret = IRQ_HANDLED;
29772002fbacSMichael Walle 	}
29782002fbacSMichael Walle 
29792002fbacSMichael Walle 	return ret;
2980b3ec7248SDivya Koppera }
2981b3ec7248SDivya Koppera 
2982b3ec7248SDivya Koppera static int lan8814_ack_interrupt(struct phy_device *phydev)
2983b3ec7248SDivya Koppera {
2984b3ec7248SDivya Koppera 	/* bit[12..0] int status, which is a read and clear register. */
2985b3ec7248SDivya Koppera 	int rc;
2986b3ec7248SDivya Koppera 
2987b3ec7248SDivya Koppera 	rc = phy_read(phydev, LAN8814_INTS);
2988b3ec7248SDivya Koppera 
2989b3ec7248SDivya Koppera 	return (rc < 0) ? rc : 0;
2990b3ec7248SDivya Koppera }
2991b3ec7248SDivya Koppera 
2992b3ec7248SDivya Koppera static int lan8814_config_intr(struct phy_device *phydev)
2993b3ec7248SDivya Koppera {
2994b3ec7248SDivya Koppera 	int err;
2995b3ec7248SDivya Koppera 
2996b3ec7248SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_INTR_CTRL_REG,
2997b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_POLARITY |
2998b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_INTR_ENABLE);
2999b3ec7248SDivya Koppera 
3000b3ec7248SDivya Koppera 	/* enable / disable interrupts */
3001b3ec7248SDivya Koppera 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
3002b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
3003b3ec7248SDivya Koppera 		if (err)
3004b3ec7248SDivya Koppera 			return err;
3005b3ec7248SDivya Koppera 
3006b3ec7248SDivya Koppera 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
3007b3ec7248SDivya Koppera 	} else {
3008b3ec7248SDivya Koppera 		err = phy_write(phydev, LAN8814_INTC, 0);
3009b3ec7248SDivya Koppera 		if (err)
3010b3ec7248SDivya Koppera 			return err;
3011b3ec7248SDivya Koppera 
3012b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
3013b3ec7248SDivya Koppera 	}
3014b3ec7248SDivya Koppera 
3015b3ec7248SDivya Koppera 	return err;
3016b3ec7248SDivya Koppera }
3017b3ec7248SDivya Koppera 
3018ece19502SDivya Koppera static void lan8814_ptp_init(struct phy_device *phydev)
3019ece19502SDivya Koppera {
3020ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
3021ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
3022ece19502SDivya Koppera 	u32 temp;
3023ece19502SDivya Koppera 
302431d00ca4SMichael Walle 	if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) ||
302531d00ca4SMichael Walle 	    !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
302631d00ca4SMichael Walle 		return;
302731d00ca4SMichael Walle 
3028ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, TSU_HARD_RESET, TSU_HARD_RESET_);
3029ece19502SDivya Koppera 
3030ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_TX_MOD);
3031ece19502SDivya Koppera 	temp |= PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
3032ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_MOD, temp);
3033ece19502SDivya Koppera 
3034ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_RX_MOD);
3035ece19502SDivya Koppera 	temp |= PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
3036ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_MOD, temp);
3037ece19502SDivya Koppera 
3038ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_CONFIG, 0);
3039ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_CONFIG, 0);
3040ece19502SDivya Koppera 
3041ece19502SDivya Koppera 	/* Removing default registers configs related to L2 and IP */
3042ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_L2_ADDR_EN, 0);
3043ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_L2_ADDR_EN, 0);
3044ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_IP_ADDR_EN, 0);
3045ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_IP_ADDR_EN, 0);
3046ece19502SDivya Koppera 
3047ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->tx_queue);
3048ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->rx_queue);
3049ece19502SDivya Koppera 	INIT_LIST_HEAD(&ptp_priv->rx_ts_list);
3050ece19502SDivya Koppera 	spin_lock_init(&ptp_priv->rx_ts_lock);
3051ece19502SDivya Koppera 
3052ece19502SDivya Koppera 	ptp_priv->phydev = phydev;
3053ece19502SDivya Koppera 
3054ece19502SDivya Koppera 	ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp;
3055ece19502SDivya Koppera 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
3056ece19502SDivya Koppera 	ptp_priv->mii_ts.hwtstamp = lan8814_hwtstamp;
3057ece19502SDivya Koppera 	ptp_priv->mii_ts.ts_info  = lan8814_ts_info;
3058ece19502SDivya Koppera 
3059ece19502SDivya Koppera 	phydev->mii_ts = &ptp_priv->mii_ts;
3060ece19502SDivya Koppera }
3061ece19502SDivya Koppera 
3062ece19502SDivya Koppera static int lan8814_ptp_probe_once(struct phy_device *phydev)
3063ece19502SDivya Koppera {
3064ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
3065ece19502SDivya Koppera 
3066ece19502SDivya Koppera 	/* Initialise shared lock for clock*/
3067ece19502SDivya Koppera 	mutex_init(&shared->shared_lock);
3068ece19502SDivya Koppera 
3069ece19502SDivya Koppera 	shared->ptp_clock_info.owner = THIS_MODULE;
3070ece19502SDivya Koppera 	snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name);
3071ece19502SDivya Koppera 	shared->ptp_clock_info.max_adj = 31249999;
3072ece19502SDivya Koppera 	shared->ptp_clock_info.n_alarm = 0;
3073ece19502SDivya Koppera 	shared->ptp_clock_info.n_ext_ts = 0;
3074ece19502SDivya Koppera 	shared->ptp_clock_info.n_pins = 0;
3075ece19502SDivya Koppera 	shared->ptp_clock_info.pps = 0;
3076ece19502SDivya Koppera 	shared->ptp_clock_info.pin_config = NULL;
3077ece19502SDivya Koppera 	shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine;
3078ece19502SDivya Koppera 	shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime;
3079ece19502SDivya Koppera 	shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64;
3080ece19502SDivya Koppera 	shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64;
3081ece19502SDivya Koppera 	shared->ptp_clock_info.getcrosststamp = NULL;
3082ece19502SDivya Koppera 
3083ece19502SDivya Koppera 	shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info,
3084ece19502SDivya Koppera 					       &phydev->mdio.dev);
30853f88d7d1SDivya Koppera 	if (IS_ERR(shared->ptp_clock)) {
3086ece19502SDivya Koppera 		phydev_err(phydev, "ptp_clock_register failed %lu\n",
3087ece19502SDivya Koppera 			   PTR_ERR(shared->ptp_clock));
3088ece19502SDivya Koppera 		return -EINVAL;
3089ece19502SDivya Koppera 	}
3090ece19502SDivya Koppera 
30913f88d7d1SDivya Koppera 	/* Check if PHC support is missing at the configuration level */
30923f88d7d1SDivya Koppera 	if (!shared->ptp_clock)
30933f88d7d1SDivya Koppera 		return 0;
30943f88d7d1SDivya Koppera 
3095ece19502SDivya Koppera 	phydev_dbg(phydev, "successfully registered ptp clock\n");
3096ece19502SDivya Koppera 
3097ece19502SDivya Koppera 	shared->phydev = phydev;
3098ece19502SDivya Koppera 
3099ece19502SDivya Koppera 	/* The EP.4 is shared between all the PHYs in the package and also it
3100ece19502SDivya Koppera 	 * can be accessed by any of the PHYs
3101ece19502SDivya Koppera 	 */
3102ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LTC_HARD_RESET, LTC_HARD_RESET_);
3103ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_OPERATING_MODE,
3104ece19502SDivya Koppera 			      PTP_OPERATING_MODE_STANDALONE_);
3105ece19502SDivya Koppera 
3106ece19502SDivya Koppera 	return 0;
3107ece19502SDivya Koppera }
3108ece19502SDivya Koppera 
3109a516b7f7SDivya Koppera static void lan8814_setup_led(struct phy_device *phydev, int val)
3110a516b7f7SDivya Koppera {
3111a516b7f7SDivya Koppera 	int temp;
3112a516b7f7SDivya Koppera 
3113a516b7f7SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, LAN8814_LED_CTRL_1);
3114a516b7f7SDivya Koppera 
3115a516b7f7SDivya Koppera 	if (val)
3116a516b7f7SDivya Koppera 		temp |= LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
3117a516b7f7SDivya Koppera 	else
3118a516b7f7SDivya Koppera 		temp &= ~LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
3119a516b7f7SDivya Koppera 
3120a516b7f7SDivya Koppera 	lanphy_write_page_reg(phydev, 5, LAN8814_LED_CTRL_1, temp);
3121a516b7f7SDivya Koppera }
3122a516b7f7SDivya Koppera 
3123ece19502SDivya Koppera static int lan8814_config_init(struct phy_device *phydev)
3124ece19502SDivya Koppera {
3125a516b7f7SDivya Koppera 	struct kszphy_priv *lan8814 = phydev->priv;
3126ece19502SDivya Koppera 	int val;
3127ece19502SDivya Koppera 
3128ece19502SDivya Koppera 	/* Reset the PHY */
3129ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET);
3130ece19502SDivya Koppera 	val |= LAN8814_QSGMII_SOFT_RESET_BIT;
3131ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET, val);
3132ece19502SDivya Koppera 
3133ece19502SDivya Koppera 	/* Disable ANEG with QSGMII PCS Host side */
3134ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG);
3135ece19502SDivya Koppera 	val &= ~LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA;
3136ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG, val);
3137ece19502SDivya Koppera 
3138ece19502SDivya Koppera 	/* MDI-X setting for swap A,B transmit */
3139ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 2, LAN8814_ALIGN_SWAP);
3140ece19502SDivya Koppera 	val &= ~LAN8814_ALIGN_TX_A_B_SWAP_MASK;
3141ece19502SDivya Koppera 	val |= LAN8814_ALIGN_TX_A_B_SWAP;
3142ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 2, LAN8814_ALIGN_SWAP, val);
3143ece19502SDivya Koppera 
3144a516b7f7SDivya Koppera 	if (lan8814->led_mode >= 0)
3145a516b7f7SDivya Koppera 		lan8814_setup_led(phydev, lan8814->led_mode);
3146a516b7f7SDivya Koppera 
3147ece19502SDivya Koppera 	return 0;
3148ece19502SDivya Koppera }
3149ece19502SDivya Koppera 
31504a4ce822SHoratiu Vultur /* It is expected that there will not be any 'lan8814_take_coma_mode'
31514a4ce822SHoratiu Vultur  * function called in suspend. Because the GPIO line can be shared, so if one of
31524a4ce822SHoratiu Vultur  * the phys goes back in coma mode, then all the other PHYs will go, which is
31534a4ce822SHoratiu Vultur  * wrong.
31544a4ce822SHoratiu Vultur  */
3155738871b0SMichael Walle static int lan8814_release_coma_mode(struct phy_device *phydev)
3156738871b0SMichael Walle {
3157738871b0SMichael Walle 	struct gpio_desc *gpiod;
3158738871b0SMichael Walle 
3159738871b0SMichael Walle 	gpiod = devm_gpiod_get_optional(&phydev->mdio.dev, "coma-mode",
31604a4ce822SHoratiu Vultur 					GPIOD_OUT_HIGH_OPEN_DRAIN |
31614a4ce822SHoratiu Vultur 					GPIOD_FLAGS_BIT_NONEXCLUSIVE);
3162738871b0SMichael Walle 	if (IS_ERR(gpiod))
3163738871b0SMichael Walle 		return PTR_ERR(gpiod);
3164738871b0SMichael Walle 
3165738871b0SMichael Walle 	gpiod_set_consumer_name(gpiod, "LAN8814 coma mode");
3166738871b0SMichael Walle 	gpiod_set_value_cansleep(gpiod, 0);
3167738871b0SMichael Walle 
3168738871b0SMichael Walle 	return 0;
3169738871b0SMichael Walle }
3170738871b0SMichael Walle 
3171ece19502SDivya Koppera static int lan8814_probe(struct phy_device *phydev)
3172ece19502SDivya Koppera {
3173a516b7f7SDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
3174ece19502SDivya Koppera 	struct kszphy_priv *priv;
3175ece19502SDivya Koppera 	u16 addr;
3176ece19502SDivya Koppera 	int err;
3177ece19502SDivya Koppera 
3178ece19502SDivya Koppera 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
3179ece19502SDivya Koppera 	if (!priv)
3180ece19502SDivya Koppera 		return -ENOMEM;
3181ece19502SDivya Koppera 
3182ece19502SDivya Koppera 	phydev->priv = priv;
3183ece19502SDivya Koppera 
3184a516b7f7SDivya Koppera 	priv->type = type;
3185a516b7f7SDivya Koppera 
3186a516b7f7SDivya Koppera 	kszphy_parse_led_mode(phydev);
3187a516b7f7SDivya Koppera 
3188ece19502SDivya Koppera 	/* Strap-in value for PHY address, below register read gives starting
3189ece19502SDivya Koppera 	 * phy address value
3190ece19502SDivya Koppera 	 */
3191ece19502SDivya Koppera 	addr = lanphy_read_page_reg(phydev, 4, 0) & 0x1F;
3192ece19502SDivya Koppera 	devm_phy_package_join(&phydev->mdio.dev, phydev,
3193ece19502SDivya Koppera 			      addr, sizeof(struct lan8814_shared_priv));
3194ece19502SDivya Koppera 
3195ece19502SDivya Koppera 	if (phy_package_init_once(phydev)) {
3196738871b0SMichael Walle 		err = lan8814_release_coma_mode(phydev);
3197738871b0SMichael Walle 		if (err)
3198738871b0SMichael Walle 			return err;
3199738871b0SMichael Walle 
3200ece19502SDivya Koppera 		err = lan8814_ptp_probe_once(phydev);
3201ece19502SDivya Koppera 		if (err)
3202ece19502SDivya Koppera 			return err;
3203ece19502SDivya Koppera 	}
3204ece19502SDivya Koppera 
3205ece19502SDivya Koppera 	lan8814_ptp_init(phydev);
3206ece19502SDivya Koppera 
3207ece19502SDivya Koppera 	return 0;
3208ece19502SDivya Koppera }
3209ece19502SDivya Koppera 
3210a8f1a19dSHoratiu Vultur #define LAN8841_MMD_TIMER_REG			0
3211a8f1a19dSHoratiu Vultur #define LAN8841_MMD0_REGISTER_17		17
3212a8f1a19dSHoratiu Vultur #define LAN8841_MMD0_REGISTER_17_DROP_OPT(x)	((x) & 0x3)
3213a8f1a19dSHoratiu Vultur #define LAN8841_MMD0_REGISTER_17_XMIT_TOG_TX_DIS	BIT(3)
3214a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG	2
3215a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG_MAGJACK	BIT(14)
3216a8f1a19dSHoratiu Vultur #define LAN8841_MMD_ANALOG_REG			28
3217a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_1		1
3218a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_1_PLL_TRIM(x)	(((x) & 0x3) << 5)
3219a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_10		13
3220a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_10_PLL_DIV(x)	((x) & 0x3)
3221a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_11		14
3222a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_11_LDO_REF(x)	(((x) & 0x7) << 12)
3223a8f1a19dSHoratiu Vultur #define LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT	69
3224a8f1a19dSHoratiu Vultur #define LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT_VAL 0xbffc
3225a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN			70
3226a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_QBIAS_CH_A	BIT(0)
3227a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_A	BIT(1)
3228a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_QBIAS_CH_B	BIT(2)
3229a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_B	BIT(3)
3230a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_C	BIT(5)
3231a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_D	BIT(7)
3232a8f1a19dSHoratiu Vultur #define LAN8841_ADC_CHANNEL_MASK		198
3233cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_PARSE_L2_ADDR_EN		370
3234cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_PARSE_IP_ADDR_EN		371
3235cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_PARSE_L2_ADDR_EN		434
3236cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_PARSE_IP_ADDR_EN		435
3237cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL			256
3238cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_ENABLE		BIT(2)
3239cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_DISABLE		BIT(1)
3240cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_RESET		BIT(0)
3241cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_PARSE_CONFIG		368
3242cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_PARSE_CONFIG		432
3243a8f1a19dSHoratiu Vultur 
3244a8f1a19dSHoratiu Vultur static int lan8841_config_init(struct phy_device *phydev)
3245a8f1a19dSHoratiu Vultur {
3246a8f1a19dSHoratiu Vultur 	int ret;
3247a8f1a19dSHoratiu Vultur 
3248a8f1a19dSHoratiu Vultur 	ret = ksz9131_config_init(phydev);
3249a8f1a19dSHoratiu Vultur 	if (ret)
3250a8f1a19dSHoratiu Vultur 		return ret;
3251a8f1a19dSHoratiu Vultur 
3252cafc3662SHoratiu Vultur 	/* Initialize the HW by resetting everything */
3253cafc3662SHoratiu Vultur 	phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3254cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL,
3255cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_RESET,
3256cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_RESET);
3257cafc3662SHoratiu Vultur 
3258cafc3662SHoratiu Vultur 	phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3259cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL,
3260cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_ENABLE,
3261cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_ENABLE);
3262cafc3662SHoratiu Vultur 
3263cafc3662SHoratiu Vultur 	/* Don't process any frames */
3264cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3265cafc3662SHoratiu Vultur 		      LAN8841_PTP_RX_PARSE_CONFIG, 0);
3266cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3267cafc3662SHoratiu Vultur 		      LAN8841_PTP_TX_PARSE_CONFIG, 0);
3268cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3269cafc3662SHoratiu Vultur 		      LAN8841_PTP_TX_PARSE_L2_ADDR_EN, 0);
3270cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3271cafc3662SHoratiu Vultur 		      LAN8841_PTP_RX_PARSE_L2_ADDR_EN, 0);
3272cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3273cafc3662SHoratiu Vultur 		      LAN8841_PTP_TX_PARSE_IP_ADDR_EN, 0);
3274cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3275cafc3662SHoratiu Vultur 		      LAN8841_PTP_RX_PARSE_IP_ADDR_EN, 0);
3276cafc3662SHoratiu Vultur 
3277a8f1a19dSHoratiu Vultur 	/* 100BT Clause 40 improvenent errata */
3278a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3279a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_1,
3280a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_1_PLL_TRIM(0x2));
3281a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3282a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_10,
3283a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_10_PLL_DIV(0x1));
3284a8f1a19dSHoratiu Vultur 
3285a8f1a19dSHoratiu Vultur 	/* 10M/100M Ethernet Signal Tuning Errata for Shorted-Center Tap
3286a8f1a19dSHoratiu Vultur 	 * Magnetics
3287a8f1a19dSHoratiu Vultur 	 */
3288a8f1a19dSHoratiu Vultur 	ret = phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3289a8f1a19dSHoratiu Vultur 			   LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG);
3290a8f1a19dSHoratiu Vultur 	if (ret & LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG_MAGJACK) {
3291a8f1a19dSHoratiu Vultur 		phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3292a8f1a19dSHoratiu Vultur 			      LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT,
3293a8f1a19dSHoratiu Vultur 			      LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT_VAL);
3294a8f1a19dSHoratiu Vultur 		phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3295a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN,
3296a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_QBIAS_CH_A |
3297a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_A |
3298a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_QBIAS_CH_B |
3299a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_B |
3300a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_C |
3301a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_D);
3302a8f1a19dSHoratiu Vultur 	}
3303a8f1a19dSHoratiu Vultur 
3304a8f1a19dSHoratiu Vultur 	/* LDO Adjustment errata */
3305a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3306a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_11,
3307a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_11_LDO_REF(1));
3308a8f1a19dSHoratiu Vultur 
3309a8f1a19dSHoratiu Vultur 	/* 100BT RGMII latency tuning errata */
3310a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, MDIO_MMD_PMAPMD,
3311a8f1a19dSHoratiu Vultur 		      LAN8841_ADC_CHANNEL_MASK, 0x0);
3312a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_TIMER_REG,
3313a8f1a19dSHoratiu Vultur 		      LAN8841_MMD0_REGISTER_17,
3314a8f1a19dSHoratiu Vultur 		      LAN8841_MMD0_REGISTER_17_DROP_OPT(2) |
3315a8f1a19dSHoratiu Vultur 		      LAN8841_MMD0_REGISTER_17_XMIT_TOG_TX_DIS);
3316a8f1a19dSHoratiu Vultur 
3317a8f1a19dSHoratiu Vultur 	return 0;
3318a8f1a19dSHoratiu Vultur }
3319a8f1a19dSHoratiu Vultur 
3320a8f1a19dSHoratiu Vultur #define LAN8841_OUTPUT_CTRL			25
3321a8f1a19dSHoratiu Vultur #define LAN8841_OUTPUT_CTRL_INT_BUFFER		BIT(14)
3322cafc3662SHoratiu Vultur #define LAN8841_INT_PTP				BIT(9)
3323a8f1a19dSHoratiu Vultur 
3324a8f1a19dSHoratiu Vultur static int lan8841_config_intr(struct phy_device *phydev)
3325a8f1a19dSHoratiu Vultur {
3326a8f1a19dSHoratiu Vultur 	int err;
3327a8f1a19dSHoratiu Vultur 
3328a8f1a19dSHoratiu Vultur 	phy_modify(phydev, LAN8841_OUTPUT_CTRL,
3329a8f1a19dSHoratiu Vultur 		   LAN8841_OUTPUT_CTRL_INT_BUFFER, 0);
3330a8f1a19dSHoratiu Vultur 
3331a8f1a19dSHoratiu Vultur 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
3332a8f1a19dSHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
3333a8f1a19dSHoratiu Vultur 		if (err)
3334a8f1a19dSHoratiu Vultur 			return err;
3335a8f1a19dSHoratiu Vultur 
3336cafc3662SHoratiu Vultur 		/* Enable / disable interrupts. It is OK to enable PTP interrupt
3337cafc3662SHoratiu Vultur 		 * even if it PTP is not enabled. Because the underneath blocks
3338cafc3662SHoratiu Vultur 		 * will not enable the PTP so we will never get the PTP
3339cafc3662SHoratiu Vultur 		 * interrupt.
3340cafc3662SHoratiu Vultur 		 */
3341a8f1a19dSHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC,
3342cafc3662SHoratiu Vultur 				LAN8814_INT_LINK | LAN8841_INT_PTP);
3343a8f1a19dSHoratiu Vultur 	} else {
3344a8f1a19dSHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, 0);
3345a8f1a19dSHoratiu Vultur 		if (err)
3346a8f1a19dSHoratiu Vultur 			return err;
3347a8f1a19dSHoratiu Vultur 
3348a8f1a19dSHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
3349a8f1a19dSHoratiu Vultur 	}
3350a8f1a19dSHoratiu Vultur 
3351a8f1a19dSHoratiu Vultur 	return err;
3352a8f1a19dSHoratiu Vultur }
3353a8f1a19dSHoratiu Vultur 
3354cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_SEC_LO			453
3355cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_SEC_HI			452
3356cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_NS_LO			451
3357cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_NS_HI			450
3358cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_NSEC_HI_VALID		BIT(15)
3359cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_MSG_HEADER2			455
3360cafc3662SHoratiu Vultur 
3361cafc3662SHoratiu Vultur static bool lan8841_ptp_get_tx_ts(struct kszphy_ptp_priv *ptp_priv,
3362cafc3662SHoratiu Vultur 				  u32 *sec, u32 *nsec, u16 *seq)
3363cafc3662SHoratiu Vultur {
3364cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3365cafc3662SHoratiu Vultur 
3366cafc3662SHoratiu Vultur 	*nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_NS_HI);
3367cafc3662SHoratiu Vultur 	if (!(*nsec & LAN8841_PTP_TX_EGRESS_NSEC_HI_VALID))
3368cafc3662SHoratiu Vultur 		return false;
3369cafc3662SHoratiu Vultur 
3370cafc3662SHoratiu Vultur 	*nsec = ((*nsec & 0x3fff) << 16);
3371cafc3662SHoratiu Vultur 	*nsec = *nsec | phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_NS_LO);
3372cafc3662SHoratiu Vultur 
3373cafc3662SHoratiu Vultur 	*sec = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_SEC_HI);
3374cafc3662SHoratiu Vultur 	*sec = *sec << 16;
3375cafc3662SHoratiu Vultur 	*sec = *sec | phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_SEC_LO);
3376cafc3662SHoratiu Vultur 
3377cafc3662SHoratiu Vultur 	*seq = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_MSG_HEADER2);
3378cafc3662SHoratiu Vultur 
3379cafc3662SHoratiu Vultur 	return true;
3380cafc3662SHoratiu Vultur }
3381cafc3662SHoratiu Vultur 
3382cafc3662SHoratiu Vultur static void lan8841_ptp_process_tx_ts(struct kszphy_ptp_priv *ptp_priv)
3383cafc3662SHoratiu Vultur {
3384cafc3662SHoratiu Vultur 	u32 sec, nsec;
3385cafc3662SHoratiu Vultur 	u16 seq;
3386cafc3662SHoratiu Vultur 
3387cafc3662SHoratiu Vultur 	while (lan8841_ptp_get_tx_ts(ptp_priv, &sec, &nsec, &seq))
3388cafc3662SHoratiu Vultur 		lan8814_match_tx_skb(ptp_priv, sec, nsec, seq);
3389cafc3662SHoratiu Vultur }
3390cafc3662SHoratiu Vultur 
3391cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_INGRESS_SEC_LO			389
3392cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_INGRESS_SEC_HI			388
3393cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_INGRESS_NS_LO			387
3394cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_INGRESS_NS_HI			386
3395cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_INGRESS_NSEC_HI_VALID		BIT(15)
3396cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_MSG_HEADER2			391
3397cafc3662SHoratiu Vultur 
3398cafc3662SHoratiu Vultur static struct lan8814_ptp_rx_ts *lan8841_ptp_get_rx_ts(struct kszphy_ptp_priv *ptp_priv)
3399cafc3662SHoratiu Vultur {
3400cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3401cafc3662SHoratiu Vultur 	struct lan8814_ptp_rx_ts *rx_ts;
3402cafc3662SHoratiu Vultur 	u32 sec, nsec;
3403cafc3662SHoratiu Vultur 	u16 seq;
3404cafc3662SHoratiu Vultur 
3405cafc3662SHoratiu Vultur 	nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_RX_INGRESS_NS_HI);
3406cafc3662SHoratiu Vultur 	if (!(nsec & LAN8841_PTP_RX_INGRESS_NSEC_HI_VALID))
3407cafc3662SHoratiu Vultur 		return NULL;
3408cafc3662SHoratiu Vultur 
3409cafc3662SHoratiu Vultur 	nsec = ((nsec & 0x3fff) << 16);
3410cafc3662SHoratiu Vultur 	nsec = nsec | phy_read_mmd(phydev, 2, LAN8841_PTP_RX_INGRESS_NS_LO);
3411cafc3662SHoratiu Vultur 
3412cafc3662SHoratiu Vultur 	sec = phy_read_mmd(phydev, 2, LAN8841_PTP_RX_INGRESS_SEC_HI);
3413cafc3662SHoratiu Vultur 	sec = sec << 16;
3414cafc3662SHoratiu Vultur 	sec = sec | phy_read_mmd(phydev, 2, LAN8841_PTP_RX_INGRESS_SEC_LO);
3415cafc3662SHoratiu Vultur 
3416cafc3662SHoratiu Vultur 	seq = phy_read_mmd(phydev, 2, LAN8841_PTP_RX_MSG_HEADER2);
3417cafc3662SHoratiu Vultur 
3418cafc3662SHoratiu Vultur 	rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL);
3419cafc3662SHoratiu Vultur 	if (!rx_ts)
3420cafc3662SHoratiu Vultur 		return NULL;
3421cafc3662SHoratiu Vultur 
3422cafc3662SHoratiu Vultur 	rx_ts->seconds = sec;
3423cafc3662SHoratiu Vultur 	rx_ts->nsec = nsec;
3424cafc3662SHoratiu Vultur 	rx_ts->seq_id = seq;
3425cafc3662SHoratiu Vultur 
3426cafc3662SHoratiu Vultur 	return rx_ts;
3427cafc3662SHoratiu Vultur }
3428cafc3662SHoratiu Vultur 
3429cafc3662SHoratiu Vultur static void lan8841_ptp_process_rx_ts(struct kszphy_ptp_priv *ptp_priv)
3430cafc3662SHoratiu Vultur {
3431cafc3662SHoratiu Vultur 	struct lan8814_ptp_rx_ts *rx_ts;
3432cafc3662SHoratiu Vultur 
3433cafc3662SHoratiu Vultur 	while ((rx_ts = lan8841_ptp_get_rx_ts(ptp_priv)) != NULL)
3434cafc3662SHoratiu Vultur 		lan8814_match_rx_ts(ptp_priv, rx_ts);
3435cafc3662SHoratiu Vultur }
3436cafc3662SHoratiu Vultur 
3437cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS			259
3438cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT	BIT(13)
3439cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS_PTP_TX_TS_INT	BIT(12)
3440cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS_PTP_RX_TS_OVRFL_INT	BIT(9)
3441cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS_PTP_RX_TS_INT	BIT(8)
3442cafc3662SHoratiu Vultur 
3443cafc3662SHoratiu Vultur static void lan8841_ptp_flush_fifo(struct kszphy_ptp_priv *ptp_priv, bool egress)
3444cafc3662SHoratiu Vultur {
3445cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3446cafc3662SHoratiu Vultur 	int i;
3447cafc3662SHoratiu Vultur 
3448cafc3662SHoratiu Vultur 	for (i = 0; i < FIFO_SIZE; ++i)
3449cafc3662SHoratiu Vultur 		phy_read_mmd(phydev, 2,
3450cafc3662SHoratiu Vultur 			     egress ? LAN8841_PTP_TX_MSG_HEADER2 :
3451cafc3662SHoratiu Vultur 				      LAN8841_PTP_RX_MSG_HEADER2);
3452cafc3662SHoratiu Vultur 
3453cafc3662SHoratiu Vultur 	phy_read_mmd(phydev, 2, LAN8841_PTP_INT_STS);
3454cafc3662SHoratiu Vultur }
3455cafc3662SHoratiu Vultur 
3456cafc3662SHoratiu Vultur static void lan8841_handle_ptp_interrupt(struct phy_device *phydev)
3457cafc3662SHoratiu Vultur {
3458cafc3662SHoratiu Vultur 	struct kszphy_priv *priv = phydev->priv;
3459cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
3460cafc3662SHoratiu Vultur 	u16 status;
3461cafc3662SHoratiu Vultur 
3462cafc3662SHoratiu Vultur 	do {
3463cafc3662SHoratiu Vultur 		status = phy_read_mmd(phydev, 2, LAN8841_PTP_INT_STS);
3464cafc3662SHoratiu Vultur 		if (status & LAN8841_PTP_INT_STS_PTP_TX_TS_INT)
3465cafc3662SHoratiu Vultur 			lan8841_ptp_process_tx_ts(ptp_priv);
3466cafc3662SHoratiu Vultur 
3467cafc3662SHoratiu Vultur 		if (status & LAN8841_PTP_INT_STS_PTP_RX_TS_INT)
3468cafc3662SHoratiu Vultur 			lan8841_ptp_process_rx_ts(ptp_priv);
3469cafc3662SHoratiu Vultur 
3470cafc3662SHoratiu Vultur 		if (status & LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT) {
3471cafc3662SHoratiu Vultur 			lan8841_ptp_flush_fifo(ptp_priv, true);
3472cafc3662SHoratiu Vultur 			skb_queue_purge(&ptp_priv->tx_queue);
3473cafc3662SHoratiu Vultur 		}
3474cafc3662SHoratiu Vultur 
3475cafc3662SHoratiu Vultur 		if (status & LAN8841_PTP_INT_STS_PTP_RX_TS_OVRFL_INT) {
3476cafc3662SHoratiu Vultur 			lan8841_ptp_flush_fifo(ptp_priv, false);
3477cafc3662SHoratiu Vultur 			skb_queue_purge(&ptp_priv->rx_queue);
3478cafc3662SHoratiu Vultur 		}
3479cafc3662SHoratiu Vultur 
3480cafc3662SHoratiu Vultur 	} while (status);
3481cafc3662SHoratiu Vultur }
3482cafc3662SHoratiu Vultur 
3483cafc3662SHoratiu Vultur #define LAN8841_INTS_PTP		BIT(9)
3484cafc3662SHoratiu Vultur 
3485a8f1a19dSHoratiu Vultur static irqreturn_t lan8841_handle_interrupt(struct phy_device *phydev)
3486a8f1a19dSHoratiu Vultur {
3487cafc3662SHoratiu Vultur 	irqreturn_t ret = IRQ_NONE;
3488a8f1a19dSHoratiu Vultur 	int irq_status;
3489a8f1a19dSHoratiu Vultur 
3490a8f1a19dSHoratiu Vultur 	irq_status = phy_read(phydev, LAN8814_INTS);
3491a8f1a19dSHoratiu Vultur 	if (irq_status < 0) {
3492a8f1a19dSHoratiu Vultur 		phy_error(phydev);
3493a8f1a19dSHoratiu Vultur 		return IRQ_NONE;
3494a8f1a19dSHoratiu Vultur 	}
3495a8f1a19dSHoratiu Vultur 
3496a8f1a19dSHoratiu Vultur 	if (irq_status & LAN8814_INT_LINK) {
3497a8f1a19dSHoratiu Vultur 		phy_trigger_machine(phydev);
3498cafc3662SHoratiu Vultur 		ret = IRQ_HANDLED;
3499a8f1a19dSHoratiu Vultur 	}
3500a8f1a19dSHoratiu Vultur 
3501cafc3662SHoratiu Vultur 	if (irq_status & LAN8841_INTS_PTP) {
3502cafc3662SHoratiu Vultur 		lan8841_handle_ptp_interrupt(phydev);
3503cafc3662SHoratiu Vultur 		ret = IRQ_HANDLED;
3504a8f1a19dSHoratiu Vultur 	}
3505a8f1a19dSHoratiu Vultur 
3506cafc3662SHoratiu Vultur 	return ret;
3507cafc3662SHoratiu Vultur }
3508cafc3662SHoratiu Vultur 
3509cafc3662SHoratiu Vultur static int lan8841_ts_info(struct mii_timestamper *mii_ts,
3510cafc3662SHoratiu Vultur 			   struct ethtool_ts_info *info)
3511cafc3662SHoratiu Vultur {
3512cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv;
3513cafc3662SHoratiu Vultur 
3514cafc3662SHoratiu Vultur 	ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3515cafc3662SHoratiu Vultur 
3516cafc3662SHoratiu Vultur 	info->phc_index = ptp_priv->ptp_clock ?
3517cafc3662SHoratiu Vultur 				ptp_clock_index(ptp_priv->ptp_clock) : -1;
3518cafc3662SHoratiu Vultur 	if (info->phc_index == -1) {
3519cafc3662SHoratiu Vultur 		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
3520cafc3662SHoratiu Vultur 					 SOF_TIMESTAMPING_RX_SOFTWARE |
3521cafc3662SHoratiu Vultur 					 SOF_TIMESTAMPING_SOFTWARE;
3522cafc3662SHoratiu Vultur 		return 0;
3523cafc3662SHoratiu Vultur 	}
3524cafc3662SHoratiu Vultur 
3525cafc3662SHoratiu Vultur 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
3526cafc3662SHoratiu Vultur 				SOF_TIMESTAMPING_RX_HARDWARE |
3527cafc3662SHoratiu Vultur 				SOF_TIMESTAMPING_RAW_HARDWARE;
3528cafc3662SHoratiu Vultur 
3529cafc3662SHoratiu Vultur 	info->tx_types = (1 << HWTSTAMP_TX_OFF) |
3530cafc3662SHoratiu Vultur 			 (1 << HWTSTAMP_TX_ON) |
3531cafc3662SHoratiu Vultur 			 (1 << HWTSTAMP_TX_ONESTEP_SYNC);
3532cafc3662SHoratiu Vultur 
3533cafc3662SHoratiu Vultur 	info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
3534cafc3662SHoratiu Vultur 			   (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
3535cafc3662SHoratiu Vultur 			   (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
3536cafc3662SHoratiu Vultur 			   (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
3537cafc3662SHoratiu Vultur 
3538cafc3662SHoratiu Vultur 	return 0;
3539cafc3662SHoratiu Vultur }
3540cafc3662SHoratiu Vultur 
3541cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN			260
3542cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN	BIT(13)
3543cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN_PTP_TX_TS_EN		BIT(12)
3544cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN_PTP_RX_TS_OVRFL_EN	BIT(9)
3545cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN_PTP_RX_TS_EN		BIT(8)
3546cafc3662SHoratiu Vultur 
3547cafc3662SHoratiu Vultur static void lan8841_ptp_enable_int(struct kszphy_ptp_priv *ptp_priv,
3548cafc3662SHoratiu Vultur 				   bool enable)
3549cafc3662SHoratiu Vultur {
3550cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3551cafc3662SHoratiu Vultur 
3552cafc3662SHoratiu Vultur 	if (enable)
3553cafc3662SHoratiu Vultur 		/* Enable interrupts */
3554cafc3662SHoratiu Vultur 		phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
3555cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
3556cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_RX_TS_OVRFL_EN |
3557cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN |
3558cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_RX_TS_EN,
3559cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
3560cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_RX_TS_OVRFL_EN |
3561cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN |
3562cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_RX_TS_EN);
3563cafc3662SHoratiu Vultur 	else
3564cafc3662SHoratiu Vultur 		/* Disable interrupts */
3565cafc3662SHoratiu Vultur 		phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
3566cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
3567cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_RX_TS_OVRFL_EN |
3568cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN |
3569cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_RX_TS_EN, 0);
3570cafc3662SHoratiu Vultur }
3571cafc3662SHoratiu Vultur 
3572cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_TIMESTAMP_EN		379
3573cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_TIMESTAMP_EN		443
3574cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_MOD			445
3575cafc3662SHoratiu Vultur 
3576cafc3662SHoratiu Vultur static int lan8841_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
3577cafc3662SHoratiu Vultur {
3578cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3579cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3580cafc3662SHoratiu Vultur 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
3581cafc3662SHoratiu Vultur 	struct hwtstamp_config config;
3582cafc3662SHoratiu Vultur 	int txcfg = 0, rxcfg = 0;
3583cafc3662SHoratiu Vultur 	int pkt_ts_enable;
3584cafc3662SHoratiu Vultur 
3585cafc3662SHoratiu Vultur 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
3586cafc3662SHoratiu Vultur 		return -EFAULT;
3587cafc3662SHoratiu Vultur 
3588cafc3662SHoratiu Vultur 	ptp_priv->hwts_tx_type = config.tx_type;
3589cafc3662SHoratiu Vultur 	ptp_priv->rx_filter = config.rx_filter;
3590cafc3662SHoratiu Vultur 
3591cafc3662SHoratiu Vultur 	switch (config.rx_filter) {
3592cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_NONE:
3593cafc3662SHoratiu Vultur 		ptp_priv->layer = 0;
3594cafc3662SHoratiu Vultur 		ptp_priv->version = 0;
3595cafc3662SHoratiu Vultur 		break;
3596cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3597cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3598cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3599cafc3662SHoratiu Vultur 		ptp_priv->layer = PTP_CLASS_L4;
3600cafc3662SHoratiu Vultur 		ptp_priv->version = PTP_CLASS_V2;
3601cafc3662SHoratiu Vultur 		break;
3602cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3603cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3604cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3605cafc3662SHoratiu Vultur 		ptp_priv->layer = PTP_CLASS_L2;
3606cafc3662SHoratiu Vultur 		ptp_priv->version = PTP_CLASS_V2;
3607cafc3662SHoratiu Vultur 		break;
3608cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
3609cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
3610cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3611cafc3662SHoratiu Vultur 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
3612cafc3662SHoratiu Vultur 		ptp_priv->version = PTP_CLASS_V2;
3613cafc3662SHoratiu Vultur 		break;
3614cafc3662SHoratiu Vultur 	default:
3615cafc3662SHoratiu Vultur 		return -ERANGE;
3616cafc3662SHoratiu Vultur 	}
3617cafc3662SHoratiu Vultur 
3618cafc3662SHoratiu Vultur 	/* Setup parsing of the frames and enable the timestamping for ptp
3619cafc3662SHoratiu Vultur 	 * frames
3620cafc3662SHoratiu Vultur 	 */
3621cafc3662SHoratiu Vultur 	if (ptp_priv->layer & PTP_CLASS_L2) {
3622cafc3662SHoratiu Vultur 		rxcfg |= PTP_RX_PARSE_CONFIG_LAYER2_EN_;
3623cafc3662SHoratiu Vultur 		txcfg |= PTP_TX_PARSE_CONFIG_LAYER2_EN_;
3624cafc3662SHoratiu Vultur 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
3625cafc3662SHoratiu Vultur 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
3626cafc3662SHoratiu Vultur 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
3627cafc3662SHoratiu Vultur 	}
3628cafc3662SHoratiu Vultur 
3629cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_RX_PARSE_CONFIG, rxcfg);
3630cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_TX_PARSE_CONFIG, txcfg);
3631cafc3662SHoratiu Vultur 
3632cafc3662SHoratiu Vultur 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
3633cafc3662SHoratiu Vultur 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
3634cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
3635cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
3636cafc3662SHoratiu Vultur 
3637cafc3662SHoratiu Vultur 	/* Enable / disable of the TX timestamp in the SYNC frames */
3638cafc3662SHoratiu Vultur 	phy_modify_mmd(phydev, 2, LAN8841_PTP_TX_MOD,
3639cafc3662SHoratiu Vultur 		       PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_,
3640cafc3662SHoratiu Vultur 		       ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC ?
3641cafc3662SHoratiu Vultur 				PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ : 0);
3642cafc3662SHoratiu Vultur 
3643cafc3662SHoratiu Vultur 	/* Now enable/disable the timestamping */
3644cafc3662SHoratiu Vultur 	lan8841_ptp_enable_int(ptp_priv,
3645cafc3662SHoratiu Vultur 			       config.rx_filter != HWTSTAMP_FILTER_NONE);
3646cafc3662SHoratiu Vultur 
3647cafc3662SHoratiu Vultur 	/* In case of multiple starts and stops, these needs to be cleared */
3648cafc3662SHoratiu Vultur 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
3649cafc3662SHoratiu Vultur 		list_del(&rx_ts->list);
3650cafc3662SHoratiu Vultur 		kfree(rx_ts);
3651cafc3662SHoratiu Vultur 	}
3652cafc3662SHoratiu Vultur 
3653cafc3662SHoratiu Vultur 	skb_queue_purge(&ptp_priv->rx_queue);
3654cafc3662SHoratiu Vultur 	skb_queue_purge(&ptp_priv->tx_queue);
3655cafc3662SHoratiu Vultur 
3656cafc3662SHoratiu Vultur 	lan8841_ptp_flush_fifo(ptp_priv, false);
3657cafc3662SHoratiu Vultur 	lan8841_ptp_flush_fifo(ptp_priv, true);
3658cafc3662SHoratiu Vultur 
3659cafc3662SHoratiu Vultur 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0;
3660cafc3662SHoratiu Vultur }
3661cafc3662SHoratiu Vultur 
3662*e4ed8ba0SHoratiu Vultur #define LAN8841_EVENT_A		0
3663*e4ed8ba0SHoratiu Vultur #define LAN8841_EVENT_B		1
3664*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_SEC_HI(event)	((event) == LAN8841_EVENT_A ? 278 : 288)
3665*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_SEC_LO(event)	((event) == LAN8841_EVENT_A ? 279 : 289)
3666*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_NS_HI(event)	((event) == LAN8841_EVENT_A ? 280 : 290)
3667*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_NS_LO(event)	((event) == LAN8841_EVENT_A ? 281 : 291)
3668*e4ed8ba0SHoratiu Vultur 
3669*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_set_target(struct kszphy_ptp_priv *ptp_priv, u8 event,
3670*e4ed8ba0SHoratiu Vultur 				  s64 sec, u32 nsec)
3671*e4ed8ba0SHoratiu Vultur {
3672*e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3673*e4ed8ba0SHoratiu Vultur 	int ret;
3674*e4ed8ba0SHoratiu Vultur 
3675*e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_SEC_HI(event),
3676*e4ed8ba0SHoratiu Vultur 			    upper_16_bits(sec));
3677*e4ed8ba0SHoratiu Vultur 	if (ret)
3678*e4ed8ba0SHoratiu Vultur 		return ret;
3679*e4ed8ba0SHoratiu Vultur 
3680*e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_SEC_LO(event),
3681*e4ed8ba0SHoratiu Vultur 			    lower_16_bits(sec));
3682*e4ed8ba0SHoratiu Vultur 	if (ret)
3683*e4ed8ba0SHoratiu Vultur 		return ret;
3684*e4ed8ba0SHoratiu Vultur 
3685*e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_NS_HI(event) & 0x3fff,
3686*e4ed8ba0SHoratiu Vultur 			    upper_16_bits(nsec));
3687*e4ed8ba0SHoratiu Vultur 	if (ret)
3688*e4ed8ba0SHoratiu Vultur 		return ret;
3689*e4ed8ba0SHoratiu Vultur 
3690*e4ed8ba0SHoratiu Vultur 	return phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_NS_LO(event),
3691*e4ed8ba0SHoratiu Vultur 			    lower_16_bits(nsec));
3692*e4ed8ba0SHoratiu Vultur }
3693*e4ed8ba0SHoratiu Vultur 
3694*e4ed8ba0SHoratiu Vultur #define LAN8841_BUFFER_TIME	2
3695*e4ed8ba0SHoratiu Vultur 
3696*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_update_target(struct kszphy_ptp_priv *ptp_priv,
3697*e4ed8ba0SHoratiu Vultur 				     const struct timespec64 *ts)
3698*e4ed8ba0SHoratiu Vultur {
3699*e4ed8ba0SHoratiu Vultur 	return lan8841_ptp_set_target(ptp_priv, LAN8841_EVENT_A,
3700*e4ed8ba0SHoratiu Vultur 				      ts->tv_sec + LAN8841_BUFFER_TIME, ts->tv_nsec);
3701*e4ed8ba0SHoratiu Vultur }
3702*e4ed8ba0SHoratiu Vultur 
3703*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_SEC_HI(event)	((event) == LAN8841_EVENT_A ? 282 : 292)
3704*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_SEC_LO(event)	((event) == LAN8841_EVENT_A ? 283 : 293)
3705*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_NS_HI(event)	((event) == LAN8841_EVENT_A ? 284 : 294)
3706*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_NS_LO(event)	((event) == LAN8841_EVENT_A ? 285 : 295)
3707*e4ed8ba0SHoratiu Vultur 
3708*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_set_reload(struct kszphy_ptp_priv *ptp_priv, u8 event,
3709*e4ed8ba0SHoratiu Vultur 				  s64 sec, u32 nsec)
3710*e4ed8ba0SHoratiu Vultur {
3711*e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3712*e4ed8ba0SHoratiu Vultur 	int ret;
3713*e4ed8ba0SHoratiu Vultur 
3714*e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_SEC_HI(event),
3715*e4ed8ba0SHoratiu Vultur 			    upper_16_bits(sec));
3716*e4ed8ba0SHoratiu Vultur 	if (ret)
3717*e4ed8ba0SHoratiu Vultur 		return ret;
3718*e4ed8ba0SHoratiu Vultur 
3719*e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_SEC_LO(event),
3720*e4ed8ba0SHoratiu Vultur 			    lower_16_bits(sec));
3721*e4ed8ba0SHoratiu Vultur 	if (ret)
3722*e4ed8ba0SHoratiu Vultur 		return ret;
3723*e4ed8ba0SHoratiu Vultur 
3724*e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_NS_HI(event) & 0x3fff,
3725*e4ed8ba0SHoratiu Vultur 			    upper_16_bits(nsec));
3726*e4ed8ba0SHoratiu Vultur 	if (ret)
3727*e4ed8ba0SHoratiu Vultur 		return ret;
3728*e4ed8ba0SHoratiu Vultur 
3729*e4ed8ba0SHoratiu Vultur 	return phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_NS_LO(event),
3730*e4ed8ba0SHoratiu Vultur 			     lower_16_bits(nsec));
3731*e4ed8ba0SHoratiu Vultur }
3732*e4ed8ba0SHoratiu Vultur 
3733cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_SEC_HI	262
3734cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_SEC_MID	263
3735cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_SEC_LO	264
3736cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_NS_HI	265
3737cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_NS_LO	266
3738cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_LOAD	BIT(4)
3739cafc3662SHoratiu Vultur 
3740cafc3662SHoratiu Vultur static int lan8841_ptp_settime64(struct ptp_clock_info *ptp,
3741cafc3662SHoratiu Vultur 				 const struct timespec64 *ts)
3742cafc3662SHoratiu Vultur {
3743cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3744cafc3662SHoratiu Vultur 							ptp_clock_info);
3745cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3746*e4ed8ba0SHoratiu Vultur 	int ret;
3747cafc3662SHoratiu Vultur 
3748cafc3662SHoratiu Vultur 	/* Set the value to be stored */
3749cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3750cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_LO, lower_16_bits(ts->tv_sec));
3751cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_MID, upper_16_bits(ts->tv_sec));
3752cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_HI, upper_32_bits(ts->tv_sec) & 0xffff);
3753cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_NS_LO, lower_16_bits(ts->tv_nsec));
3754cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_NS_HI, upper_16_bits(ts->tv_nsec) & 0x3fff);
3755cafc3662SHoratiu Vultur 
3756cafc3662SHoratiu Vultur 	/* Set the command to load the LTC */
3757cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
3758cafc3662SHoratiu Vultur 		      LAN8841_PTP_CMD_CTL_PTP_LTC_LOAD);
3759*e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_update_target(ptp_priv, ts);
3760cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3761cafc3662SHoratiu Vultur 
3762*e4ed8ba0SHoratiu Vultur 	return ret;
3763cafc3662SHoratiu Vultur }
3764cafc3662SHoratiu Vultur 
3765cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_SEC_HI	358
3766cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_SEC_MID	359
3767cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_SEC_LO	360
3768cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_NS_HI	361
3769cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_NS_LO	362
3770cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_READ	BIT(3)
3771cafc3662SHoratiu Vultur 
3772cafc3662SHoratiu Vultur static int lan8841_ptp_gettime64(struct ptp_clock_info *ptp,
3773cafc3662SHoratiu Vultur 				 struct timespec64 *ts)
3774cafc3662SHoratiu Vultur {
3775cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3776cafc3662SHoratiu Vultur 							ptp_clock_info);
3777cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3778cafc3662SHoratiu Vultur 	time64_t s;
3779cafc3662SHoratiu Vultur 	s64 ns;
3780cafc3662SHoratiu Vultur 
3781cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3782cafc3662SHoratiu Vultur 	/* Issue the command to read the LTC */
3783cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
3784cafc3662SHoratiu Vultur 		      LAN8841_PTP_CMD_CTL_PTP_LTC_READ);
3785cafc3662SHoratiu Vultur 
3786cafc3662SHoratiu Vultur 	/* Read the LTC */
3787cafc3662SHoratiu Vultur 	s = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_HI);
3788cafc3662SHoratiu Vultur 	s <<= 16;
3789cafc3662SHoratiu Vultur 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_MID);
3790cafc3662SHoratiu Vultur 	s <<= 16;
3791cafc3662SHoratiu Vultur 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_LO);
3792cafc3662SHoratiu Vultur 
3793cafc3662SHoratiu Vultur 	ns = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_NS_HI) & 0x3fff;
3794cafc3662SHoratiu Vultur 	ns <<= 16;
3795cafc3662SHoratiu Vultur 	ns |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_NS_LO);
3796cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3797cafc3662SHoratiu Vultur 
3798cafc3662SHoratiu Vultur 	set_normalized_timespec64(ts, s, ns);
3799cafc3662SHoratiu Vultur 	return 0;
3800cafc3662SHoratiu Vultur }
3801cafc3662SHoratiu Vultur 
3802cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_STEP_ADJ_LO			276
3803cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_STEP_ADJ_HI			275
3804cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_STEP_ADJ_DIR			BIT(15)
3805cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_SECONDS	BIT(5)
3806cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_NANOSECONDS	BIT(6)
3807cafc3662SHoratiu Vultur 
3808cafc3662SHoratiu Vultur static int lan8841_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
3809cafc3662SHoratiu Vultur {
3810cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3811cafc3662SHoratiu Vultur 							ptp_clock_info);
3812cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3813cafc3662SHoratiu Vultur 	struct timespec64 ts;
3814cafc3662SHoratiu Vultur 	bool add = true;
3815cafc3662SHoratiu Vultur 	u32 nsec;
3816cafc3662SHoratiu Vultur 	s32 sec;
3817*e4ed8ba0SHoratiu Vultur 	int ret;
3818cafc3662SHoratiu Vultur 
3819cafc3662SHoratiu Vultur 	/* The HW allows up to 15 sec to adjust the time, but here we limit to
3820cafc3662SHoratiu Vultur 	 * 10 sec the adjustment. The reason is, in case the adjustment is 14
3821cafc3662SHoratiu Vultur 	 * sec and 999999999 nsec, then we add 8ns to compansate the actual
3822cafc3662SHoratiu Vultur 	 * increment so the value can be bigger than 15 sec. Therefore limit the
3823cafc3662SHoratiu Vultur 	 * possible adjustments so we will not have these corner cases
3824cafc3662SHoratiu Vultur 	 */
3825cafc3662SHoratiu Vultur 	if (delta > 10000000000LL || delta < -10000000000LL) {
3826cafc3662SHoratiu Vultur 		/* The timeadjustment is too big, so fall back using set time */
3827cafc3662SHoratiu Vultur 		u64 now;
3828cafc3662SHoratiu Vultur 
3829cafc3662SHoratiu Vultur 		ptp->gettime64(ptp, &ts);
3830cafc3662SHoratiu Vultur 
3831cafc3662SHoratiu Vultur 		now = ktime_to_ns(timespec64_to_ktime(ts));
3832cafc3662SHoratiu Vultur 		ts = ns_to_timespec64(now + delta);
3833cafc3662SHoratiu Vultur 
3834cafc3662SHoratiu Vultur 		ptp->settime64(ptp, &ts);
3835cafc3662SHoratiu Vultur 		return 0;
3836cafc3662SHoratiu Vultur 	}
3837cafc3662SHoratiu Vultur 
3838cafc3662SHoratiu Vultur 	sec = div_u64_rem(delta < 0 ? -delta : delta, NSEC_PER_SEC, &nsec);
3839cafc3662SHoratiu Vultur 	if (delta < 0 && nsec != 0) {
3840cafc3662SHoratiu Vultur 		/* It is not allowed to adjust low the nsec part, therefore
3841cafc3662SHoratiu Vultur 		 * subtract more from second part and add to nanosecond such
3842cafc3662SHoratiu Vultur 		 * that would roll over, so the second part will increase
3843cafc3662SHoratiu Vultur 		 */
3844cafc3662SHoratiu Vultur 		sec--;
3845cafc3662SHoratiu Vultur 		nsec = NSEC_PER_SEC - nsec;
3846cafc3662SHoratiu Vultur 	}
3847cafc3662SHoratiu Vultur 
3848cafc3662SHoratiu Vultur 	/* Calculate the adjustments and the direction */
3849cafc3662SHoratiu Vultur 	if (delta < 0)
3850cafc3662SHoratiu Vultur 		add = false;
3851cafc3662SHoratiu Vultur 
3852cafc3662SHoratiu Vultur 	if (nsec > 0)
3853cafc3662SHoratiu Vultur 		/* add 8 ns to cover the likely normal increment */
3854cafc3662SHoratiu Vultur 		nsec += 8;
3855cafc3662SHoratiu Vultur 
3856cafc3662SHoratiu Vultur 	if (nsec >= NSEC_PER_SEC) {
3857cafc3662SHoratiu Vultur 		/* carry into seconds */
3858cafc3662SHoratiu Vultur 		sec++;
3859cafc3662SHoratiu Vultur 		nsec -= NSEC_PER_SEC;
3860cafc3662SHoratiu Vultur 	}
3861cafc3662SHoratiu Vultur 
3862cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3863cafc3662SHoratiu Vultur 	if (sec) {
3864cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_LO, sec);
3865cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_HI,
3866cafc3662SHoratiu Vultur 			      add ? LAN8841_PTP_LTC_STEP_ADJ_DIR : 0);
3867cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
3868cafc3662SHoratiu Vultur 			      LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_SECONDS);
3869cafc3662SHoratiu Vultur 	}
3870cafc3662SHoratiu Vultur 
3871cafc3662SHoratiu Vultur 	if (nsec) {
3872cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_LO,
3873cafc3662SHoratiu Vultur 			      nsec & 0xffff);
3874cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_HI,
3875cafc3662SHoratiu Vultur 			      (nsec >> 16) & 0x3fff);
3876cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
3877cafc3662SHoratiu Vultur 			      LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_NANOSECONDS);
3878cafc3662SHoratiu Vultur 	}
3879cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3880cafc3662SHoratiu Vultur 
3881*e4ed8ba0SHoratiu Vultur 	/* Update the target clock */
3882*e4ed8ba0SHoratiu Vultur 	ptp->gettime64(ptp, &ts);
3883*e4ed8ba0SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3884*e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_update_target(ptp_priv, &ts);
3885*e4ed8ba0SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3886*e4ed8ba0SHoratiu Vultur 
3887*e4ed8ba0SHoratiu Vultur 	return ret;
3888cafc3662SHoratiu Vultur }
3889cafc3662SHoratiu Vultur 
3890cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RATE_ADJ_HI		269
3891cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RATE_ADJ_HI_DIR		BIT(15)
3892cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RATE_ADJ_LO		270
3893cafc3662SHoratiu Vultur 
3894cafc3662SHoratiu Vultur static int lan8841_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
3895cafc3662SHoratiu Vultur {
3896cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3897cafc3662SHoratiu Vultur 							ptp_clock_info);
3898cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3899cafc3662SHoratiu Vultur 	bool faster = true;
3900cafc3662SHoratiu Vultur 	u32 rate;
3901cafc3662SHoratiu Vultur 
3902cafc3662SHoratiu Vultur 	if (!scaled_ppm)
3903cafc3662SHoratiu Vultur 		return 0;
3904cafc3662SHoratiu Vultur 
3905cafc3662SHoratiu Vultur 	if (scaled_ppm < 0) {
3906cafc3662SHoratiu Vultur 		scaled_ppm = -scaled_ppm;
3907cafc3662SHoratiu Vultur 		faster = false;
3908cafc3662SHoratiu Vultur 	}
3909cafc3662SHoratiu Vultur 
3910cafc3662SHoratiu Vultur 	rate = LAN8814_1PPM_FORMAT * (upper_16_bits(scaled_ppm));
3911cafc3662SHoratiu Vultur 	rate += (LAN8814_1PPM_FORMAT * (lower_16_bits(scaled_ppm))) >> 16;
3912cafc3662SHoratiu Vultur 
3913cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3914cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_RATE_ADJ_HI,
3915cafc3662SHoratiu Vultur 		      faster ? LAN8841_PTP_LTC_RATE_ADJ_HI_DIR | (upper_16_bits(rate) & 0x3fff)
3916cafc3662SHoratiu Vultur 			     : upper_16_bits(rate) & 0x3fff);
3917cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_RATE_ADJ_LO, lower_16_bits(rate));
3918cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3919cafc3662SHoratiu Vultur 
3920cafc3662SHoratiu Vultur 	return 0;
3921cafc3662SHoratiu Vultur }
3922cafc3662SHoratiu Vultur 
3923*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_verify(struct ptp_clock_info *ptp, unsigned int pin,
3924*e4ed8ba0SHoratiu Vultur 			      enum ptp_pin_function func, unsigned int chan)
3925*e4ed8ba0SHoratiu Vultur {
3926*e4ed8ba0SHoratiu Vultur 	switch (func) {
3927*e4ed8ba0SHoratiu Vultur 	case PTP_PF_NONE:
3928*e4ed8ba0SHoratiu Vultur 	case PTP_PF_PEROUT:
3929*e4ed8ba0SHoratiu Vultur 		break;
3930*e4ed8ba0SHoratiu Vultur 	default:
3931*e4ed8ba0SHoratiu Vultur 		return -1;
3932*e4ed8ba0SHoratiu Vultur 	}
3933*e4ed8ba0SHoratiu Vultur 
3934*e4ed8ba0SHoratiu Vultur 	return 0;
3935*e4ed8ba0SHoratiu Vultur }
3936*e4ed8ba0SHoratiu Vultur 
3937*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GPIO_NUM	10
3938*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_EN		128
3939*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DIR	129
3940*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_BUF	130
3941*e4ed8ba0SHoratiu Vultur 
3942*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_perout_off(struct kszphy_ptp_priv *ptp_priv, int pin)
3943*e4ed8ba0SHoratiu Vultur {
3944*e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3945*e4ed8ba0SHoratiu Vultur 	int ret;
3946*e4ed8ba0SHoratiu Vultur 
3947*e4ed8ba0SHoratiu Vultur 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
3948*e4ed8ba0SHoratiu Vultur 	if (ret)
3949*e4ed8ba0SHoratiu Vultur 		return ret;
3950*e4ed8ba0SHoratiu Vultur 
3951*e4ed8ba0SHoratiu Vultur 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DIR, BIT(pin));
3952*e4ed8ba0SHoratiu Vultur 	if (ret)
3953*e4ed8ba0SHoratiu Vultur 		return ret;
3954*e4ed8ba0SHoratiu Vultur 
3955*e4ed8ba0SHoratiu Vultur 	return phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
3956*e4ed8ba0SHoratiu Vultur }
3957*e4ed8ba0SHoratiu Vultur 
3958*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_perout_on(struct kszphy_ptp_priv *ptp_priv, int pin)
3959*e4ed8ba0SHoratiu Vultur {
3960*e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3961*e4ed8ba0SHoratiu Vultur 	int ret;
3962*e4ed8ba0SHoratiu Vultur 
3963*e4ed8ba0SHoratiu Vultur 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
3964*e4ed8ba0SHoratiu Vultur 	if (ret)
3965*e4ed8ba0SHoratiu Vultur 		return ret;
3966*e4ed8ba0SHoratiu Vultur 
3967*e4ed8ba0SHoratiu Vultur 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DIR, BIT(pin));
3968*e4ed8ba0SHoratiu Vultur 	if (ret)
3969*e4ed8ba0SHoratiu Vultur 		return ret;
3970*e4ed8ba0SHoratiu Vultur 
3971*e4ed8ba0SHoratiu Vultur 	return phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
3972*e4ed8ba0SHoratiu Vultur }
3973*e4ed8ba0SHoratiu Vultur 
3974*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL1				131
3975*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL2				132
3976*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK	GENMASK(2, 0)
3977*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_A	1
3978*e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_B	2
3979*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG			257
3980*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A	BIT(1)
3981*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B	BIT(3)
3982*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK	GENMASK(7, 4)
3983*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK	GENMASK(11, 8)
3984*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A		4
3985*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B		7
3986*e4ed8ba0SHoratiu Vultur 
3987*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_remove_event(struct kszphy_ptp_priv *ptp_priv, int pin,
3988*e4ed8ba0SHoratiu Vultur 				    u8 event)
3989*e4ed8ba0SHoratiu Vultur {
3990*e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3991*e4ed8ba0SHoratiu Vultur 	u16 tmp;
3992*e4ed8ba0SHoratiu Vultur 	int ret;
3993*e4ed8ba0SHoratiu Vultur 
3994*e4ed8ba0SHoratiu Vultur 	/* Now remove pin from the event. GPIO_DATA_SEL1 contains the GPIO
3995*e4ed8ba0SHoratiu Vultur 	 * pins 0-4 while GPIO_DATA_SEL2 contains GPIO pins 5-9, therefore
3996*e4ed8ba0SHoratiu Vultur 	 * depending on the pin, it requires to read a different register
3997*e4ed8ba0SHoratiu Vultur 	 */
3998*e4ed8ba0SHoratiu Vultur 	if (pin < 5) {
3999*e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK << (3 * pin);
4000*e4ed8ba0SHoratiu Vultur 		ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL1, tmp);
4001*e4ed8ba0SHoratiu Vultur 	} else {
4002*e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK << (3 * (pin - 5));
4003*e4ed8ba0SHoratiu Vultur 		ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL2, tmp);
4004*e4ed8ba0SHoratiu Vultur 	}
4005*e4ed8ba0SHoratiu Vultur 	if (ret)
4006*e4ed8ba0SHoratiu Vultur 		return ret;
4007*e4ed8ba0SHoratiu Vultur 
4008*e4ed8ba0SHoratiu Vultur 	/* Disable the event */
4009*e4ed8ba0SHoratiu Vultur 	if (event == LAN8841_EVENT_A)
4010*e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
4011*e4ed8ba0SHoratiu Vultur 		      LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK;
4012*e4ed8ba0SHoratiu Vultur 	else
4013*e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
4014*e4ed8ba0SHoratiu Vultur 		      LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK;
4015*e4ed8ba0SHoratiu Vultur 	return phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, tmp);
4016*e4ed8ba0SHoratiu Vultur }
4017*e4ed8ba0SHoratiu Vultur 
4018*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_enable_event(struct kszphy_ptp_priv *ptp_priv, int pin,
4019*e4ed8ba0SHoratiu Vultur 				    u8 event, int pulse_width)
4020*e4ed8ba0SHoratiu Vultur {
4021*e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4022*e4ed8ba0SHoratiu Vultur 	u16 tmp;
4023*e4ed8ba0SHoratiu Vultur 	int ret;
4024*e4ed8ba0SHoratiu Vultur 
4025*e4ed8ba0SHoratiu Vultur 	/* Enable the event */
4026*e4ed8ba0SHoratiu Vultur 	if (event == LAN8841_EVENT_A)
4027*e4ed8ba0SHoratiu Vultur 		ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GENERAL_CONFIG,
4028*e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
4029*e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK,
4030*e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
4031*e4ed8ba0SHoratiu Vultur 				     pulse_width << LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A);
4032*e4ed8ba0SHoratiu Vultur 	else
4033*e4ed8ba0SHoratiu Vultur 		ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GENERAL_CONFIG,
4034*e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
4035*e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK,
4036*e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
4037*e4ed8ba0SHoratiu Vultur 				     pulse_width << LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B);
4038*e4ed8ba0SHoratiu Vultur 	if (ret)
4039*e4ed8ba0SHoratiu Vultur 		return ret;
4040*e4ed8ba0SHoratiu Vultur 
4041*e4ed8ba0SHoratiu Vultur 	/* Now connect the pin to the event. GPIO_DATA_SEL1 contains the GPIO
4042*e4ed8ba0SHoratiu Vultur 	 * pins 0-4 while GPIO_DATA_SEL2 contains GPIO pins 5-9, therefore
4043*e4ed8ba0SHoratiu Vultur 	 * depending on the pin, it requires to read a different register
4044*e4ed8ba0SHoratiu Vultur 	 */
4045*e4ed8ba0SHoratiu Vultur 	if (event == LAN8841_EVENT_A)
4046*e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_A;
4047*e4ed8ba0SHoratiu Vultur 	else
4048*e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_B;
4049*e4ed8ba0SHoratiu Vultur 
4050*e4ed8ba0SHoratiu Vultur 	if (pin < 5)
4051*e4ed8ba0SHoratiu Vultur 		ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL1,
4052*e4ed8ba0SHoratiu Vultur 				       tmp << (3 * pin));
4053*e4ed8ba0SHoratiu Vultur 	else
4054*e4ed8ba0SHoratiu Vultur 		ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL2,
4055*e4ed8ba0SHoratiu Vultur 				       tmp << (3 * (pin - 5)));
4056*e4ed8ba0SHoratiu Vultur 
4057*e4ed8ba0SHoratiu Vultur 	return ret;
4058*e4ed8ba0SHoratiu Vultur }
4059*e4ed8ba0SHoratiu Vultur 
4060*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS	13
4061*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS	12
4062*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS	11
4063*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS	10
4064*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS	9
4065*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS	8
4066*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US	7
4067*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US	6
4068*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US	5
4069*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US	4
4070*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US	3
4071*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US	2
4072*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS	1
4073*e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS	0
4074*e4ed8ba0SHoratiu Vultur 
4075*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_perout(struct ptp_clock_info *ptp,
4076*e4ed8ba0SHoratiu Vultur 			      struct ptp_clock_request *rq, int on)
4077*e4ed8ba0SHoratiu Vultur {
4078*e4ed8ba0SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
4079*e4ed8ba0SHoratiu Vultur 							ptp_clock_info);
4080*e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4081*e4ed8ba0SHoratiu Vultur 	struct timespec64 ts_on, ts_period;
4082*e4ed8ba0SHoratiu Vultur 	s64 on_nsec, period_nsec;
4083*e4ed8ba0SHoratiu Vultur 	int pulse_width;
4084*e4ed8ba0SHoratiu Vultur 	int pin;
4085*e4ed8ba0SHoratiu Vultur 	int ret;
4086*e4ed8ba0SHoratiu Vultur 
4087*e4ed8ba0SHoratiu Vultur 	if (rq->perout.flags & ~PTP_PEROUT_DUTY_CYCLE)
4088*e4ed8ba0SHoratiu Vultur 		return -EOPNOTSUPP;
4089*e4ed8ba0SHoratiu Vultur 
4090*e4ed8ba0SHoratiu Vultur 	pin = ptp_find_pin(ptp_priv->ptp_clock, PTP_PF_PEROUT, rq->perout.index);
4091*e4ed8ba0SHoratiu Vultur 	if (pin == -1 || pin >= LAN8841_PTP_GPIO_NUM)
4092*e4ed8ba0SHoratiu Vultur 		return -EINVAL;
4093*e4ed8ba0SHoratiu Vultur 
4094*e4ed8ba0SHoratiu Vultur 	if (!on) {
4095*e4ed8ba0SHoratiu Vultur 		ret = lan8841_ptp_perout_off(ptp_priv, pin);
4096*e4ed8ba0SHoratiu Vultur 		if (ret)
4097*e4ed8ba0SHoratiu Vultur 			return ret;
4098*e4ed8ba0SHoratiu Vultur 
4099*e4ed8ba0SHoratiu Vultur 		return lan8841_ptp_remove_event(ptp_priv, LAN8841_EVENT_A, pin);
4100*e4ed8ba0SHoratiu Vultur 	}
4101*e4ed8ba0SHoratiu Vultur 
4102*e4ed8ba0SHoratiu Vultur 	ts_on.tv_sec = rq->perout.on.sec;
4103*e4ed8ba0SHoratiu Vultur 	ts_on.tv_nsec = rq->perout.on.nsec;
4104*e4ed8ba0SHoratiu Vultur 	on_nsec = timespec64_to_ns(&ts_on);
4105*e4ed8ba0SHoratiu Vultur 
4106*e4ed8ba0SHoratiu Vultur 	ts_period.tv_sec = rq->perout.period.sec;
4107*e4ed8ba0SHoratiu Vultur 	ts_period.tv_nsec = rq->perout.period.nsec;
4108*e4ed8ba0SHoratiu Vultur 	period_nsec = timespec64_to_ns(&ts_period);
4109*e4ed8ba0SHoratiu Vultur 
4110*e4ed8ba0SHoratiu Vultur 	if (period_nsec < 200) {
4111*e4ed8ba0SHoratiu Vultur 		pr_warn_ratelimited("%s: perout period too small, minimim is 200 nsec\n",
4112*e4ed8ba0SHoratiu Vultur 				    phydev_name(phydev));
4113*e4ed8ba0SHoratiu Vultur 		return -EOPNOTSUPP;
4114*e4ed8ba0SHoratiu Vultur 	}
4115*e4ed8ba0SHoratiu Vultur 
4116*e4ed8ba0SHoratiu Vultur 	if (on_nsec >= period_nsec) {
4117*e4ed8ba0SHoratiu Vultur 		pr_warn_ratelimited("%s: pulse width must be smaller than period\n",
4118*e4ed8ba0SHoratiu Vultur 				    phydev_name(phydev));
4119*e4ed8ba0SHoratiu Vultur 		return -EINVAL;
4120*e4ed8ba0SHoratiu Vultur 	}
4121*e4ed8ba0SHoratiu Vultur 
4122*e4ed8ba0SHoratiu Vultur 	switch (on_nsec) {
4123*e4ed8ba0SHoratiu Vultur 	case 200000000:
4124*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS;
4125*e4ed8ba0SHoratiu Vultur 		break;
4126*e4ed8ba0SHoratiu Vultur 	case 100000000:
4127*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS;
4128*e4ed8ba0SHoratiu Vultur 		break;
4129*e4ed8ba0SHoratiu Vultur 	case 50000000:
4130*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS;
4131*e4ed8ba0SHoratiu Vultur 		break;
4132*e4ed8ba0SHoratiu Vultur 	case 10000000:
4133*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS;
4134*e4ed8ba0SHoratiu Vultur 		break;
4135*e4ed8ba0SHoratiu Vultur 	case 5000000:
4136*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS;
4137*e4ed8ba0SHoratiu Vultur 		break;
4138*e4ed8ba0SHoratiu Vultur 	case 1000000:
4139*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS;
4140*e4ed8ba0SHoratiu Vultur 		break;
4141*e4ed8ba0SHoratiu Vultur 	case 500000:
4142*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US;
4143*e4ed8ba0SHoratiu Vultur 		break;
4144*e4ed8ba0SHoratiu Vultur 	case 100000:
4145*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US;
4146*e4ed8ba0SHoratiu Vultur 		break;
4147*e4ed8ba0SHoratiu Vultur 	case 50000:
4148*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US;
4149*e4ed8ba0SHoratiu Vultur 		break;
4150*e4ed8ba0SHoratiu Vultur 	case 10000:
4151*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US;
4152*e4ed8ba0SHoratiu Vultur 		break;
4153*e4ed8ba0SHoratiu Vultur 	case 5000:
4154*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US;
4155*e4ed8ba0SHoratiu Vultur 		break;
4156*e4ed8ba0SHoratiu Vultur 	case 1000:
4157*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US;
4158*e4ed8ba0SHoratiu Vultur 		break;
4159*e4ed8ba0SHoratiu Vultur 	case 500:
4160*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS;
4161*e4ed8ba0SHoratiu Vultur 		break;
4162*e4ed8ba0SHoratiu Vultur 	case 100:
4163*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
4164*e4ed8ba0SHoratiu Vultur 		break;
4165*e4ed8ba0SHoratiu Vultur 	default:
4166*e4ed8ba0SHoratiu Vultur 		pr_warn_ratelimited("%s: Use default duty cycle of 100ns\n",
4167*e4ed8ba0SHoratiu Vultur 				    phydev_name(phydev));
4168*e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
4169*e4ed8ba0SHoratiu Vultur 		break;
4170*e4ed8ba0SHoratiu Vultur 	}
4171*e4ed8ba0SHoratiu Vultur 
4172*e4ed8ba0SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
4173*e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_set_target(ptp_priv, LAN8841_EVENT_A, rq->perout.start.sec,
4174*e4ed8ba0SHoratiu Vultur 				     rq->perout.start.nsec);
4175*e4ed8ba0SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
4176*e4ed8ba0SHoratiu Vultur 	if (ret)
4177*e4ed8ba0SHoratiu Vultur 		return ret;
4178*e4ed8ba0SHoratiu Vultur 
4179*e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_set_reload(ptp_priv, LAN8841_EVENT_A, rq->perout.period.sec,
4180*e4ed8ba0SHoratiu Vultur 				     rq->perout.period.nsec);
4181*e4ed8ba0SHoratiu Vultur 	if (ret)
4182*e4ed8ba0SHoratiu Vultur 		return ret;
4183*e4ed8ba0SHoratiu Vultur 
4184*e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_enable_event(ptp_priv, pin, LAN8841_EVENT_A,
4185*e4ed8ba0SHoratiu Vultur 				       pulse_width);
4186*e4ed8ba0SHoratiu Vultur 	if (ret)
4187*e4ed8ba0SHoratiu Vultur 		return ret;
4188*e4ed8ba0SHoratiu Vultur 
4189*e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_perout_on(ptp_priv, pin);
4190*e4ed8ba0SHoratiu Vultur 	if (ret)
4191*e4ed8ba0SHoratiu Vultur 		lan8841_ptp_remove_event(ptp_priv, pin, LAN8841_EVENT_A);
4192*e4ed8ba0SHoratiu Vultur 
4193*e4ed8ba0SHoratiu Vultur 	return ret;
4194*e4ed8ba0SHoratiu Vultur }
4195*e4ed8ba0SHoratiu Vultur 
4196*e4ed8ba0SHoratiu Vultur static int lan8841_ptp_enable(struct ptp_clock_info *ptp,
4197*e4ed8ba0SHoratiu Vultur 			      struct ptp_clock_request *rq, int on)
4198*e4ed8ba0SHoratiu Vultur {
4199*e4ed8ba0SHoratiu Vultur 	switch (rq->type) {
4200*e4ed8ba0SHoratiu Vultur 	case PTP_CLK_REQ_PEROUT:
4201*e4ed8ba0SHoratiu Vultur 		return lan8841_ptp_perout(ptp, rq, on);
4202*e4ed8ba0SHoratiu Vultur 	default:
4203*e4ed8ba0SHoratiu Vultur 		return -EOPNOTSUPP;
4204*e4ed8ba0SHoratiu Vultur 	}
4205*e4ed8ba0SHoratiu Vultur 
4206*e4ed8ba0SHoratiu Vultur 	return 0;
4207*e4ed8ba0SHoratiu Vultur }
4208*e4ed8ba0SHoratiu Vultur 
4209cafc3662SHoratiu Vultur static struct ptp_clock_info lan8841_ptp_clock_info = {
4210cafc3662SHoratiu Vultur 	.owner		= THIS_MODULE,
4211cafc3662SHoratiu Vultur 	.name		= "lan8841 ptp",
4212cafc3662SHoratiu Vultur 	.max_adj	= 31249999,
4213cafc3662SHoratiu Vultur 	.gettime64	= lan8841_ptp_gettime64,
4214cafc3662SHoratiu Vultur 	.settime64	= lan8841_ptp_settime64,
4215cafc3662SHoratiu Vultur 	.adjtime	= lan8841_ptp_adjtime,
4216cafc3662SHoratiu Vultur 	.adjfine	= lan8841_ptp_adjfine,
4217*e4ed8ba0SHoratiu Vultur 	.verify         = lan8841_ptp_verify,
4218*e4ed8ba0SHoratiu Vultur 	.enable         = lan8841_ptp_enable,
4219*e4ed8ba0SHoratiu Vultur 	.n_per_out      = LAN8841_PTP_GPIO_NUM,
4220*e4ed8ba0SHoratiu Vultur 	.n_pins         = LAN8841_PTP_GPIO_NUM,
4221cafc3662SHoratiu Vultur };
4222cafc3662SHoratiu Vultur 
4223a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER 3
4224a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER_STRAP_RGMII_EN BIT(0)
4225a8f1a19dSHoratiu Vultur 
4226a8f1a19dSHoratiu Vultur static int lan8841_probe(struct phy_device *phydev)
4227a8f1a19dSHoratiu Vultur {
4228cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv;
4229cafc3662SHoratiu Vultur 	struct kszphy_priv *priv;
4230a8f1a19dSHoratiu Vultur 	int err;
4231a8f1a19dSHoratiu Vultur 
4232a8f1a19dSHoratiu Vultur 	err = kszphy_probe(phydev);
4233a8f1a19dSHoratiu Vultur 	if (err)
4234a8f1a19dSHoratiu Vultur 		return err;
4235a8f1a19dSHoratiu Vultur 
4236a8f1a19dSHoratiu Vultur 	if (phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4237a8f1a19dSHoratiu Vultur 			 LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER) &
4238a8f1a19dSHoratiu Vultur 	    LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER_STRAP_RGMII_EN)
4239a8f1a19dSHoratiu Vultur 		phydev->interface = PHY_INTERFACE_MODE_RGMII_RXID;
4240a8f1a19dSHoratiu Vultur 
4241cafc3662SHoratiu Vultur 	/* Register the clock */
4242cafc3662SHoratiu Vultur 	if (!IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
4243cafc3662SHoratiu Vultur 		return 0;
4244cafc3662SHoratiu Vultur 
4245cafc3662SHoratiu Vultur 	priv = phydev->priv;
4246cafc3662SHoratiu Vultur 	ptp_priv = &priv->ptp_priv;
4247cafc3662SHoratiu Vultur 
4248*e4ed8ba0SHoratiu Vultur 	ptp_priv->pin_config = devm_kcalloc(&phydev->mdio.dev,
4249*e4ed8ba0SHoratiu Vultur 					    LAN8841_PTP_GPIO_NUM,
4250*e4ed8ba0SHoratiu Vultur 					    sizeof(*ptp_priv->pin_config),
4251*e4ed8ba0SHoratiu Vultur 					    GFP_KERNEL);
4252*e4ed8ba0SHoratiu Vultur 	if (!ptp_priv->pin_config)
4253*e4ed8ba0SHoratiu Vultur 		return -ENOMEM;
4254*e4ed8ba0SHoratiu Vultur 
4255*e4ed8ba0SHoratiu Vultur 	for (int i = 0; i < LAN8841_PTP_GPIO_NUM; ++i) {
4256*e4ed8ba0SHoratiu Vultur 		struct ptp_pin_desc *p = &ptp_priv->pin_config[i];
4257*e4ed8ba0SHoratiu Vultur 
4258*e4ed8ba0SHoratiu Vultur 		snprintf(p->name, sizeof(p->name), "pin%d", i);
4259*e4ed8ba0SHoratiu Vultur 		p->index = i;
4260*e4ed8ba0SHoratiu Vultur 		p->func = PTP_PF_NONE;
4261*e4ed8ba0SHoratiu Vultur 	}
4262*e4ed8ba0SHoratiu Vultur 
4263cafc3662SHoratiu Vultur 	ptp_priv->ptp_clock_info = lan8841_ptp_clock_info;
4264*e4ed8ba0SHoratiu Vultur 	ptp_priv->ptp_clock_info.pin_config = ptp_priv->pin_config;
4265cafc3662SHoratiu Vultur 	ptp_priv->ptp_clock = ptp_clock_register(&ptp_priv->ptp_clock_info,
4266cafc3662SHoratiu Vultur 						 &phydev->mdio.dev);
4267cafc3662SHoratiu Vultur 	if (IS_ERR(ptp_priv->ptp_clock)) {
4268cafc3662SHoratiu Vultur 		phydev_err(phydev, "ptp_clock_register failed: %lu\n",
4269cafc3662SHoratiu Vultur 			   PTR_ERR(ptp_priv->ptp_clock));
4270cafc3662SHoratiu Vultur 		return -EINVAL;
4271cafc3662SHoratiu Vultur 	}
4272cafc3662SHoratiu Vultur 
4273cafc3662SHoratiu Vultur 	if (!ptp_priv->ptp_clock)
4274cafc3662SHoratiu Vultur 		return 0;
4275cafc3662SHoratiu Vultur 
4276cafc3662SHoratiu Vultur 	/* Initialize the SW */
4277cafc3662SHoratiu Vultur 	skb_queue_head_init(&ptp_priv->tx_queue);
4278cafc3662SHoratiu Vultur 	skb_queue_head_init(&ptp_priv->rx_queue);
4279cafc3662SHoratiu Vultur 	INIT_LIST_HEAD(&ptp_priv->rx_ts_list);
4280cafc3662SHoratiu Vultur 	spin_lock_init(&ptp_priv->rx_ts_lock);
4281cafc3662SHoratiu Vultur 	ptp_priv->phydev = phydev;
4282cafc3662SHoratiu Vultur 	mutex_init(&ptp_priv->ptp_lock);
4283cafc3662SHoratiu Vultur 
4284cafc3662SHoratiu Vultur 	ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp;
4285cafc3662SHoratiu Vultur 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
4286cafc3662SHoratiu Vultur 	ptp_priv->mii_ts.hwtstamp = lan8841_hwtstamp;
4287cafc3662SHoratiu Vultur 	ptp_priv->mii_ts.ts_info = lan8841_ts_info;
4288cafc3662SHoratiu Vultur 
4289cafc3662SHoratiu Vultur 	phydev->mii_ts = &ptp_priv->mii_ts;
4290cafc3662SHoratiu Vultur 
4291a8f1a19dSHoratiu Vultur 	return 0;
4292a8f1a19dSHoratiu Vultur }
4293a8f1a19dSHoratiu Vultur 
4294d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
4295d5bf9071SChristian Hohnstaedt {
429651f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
4297f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
429851f932c4SChoi, David 	.name		= "Micrel KS8737",
4299dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4300c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
430115f03ffeSFabio Estevam 	.probe		= kszphy_probe,
4302d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
4303c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
430459ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
4305f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4306f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4307d5bf9071SChristian Hohnstaedt }, {
4308212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
4309212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
43107ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
4311dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4312e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
431363f44b2bSJohan Hovold 	.probe		= kszphy_probe,
4314d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
4315212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
431659ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
43172b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
43182b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
43192b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4320f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4321f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4322212ea99aSMarek Vasut }, {
4323b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
4324b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
4325b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
4326dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4327e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
432863f44b2bSJohan Hovold 	.probe		= kszphy_probe,
4329d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
4330b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
433159ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
43322b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
43332b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
43342b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4335f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4336f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4337b818d1a7SHector Palacios }, {
4338510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
4339f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4340510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
4341dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4342e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
4343e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
434477501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
434577501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
434651f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
434759ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
43482b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
43492b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
43502b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
43512641b62dSStefan Agner 	/* No suspend/resume callbacks because of errata DS80000700A,
43522641b62dSStefan Agner 	 * receiver error following software power down.
43532641b62dSStefan Agner 	 */
4354d5bf9071SChristian Hohnstaedt }, {
43554bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
4356f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
43574bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
4358dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4359e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
4360e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
4361e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
43624bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
436359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
43642b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
43652b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
43662b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4367f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4368f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
43694bd7b512SSergei Shtylyov }, {
4370510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
4371dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4372e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
4373e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
437463f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
437551f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
437659ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
43772b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
43782b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
43792b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
43808b95599cSMarek Vasut 	.match_phy_device = ksz8051_match_phy_device,
4381f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4382f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4383d5bf9071SChristian Hohnstaedt }, {
4384510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
4385510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
4386ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
4387dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4388e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
4389e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
4390e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
439151f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
439259ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
43932b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
43942b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
43952b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4396f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4397f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4398d5bf9071SChristian Hohnstaedt }, {
43997ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
44007ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
4401f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
440249011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
4403dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4404e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
4405e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
44067a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
4407764d31caSChristian Melki 	.soft_reset	= genphy_soft_reset,
4408f873f112SOleksij Rempel 	.config_aneg	= ksz8081_config_aneg,
4409f873f112SOleksij Rempel 	.read_status	= ksz8081_read_status,
44107ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
441159ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
44122b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
44132b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
44142b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4415836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
4416f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
441749011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
441849011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
44197ab59dc1SDavid J. Choi }, {
44207ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
44217ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
4422f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4423dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
44248e6004dfSFabio Estevam 	.probe		= kszphy_probe,
4425232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
44267ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
442759ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
44288e6004dfSFabio Estevam 	.suspend	= kszphy_suspend,
44298e6004dfSFabio Estevam 	.resume		= kszphy_resume,
44307ab59dc1SDavid J. Choi }, {
4431d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
443248d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
4433d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
4434dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
4435c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
4436bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
4437407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
4438954c3967SSean Cross 	.config_init	= ksz9021_config_init,
4439c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
444059ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
44412b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
44422b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
44432b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4444f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4445f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4446c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
4447c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
444893272e07SJean-Christophe PLAGNIOL-VILLARD }, {
44497ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
4450f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
44517ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
445258389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
4453c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
4454bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
44553aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
44566e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
44571d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
4458d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
4459c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
446059ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
44612b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
44622b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
44632b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4464f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4465f64f1482SXander Huff 	.resume		= kszphy_resume,
446658389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
446758389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
44687ab59dc1SDavid J. Choi }, {
44691623ad8eSDivya Koppera 	.phy_id		= PHY_ID_LAN8814,
44701623ad8eSDivya Koppera 	.phy_id_mask	= MICREL_PHY_ID_MASK,
44711623ad8eSDivya Koppera 	.name		= "Microchip INDY Gigabit Quad PHY",
447221b688daSDivya Koppera 	.flags          = PHY_POLL_CABLE_TEST,
44737467d716SHoratiu Vultur 	.config_init	= lan8814_config_init,
4474a516b7f7SDivya Koppera 	.driver_data	= &lan8814_type,
4475ece19502SDivya Koppera 	.probe		= lan8814_probe,
44761623ad8eSDivya Koppera 	.soft_reset	= genphy_soft_reset,
4477b814403aSHoratiu Vultur 	.read_status	= ksz9031_read_status,
44781623ad8eSDivya Koppera 	.get_sset_count	= kszphy_get_sset_count,
44791623ad8eSDivya Koppera 	.get_strings	= kszphy_get_strings,
44801623ad8eSDivya Koppera 	.get_stats	= kszphy_get_stats,
44811623ad8eSDivya Koppera 	.suspend	= genphy_suspend,
44821623ad8eSDivya Koppera 	.resume		= kszphy_resume,
4483b3ec7248SDivya Koppera 	.config_intr	= lan8814_config_intr,
4484b3ec7248SDivya Koppera 	.handle_interrupt = lan8814_handle_interrupt,
448521b688daSDivya Koppera 	.cable_test_start	= lan8814_cable_test_start,
448621b688daSDivya Koppera 	.cable_test_get_status	= ksz886x_cable_test_get_status,
44871623ad8eSDivya Koppera }, {
44887c2dcfa2SHoratiu Vultur 	.phy_id		= PHY_ID_LAN8804,
44897c2dcfa2SHoratiu Vultur 	.phy_id_mask	= MICREL_PHY_ID_MASK,
44907c2dcfa2SHoratiu Vultur 	.name		= "Microchip LAN966X Gigabit PHY",
44917c2dcfa2SHoratiu Vultur 	.config_init	= lan8804_config_init,
44927c2dcfa2SHoratiu Vultur 	.driver_data	= &ksz9021_type,
44937c2dcfa2SHoratiu Vultur 	.probe		= kszphy_probe,
44947c2dcfa2SHoratiu Vultur 	.soft_reset	= genphy_soft_reset,
44957c2dcfa2SHoratiu Vultur 	.read_status	= ksz9031_read_status,
44967c2dcfa2SHoratiu Vultur 	.get_sset_count	= kszphy_get_sset_count,
44977c2dcfa2SHoratiu Vultur 	.get_strings	= kszphy_get_strings,
44987c2dcfa2SHoratiu Vultur 	.get_stats	= kszphy_get_stats,
44997c2dcfa2SHoratiu Vultur 	.suspend	= genphy_suspend,
45007c2dcfa2SHoratiu Vultur 	.resume		= kszphy_resume,
4501b324c6e5SHoratiu Vultur 	.config_intr	= lan8804_config_intr,
4502b324c6e5SHoratiu Vultur 	.handle_interrupt = lan8804_handle_interrupt,
45037c2dcfa2SHoratiu Vultur }, {
4504a8f1a19dSHoratiu Vultur 	.phy_id		= PHY_ID_LAN8841,
4505a8f1a19dSHoratiu Vultur 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4506a8f1a19dSHoratiu Vultur 	.name		= "Microchip LAN8841 Gigabit PHY",
4507a136391aSHoratiu Vultur 	.flags		= PHY_POLL_CABLE_TEST,
4508a8f1a19dSHoratiu Vultur 	.driver_data	= &lan8841_type,
4509a8f1a19dSHoratiu Vultur 	.config_init	= lan8841_config_init,
4510a8f1a19dSHoratiu Vultur 	.probe		= lan8841_probe,
4511a8f1a19dSHoratiu Vultur 	.soft_reset	= genphy_soft_reset,
4512a8f1a19dSHoratiu Vultur 	.config_intr	= lan8841_config_intr,
4513a8f1a19dSHoratiu Vultur 	.handle_interrupt = lan8841_handle_interrupt,
4514a8f1a19dSHoratiu Vultur 	.get_sset_count = kszphy_get_sset_count,
4515a8f1a19dSHoratiu Vultur 	.get_strings	= kszphy_get_strings,
4516a8f1a19dSHoratiu Vultur 	.get_stats	= kszphy_get_stats,
4517a8f1a19dSHoratiu Vultur 	.suspend	= genphy_suspend,
4518a8f1a19dSHoratiu Vultur 	.resume		= genphy_resume,
4519a136391aSHoratiu Vultur 	.cable_test_start	= lan8814_cable_test_start,
4520a136391aSHoratiu Vultur 	.cable_test_get_status	= ksz886x_cable_test_get_status,
4521a8f1a19dSHoratiu Vultur }, {
4522bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
4523bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4524bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
4525dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
452658389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
4527a8f1a19dSHoratiu Vultur 	.driver_data	= &ksz9131_type,
4528bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
4529bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
4530bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
4531b64e6a87SRaju Lakkaraju 	.config_aneg	= ksz9131_config_aneg,
4532b64e6a87SRaju Lakkaraju 	.read_status	= ksz9131_read_status,
453359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
4534bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
4535bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
4536bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
4537f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4538bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
453958389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
454058389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
4541bff5b4b3SYuiko Oshino }, {
454293272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
4543f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
454493272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
4545dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
454693272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
454793272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
454893272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
45491a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
45501a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
45517ab59dc1SDavid J. Choi }, {
45527ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
4553f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4554ab36a3a2SMarek Vasut 	.name		= "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch",
455521b688daSDivya Koppera 	.driver_data	= &ksz886x_type,
4556dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
455749011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
45587ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
455952939393SOleksij Rempel 	.config_aneg	= ksz886x_config_aneg,
456052939393SOleksij Rempel 	.read_status	= ksz886x_read_status,
45611a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
45621a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
456349011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
456449011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
45659d162ed6SSean Nyekjaer }, {
45661d951ba3SMarek Vasut 	.name		= "Micrel KSZ87XX Switch",
4567dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
45689d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
45698b95599cSMarek Vasut 	.match_phy_device = ksz8795_match_phy_device,
45709d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
45719d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
4572fc3973a1SWoojung Huh }, {
4573fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
4574fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4575fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
4576dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
4577fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
4578db45c76bSArun Ramadoss 	.config_intr	= kszphy_config_intr,
4579db45c76bSArun Ramadoss 	.handle_interrupt = kszphy_handle_interrupt,
4580fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
4581fc3973a1SWoojung Huh 	.resume		= genphy_resume,
458248fb1994SOleksij Rempel 	.get_features	= ksz9477_get_features,
4583d5bf9071SChristian Hohnstaedt } };
4584d0507009SDavid J. Choi 
458550fd7150SJohan Hovold module_phy_driver(ksphy_driver);
4586d0507009SDavid J. Choi 
4587d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
4588d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
4589d0507009SDavid J. Choi MODULE_LICENSE("GPL");
459052a60ed2SDavid S. Miller 
4591cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
459248d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
4593f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
4594bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
4595ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
4596f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
4597212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
4598b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
4599f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
4600f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
4601f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
4602f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
4603f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
4604f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
46051623ad8eSDivya Koppera 	{ PHY_ID_LAN8814, MICREL_PHY_ID_MASK },
46067c2dcfa2SHoratiu Vultur 	{ PHY_ID_LAN8804, MICREL_PHY_ID_MASK },
4607a8f1a19dSHoratiu Vultur 	{ PHY_ID_LAN8841, MICREL_PHY_ID_MASK },
460852a60ed2SDavid S. Miller 	{ }
460952a60ed2SDavid S. Miller };
461052a60ed2SDavid S. Miller 
461152a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
4612