xref: /openbmc/linux/drivers/net/phy/micrel.c (revision e1b505a60366399d735312ca38b0a6753a684123)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10d0507009SDavid J. Choi  *
11d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
12d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
13d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
14d0507009SDavid J. Choi  * option) any later version.
15d0507009SDavid J. Choi  *
167ab59dc1SDavid J. Choi  * Support : Micrel Phys:
177ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
187ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
197ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
207ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
217ab59dc1SDavid J. Choi  *			   ksz8061,
227ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
23fc3973a1SWoojung Huh  *			 ksz9477
24d0507009SDavid J. Choi  */
25d0507009SDavid J. Choi 
26d0507009SDavid J. Choi #include <linux/kernel.h>
27d0507009SDavid J. Choi #include <linux/module.h>
28d0507009SDavid J. Choi #include <linux/phy.h>
29d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
30954c3967SSean Cross #include <linux/of.h>
311fadee0cSSascha Hauer #include <linux/clk.h>
32d0507009SDavid J. Choi 
33212ea99aSMarek Vasut /* Operation Mode Strap Override */
34212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3500aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
362b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3700aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3800aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
39212ea99aSMarek Vasut 
4051f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4151f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4200aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4700aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4800aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4900aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
5051f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5151f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5251f932c4SChoi, David 
535a16778eSJohan Hovold /* PHY Control 1 */
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
555a16778eSJohan Hovold 
565a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
575a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
585a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5951f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
6000aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
6163f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
6251f932c4SChoi, David 
63954c3967SSean Cross /* Write/read to/from extended registers */
64954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
65954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
66954c3967SSean Cross 
67954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
68954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
69954c3967SSean Cross 
70954c3967SSean Cross /* Extended registers */
71954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
72954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
73954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
74954c3967SSean Cross 
75954c3967SSean Cross #define PS_TO_REG				200
76954c3967SSean Cross 
772b2427d0SAndrew Lunn struct kszphy_hw_stat {
782b2427d0SAndrew Lunn 	const char *string;
792b2427d0SAndrew Lunn 	u8 reg;
802b2427d0SAndrew Lunn 	u8 bits;
812b2427d0SAndrew Lunn };
822b2427d0SAndrew Lunn 
832b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
842b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
852b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
862b2427d0SAndrew Lunn };
872b2427d0SAndrew Lunn 
88e6a423a8SJohan Hovold struct kszphy_type {
89e6a423a8SJohan Hovold 	u32 led_mode_reg;
90c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
910f95903eSJohan Hovold 	bool has_broadcast_disable;
922b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9363f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
94e6a423a8SJohan Hovold };
95e6a423a8SJohan Hovold 
96e6a423a8SJohan Hovold struct kszphy_priv {
97e6a423a8SJohan Hovold 	const struct kszphy_type *type;
98e7a792e9SJohan Hovold 	int led_mode;
9963f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
10063f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
1012b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
102e6a423a8SJohan Hovold };
103e6a423a8SJohan Hovold 
104e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
105e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
106d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1072b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10863f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
109e6a423a8SJohan Hovold };
110e6a423a8SJohan Hovold 
111e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
112e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
113e6a423a8SJohan Hovold };
114e6a423a8SJohan Hovold 
115e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
116e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1172b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
118e6a423a8SJohan Hovold };
119e6a423a8SJohan Hovold 
120e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
121e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1220f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1232b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12486dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
125e6a423a8SJohan Hovold };
126e6a423a8SJohan Hovold 
127c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
128c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
129c6f9575cSJohan Hovold };
130c6f9575cSJohan Hovold 
131c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
132c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
133c6f9575cSJohan Hovold };
134c6f9575cSJohan Hovold 
135954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
136954c3967SSean Cross 				u32 regnum, u16 val)
137954c3967SSean Cross {
138954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
139954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
140954c3967SSean Cross }
141954c3967SSean Cross 
142954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
143954c3967SSean Cross 				u32 regnum)
144954c3967SSean Cross {
145954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
146954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
147954c3967SSean Cross }
148954c3967SSean Cross 
14951f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
15051f932c4SChoi, David {
15151f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
15251f932c4SChoi, David 	int rc;
15351f932c4SChoi, David 
15451f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15551f932c4SChoi, David 
15651f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15751f932c4SChoi, David }
15851f932c4SChoi, David 
15951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
16051f932c4SChoi, David {
161c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
162c6f9575cSJohan Hovold 	int temp;
163c6f9575cSJohan Hovold 	u16 mask;
164c6f9575cSJohan Hovold 
165c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
166c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
167c6f9575cSJohan Hovold 	else
168c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16951f932c4SChoi, David 
17051f932c4SChoi, David 	/* set the interrupt pin active low */
17151f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1725bb8fc0dSJohan Hovold 	if (temp < 0)
1735bb8fc0dSJohan Hovold 		return temp;
174c6f9575cSJohan Hovold 	temp &= ~mask;
17551f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17651f932c4SChoi, David 
177c6f9575cSJohan Hovold 	/* enable / disable interrupts */
178c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
179c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
180c6f9575cSJohan Hovold 	else
181c6f9575cSJohan Hovold 		temp = 0;
18251f932c4SChoi, David 
183c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18451f932c4SChoi, David }
185d0507009SDavid J. Choi 
18663f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18763f44b2bSJohan Hovold {
18863f44b2bSJohan Hovold 	int ctrl;
18963f44b2bSJohan Hovold 
19063f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
19163f44b2bSJohan Hovold 	if (ctrl < 0)
19263f44b2bSJohan Hovold 		return ctrl;
19363f44b2bSJohan Hovold 
19463f44b2bSJohan Hovold 	if (val)
19563f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19663f44b2bSJohan Hovold 	else
19763f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19863f44b2bSJohan Hovold 
19963f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
20063f44b2bSJohan Hovold }
20163f44b2bSJohan Hovold 
202e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20320d8435aSBen Dooks {
2045a16778eSJohan Hovold 	int rc, temp, shift;
2058620546cSJohan Hovold 
2065a16778eSJohan Hovold 	switch (reg) {
2075a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2085a16778eSJohan Hovold 		shift = 14;
2095a16778eSJohan Hovold 		break;
2105a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2115a16778eSJohan Hovold 		shift = 4;
2125a16778eSJohan Hovold 		break;
2135a16778eSJohan Hovold 	default:
2145a16778eSJohan Hovold 		return -EINVAL;
2155a16778eSJohan Hovold 	}
2165a16778eSJohan Hovold 
21720d8435aSBen Dooks 	temp = phy_read(phydev, reg);
218b7035860SJohan Hovold 	if (temp < 0) {
219b7035860SJohan Hovold 		rc = temp;
220b7035860SJohan Hovold 		goto out;
221b7035860SJohan Hovold 	}
22220d8435aSBen Dooks 
22328bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22420d8435aSBen Dooks 	temp |= val << shift;
22520d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
226b7035860SJohan Hovold out:
227b7035860SJohan Hovold 	if (rc < 0)
22872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22920d8435aSBen Dooks 
230b7035860SJohan Hovold 	return rc;
23120d8435aSBen Dooks }
23220d8435aSBen Dooks 
233bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
234bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
235bde15129SJohan Hovold  */
236bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
237bde15129SJohan Hovold {
238bde15129SJohan Hovold 	int ret;
239bde15129SJohan Hovold 
240bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
241bde15129SJohan Hovold 	if (ret < 0)
242bde15129SJohan Hovold 		goto out;
243bde15129SJohan Hovold 
244bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
245bde15129SJohan Hovold out:
246bde15129SJohan Hovold 	if (ret)
24772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
248bde15129SJohan Hovold 
249bde15129SJohan Hovold 	return ret;
250bde15129SJohan Hovold }
251bde15129SJohan Hovold 
2522b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2532b0ba96cSSylvain Rochet {
2542b0ba96cSSylvain Rochet 	int ret;
2552b0ba96cSSylvain Rochet 
2562b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2572b0ba96cSSylvain Rochet 	if (ret < 0)
2582b0ba96cSSylvain Rochet 		goto out;
2592b0ba96cSSylvain Rochet 
2602b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2612b0ba96cSSylvain Rochet 		return 0;
2622b0ba96cSSylvain Rochet 
2632b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2642b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2652b0ba96cSSylvain Rochet out:
2662b0ba96cSSylvain Rochet 	if (ret)
26772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2682b0ba96cSSylvain Rochet 
2692b0ba96cSSylvain Rochet 	return ret;
2702b0ba96cSSylvain Rochet }
2712b0ba96cSSylvain Rochet 
27279e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
27379e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
27479e498a9SLeonard Crestez {
27579e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
27679e498a9SLeonard Crestez 	int ret;
27779e498a9SLeonard Crestez 
27879e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
27979e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
28079e498a9SLeonard Crestez 		if (ret) {
28179e498a9SLeonard Crestez 			phydev_err(phydev,
28279e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
28379e498a9SLeonard Crestez 			return ret;
28479e498a9SLeonard Crestez 		}
28579e498a9SLeonard Crestez 	}
28679e498a9SLeonard Crestez 
28779e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
28879e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
28979e498a9SLeonard Crestez 
29079e498a9SLeonard Crestez 	return 0;
29179e498a9SLeonard Crestez }
29279e498a9SLeonard Crestez 
293d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
294d0507009SDavid J. Choi {
295e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
296e6a423a8SJohan Hovold 	const struct kszphy_type *type;
297d0507009SDavid J. Choi 
298e6a423a8SJohan Hovold 	if (!priv)
299e6a423a8SJohan Hovold 		return 0;
300e6a423a8SJohan Hovold 
301e6a423a8SJohan Hovold 	type = priv->type;
302e6a423a8SJohan Hovold 
3030f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3040f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3050f95903eSJohan Hovold 
3062b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3072b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3082b0ba96cSSylvain Rochet 
30979e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
31020d8435aSBen Dooks }
31120d8435aSBen Dooks 
31277501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
31377501a79SPhilipp Zabel {
31477501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
31577501a79SPhilipp Zabel 
31677501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
31777501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
31877501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
319ffa54a23SKirill Esipov 		phydev->supported &= SUPPORTED_100baseT_Full |
32077501a79SPhilipp Zabel 				     SUPPORTED_100baseT_Half;
321ffa54a23SKirill Esipov 		phydev->supported |= SUPPORTED_FIBRE;
322ffa54a23SKirill Esipov 		phydev->advertising &= ADVERTISED_100baseT_Full |
32377501a79SPhilipp Zabel 				       ADVERTISED_100baseT_Half;
324ffa54a23SKirill Esipov 		phydev->advertising |= ADVERTISED_FIBRE;
32577501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
32677501a79SPhilipp Zabel 	}
32777501a79SPhilipp Zabel 
32877501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
32977501a79SPhilipp Zabel }
33077501a79SPhilipp Zabel 
33177501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
33277501a79SPhilipp Zabel {
33377501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
33477501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
33577501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
33677501a79SPhilipp Zabel 		return 0;
33777501a79SPhilipp Zabel 	}
33877501a79SPhilipp Zabel 
33977501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
34077501a79SPhilipp Zabel }
34177501a79SPhilipp Zabel 
342954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
3433c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
3443c9a9f7fSJaeden Amero 				       u16 reg,
3453c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
3463c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
347954c3967SSean Cross {
348954c3967SSean Cross 	int val1 = -1;
349954c3967SSean Cross 	int val2 = -2;
350954c3967SSean Cross 	int val3 = -3;
351954c3967SSean Cross 	int val4 = -4;
352954c3967SSean Cross 	int newval;
353954c3967SSean Cross 	int matches = 0;
354954c3967SSean Cross 
355954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
356954c3967SSean Cross 		matches++;
357954c3967SSean Cross 
358954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
359954c3967SSean Cross 		matches++;
360954c3967SSean Cross 
361954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
362954c3967SSean Cross 		matches++;
363954c3967SSean Cross 
364954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
365954c3967SSean Cross 		matches++;
366954c3967SSean Cross 
367954c3967SSean Cross 	if (!matches)
368954c3967SSean Cross 		return 0;
369954c3967SSean Cross 
370954c3967SSean Cross 	if (matches < 4)
371954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
372954c3967SSean Cross 	else
373954c3967SSean Cross 		newval = 0;
374954c3967SSean Cross 
375954c3967SSean Cross 	if (val1 != -1)
376954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
377954c3967SSean Cross 
3786a119745SHubert Chaumette 	if (val2 != -2)
379954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
380954c3967SSean Cross 
3816a119745SHubert Chaumette 	if (val3 != -3)
382954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
383954c3967SSean Cross 
3846a119745SHubert Chaumette 	if (val4 != -4)
385954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
386954c3967SSean Cross 
387954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
388954c3967SSean Cross }
389954c3967SSean Cross 
390954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
391954c3967SSean Cross {
392e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
3933c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
394651df218SAndrew Lunn 	const struct device *dev_walker;
395954c3967SSean Cross 
396651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
397651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
398651df218SAndrew Lunn 	 * find a device with an OF node.
399651df218SAndrew Lunn 	 */
400e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
401651df218SAndrew Lunn 	do {
402651df218SAndrew Lunn 		of_node = dev_walker->of_node;
403651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
404651df218SAndrew Lunn 
405651df218SAndrew Lunn 	} while (!of_node && dev_walker);
406954c3967SSean Cross 
407954c3967SSean Cross 	if (of_node) {
408954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
409954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
410954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
411954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
412954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
413954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
414954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
415954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
416954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
417954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
418954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
419954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
420954c3967SSean Cross 	}
421954c3967SSean Cross 	return 0;
422954c3967SSean Cross }
423954c3967SSean Cross 
4246e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
4256e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
4266e4b8273SHubert Chaumette #define OP_DATA				1
4276e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4286e4b8273SHubert Chaumette 
4296e4b8273SHubert Chaumette /* Extended registers */
4306270e1aeSJaeden Amero /* MMD Address 0x0 */
4316270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4326270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4336270e1aeSJaeden Amero 
434ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4356e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4366e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4376e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4386e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4396e4b8273SHubert Chaumette 
440af70c1f9SMike Looijmans /* MMD Address 0x1C */
441af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
442af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
443af70c1f9SMike Looijmans 
4446e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
4456e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
4466e4b8273SHubert Chaumette {
4476e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4486e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4496e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4506e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
4516e4b8273SHubert Chaumette }
4526e4b8273SHubert Chaumette 
4536e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
4546e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
4556e4b8273SHubert Chaumette {
4566e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4576e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4586e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4596e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
4606e4b8273SHubert Chaumette }
4616e4b8273SHubert Chaumette 
4626e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4633c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4646e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4653c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
4666e4b8273SHubert Chaumette {
4676e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4686e4b8273SHubert Chaumette 	int matches = 0;
4696e4b8273SHubert Chaumette 	u16 mask;
4706e4b8273SHubert Chaumette 	u16 maxval;
4716e4b8273SHubert Chaumette 	u16 newval;
4726e4b8273SHubert Chaumette 	int i;
4736e4b8273SHubert Chaumette 
4746e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4756e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4766e4b8273SHubert Chaumette 			matches++;
4776e4b8273SHubert Chaumette 
4786e4b8273SHubert Chaumette 	if (!matches)
4796e4b8273SHubert Chaumette 		return 0;
4806e4b8273SHubert Chaumette 
4816e4b8273SHubert Chaumette 	if (matches < numfields)
4826e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
4836e4b8273SHubert Chaumette 	else
4846e4b8273SHubert Chaumette 		newval = 0;
4856e4b8273SHubert Chaumette 
4866e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
4876e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4886e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
4896e4b8273SHubert Chaumette 			mask = 0xffff;
4906e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
4916e4b8273SHubert Chaumette 			newval = (newval & mask) |
4926e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
4936e4b8273SHubert Chaumette 					<< (field_sz * i));
4946e4b8273SHubert Chaumette 		}
4956e4b8273SHubert Chaumette 
4966e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
4976e4b8273SHubert Chaumette }
4986e4b8273SHubert Chaumette 
499a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
5006270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
5016270e1aeSJaeden Amero {
5026270e1aeSJaeden Amero 	int result;
5036270e1aeSJaeden Amero 
5046270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
5056270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
506a0da456bSMax Uvarov 	if (result)
507a0da456bSMax Uvarov 		return result;
508a0da456bSMax Uvarov 
5096270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
5106270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
5116270e1aeSJaeden Amero 	if (result)
5126270e1aeSJaeden Amero 		return result;
5136270e1aeSJaeden Amero 
5146270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5156270e1aeSJaeden Amero }
5166270e1aeSJaeden Amero 
517af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
518af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
519af70c1f9SMike Looijmans {
520af70c1f9SMike Looijmans 	int reg;
521af70c1f9SMike Looijmans 
522af70c1f9SMike Looijmans 	reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
523af70c1f9SMike Looijmans 	if (reg < 0)
524af70c1f9SMike Looijmans 		return reg;
525af70c1f9SMike Looijmans 	return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
526af70c1f9SMike Looijmans 				      reg | MII_KSZ9031RN_EDPD_ENABLE);
527af70c1f9SMike Looijmans }
528af70c1f9SMike Looijmans 
5296e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5306e4b8273SHubert Chaumette {
531e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5323c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5333c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5343c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5356e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5366e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5376e4b8273SHubert Chaumette 	};
5383c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5396e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5406e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5416e4b8273SHubert Chaumette 	};
5423c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
543b4c19f71SRoosen Henri 	const struct device *dev_walker;
544af70c1f9SMike Looijmans 	int result;
545af70c1f9SMike Looijmans 
546af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
547af70c1f9SMike Looijmans 	if (result < 0)
548af70c1f9SMike Looijmans 		return result;
5496e4b8273SHubert Chaumette 
550b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
551b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
552b4c19f71SRoosen Henri 	 * find a device with an OF node.
553b4c19f71SRoosen Henri 	 */
5549d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
555b4c19f71SRoosen Henri 	do {
556b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
557b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
558b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5596e4b8273SHubert Chaumette 
5606e4b8273SHubert Chaumette 	if (of_node) {
5616e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5626e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
5636e4b8273SHubert Chaumette 				clk_skews, 2);
5646e4b8273SHubert Chaumette 
5656e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5666e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
5676e4b8273SHubert Chaumette 				control_skews, 2);
5686e4b8273SHubert Chaumette 
5696e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5706e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
5716e4b8273SHubert Chaumette 				rx_data_skews, 4);
5726e4b8273SHubert Chaumette 
5736e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5746e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
5756e4b8273SHubert Chaumette 				tx_data_skews, 4);
576*e1b505a6SMarkus Niebel 
577*e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
578*e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
579*e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
580*e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
581*e1b505a6SMarkus Niebel 		 *
582*e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
583*e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
584*e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
585*e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
586*e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
587*e1b505a6SMarkus Niebel 		 *
588*e1b505a6SMarkus Niebel 		 * Workaround:
589*e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
590*e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
591*e1b505a6SMarkus Niebel 		 */
592*e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
593*e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
594*e1b505a6SMarkus Niebel 			if (result < 0)
595*e1b505a6SMarkus Niebel 				goto err_force_master;
596*e1b505a6SMarkus Niebel 
597*e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
598*e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
599*e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
600*e1b505a6SMarkus Niebel 			if (result < 0)
601*e1b505a6SMarkus Niebel 				goto err_force_master;
602*e1b505a6SMarkus Niebel 		}
6036e4b8273SHubert Chaumette 	}
6046270e1aeSJaeden Amero 
6056270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
606*e1b505a6SMarkus Niebel 
607*e1b505a6SMarkus Niebel err_force_master:
608*e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
609*e1b505a6SMarkus Niebel 	return result;
6106e4b8273SHubert Chaumette }
6116e4b8273SHubert Chaumette 
61293272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
61300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
61400aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
61532d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
61693272e07SJean-Christophe PLAGNIOL-VILLARD {
61793272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
61893272e07SJean-Christophe PLAGNIOL-VILLARD 
61993272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
62093272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
62193272e07SJean-Christophe PLAGNIOL-VILLARD 
62293272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
62393272e07SJean-Christophe PLAGNIOL-VILLARD 
62493272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
62593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
62693272e07SJean-Christophe PLAGNIOL-VILLARD 	else
62793272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
62893272e07SJean-Christophe PLAGNIOL-VILLARD 
62993272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
63093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
63193272e07SJean-Christophe PLAGNIOL-VILLARD 	else
63293272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
63393272e07SJean-Christophe PLAGNIOL-VILLARD 
63493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
63593272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
63693272e07SJean-Christophe PLAGNIOL-VILLARD 
63793272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
63893272e07SJean-Christophe PLAGNIOL-VILLARD }
63993272e07SJean-Christophe PLAGNIOL-VILLARD 
640d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
641d2fd719bSNathan Sullivan {
642d2fd719bSNathan Sullivan 	int err;
643d2fd719bSNathan Sullivan 	int regval;
644d2fd719bSNathan Sullivan 
645d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
646d2fd719bSNathan Sullivan 	if (err)
647d2fd719bSNathan Sullivan 		return err;
648d2fd719bSNathan Sullivan 
649d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
650d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
651d2fd719bSNathan Sullivan 	 */
652d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
653d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
654d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
655d2fd719bSNathan Sullivan 		phydev->link = 0;
656b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
657b866203dSZach Brown 			phydev->drv->config_intr(phydev);
658c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
659d2fd719bSNathan Sullivan 	}
660d2fd719bSNathan Sullivan 
661d2fd719bSNathan Sullivan 	return 0;
662d2fd719bSNathan Sullivan }
663d2fd719bSNathan Sullivan 
66493272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
66593272e07SJean-Christophe PLAGNIOL-VILLARD {
66693272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
66793272e07SJean-Christophe PLAGNIOL-VILLARD }
66893272e07SJean-Christophe PLAGNIOL-VILLARD 
6692b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
6702b2427d0SAndrew Lunn {
6712b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
6722b2427d0SAndrew Lunn }
6732b2427d0SAndrew Lunn 
6742b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
6752b2427d0SAndrew Lunn {
6762b2427d0SAndrew Lunn 	int i;
6772b2427d0SAndrew Lunn 
6782b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
67955f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
6802b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
6812b2427d0SAndrew Lunn 	}
6822b2427d0SAndrew Lunn }
6832b2427d0SAndrew Lunn 
6842b2427d0SAndrew Lunn #ifndef UINT64_MAX
6852b2427d0SAndrew Lunn #define UINT64_MAX              (u64)(~((u64)0))
6862b2427d0SAndrew Lunn #endif
6872b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
6882b2427d0SAndrew Lunn {
6892b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
6902b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
691321b4d4bSAndrew Lunn 	int val;
692321b4d4bSAndrew Lunn 	u64 ret;
6932b2427d0SAndrew Lunn 
6942b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
6952b2427d0SAndrew Lunn 	if (val < 0) {
696321b4d4bSAndrew Lunn 		ret = UINT64_MAX;
6972b2427d0SAndrew Lunn 	} else {
6982b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
6992b2427d0SAndrew Lunn 		priv->stats[i] += val;
700321b4d4bSAndrew Lunn 		ret = priv->stats[i];
7012b2427d0SAndrew Lunn 	}
7022b2427d0SAndrew Lunn 
703321b4d4bSAndrew Lunn 	return ret;
7042b2427d0SAndrew Lunn }
7052b2427d0SAndrew Lunn 
7062b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
7072b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
7082b2427d0SAndrew Lunn {
7092b2427d0SAndrew Lunn 	int i;
7102b2427d0SAndrew Lunn 
7112b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
7122b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
7132b2427d0SAndrew Lunn }
7142b2427d0SAndrew Lunn 
715836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
716836384d2SWenyou Yang {
717836384d2SWenyou Yang 	/* Disable PHY Interrupts */
718836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
719836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
720836384d2SWenyou Yang 		if (phydev->drv->config_intr)
721836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
722836384d2SWenyou Yang 	}
723836384d2SWenyou Yang 
724836384d2SWenyou Yang 	return genphy_suspend(phydev);
725836384d2SWenyou Yang }
726836384d2SWenyou Yang 
727f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
728f5aba91dSAlexandre Belloni {
72979e498a9SLeonard Crestez 	int ret;
73079e498a9SLeonard Crestez 
731836384d2SWenyou Yang 	genphy_resume(phydev);
732f5aba91dSAlexandre Belloni 
73379e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
73479e498a9SLeonard Crestez 	if (ret)
73579e498a9SLeonard Crestez 		return ret;
73679e498a9SLeonard Crestez 
737836384d2SWenyou Yang 	/* Enable PHY Interrupts */
738836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
739836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
740836384d2SWenyou Yang 		if (phydev->drv->config_intr)
741836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
742836384d2SWenyou Yang 	}
743f5aba91dSAlexandre Belloni 
744f5aba91dSAlexandre Belloni 	return 0;
745f5aba91dSAlexandre Belloni }
746f5aba91dSAlexandre Belloni 
747e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
748e6a423a8SJohan Hovold {
749e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
750e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
751e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
75263f44b2bSJohan Hovold 	struct clk *clk;
753e7a792e9SJohan Hovold 	int ret;
754e6a423a8SJohan Hovold 
755e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
756e6a423a8SJohan Hovold 	if (!priv)
757e6a423a8SJohan Hovold 		return -ENOMEM;
758e6a423a8SJohan Hovold 
759e6a423a8SJohan Hovold 	phydev->priv = priv;
760e6a423a8SJohan Hovold 
761e6a423a8SJohan Hovold 	priv->type = type;
762e6a423a8SJohan Hovold 
763e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
764e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
765e7a792e9SJohan Hovold 				&priv->led_mode);
766e7a792e9SJohan Hovold 		if (ret)
767e7a792e9SJohan Hovold 			priv->led_mode = -1;
768e7a792e9SJohan Hovold 
769e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
77072ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
771e7a792e9SJohan Hovold 				   priv->led_mode);
772e7a792e9SJohan Hovold 			priv->led_mode = -1;
773e7a792e9SJohan Hovold 		}
774e7a792e9SJohan Hovold 	} else {
775e7a792e9SJohan Hovold 		priv->led_mode = -1;
776e7a792e9SJohan Hovold 	}
777e7a792e9SJohan Hovold 
778e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
779bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
780bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
7811fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
78286dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
7831fadee0cSSascha Hauer 
78463f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
78586dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
78686dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
78763f44b2bSJohan Hovold 
7881fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
78986dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
7901fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
79186dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
7921fadee0cSSascha Hauer 		} else {
79372ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
79472ba48beSAndrew Lunn 				   rate);
7951fadee0cSSascha Hauer 			return -EINVAL;
7961fadee0cSSascha Hauer 		}
7971fadee0cSSascha Hauer 	}
7981fadee0cSSascha Hauer 
79963f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
80063f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
80163f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
80263f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
80363f44b2bSJohan Hovold 	}
80463f44b2bSJohan Hovold 
80563f44b2bSJohan Hovold 	return 0;
8061fadee0cSSascha Hauer }
8071fadee0cSSascha Hauer 
808d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
809d5bf9071SChristian Hohnstaedt {
81051f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
811f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
81251f932c4SChoi, David 	.name		= "Micrel KS8737",
813529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8141b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
815c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
816d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
81751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
818c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
8191a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8201a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
821d5bf9071SChristian Hohnstaedt }, {
822212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
823212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
8247ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
825529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8261b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
827e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
82863f44b2bSJohan Hovold 	.probe		= kszphy_probe,
829d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
830212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
831212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
8322b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8332b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8342b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8351a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8361a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
837212ea99aSMarek Vasut }, {
838b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
839b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
840b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
841529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8421b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
843e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
84463f44b2bSJohan Hovold 	.probe		= kszphy_probe,
845d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
846b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
847b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
8482b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8492b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8502b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8511a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8521a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
853b818d1a7SHector Palacios }, {
854510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
855f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
856510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
857529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8581b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
859e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
860e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
86177501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
86277501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
86351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
86451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8652b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8662b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8672b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8681a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8691a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
870d5bf9071SChristian Hohnstaedt }, {
8714bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
872f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
8734bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
874529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8751b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
876e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
877e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
878e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
8794bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
8804bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
8812b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8822b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8832b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8844bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
8854bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
8864bd7b512SSergei Shtylyov }, {
887510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
888f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
889510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
890529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8911b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
892e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
893e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
89463f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
89551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
89651f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8972b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8982b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8992b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9001a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9011a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
902d5bf9071SChristian Hohnstaedt }, {
903510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
904510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
905ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
906529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9071b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
908e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
909e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
910e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
91151f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
91251f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
9132b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9142b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9152b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9161a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9171a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
918d5bf9071SChristian Hohnstaedt }, {
9197ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
9207ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
921f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
922529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9231b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
924e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
925e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
9260f95903eSJohan Hovold 	.config_init	= kszphy_config_init,
9277ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
9287ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
9292b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9302b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9312b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
932836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
933f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
9347ab59dc1SDavid J. Choi }, {
9357ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
9367ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
937f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
938529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9391b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9407ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
9417ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
9427ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
9431a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9441a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9457ab59dc1SDavid J. Choi }, {
946d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
94748d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
948d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
949529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
9501b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
951c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
952bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
953954c3967SSean Cross 	.config_init	= ksz9021_config_init,
95451f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
955c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9562b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9572b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9582b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9591a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9601a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
961c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
962c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
96393272e07SJean-Christophe PLAGNIOL-VILLARD }, {
9647ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
965f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9667ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
967529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
9681b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
969c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
970bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
9716e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
972d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
9737ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
974c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9752b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9762b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9772b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9781a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
979f64f1482SXander Huff 	.resume		= kszphy_resume,
9807ab59dc1SDavid J. Choi }, {
98193272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
982f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
98393272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
98493272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
98593272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
98693272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
9871a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9881a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9897ab59dc1SDavid J. Choi }, {
9907ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
991f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9927ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
993529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9941b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9957ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
9961a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9971a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9989d162ed6SSean Nyekjaer }, {
9999d162ed6SSean Nyekjaer 	.phy_id		= PHY_ID_KSZ8795,
10009d162ed6SSean Nyekjaer 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10019d162ed6SSean Nyekjaer 	.name		= "Micrel KSZ8795",
1002cf626c3bSSean Nyekjaer 	.features	= PHY_BASIC_FEATURES,
10031b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
10049d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
10059d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
10069d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
10079d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
10089d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1009fc3973a1SWoojung Huh }, {
1010fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1011fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1012fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1013fc3973a1SWoojung Huh 	.features	= PHY_GBIT_FEATURES,
1014fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1015fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1016fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1017d5bf9071SChristian Hohnstaedt } };
1018d0507009SDavid J. Choi 
101950fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1020d0507009SDavid J. Choi 
1021d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1022d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1023d0507009SDavid J. Choi MODULE_LICENSE("GPL");
102452a60ed2SDavid S. Miller 
1025cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
102648d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1027f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1028ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1029f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1030212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1031b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1032f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1033f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1034f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1035f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1036f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1037f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
103852a60ed2SDavid S. Miller 	{ }
103952a60ed2SDavid S. Miller };
104052a60ed2SDavid S. Miller 
104152a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1042