xref: /openbmc/linux/drivers/net/phy/micrel.c (revision dcdecdcfe1fc39ded8590aed2fe84d62f14b2392)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22d0507009SDavid J. Choi #include <linux/kernel.h>
23d0507009SDavid J. Choi #include <linux/module.h>
24d0507009SDavid J. Choi #include <linux/phy.h>
25d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
26954c3967SSean Cross #include <linux/of.h>
271fadee0cSSascha Hauer #include <linux/clk.h>
28d0507009SDavid J. Choi 
29212ea99aSMarek Vasut /* Operation Mode Strap Override */
30212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3100aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
322b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3300aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3400aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
35212ea99aSMarek Vasut 
3651f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3751f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3800aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
3900aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4000aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4100aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4651f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4751f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4851f932c4SChoi, David 
495a16778eSJohan Hovold /* PHY Control 1 */
505a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
515a16778eSJohan Hovold 
525a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
535a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5551f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5600aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
5763f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
5851f932c4SChoi, David 
59954c3967SSean Cross /* Write/read to/from extended registers */
60954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
61954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
62954c3967SSean Cross 
63954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
64954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
65954c3967SSean Cross 
66954c3967SSean Cross /* Extended registers */
67954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
68954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
69954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
70954c3967SSean Cross 
71954c3967SSean Cross #define PS_TO_REG				200
72954c3967SSean Cross 
732b2427d0SAndrew Lunn struct kszphy_hw_stat {
742b2427d0SAndrew Lunn 	const char *string;
752b2427d0SAndrew Lunn 	u8 reg;
762b2427d0SAndrew Lunn 	u8 bits;
772b2427d0SAndrew Lunn };
782b2427d0SAndrew Lunn 
792b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
802b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
812b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
822b2427d0SAndrew Lunn };
832b2427d0SAndrew Lunn 
84e6a423a8SJohan Hovold struct kszphy_type {
85e6a423a8SJohan Hovold 	u32 led_mode_reg;
86c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
870f95903eSJohan Hovold 	bool has_broadcast_disable;
882b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
8963f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
90e6a423a8SJohan Hovold };
91e6a423a8SJohan Hovold 
92e6a423a8SJohan Hovold struct kszphy_priv {
93e6a423a8SJohan Hovold 	const struct kszphy_type *type;
94e7a792e9SJohan Hovold 	int led_mode;
9563f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
9663f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
972b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
98e6a423a8SJohan Hovold };
99e6a423a8SJohan Hovold 
100e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
101e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
102d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1032b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10463f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
105e6a423a8SJohan Hovold };
106e6a423a8SJohan Hovold 
107e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
108e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
109e6a423a8SJohan Hovold };
110e6a423a8SJohan Hovold 
111e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
112e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1132b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
114e6a423a8SJohan Hovold };
115e6a423a8SJohan Hovold 
116e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
117e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1180f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1192b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12086dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
121e6a423a8SJohan Hovold };
122e6a423a8SJohan Hovold 
123c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
124c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
125c6f9575cSJohan Hovold };
126c6f9575cSJohan Hovold 
127c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
128c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
129c6f9575cSJohan Hovold };
130c6f9575cSJohan Hovold 
131954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
132954c3967SSean Cross 				u32 regnum, u16 val)
133954c3967SSean Cross {
134954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
135954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
136954c3967SSean Cross }
137954c3967SSean Cross 
138954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
139954c3967SSean Cross 				u32 regnum)
140954c3967SSean Cross {
141954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
142954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
143954c3967SSean Cross }
144954c3967SSean Cross 
14551f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
14651f932c4SChoi, David {
14751f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
14851f932c4SChoi, David 	int rc;
14951f932c4SChoi, David 
15051f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15151f932c4SChoi, David 
15251f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15351f932c4SChoi, David }
15451f932c4SChoi, David 
15551f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
15651f932c4SChoi, David {
157c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
158c6f9575cSJohan Hovold 	int temp;
159c6f9575cSJohan Hovold 	u16 mask;
160c6f9575cSJohan Hovold 
161c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
162c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
163c6f9575cSJohan Hovold 	else
164c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16551f932c4SChoi, David 
16651f932c4SChoi, David 	/* set the interrupt pin active low */
16751f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1685bb8fc0dSJohan Hovold 	if (temp < 0)
1695bb8fc0dSJohan Hovold 		return temp;
170c6f9575cSJohan Hovold 	temp &= ~mask;
17151f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17251f932c4SChoi, David 
173c6f9575cSJohan Hovold 	/* enable / disable interrupts */
174c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
175c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
176c6f9575cSJohan Hovold 	else
177c6f9575cSJohan Hovold 		temp = 0;
17851f932c4SChoi, David 
179c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18051f932c4SChoi, David }
181d0507009SDavid J. Choi 
18263f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18363f44b2bSJohan Hovold {
18463f44b2bSJohan Hovold 	int ctrl;
18563f44b2bSJohan Hovold 
18663f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
18763f44b2bSJohan Hovold 	if (ctrl < 0)
18863f44b2bSJohan Hovold 		return ctrl;
18963f44b2bSJohan Hovold 
19063f44b2bSJohan Hovold 	if (val)
19163f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19263f44b2bSJohan Hovold 	else
19363f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19463f44b2bSJohan Hovold 
19563f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
19663f44b2bSJohan Hovold }
19763f44b2bSJohan Hovold 
198e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
19920d8435aSBen Dooks {
2005a16778eSJohan Hovold 	int rc, temp, shift;
2018620546cSJohan Hovold 
2025a16778eSJohan Hovold 	switch (reg) {
2035a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2045a16778eSJohan Hovold 		shift = 14;
2055a16778eSJohan Hovold 		break;
2065a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2075a16778eSJohan Hovold 		shift = 4;
2085a16778eSJohan Hovold 		break;
2095a16778eSJohan Hovold 	default:
2105a16778eSJohan Hovold 		return -EINVAL;
2115a16778eSJohan Hovold 	}
2125a16778eSJohan Hovold 
21320d8435aSBen Dooks 	temp = phy_read(phydev, reg);
214b7035860SJohan Hovold 	if (temp < 0) {
215b7035860SJohan Hovold 		rc = temp;
216b7035860SJohan Hovold 		goto out;
217b7035860SJohan Hovold 	}
21820d8435aSBen Dooks 
21928bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22020d8435aSBen Dooks 	temp |= val << shift;
22120d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
222b7035860SJohan Hovold out:
223b7035860SJohan Hovold 	if (rc < 0)
22472ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22520d8435aSBen Dooks 
226b7035860SJohan Hovold 	return rc;
22720d8435aSBen Dooks }
22820d8435aSBen Dooks 
229bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
230bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
231bde15129SJohan Hovold  */
232bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
233bde15129SJohan Hovold {
234bde15129SJohan Hovold 	int ret;
235bde15129SJohan Hovold 
236bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
237bde15129SJohan Hovold 	if (ret < 0)
238bde15129SJohan Hovold 		goto out;
239bde15129SJohan Hovold 
240bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
241bde15129SJohan Hovold out:
242bde15129SJohan Hovold 	if (ret)
24372ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
244bde15129SJohan Hovold 
245bde15129SJohan Hovold 	return ret;
246bde15129SJohan Hovold }
247bde15129SJohan Hovold 
2482b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2492b0ba96cSSylvain Rochet {
2502b0ba96cSSylvain Rochet 	int ret;
2512b0ba96cSSylvain Rochet 
2522b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2532b0ba96cSSylvain Rochet 	if (ret < 0)
2542b0ba96cSSylvain Rochet 		goto out;
2552b0ba96cSSylvain Rochet 
2562b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2572b0ba96cSSylvain Rochet 		return 0;
2582b0ba96cSSylvain Rochet 
2592b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2602b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2612b0ba96cSSylvain Rochet out:
2622b0ba96cSSylvain Rochet 	if (ret)
26372ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2642b0ba96cSSylvain Rochet 
2652b0ba96cSSylvain Rochet 	return ret;
2662b0ba96cSSylvain Rochet }
2672b0ba96cSSylvain Rochet 
26879e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
26979e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
27079e498a9SLeonard Crestez {
27179e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
27279e498a9SLeonard Crestez 	int ret;
27379e498a9SLeonard Crestez 
27479e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
27579e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
27679e498a9SLeonard Crestez 		if (ret) {
27779e498a9SLeonard Crestez 			phydev_err(phydev,
27879e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
27979e498a9SLeonard Crestez 			return ret;
28079e498a9SLeonard Crestez 		}
28179e498a9SLeonard Crestez 	}
28279e498a9SLeonard Crestez 
28379e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
28479e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
28579e498a9SLeonard Crestez 
28679e498a9SLeonard Crestez 	return 0;
28779e498a9SLeonard Crestez }
28879e498a9SLeonard Crestez 
289d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
290d0507009SDavid J. Choi {
291e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
292e6a423a8SJohan Hovold 	const struct kszphy_type *type;
293d0507009SDavid J. Choi 
294e6a423a8SJohan Hovold 	if (!priv)
295e6a423a8SJohan Hovold 		return 0;
296e6a423a8SJohan Hovold 
297e6a423a8SJohan Hovold 	type = priv->type;
298e6a423a8SJohan Hovold 
2990f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3000f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3010f95903eSJohan Hovold 
3022b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3032b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3042b0ba96cSSylvain Rochet 
30579e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
30620d8435aSBen Dooks }
30720d8435aSBen Dooks 
30877501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
30977501a79SPhilipp Zabel {
3103c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3113c1bcc86SAndrew Lunn 
31277501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
31377501a79SPhilipp Zabel 
31477501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
31577501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
31677501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
3173c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
3183c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
3193c1bcc86SAndrew Lunn 
3203c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
3213c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3223c1bcc86SAndrew Lunn 				 phydev->supported);
3233c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
3243c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3253c1bcc86SAndrew Lunn 				 phydev->advertising);
32677501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
32777501a79SPhilipp Zabel 	}
32877501a79SPhilipp Zabel 
32977501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
33077501a79SPhilipp Zabel }
33177501a79SPhilipp Zabel 
33277501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
33377501a79SPhilipp Zabel {
33477501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
33577501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
33677501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
33777501a79SPhilipp Zabel 		return 0;
33877501a79SPhilipp Zabel 	}
33977501a79SPhilipp Zabel 
34077501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
34177501a79SPhilipp Zabel }
34277501a79SPhilipp Zabel 
343232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
344232ba3a5SRajasingh Thavamani {
345232ba3a5SRajasingh Thavamani 	int ret;
346232ba3a5SRajasingh Thavamani 
347232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
348232ba3a5SRajasingh Thavamani 	if (ret)
349232ba3a5SRajasingh Thavamani 		return ret;
350232ba3a5SRajasingh Thavamani 
351232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
352232ba3a5SRajasingh Thavamani }
353232ba3a5SRajasingh Thavamani 
354954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
3553c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
3563c9a9f7fSJaeden Amero 				       u16 reg,
3573c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
3583c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
359954c3967SSean Cross {
360954c3967SSean Cross 	int val1 = -1;
361954c3967SSean Cross 	int val2 = -2;
362954c3967SSean Cross 	int val3 = -3;
363954c3967SSean Cross 	int val4 = -4;
364954c3967SSean Cross 	int newval;
365954c3967SSean Cross 	int matches = 0;
366954c3967SSean Cross 
367954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
368954c3967SSean Cross 		matches++;
369954c3967SSean Cross 
370954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
371954c3967SSean Cross 		matches++;
372954c3967SSean Cross 
373954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
374954c3967SSean Cross 		matches++;
375954c3967SSean Cross 
376954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
377954c3967SSean Cross 		matches++;
378954c3967SSean Cross 
379954c3967SSean Cross 	if (!matches)
380954c3967SSean Cross 		return 0;
381954c3967SSean Cross 
382954c3967SSean Cross 	if (matches < 4)
383954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
384954c3967SSean Cross 	else
385954c3967SSean Cross 		newval = 0;
386954c3967SSean Cross 
387954c3967SSean Cross 	if (val1 != -1)
388954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
389954c3967SSean Cross 
3906a119745SHubert Chaumette 	if (val2 != -2)
391954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
392954c3967SSean Cross 
3936a119745SHubert Chaumette 	if (val3 != -3)
394954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
395954c3967SSean Cross 
3966a119745SHubert Chaumette 	if (val4 != -4)
397954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
398954c3967SSean Cross 
399954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
400954c3967SSean Cross }
401954c3967SSean Cross 
402954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
403954c3967SSean Cross {
404e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
4053c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
406651df218SAndrew Lunn 	const struct device *dev_walker;
407954c3967SSean Cross 
408651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
409651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
410651df218SAndrew Lunn 	 * find a device with an OF node.
411651df218SAndrew Lunn 	 */
412e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
413651df218SAndrew Lunn 	do {
414651df218SAndrew Lunn 		of_node = dev_walker->of_node;
415651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
416651df218SAndrew Lunn 
417651df218SAndrew Lunn 	} while (!of_node && dev_walker);
418954c3967SSean Cross 
419954c3967SSean Cross 	if (of_node) {
420954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
421954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
422954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
423954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
424954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
425954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
426954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
427954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
428954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
429954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
430954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
431954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
432954c3967SSean Cross 	}
433954c3967SSean Cross 	return 0;
434954c3967SSean Cross }
435954c3967SSean Cross 
4366e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4376e4b8273SHubert Chaumette 
4386e4b8273SHubert Chaumette /* Extended registers */
4396270e1aeSJaeden Amero /* MMD Address 0x0 */
4406270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4416270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4426270e1aeSJaeden Amero 
443ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4446e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4456e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4466e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4476e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4486e4b8273SHubert Chaumette 
449af70c1f9SMike Looijmans /* MMD Address 0x1C */
450af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
451af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
452af70c1f9SMike Looijmans 
4536e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4543c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4556e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4563c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
4576e4b8273SHubert Chaumette {
4586e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4596e4b8273SHubert Chaumette 	int matches = 0;
4606e4b8273SHubert Chaumette 	u16 mask;
4616e4b8273SHubert Chaumette 	u16 maxval;
4626e4b8273SHubert Chaumette 	u16 newval;
4636e4b8273SHubert Chaumette 	int i;
4646e4b8273SHubert Chaumette 
4656e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4666e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4676e4b8273SHubert Chaumette 			matches++;
4686e4b8273SHubert Chaumette 
4696e4b8273SHubert Chaumette 	if (!matches)
4706e4b8273SHubert Chaumette 		return 0;
4716e4b8273SHubert Chaumette 
4726e4b8273SHubert Chaumette 	if (matches < numfields)
4739b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
4746e4b8273SHubert Chaumette 	else
4756e4b8273SHubert Chaumette 		newval = 0;
4766e4b8273SHubert Chaumette 
4776e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
4786e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4796e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
4806e4b8273SHubert Chaumette 			mask = 0xffff;
4816e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
4826e4b8273SHubert Chaumette 			newval = (newval & mask) |
4836e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
4846e4b8273SHubert Chaumette 					<< (field_sz * i));
4856e4b8273SHubert Chaumette 		}
4866e4b8273SHubert Chaumette 
4879b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
4886e4b8273SHubert Chaumette }
4896e4b8273SHubert Chaumette 
490a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
4916270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
4926270e1aeSJaeden Amero {
4936270e1aeSJaeden Amero 	int result;
4946270e1aeSJaeden Amero 
4959b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
4969b420effSHeiner Kallweit 			       0x0006);
497a0da456bSMax Uvarov 	if (result)
498a0da456bSMax Uvarov 		return result;
499a0da456bSMax Uvarov 
5009b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
5019b420effSHeiner Kallweit 			       0x1A80);
5026270e1aeSJaeden Amero 	if (result)
5036270e1aeSJaeden Amero 		return result;
5046270e1aeSJaeden Amero 
5056270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5066270e1aeSJaeden Amero }
5076270e1aeSJaeden Amero 
508af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
509af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
510af70c1f9SMike Looijmans {
511af70c1f9SMike Looijmans 	int reg;
512af70c1f9SMike Looijmans 
5139b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
514af70c1f9SMike Looijmans 	if (reg < 0)
515af70c1f9SMike Looijmans 		return reg;
5169b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
517af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
518af70c1f9SMike Looijmans }
519af70c1f9SMike Looijmans 
5206e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5216e4b8273SHubert Chaumette {
522e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5233c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5243c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5253c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5266e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5276e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5286e4b8273SHubert Chaumette 	};
5293c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5306e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5316e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5326e4b8273SHubert Chaumette 	};
5333c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
534b4c19f71SRoosen Henri 	const struct device *dev_walker;
535af70c1f9SMike Looijmans 	int result;
536af70c1f9SMike Looijmans 
537af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
538af70c1f9SMike Looijmans 	if (result < 0)
539af70c1f9SMike Looijmans 		return result;
5406e4b8273SHubert Chaumette 
541b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
542b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
543b4c19f71SRoosen Henri 	 * find a device with an OF node.
544b4c19f71SRoosen Henri 	 */
5459d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
546b4c19f71SRoosen Henri 	do {
547b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
548b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
549b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5506e4b8273SHubert Chaumette 
5516e4b8273SHubert Chaumette 	if (of_node) {
5526e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5536e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
5546e4b8273SHubert Chaumette 				clk_skews, 2);
5556e4b8273SHubert Chaumette 
5566e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5576e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
5586e4b8273SHubert Chaumette 				control_skews, 2);
5596e4b8273SHubert Chaumette 
5606e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5616e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
5626e4b8273SHubert Chaumette 				rx_data_skews, 4);
5636e4b8273SHubert Chaumette 
5646e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5656e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
5666e4b8273SHubert Chaumette 				tx_data_skews, 4);
567e1b505a6SMarkus Niebel 
568e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
569e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
570e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
571e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
572e1b505a6SMarkus Niebel 		 *
573e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
574e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
575e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
576e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
577e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
578e1b505a6SMarkus Niebel 		 *
579e1b505a6SMarkus Niebel 		 * Workaround:
580e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
581e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
582e1b505a6SMarkus Niebel 		 */
583e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
584e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
585e1b505a6SMarkus Niebel 			if (result < 0)
586e1b505a6SMarkus Niebel 				goto err_force_master;
587e1b505a6SMarkus Niebel 
588e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
589e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
590e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
591e1b505a6SMarkus Niebel 			if (result < 0)
592e1b505a6SMarkus Niebel 				goto err_force_master;
593e1b505a6SMarkus Niebel 		}
5946e4b8273SHubert Chaumette 	}
5956270e1aeSJaeden Amero 
5966270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
597e1b505a6SMarkus Niebel 
598e1b505a6SMarkus Niebel err_force_master:
599e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
600e1b505a6SMarkus Niebel 	return result;
6016e4b8273SHubert Chaumette }
6026e4b8273SHubert Chaumette 
603bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
604bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
605bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
606bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
607bff5b4b3SYuiko Oshino 
608bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
609bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
610bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
611bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
612bff5b4b3SYuiko Oshino {
613bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
614bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
615bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
616bff5b4b3SYuiko Oshino 	int matches = 0;
617bff5b4b3SYuiko Oshino 	u16 maxval;
618bff5b4b3SYuiko Oshino 	u16 newval;
619bff5b4b3SYuiko Oshino 	u16 mask;
620bff5b4b3SYuiko Oshino 	int i;
621bff5b4b3SYuiko Oshino 
622bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
623bff5b4b3SYuiko Oshino 	if (field_sz == 5)
624bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
625bff5b4b3SYuiko Oshino 	else
626bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
627bff5b4b3SYuiko Oshino 
628bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
629bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
630bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
631bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
632bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
633bff5b4b3SYuiko Oshino 				skewval = skewmax;
634bff5b4b3SYuiko Oshino 
635bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
636bff5b4b3SYuiko Oshino 			matches++;
637bff5b4b3SYuiko Oshino 		}
638bff5b4b3SYuiko Oshino 
639bff5b4b3SYuiko Oshino 	if (!matches)
640bff5b4b3SYuiko Oshino 		return 0;
641bff5b4b3SYuiko Oshino 
642bff5b4b3SYuiko Oshino 	if (matches < numfields)
6439b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
644bff5b4b3SYuiko Oshino 	else
645bff5b4b3SYuiko Oshino 		newval = 0;
646bff5b4b3SYuiko Oshino 
647bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
648bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
649bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
650bff5b4b3SYuiko Oshino 			mask = 0xffff;
651bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
652bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
653bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
654bff5b4b3SYuiko Oshino 					<< (field_sz * i));
655bff5b4b3SYuiko Oshino 		}
656bff5b4b3SYuiko Oshino 
6579b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
658bff5b4b3SYuiko Oshino }
659bff5b4b3SYuiko Oshino 
660bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
661bff5b4b3SYuiko Oshino {
662bff5b4b3SYuiko Oshino 	const struct device *dev = &phydev->mdio.dev;
663bff5b4b3SYuiko Oshino 	struct device_node *of_node = dev->of_node;
664bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
665bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
666bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
667bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
668bff5b4b3SYuiko Oshino 	};
669bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
670bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
671bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
672bff5b4b3SYuiko Oshino 	};
673bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
674bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
675bff5b4b3SYuiko Oshino 	int ret;
676bff5b4b3SYuiko Oshino 
677bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
678bff5b4b3SYuiko Oshino 	do {
679bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
680bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
681bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
682bff5b4b3SYuiko Oshino 
683bff5b4b3SYuiko Oshino 	if (!of_node)
684bff5b4b3SYuiko Oshino 		return 0;
685bff5b4b3SYuiko Oshino 
686bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
687bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
688bff5b4b3SYuiko Oshino 					  clk_skews, 2);
689bff5b4b3SYuiko Oshino 	if (ret < 0)
690bff5b4b3SYuiko Oshino 		return ret;
691bff5b4b3SYuiko Oshino 
692bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
693bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
694bff5b4b3SYuiko Oshino 					  control_skews, 2);
695bff5b4b3SYuiko Oshino 	if (ret < 0)
696bff5b4b3SYuiko Oshino 		return ret;
697bff5b4b3SYuiko Oshino 
698bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
699bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
700bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
701bff5b4b3SYuiko Oshino 	if (ret < 0)
702bff5b4b3SYuiko Oshino 		return ret;
703bff5b4b3SYuiko Oshino 
704bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
705bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
706bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
707bff5b4b3SYuiko Oshino 	if (ret < 0)
708bff5b4b3SYuiko Oshino 		return ret;
709bff5b4b3SYuiko Oshino 
710bff5b4b3SYuiko Oshino 	return 0;
711bff5b4b3SYuiko Oshino }
712bff5b4b3SYuiko Oshino 
71393272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
71400aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
71500aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
71632d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
71793272e07SJean-Christophe PLAGNIOL-VILLARD {
71893272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
71993272e07SJean-Christophe PLAGNIOL-VILLARD 
72093272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
72193272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
72293272e07SJean-Christophe PLAGNIOL-VILLARD 
72393272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
72493272e07SJean-Christophe PLAGNIOL-VILLARD 
72593272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
72693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
72793272e07SJean-Christophe PLAGNIOL-VILLARD 	else
72893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
72993272e07SJean-Christophe PLAGNIOL-VILLARD 
73093272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
73193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
73293272e07SJean-Christophe PLAGNIOL-VILLARD 	else
73393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
73493272e07SJean-Christophe PLAGNIOL-VILLARD 
73593272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
73693272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
73793272e07SJean-Christophe PLAGNIOL-VILLARD 
73893272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
73993272e07SJean-Christophe PLAGNIOL-VILLARD }
74093272e07SJean-Christophe PLAGNIOL-VILLARD 
741d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
742d2fd719bSNathan Sullivan {
743d2fd719bSNathan Sullivan 	int err;
744d2fd719bSNathan Sullivan 	int regval;
745d2fd719bSNathan Sullivan 
746d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
747d2fd719bSNathan Sullivan 	if (err)
748d2fd719bSNathan Sullivan 		return err;
749d2fd719bSNathan Sullivan 
750d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
751d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
752d2fd719bSNathan Sullivan 	 */
753d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
754d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
755d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
756d2fd719bSNathan Sullivan 		phydev->link = 0;
757b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
758b866203dSZach Brown 			phydev->drv->config_intr(phydev);
759c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
760d2fd719bSNathan Sullivan 	}
761d2fd719bSNathan Sullivan 
762d2fd719bSNathan Sullivan 	return 0;
763d2fd719bSNathan Sullivan }
764d2fd719bSNathan Sullivan 
76593272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
76693272e07SJean-Christophe PLAGNIOL-VILLARD {
76793272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
76893272e07SJean-Christophe PLAGNIOL-VILLARD }
76993272e07SJean-Christophe PLAGNIOL-VILLARD 
7702b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
7712b2427d0SAndrew Lunn {
7722b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
7732b2427d0SAndrew Lunn }
7742b2427d0SAndrew Lunn 
7752b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
7762b2427d0SAndrew Lunn {
7772b2427d0SAndrew Lunn 	int i;
7782b2427d0SAndrew Lunn 
7792b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
78055f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
7812b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
7822b2427d0SAndrew Lunn 	}
7832b2427d0SAndrew Lunn }
7842b2427d0SAndrew Lunn 
7852b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
7862b2427d0SAndrew Lunn {
7872b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
7882b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
789321b4d4bSAndrew Lunn 	int val;
790321b4d4bSAndrew Lunn 	u64 ret;
7912b2427d0SAndrew Lunn 
7922b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
7932b2427d0SAndrew Lunn 	if (val < 0) {
7946c3442f5SJisheng Zhang 		ret = U64_MAX;
7952b2427d0SAndrew Lunn 	} else {
7962b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
7972b2427d0SAndrew Lunn 		priv->stats[i] += val;
798321b4d4bSAndrew Lunn 		ret = priv->stats[i];
7992b2427d0SAndrew Lunn 	}
8002b2427d0SAndrew Lunn 
801321b4d4bSAndrew Lunn 	return ret;
8022b2427d0SAndrew Lunn }
8032b2427d0SAndrew Lunn 
8042b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
8052b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
8062b2427d0SAndrew Lunn {
8072b2427d0SAndrew Lunn 	int i;
8082b2427d0SAndrew Lunn 
8092b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
8102b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
8112b2427d0SAndrew Lunn }
8122b2427d0SAndrew Lunn 
813836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
814836384d2SWenyou Yang {
815836384d2SWenyou Yang 	/* Disable PHY Interrupts */
816836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
817836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
818836384d2SWenyou Yang 		if (phydev->drv->config_intr)
819836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
820836384d2SWenyou Yang 	}
821836384d2SWenyou Yang 
822836384d2SWenyou Yang 	return genphy_suspend(phydev);
823836384d2SWenyou Yang }
824836384d2SWenyou Yang 
825f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
826f5aba91dSAlexandre Belloni {
82779e498a9SLeonard Crestez 	int ret;
82879e498a9SLeonard Crestez 
829836384d2SWenyou Yang 	genphy_resume(phydev);
830f5aba91dSAlexandre Belloni 
83179e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
83279e498a9SLeonard Crestez 	if (ret)
83379e498a9SLeonard Crestez 		return ret;
83479e498a9SLeonard Crestez 
835836384d2SWenyou Yang 	/* Enable PHY Interrupts */
836836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
837836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
838836384d2SWenyou Yang 		if (phydev->drv->config_intr)
839836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
840836384d2SWenyou Yang 	}
841f5aba91dSAlexandre Belloni 
842f5aba91dSAlexandre Belloni 	return 0;
843f5aba91dSAlexandre Belloni }
844f5aba91dSAlexandre Belloni 
845e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
846e6a423a8SJohan Hovold {
847e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
848e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
849e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
85063f44b2bSJohan Hovold 	struct clk *clk;
851e7a792e9SJohan Hovold 	int ret;
852e6a423a8SJohan Hovold 
853e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
854e6a423a8SJohan Hovold 	if (!priv)
855e6a423a8SJohan Hovold 		return -ENOMEM;
856e6a423a8SJohan Hovold 
857e6a423a8SJohan Hovold 	phydev->priv = priv;
858e6a423a8SJohan Hovold 
859e6a423a8SJohan Hovold 	priv->type = type;
860e6a423a8SJohan Hovold 
861e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
862e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
863e7a792e9SJohan Hovold 				&priv->led_mode);
864e7a792e9SJohan Hovold 		if (ret)
865e7a792e9SJohan Hovold 			priv->led_mode = -1;
866e7a792e9SJohan Hovold 
867e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
86872ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
869e7a792e9SJohan Hovold 				   priv->led_mode);
870e7a792e9SJohan Hovold 			priv->led_mode = -1;
871e7a792e9SJohan Hovold 		}
872e7a792e9SJohan Hovold 	} else {
873e7a792e9SJohan Hovold 		priv->led_mode = -1;
874e7a792e9SJohan Hovold 	}
875e7a792e9SJohan Hovold 
876e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
877bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
878bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
8791fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
88086dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
8811fadee0cSSascha Hauer 
88263f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
88386dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
88486dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
88563f44b2bSJohan Hovold 
8861fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
88786dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
8881fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
88986dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
8901fadee0cSSascha Hauer 		} else {
89172ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
89272ba48beSAndrew Lunn 				   rate);
8931fadee0cSSascha Hauer 			return -EINVAL;
8941fadee0cSSascha Hauer 		}
8951fadee0cSSascha Hauer 	}
8961fadee0cSSascha Hauer 
89763f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
89863f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
89963f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
90063f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
90163f44b2bSJohan Hovold 	}
90263f44b2bSJohan Hovold 
90363f44b2bSJohan Hovold 	return 0;
9041fadee0cSSascha Hauer }
9051fadee0cSSascha Hauer 
906d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
907d5bf9071SChristian Hohnstaedt {
90851f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
909f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
91051f932c4SChoi, David 	.name		= "Micrel KS8737",
911*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
912c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
913d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
91451f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
915c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9161a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9171a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
918d5bf9071SChristian Hohnstaedt }, {
919212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
920212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
9217ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
922*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
923e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
92463f44b2bSJohan Hovold 	.probe		= kszphy_probe,
925d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
926212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
927212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
9282b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9292b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9302b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9311a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9321a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
933212ea99aSMarek Vasut }, {
934b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
935b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
936b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
937*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
938e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
93963f44b2bSJohan Hovold 	.probe		= kszphy_probe,
940d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
941b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
942b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
9432b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9442b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9452b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9461a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9471a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
948b818d1a7SHector Palacios }, {
949510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
950f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
951510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
952*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
953e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
954e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
95577501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
95677501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
95751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
95851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
9592b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9602b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9612b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9621a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9631a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
964d5bf9071SChristian Hohnstaedt }, {
9654bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
966f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9674bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
968*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
969e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
970e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
971e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
9724bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
9734bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
9742b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9752b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9762b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9774bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
9784bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
9794bd7b512SSergei Shtylyov }, {
980510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
981f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
982510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
983*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
984e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
985e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
98663f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
98751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
98851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
9892b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9902b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9912b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9921a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9931a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
994d5bf9071SChristian Hohnstaedt }, {
995510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
996510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
997ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
998*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
999e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1000e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1001e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
100251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
100351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10042b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10052b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10062b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10071a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10081a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1009d5bf9071SChristian Hohnstaedt }, {
10107ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
10117ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
1012f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1013*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1014e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
1015e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
10160f95903eSJohan Hovold 	.config_init	= kszphy_config_init,
10177ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
10187ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
10192b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10202b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10212b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
1022836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
1023f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
10247ab59dc1SDavid J. Choi }, {
10257ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
10267ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
1027f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1028*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1029232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
10307ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
10317ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
10321a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10331a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
10347ab59dc1SDavid J. Choi }, {
1035d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
103648d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
1037d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
1038*dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1039c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1040bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
1041954c3967SSean Cross 	.config_init	= ksz9021_config_init,
104251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1043c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
10442b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10452b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10462b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10471a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10481a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1049c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
1050c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
105193272e07SJean-Christophe PLAGNIOL-VILLARD }, {
10527ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
1053f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10547ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
1055*dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1056c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1057bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
10586e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
10591d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
1060d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
10617ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
1062c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
10632b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10642b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10652b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10661a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
1067f64f1482SXander Huff 	.resume		= kszphy_resume,
10687ab59dc1SDavid J. Choi }, {
1069bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
1070bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1071bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
1072*dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1073bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
1074bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
1075bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
1076bff5b4b3SYuiko Oshino 	.read_status	= ksz9031_read_status,
1077bff5b4b3SYuiko Oshino 	.ack_interrupt	= kszphy_ack_interrupt,
1078bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
1079bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
1080bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
1081bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
1082bff5b4b3SYuiko Oshino 	.suspend	= genphy_suspend,
1083bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
1084bff5b4b3SYuiko Oshino }, {
108593272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
1086f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
108793272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
1088*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
108993272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
109093272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
109193272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
10921a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10931a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
10947ab59dc1SDavid J. Choi }, {
10957ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
1096f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10977ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
1098*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
10997ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
11001a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11011a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11029d162ed6SSean Nyekjaer }, {
11039d162ed6SSean Nyekjaer 	.phy_id		= PHY_ID_KSZ8795,
11049d162ed6SSean Nyekjaer 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11059d162ed6SSean Nyekjaer 	.name		= "Micrel KSZ8795",
1106*dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
11079d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
11089d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
11099d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
11109d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
11119d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1112fc3973a1SWoojung Huh }, {
1113fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1114fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1115fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1116*dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1117fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1118fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1119fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1120d5bf9071SChristian Hohnstaedt } };
1121d0507009SDavid J. Choi 
112250fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1123d0507009SDavid J. Choi 
1124d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1125d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1126d0507009SDavid J. Choi MODULE_LICENSE("GPL");
112752a60ed2SDavid S. Miller 
1128cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
112948d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1130f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1131bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
1132ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1133f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1134212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1135b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1136f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1137f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1138f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1139f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1140f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1141f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
114252a60ed2SDavid S. Miller 	{ }
114352a60ed2SDavid S. Miller };
114452a60ed2SDavid S. Miller 
114552a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1146