xref: /openbmc/linux/drivers/net/phy/micrel.c (revision d50ede4f53e19b63f785768ce62f9a5019c3a021)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22bcf3440cSOleksij Rempel #include <linux/bitfield.h>
2349011e0cSOleksij Rempel #include <linux/ethtool_netlink.h>
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
291fadee0cSSascha Hauer #include <linux/clk.h>
306110dff7SOleksij Rempel #include <linux/delay.h>
31ece19502SDivya Koppera #include <linux/ptp_clock_kernel.h>
32ece19502SDivya Koppera #include <linux/ptp_clock.h>
33ece19502SDivya Koppera #include <linux/ptp_classify.h>
34ece19502SDivya Koppera #include <linux/net_tstamp.h>
35738871b0SMichael Walle #include <linux/gpio/consumer.h>
36d0507009SDavid J. Choi 
37212ea99aSMarek Vasut /* Operation Mode Strap Override */
38212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
397a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
4000aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
412b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
4200aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
4300aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
44212ea99aSMarek Vasut 
4551f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4651f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4700aee095SJohan Hovold #define KSZPHY_INTCS_JABBER			BIT(15)
4800aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4900aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
5000aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL			BIT(12)
5100aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
5200aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN			BIT(10)
5300aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
5400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP			BIT(8)
5551f932c4SChoi, David #define KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5651f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5759ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS		BIT(2)
5859ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS		BIT(0)
5959ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS			(KSZPHY_INTCS_LINK_DOWN_STATUS |\
6059ca4e58SIoana Ciornei 						 KSZPHY_INTCS_LINK_UP_STATUS)
6151f932c4SChoi, David 
6249011e0cSOleksij Rempel /* LinkMD Control/Status */
6349011e0cSOleksij Rempel #define KSZ8081_LMD				0x1d
6449011e0cSOleksij Rempel #define KSZ8081_LMD_ENABLE_TEST			BIT(15)
6549011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_NORMAL			0
6649011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_OPEN			1
6749011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_SHORT			2
6849011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_FAIL			3
6949011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_MASK			GENMASK(14, 13)
7049011e0cSOleksij Rempel /* Short cable (<10 meter) has been detected by LinkMD */
7149011e0cSOleksij Rempel #define KSZ8081_LMD_SHORT_INDICATOR		BIT(12)
7249011e0cSOleksij Rempel #define KSZ8081_LMD_DELTA_TIME_MASK		GENMASK(8, 0)
7349011e0cSOleksij Rempel 
7458389c00SMarek Vasut #define KSZ9x31_LMD				0x12
7558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_EN			BIT(15)
7658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DIS_TX			BIT(14)
7758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_PAIR(n)			(((n) & 0x3) << 12)
7858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_RESULT		0
7958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_HI		BIT(10)
8058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_LO		BIT(11)
8158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_MASK		GENMASK(11, 10)
8258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_NORMAL		0
8358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_OPEN			1
8458389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_SHORT		2
8558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_FAIL			3
8658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_MASK			GENMASK(9, 8)
8758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_REFLECTED_INVALID	BIT(7)
8858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_SIG_WAIT_TOO_LONG	BIT(6)
8958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK100		BIT(5)
9058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_NLP_FLP		BIT(4)
9158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_LO_PULSE_MASK	GENMASK(3, 2)
9258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_HI_PULSE_MASK	GENMASK(1, 0)
9358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK		GENMASK(7, 0)
9458389c00SMarek Vasut 
9521b688daSDivya Koppera #define KSZPHY_WIRE_PAIR_MASK			0x3
9621b688daSDivya Koppera 
9721b688daSDivya Koppera #define LAN8814_CABLE_DIAG			0x12
9821b688daSDivya Koppera #define LAN8814_CABLE_DIAG_STAT_MASK		GENMASK(9, 8)
9921b688daSDivya Koppera #define LAN8814_CABLE_DIAG_VCT_DATA_MASK	GENMASK(7, 0)
10021b688daSDivya Koppera #define LAN8814_PAIR_BIT_SHIFT			12
10121b688daSDivya Koppera 
10221b688daSDivya Koppera #define LAN8814_WIRE_PAIR_MASK			0xF
10321b688daSDivya Koppera 
104b3ec7248SDivya Koppera /* Lan8814 general Interrupt control/status reg in GPHY specific block. */
105b3ec7248SDivya Koppera #define LAN8814_INTC				0x18
106b3ec7248SDivya Koppera #define LAN8814_INTS				0x1B
107b3ec7248SDivya Koppera 
108b3ec7248SDivya Koppera #define LAN8814_INT_LINK_DOWN			BIT(2)
109b3ec7248SDivya Koppera #define LAN8814_INT_LINK_UP			BIT(0)
110b3ec7248SDivya Koppera #define LAN8814_INT_LINK			(LAN8814_INT_LINK_UP |\
111b3ec7248SDivya Koppera 						 LAN8814_INT_LINK_DOWN)
112b3ec7248SDivya Koppera 
113b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG			0x34
114b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_POLARITY		BIT(1)
115b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_INTR_ENABLE	BIT(0)
116b3ec7248SDivya Koppera 
117ece19502SDivya Koppera /* Represents 1ppm adjustment in 2^32 format with
118ece19502SDivya Koppera  * each nsec contains 4 clock cycles.
119ece19502SDivya Koppera  * The value is calculated as following: (1/1000000)/((2^-32)/4)
120ece19502SDivya Koppera  */
121ece19502SDivya Koppera #define LAN8814_1PPM_FORMAT			17179
122ece19502SDivya Koppera 
123ece19502SDivya Koppera #define PTP_RX_MOD				0x024F
124ece19502SDivya Koppera #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
125ece19502SDivya Koppera #define PTP_RX_TIMESTAMP_EN			0x024D
126ece19502SDivya Koppera #define PTP_TX_TIMESTAMP_EN			0x028D
127ece19502SDivya Koppera 
128ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_SYNC_			BIT(0)
129ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_DREQ_			BIT(1)
130ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDREQ_			BIT(2)
131ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDRES_			BIT(3)
132ece19502SDivya Koppera 
133ece19502SDivya Koppera #define PTP_TX_PARSE_L2_ADDR_EN			0x0284
134ece19502SDivya Koppera #define PTP_RX_PARSE_L2_ADDR_EN			0x0244
135ece19502SDivya Koppera 
136ece19502SDivya Koppera #define PTP_TX_PARSE_IP_ADDR_EN			0x0285
137ece19502SDivya Koppera #define PTP_RX_PARSE_IP_ADDR_EN			0x0245
138ece19502SDivya Koppera #define LTC_HARD_RESET				0x023F
139ece19502SDivya Koppera #define LTC_HARD_RESET_				BIT(0)
140ece19502SDivya Koppera 
141ece19502SDivya Koppera #define TSU_HARD_RESET				0x02C1
142ece19502SDivya Koppera #define TSU_HARD_RESET_				BIT(0)
143ece19502SDivya Koppera 
144ece19502SDivya Koppera #define PTP_CMD_CTL				0x0200
145ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_DISABLE_		BIT(0)
146ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_ENABLE_			BIT(1)
147ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_READ_		BIT(3)
148ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_LOAD_		BIT(4)
149ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_		BIT(5)
150ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_		BIT(6)
151ece19502SDivya Koppera 
152ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_MID			0x0206
153ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_LO			0x0207
154ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_HI			0x0208
155ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_LO			0x0209
156ece19502SDivya Koppera 
157ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_MID			0x022A
158ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_LO			0x022B
159ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_HI			0x022C
160ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_LO			0x022D
161ece19502SDivya Koppera 
162ece19502SDivya Koppera #define PTP_OPERATING_MODE			0x0241
163ece19502SDivya Koppera #define PTP_OPERATING_MODE_STANDALONE_		BIT(0)
164ece19502SDivya Koppera 
165ece19502SDivya Koppera #define PTP_TX_MOD				0x028F
166ece19502SDivya Koppera #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_	BIT(12)
167ece19502SDivya Koppera #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
168ece19502SDivya Koppera 
169ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG			0x0242
170ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
171ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV4_EN_		BIT(1)
172ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV6_EN_		BIT(2)
173ece19502SDivya Koppera 
174ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG			0x0282
175ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
176ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV4_EN_		BIT(1)
177ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV6_EN_		BIT(2)
178ece19502SDivya Koppera 
179ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_HI			0x020C
180ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_LO			0x020D
181ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_DIR_			BIT(15)
182ece19502SDivya Koppera 
183ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_HI			0x0212
184ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_LO			0x0213
185ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_DIR_			BIT(15)
186ece19502SDivya Koppera 
187ece19502SDivya Koppera #define LAN8814_INTR_STS_REG			0x0033
188ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU0_		BIT(0)
189ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU1_		BIT(1)
190ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU2_		BIT(2)
191ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU3_		BIT(3)
192ece19502SDivya Koppera 
193ece19502SDivya Koppera #define PTP_CAP_INFO				0x022A
194ece19502SDivya Koppera #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val)	(((reg_val) & 0x0f00) >> 8)
195ece19502SDivya Koppera #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val)	((reg_val) & 0x000f)
196ece19502SDivya Koppera 
197ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_HI			0x0296
198ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_LO			0x0297
199ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_HI			0x0294
200ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_LO			0x0295
201ece19502SDivya Koppera #define PTP_TX_MSG_HEADER2			0x0299
202ece19502SDivya Koppera 
203ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_HI			0x0256
204ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_LO			0x0257
205ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_HI			0x0254
206ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_LO			0x0255
207ece19502SDivya Koppera #define PTP_RX_MSG_HEADER2			0x0259
208ece19502SDivya Koppera 
209ece19502SDivya Koppera #define PTP_TSU_INT_EN				0x0200
210ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_	BIT(3)
211ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_EN_		BIT(2)
212ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_	BIT(1)
213ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_EN_		BIT(0)
214ece19502SDivya Koppera 
215ece19502SDivya Koppera #define PTP_TSU_INT_STS				0x0201
216ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_	BIT(3)
217ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_EN_		BIT(2)
218ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_	BIT(1)
219ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_EN_		BIT(0)
220ece19502SDivya Koppera 
221a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1			0x0
222a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_	BIT(6)
223a516b7f7SDivya Koppera 
2245a16778eSJohan Hovold /* PHY Control 1 */
2255a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1			0x1e
226f873f112SOleksij Rempel #define KSZ8081_CTRL1_MDIX_STAT			BIT(4)
2275a16778eSJohan Hovold 
2285a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
2295a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2			0x1f
2305a16778eSJohan Hovold #define MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
23151f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
232f873f112SOleksij Rempel #define KSZ8081_CTRL2_HP_MDIX			BIT(15)
233f873f112SOleksij Rempel #define KSZ8081_CTRL2_MDI_MDI_X_SELECT		BIT(14)
234f873f112SOleksij Rempel #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX		BIT(13)
235f873f112SOleksij Rempel #define KSZ8081_CTRL2_FORCE_LINK		BIT(11)
236f873f112SOleksij Rempel #define KSZ8081_CTRL2_POWER_SAVING		BIT(10)
23700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
23863f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
23951f932c4SChoi, David 
240954c3967SSean Cross /* Write/read to/from extended registers */
241954c3967SSean Cross #define MII_KSZPHY_EXTREG			0x0b
242954c3967SSean Cross #define KSZPHY_EXTREG_WRITE			0x8000
243954c3967SSean Cross 
244954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE			0x0c
245954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ			0x0d
246954c3967SSean Cross 
247954c3967SSean Cross /* Extended registers */
248954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW		0x104
249954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW		0x105
250954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW		0x106
251954c3967SSean Cross 
252954c3967SSean Cross #define PS_TO_REG				200
253ece19502SDivya Koppera #define FIFO_SIZE				8
254954c3967SSean Cross 
2552b2427d0SAndrew Lunn struct kszphy_hw_stat {
2562b2427d0SAndrew Lunn 	const char *string;
2572b2427d0SAndrew Lunn 	u8 reg;
2582b2427d0SAndrew Lunn 	u8 bits;
2592b2427d0SAndrew Lunn };
2602b2427d0SAndrew Lunn 
2612b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
2622b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
2632b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
2642b2427d0SAndrew Lunn };
2652b2427d0SAndrew Lunn 
266e6a423a8SJohan Hovold struct kszphy_type {
267e6a423a8SJohan Hovold 	u32 led_mode_reg;
268c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
26921b688daSDivya Koppera 	u16 cable_diag_reg;
27021b688daSDivya Koppera 	unsigned long pair_mask;
2710f95903eSJohan Hovold 	bool has_broadcast_disable;
2722b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
27363f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
274e6a423a8SJohan Hovold };
275e6a423a8SJohan Hovold 
276ece19502SDivya Koppera /* Shared structure between the PHYs of the same package. */
277ece19502SDivya Koppera struct lan8814_shared_priv {
278ece19502SDivya Koppera 	struct phy_device *phydev;
279ece19502SDivya Koppera 	struct ptp_clock *ptp_clock;
280ece19502SDivya Koppera 	struct ptp_clock_info ptp_clock_info;
281ece19502SDivya Koppera 
282ece19502SDivya Koppera 	/* Reference counter to how many ports in the package are enabling the
283ece19502SDivya Koppera 	 * timestamping
284ece19502SDivya Koppera 	 */
285ece19502SDivya Koppera 	u8 ref;
286ece19502SDivya Koppera 
287ece19502SDivya Koppera 	/* Lock for ptp_clock and ref */
288ece19502SDivya Koppera 	struct mutex shared_lock;
289ece19502SDivya Koppera };
290ece19502SDivya Koppera 
291ece19502SDivya Koppera struct lan8814_ptp_rx_ts {
292ece19502SDivya Koppera 	struct list_head list;
293ece19502SDivya Koppera 	u32 seconds;
294ece19502SDivya Koppera 	u32 nsec;
295ece19502SDivya Koppera 	u16 seq_id;
296ece19502SDivya Koppera };
297ece19502SDivya Koppera 
298ece19502SDivya Koppera struct kszphy_ptp_priv {
299ece19502SDivya Koppera 	struct mii_timestamper mii_ts;
300ece19502SDivya Koppera 	struct phy_device *phydev;
301ece19502SDivya Koppera 
302ece19502SDivya Koppera 	struct sk_buff_head tx_queue;
303ece19502SDivya Koppera 	struct sk_buff_head rx_queue;
304ece19502SDivya Koppera 
305ece19502SDivya Koppera 	struct list_head rx_ts_list;
306ece19502SDivya Koppera 	/* Lock for Rx ts fifo */
307ece19502SDivya Koppera 	spinlock_t rx_ts_lock;
308ece19502SDivya Koppera 
309ece19502SDivya Koppera 	int hwts_tx_type;
310ece19502SDivya Koppera 	enum hwtstamp_rx_filters rx_filter;
311ece19502SDivya Koppera 	int layer;
312ece19502SDivya Koppera 	int version;
313ece19502SDivya Koppera };
314ece19502SDivya Koppera 
315e6a423a8SJohan Hovold struct kszphy_priv {
316ece19502SDivya Koppera 	struct kszphy_ptp_priv ptp_priv;
317e6a423a8SJohan Hovold 	const struct kszphy_type *type;
318e7a792e9SJohan Hovold 	int led_mode;
31958389c00SMarek Vasut 	u16 vct_ctrl1000;
32063f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
32163f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
3222b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
323e6a423a8SJohan Hovold };
324e6a423a8SJohan Hovold 
325a516b7f7SDivya Koppera static const struct kszphy_type lan8814_type = {
326a516b7f7SDivya Koppera 	.led_mode_reg		= ~LAN8814_LED_CTRL_1,
32721b688daSDivya Koppera 	.cable_diag_reg		= LAN8814_CABLE_DIAG,
32821b688daSDivya Koppera 	.pair_mask		= LAN8814_WIRE_PAIR_MASK,
32921b688daSDivya Koppera };
33021b688daSDivya Koppera 
33121b688daSDivya Koppera static const struct kszphy_type ksz886x_type = {
33221b688daSDivya Koppera 	.cable_diag_reg		= KSZ8081_LMD,
33321b688daSDivya Koppera 	.pair_mask		= KSZPHY_WIRE_PAIR_MASK,
334a516b7f7SDivya Koppera };
335a516b7f7SDivya Koppera 
336e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
337e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
338d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
3392b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
34063f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
341e6a423a8SJohan Hovold };
342e6a423a8SJohan Hovold 
343e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
344e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
345e6a423a8SJohan Hovold };
346e6a423a8SJohan Hovold 
347e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
348e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3492b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
350e6a423a8SJohan Hovold };
351e6a423a8SJohan Hovold 
352e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
353e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3540f95903eSJohan Hovold 	.has_broadcast_disable	= true,
3552b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
35686dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
357e6a423a8SJohan Hovold };
358e6a423a8SJohan Hovold 
359c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
360c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
361c6f9575cSJohan Hovold };
362c6f9575cSJohan Hovold 
363c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
364c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
365c6f9575cSJohan Hovold };
366c6f9575cSJohan Hovold 
367954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
368954c3967SSean Cross 				u32 regnum, u16 val)
369954c3967SSean Cross {
370954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
371954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
372954c3967SSean Cross }
373954c3967SSean Cross 
374954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
375954c3967SSean Cross 				u32 regnum)
376954c3967SSean Cross {
377954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
378954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
379954c3967SSean Cross }
380954c3967SSean Cross 
38151f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
38251f932c4SChoi, David {
38351f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
38451f932c4SChoi, David 	int rc;
38551f932c4SChoi, David 
38651f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
38751f932c4SChoi, David 
38851f932c4SChoi, David 	return (rc < 0) ? rc : 0;
38951f932c4SChoi, David }
39051f932c4SChoi, David 
39151f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
39251f932c4SChoi, David {
393c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
394c0c99d0cSIoana Ciornei 	int temp, err;
395c6f9575cSJohan Hovold 	u16 mask;
396c6f9575cSJohan Hovold 
397c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
398c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
399c6f9575cSJohan Hovold 	else
400c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
40151f932c4SChoi, David 
40251f932c4SChoi, David 	/* set the interrupt pin active low */
40351f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
4045bb8fc0dSJohan Hovold 	if (temp < 0)
4055bb8fc0dSJohan Hovold 		return temp;
406c6f9575cSJohan Hovold 	temp &= ~mask;
40751f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
40851f932c4SChoi, David 
409c6f9575cSJohan Hovold 	/* enable / disable interrupts */
410c0c99d0cSIoana Ciornei 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
411c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
412c0c99d0cSIoana Ciornei 		if (err)
413c0c99d0cSIoana Ciornei 			return err;
41451f932c4SChoi, David 
415c0c99d0cSIoana Ciornei 		temp = KSZPHY_INTCS_ALL;
416c0c99d0cSIoana Ciornei 		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
417c0c99d0cSIoana Ciornei 	} else {
418c0c99d0cSIoana Ciornei 		temp = 0;
419c0c99d0cSIoana Ciornei 		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
420c0c99d0cSIoana Ciornei 		if (err)
421c0c99d0cSIoana Ciornei 			return err;
422c0c99d0cSIoana Ciornei 
423c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
424c0c99d0cSIoana Ciornei 	}
425c0c99d0cSIoana Ciornei 
426c0c99d0cSIoana Ciornei 	return err;
42751f932c4SChoi, David }
428d0507009SDavid J. Choi 
42959ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev)
43059ca4e58SIoana Ciornei {
43159ca4e58SIoana Ciornei 	int irq_status;
43259ca4e58SIoana Ciornei 
43359ca4e58SIoana Ciornei 	irq_status = phy_read(phydev, MII_KSZPHY_INTCS);
43459ca4e58SIoana Ciornei 	if (irq_status < 0) {
43559ca4e58SIoana Ciornei 		phy_error(phydev);
43659ca4e58SIoana Ciornei 		return IRQ_NONE;
43759ca4e58SIoana Ciornei 	}
43859ca4e58SIoana Ciornei 
439fff4c746SOleksij Rempel 	if (!(irq_status & KSZPHY_INTCS_STATUS))
44059ca4e58SIoana Ciornei 		return IRQ_NONE;
44159ca4e58SIoana Ciornei 
44259ca4e58SIoana Ciornei 	phy_trigger_machine(phydev);
44359ca4e58SIoana Ciornei 
44459ca4e58SIoana Ciornei 	return IRQ_HANDLED;
44559ca4e58SIoana Ciornei }
44659ca4e58SIoana Ciornei 
44763f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
44863f44b2bSJohan Hovold {
44963f44b2bSJohan Hovold 	int ctrl;
45063f44b2bSJohan Hovold 
45163f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
45263f44b2bSJohan Hovold 	if (ctrl < 0)
45363f44b2bSJohan Hovold 		return ctrl;
45463f44b2bSJohan Hovold 
45563f44b2bSJohan Hovold 	if (val)
45663f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
45763f44b2bSJohan Hovold 	else
45863f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
45963f44b2bSJohan Hovold 
46063f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
46163f44b2bSJohan Hovold }
46263f44b2bSJohan Hovold 
463e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
46420d8435aSBen Dooks {
4655a16778eSJohan Hovold 	int rc, temp, shift;
4668620546cSJohan Hovold 
4675a16778eSJohan Hovold 	switch (reg) {
4685a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
4695a16778eSJohan Hovold 		shift = 14;
4705a16778eSJohan Hovold 		break;
4715a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
4725a16778eSJohan Hovold 		shift = 4;
4735a16778eSJohan Hovold 		break;
4745a16778eSJohan Hovold 	default:
4755a16778eSJohan Hovold 		return -EINVAL;
4765a16778eSJohan Hovold 	}
4775a16778eSJohan Hovold 
47820d8435aSBen Dooks 	temp = phy_read(phydev, reg);
479b7035860SJohan Hovold 	if (temp < 0) {
480b7035860SJohan Hovold 		rc = temp;
481b7035860SJohan Hovold 		goto out;
482b7035860SJohan Hovold 	}
48320d8435aSBen Dooks 
48428bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
48520d8435aSBen Dooks 	temp |= val << shift;
48620d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
487b7035860SJohan Hovold out:
488b7035860SJohan Hovold 	if (rc < 0)
48972ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
49020d8435aSBen Dooks 
491b7035860SJohan Hovold 	return rc;
49220d8435aSBen Dooks }
49320d8435aSBen Dooks 
494bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
495bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
496bde15129SJohan Hovold  */
497bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
498bde15129SJohan Hovold {
499bde15129SJohan Hovold 	int ret;
500bde15129SJohan Hovold 
501bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
502bde15129SJohan Hovold 	if (ret < 0)
503bde15129SJohan Hovold 		goto out;
504bde15129SJohan Hovold 
505bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
506bde15129SJohan Hovold out:
507bde15129SJohan Hovold 	if (ret)
50872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
509bde15129SJohan Hovold 
510bde15129SJohan Hovold 	return ret;
511bde15129SJohan Hovold }
512bde15129SJohan Hovold 
5132b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
5142b0ba96cSSylvain Rochet {
5152b0ba96cSSylvain Rochet 	int ret;
5162b0ba96cSSylvain Rochet 
5172b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
5182b0ba96cSSylvain Rochet 	if (ret < 0)
5192b0ba96cSSylvain Rochet 		goto out;
5202b0ba96cSSylvain Rochet 
5212b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
5222b0ba96cSSylvain Rochet 		return 0;
5232b0ba96cSSylvain Rochet 
5242b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
5252b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
5262b0ba96cSSylvain Rochet out:
5272b0ba96cSSylvain Rochet 	if (ret)
52872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
5292b0ba96cSSylvain Rochet 
5302b0ba96cSSylvain Rochet 	return ret;
5312b0ba96cSSylvain Rochet }
5322b0ba96cSSylvain Rochet 
53379e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
53479e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
53579e498a9SLeonard Crestez {
53679e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
53779e498a9SLeonard Crestez 	int ret;
53879e498a9SLeonard Crestez 
53979e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
54079e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
54179e498a9SLeonard Crestez 		if (ret) {
54279e498a9SLeonard Crestez 			phydev_err(phydev,
54379e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
54479e498a9SLeonard Crestez 			return ret;
54579e498a9SLeonard Crestez 		}
54679e498a9SLeonard Crestez 	}
54779e498a9SLeonard Crestez 
548f2ef6f75SFabio Estevam 	if (priv->type && priv->led_mode >= 0)
54979e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
55079e498a9SLeonard Crestez 
55179e498a9SLeonard Crestez 	return 0;
55279e498a9SLeonard Crestez }
55379e498a9SLeonard Crestez 
554d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
555d0507009SDavid J. Choi {
556e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
557e6a423a8SJohan Hovold 	const struct kszphy_type *type;
558d0507009SDavid J. Choi 
559e6a423a8SJohan Hovold 	if (!priv)
560e6a423a8SJohan Hovold 		return 0;
561e6a423a8SJohan Hovold 
562e6a423a8SJohan Hovold 	type = priv->type;
563e6a423a8SJohan Hovold 
564f2ef6f75SFabio Estevam 	if (type && type->has_broadcast_disable)
5650f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
5660f95903eSJohan Hovold 
567f2ef6f75SFabio Estevam 	if (type && type->has_nand_tree_disable)
5682b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
5692b0ba96cSSylvain Rochet 
57079e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
57120d8435aSBen Dooks }
57220d8435aSBen Dooks 
5734217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev)
5744217a64eSMichael Walle {
5754217a64eSMichael Walle 	struct device_node *of_node = phydev->mdio.dev.of_node;
5764217a64eSMichael Walle 
5774217a64eSMichael Walle 	return of_property_read_bool(of_node, "micrel,fiber-mode");
5784217a64eSMichael Walle }
5794217a64eSMichael Walle 
58077501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
58177501a79SPhilipp Zabel {
5823c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
5833c1bcc86SAndrew Lunn 
58477501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
5854217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev)) {
58677501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
5873c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
5883c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
5893c1bcc86SAndrew Lunn 
5903c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
5913c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
5923c1bcc86SAndrew Lunn 				 phydev->supported);
5933c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
5943c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
5953c1bcc86SAndrew Lunn 				 phydev->advertising);
59677501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
59777501a79SPhilipp Zabel 	}
59877501a79SPhilipp Zabel 
59977501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
60077501a79SPhilipp Zabel }
60177501a79SPhilipp Zabel 
60277501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
60377501a79SPhilipp Zabel {
60477501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
60577501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
60677501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
60777501a79SPhilipp Zabel 		return 0;
60877501a79SPhilipp Zabel 	}
60977501a79SPhilipp Zabel 
61077501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
61177501a79SPhilipp Zabel }
61277501a79SPhilipp Zabel 
6138b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
614a5e63c7dSSteve Bennett 					    const bool ksz_8051)
6158b95599cSMarek Vasut {
6168b95599cSMarek Vasut 	int ret;
6178b95599cSMarek Vasut 
618a5e63c7dSSteve Bennett 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) != PHY_ID_KSZ8051)
6198b95599cSMarek Vasut 		return 0;
6208b95599cSMarek Vasut 
6218b95599cSMarek Vasut 	ret = phy_read(phydev, MII_BMSR);
6228b95599cSMarek Vasut 	if (ret < 0)
6238b95599cSMarek Vasut 		return ret;
6248b95599cSMarek Vasut 
6258b95599cSMarek Vasut 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
6268b95599cSMarek Vasut 	 * exact PHY ID. However, they can be told apart by the extended
6278b95599cSMarek Vasut 	 * capability registers presence. The KSZ8051 PHY has them while
6288b95599cSMarek Vasut 	 * the switch does not.
6298b95599cSMarek Vasut 	 */
6308b95599cSMarek Vasut 	ret &= BMSR_ERCAP;
631a5e63c7dSSteve Bennett 	if (ksz_8051)
6328b95599cSMarek Vasut 		return ret;
6338b95599cSMarek Vasut 	else
6348b95599cSMarek Vasut 		return !ret;
6358b95599cSMarek Vasut }
6368b95599cSMarek Vasut 
6378b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev)
6388b95599cSMarek Vasut {
639a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, true);
6408b95599cSMarek Vasut }
6418b95599cSMarek Vasut 
6427a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
6437a1d8390SAntoine Tenart {
6447a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
6457a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
6467a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
6477a1d8390SAntoine Tenart 	 * manually writing a 0.
6487a1d8390SAntoine Tenart 	 */
6497a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
6507a1d8390SAntoine Tenart 
6517a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
6527a1d8390SAntoine Tenart }
6537a1d8390SAntoine Tenart 
654f873f112SOleksij Rempel static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl)
655f873f112SOleksij Rempel {
656f873f112SOleksij Rempel 	u16 val;
657f873f112SOleksij Rempel 
658f873f112SOleksij Rempel 	switch (ctrl) {
659f873f112SOleksij Rempel 	case ETH_TP_MDI:
660f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX;
661f873f112SOleksij Rempel 		break;
662f873f112SOleksij Rempel 	case ETH_TP_MDI_X:
663f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX |
664f873f112SOleksij Rempel 			KSZ8081_CTRL2_MDI_MDI_X_SELECT;
665f873f112SOleksij Rempel 		break;
666f873f112SOleksij Rempel 	case ETH_TP_MDI_AUTO:
667f873f112SOleksij Rempel 		val = 0;
668f873f112SOleksij Rempel 		break;
669f873f112SOleksij Rempel 	default:
670f873f112SOleksij Rempel 		return 0;
671f873f112SOleksij Rempel 	}
672f873f112SOleksij Rempel 
673f873f112SOleksij Rempel 	return phy_modify(phydev, MII_KSZPHY_CTRL_2,
674f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX |
675f873f112SOleksij Rempel 			  KSZ8081_CTRL2_MDI_MDI_X_SELECT |
676f873f112SOleksij Rempel 			  KSZ8081_CTRL2_DISABLE_AUTO_MDIX,
677f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX | val);
678f873f112SOleksij Rempel }
679f873f112SOleksij Rempel 
680f873f112SOleksij Rempel static int ksz8081_config_aneg(struct phy_device *phydev)
681f873f112SOleksij Rempel {
682f873f112SOleksij Rempel 	int ret;
683f873f112SOleksij Rempel 
684f873f112SOleksij Rempel 	ret = genphy_config_aneg(phydev);
685f873f112SOleksij Rempel 	if (ret)
686f873f112SOleksij Rempel 		return ret;
687f873f112SOleksij Rempel 
688f873f112SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
689f873f112SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
690f873f112SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
691f873f112SOleksij Rempel 	 */
692f873f112SOleksij Rempel 	return ksz8081_config_mdix(phydev, phydev->mdix_ctrl);
693f873f112SOleksij Rempel }
694f873f112SOleksij Rempel 
695f873f112SOleksij Rempel static int ksz8081_mdix_update(struct phy_device *phydev)
696f873f112SOleksij Rempel {
697f873f112SOleksij Rempel 	int ret;
698f873f112SOleksij Rempel 
699f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_2);
700f873f112SOleksij Rempel 	if (ret < 0)
701f873f112SOleksij Rempel 		return ret;
702f873f112SOleksij Rempel 
703f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) {
704f873f112SOleksij Rempel 		if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT)
705f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
706f873f112SOleksij Rempel 		else
707f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
708f873f112SOleksij Rempel 	} else {
709f873f112SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
710f873f112SOleksij Rempel 	}
711f873f112SOleksij Rempel 
712f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_1);
713f873f112SOleksij Rempel 	if (ret < 0)
714f873f112SOleksij Rempel 		return ret;
715f873f112SOleksij Rempel 
716f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL1_MDIX_STAT)
717f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
718f873f112SOleksij Rempel 	else
719f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
720f873f112SOleksij Rempel 
721f873f112SOleksij Rempel 	return 0;
722f873f112SOleksij Rempel }
723f873f112SOleksij Rempel 
724f873f112SOleksij Rempel static int ksz8081_read_status(struct phy_device *phydev)
725f873f112SOleksij Rempel {
726f873f112SOleksij Rempel 	int ret;
727f873f112SOleksij Rempel 
728f873f112SOleksij Rempel 	ret = ksz8081_mdix_update(phydev);
729f873f112SOleksij Rempel 	if (ret < 0)
730f873f112SOleksij Rempel 		return ret;
731f873f112SOleksij Rempel 
732f873f112SOleksij Rempel 	return genphy_read_status(phydev);
733f873f112SOleksij Rempel }
734f873f112SOleksij Rempel 
735232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
736232ba3a5SRajasingh Thavamani {
737232ba3a5SRajasingh Thavamani 	int ret;
738232ba3a5SRajasingh Thavamani 
739232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
740232ba3a5SRajasingh Thavamani 	if (ret)
741232ba3a5SRajasingh Thavamani 		return ret;
742232ba3a5SRajasingh Thavamani 
743232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
744232ba3a5SRajasingh Thavamani }
745232ba3a5SRajasingh Thavamani 
7468b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev)
7478b95599cSMarek Vasut {
748a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, false);
7498b95599cSMarek Vasut }
7508b95599cSMarek Vasut 
751954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
7523c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
7533c9a9f7fSJaeden Amero 				       u16 reg,
7543c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
7553c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
756954c3967SSean Cross {
757954c3967SSean Cross 	int val1 = -1;
758954c3967SSean Cross 	int val2 = -2;
759954c3967SSean Cross 	int val3 = -3;
760954c3967SSean Cross 	int val4 = -4;
761954c3967SSean Cross 	int newval;
762954c3967SSean Cross 	int matches = 0;
763954c3967SSean Cross 
764954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
765954c3967SSean Cross 		matches++;
766954c3967SSean Cross 
767954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
768954c3967SSean Cross 		matches++;
769954c3967SSean Cross 
770954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
771954c3967SSean Cross 		matches++;
772954c3967SSean Cross 
773954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
774954c3967SSean Cross 		matches++;
775954c3967SSean Cross 
776954c3967SSean Cross 	if (!matches)
777954c3967SSean Cross 		return 0;
778954c3967SSean Cross 
779954c3967SSean Cross 	if (matches < 4)
780954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
781954c3967SSean Cross 	else
782954c3967SSean Cross 		newval = 0;
783954c3967SSean Cross 
784954c3967SSean Cross 	if (val1 != -1)
785954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
786954c3967SSean Cross 
7876a119745SHubert Chaumette 	if (val2 != -2)
788954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
789954c3967SSean Cross 
7906a119745SHubert Chaumette 	if (val3 != -3)
791954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
792954c3967SSean Cross 
7936a119745SHubert Chaumette 	if (val4 != -4)
794954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
795954c3967SSean Cross 
796954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
797954c3967SSean Cross }
798954c3967SSean Cross 
799954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
800954c3967SSean Cross {
801ce4f8afdSColin Ian King 	const struct device_node *of_node;
802651df218SAndrew Lunn 	const struct device *dev_walker;
803954c3967SSean Cross 
804651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
805651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
806651df218SAndrew Lunn 	 * find a device with an OF node.
807651df218SAndrew Lunn 	 */
808e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
809651df218SAndrew Lunn 	do {
810651df218SAndrew Lunn 		of_node = dev_walker->of_node;
811651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
812651df218SAndrew Lunn 
813651df218SAndrew Lunn 	} while (!of_node && dev_walker);
814954c3967SSean Cross 
815954c3967SSean Cross 	if (of_node) {
816954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
817954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
818954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
819954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
820954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
821954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
822954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
823954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
824954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
825954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
826954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
827954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
828954c3967SSean Cross 	}
829954c3967SSean Cross 	return 0;
830954c3967SSean Cross }
831954c3967SSean Cross 
8326e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
8336e4b8273SHubert Chaumette 
8346e4b8273SHubert Chaumette /* Extended registers */
8356270e1aeSJaeden Amero /* MMD Address 0x0 */
8366270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
8376270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
8386270e1aeSJaeden Amero 
839ae6c97bbSJaeden Amero /* MMD Address 0x2 */
8406e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
841bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M		GENMASK(7, 4)
842bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M		GENMASK(3, 0)
843bcf3440cSOleksij Rempel 
8446e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
845bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3		GENMASK(15, 12)
846bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2		GENMASK(11, 8)
847bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1		GENMASK(7, 4)
848bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0		GENMASK(3, 0)
849bcf3440cSOleksij Rempel 
8506e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
851bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3		GENMASK(15, 12)
852bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2		GENMASK(11, 8)
853bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1		GENMASK(7, 4)
854bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0		GENMASK(3, 0)
855bcf3440cSOleksij Rempel 
8566e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
857bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK		GENMASK(9, 5)
858bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK		GENMASK(4, 0)
859bcf3440cSOleksij Rempel 
860bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To
861bcf3440cSOleksij Rempel  * provide different RGMII options we need to configure delay offset
862bcf3440cSOleksij Rempel  * for each pad relative to build in delay.
863bcf3440cSOleksij Rempel  */
864bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of
865bcf3440cSOleksij Rempel  * 1.80ns
866bcf3440cSOleksij Rempel  */
867bcf3440cSOleksij Rempel #define RX_ID				0x7
868bcf3440cSOleksij Rempel #define RX_CLK_ID			0x19
869bcf3440cSOleksij Rempel 
870bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the
871bcf3440cSOleksij Rempel  * internal 1.2ns delay.
872bcf3440cSOleksij Rempel  */
873bcf3440cSOleksij Rempel #define RX_ND				0xc
874bcf3440cSOleksij Rempel #define RX_CLK_ND			0x0
875bcf3440cSOleksij Rempel 
876bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
877bcf3440cSOleksij Rempel #define TX_ID				0x0
878bcf3440cSOleksij Rempel #define TX_CLK_ID			0x1f
879bcf3440cSOleksij Rempel 
880bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns
881bcf3440cSOleksij Rempel  * dealy
882bcf3440cSOleksij Rempel  */
883bcf3440cSOleksij Rempel #define TX_ND				0x7
884bcf3440cSOleksij Rempel #define TX_CLK_ND			0xf
8856e4b8273SHubert Chaumette 
886af70c1f9SMike Looijmans /* MMD Address 0x1C */
887af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
888af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
889af70c1f9SMike Looijmans 
8906e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
8913c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
8926e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
893bcf3440cSOleksij Rempel 				       const char *field[], u8 numfields,
894bcf3440cSOleksij Rempel 				       bool *update)
8956e4b8273SHubert Chaumette {
8966e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
8976e4b8273SHubert Chaumette 	int matches = 0;
8986e4b8273SHubert Chaumette 	u16 mask;
8996e4b8273SHubert Chaumette 	u16 maxval;
9006e4b8273SHubert Chaumette 	u16 newval;
9016e4b8273SHubert Chaumette 	int i;
9026e4b8273SHubert Chaumette 
9036e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
9046e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
9056e4b8273SHubert Chaumette 			matches++;
9066e4b8273SHubert Chaumette 
9076e4b8273SHubert Chaumette 	if (!matches)
9086e4b8273SHubert Chaumette 		return 0;
9096e4b8273SHubert Chaumette 
910bcf3440cSOleksij Rempel 	*update |= true;
911bcf3440cSOleksij Rempel 
9126e4b8273SHubert Chaumette 	if (matches < numfields)
9139b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
9146e4b8273SHubert Chaumette 	else
9156e4b8273SHubert Chaumette 		newval = 0;
9166e4b8273SHubert Chaumette 
9176e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
9186e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
9196e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
9206e4b8273SHubert Chaumette 			mask = 0xffff;
9216e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
9226e4b8273SHubert Chaumette 			newval = (newval & mask) |
9236e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
9246e4b8273SHubert Chaumette 					<< (field_sz * i));
9256e4b8273SHubert Chaumette 		}
9266e4b8273SHubert Chaumette 
9279b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
9286e4b8273SHubert Chaumette }
9296e4b8273SHubert Chaumette 
930a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
9316270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
9326270e1aeSJaeden Amero {
9336270e1aeSJaeden Amero 	int result;
9346270e1aeSJaeden Amero 
9359b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
9369b420effSHeiner Kallweit 			       0x0006);
937a0da456bSMax Uvarov 	if (result)
938a0da456bSMax Uvarov 		return result;
939a0da456bSMax Uvarov 
9409b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
9419b420effSHeiner Kallweit 			       0x1A80);
9426270e1aeSJaeden Amero 	if (result)
9436270e1aeSJaeden Amero 		return result;
9446270e1aeSJaeden Amero 
9456270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
9466270e1aeSJaeden Amero }
9476270e1aeSJaeden Amero 
948af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
949af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
950af70c1f9SMike Looijmans {
951af70c1f9SMike Looijmans 	int reg;
952af70c1f9SMike Looijmans 
9539b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
954af70c1f9SMike Looijmans 	if (reg < 0)
955af70c1f9SMike Looijmans 		return reg;
9569b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
957af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
958af70c1f9SMike Looijmans }
959af70c1f9SMike Looijmans 
960bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev)
961bcf3440cSOleksij Rempel {
962bcf3440cSOleksij Rempel 	u16 rx, tx, rx_clk, tx_clk;
963bcf3440cSOleksij Rempel 	int ret;
964bcf3440cSOleksij Rempel 
965bcf3440cSOleksij Rempel 	switch (phydev->interface) {
966bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII:
967bcf3440cSOleksij Rempel 		tx = TX_ND;
968bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
969bcf3440cSOleksij Rempel 		rx = RX_ND;
970bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
971bcf3440cSOleksij Rempel 		break;
972bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_ID:
973bcf3440cSOleksij Rempel 		tx = TX_ID;
974bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
975bcf3440cSOleksij Rempel 		rx = RX_ID;
976bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
977bcf3440cSOleksij Rempel 		break;
978bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_RXID:
979bcf3440cSOleksij Rempel 		tx = TX_ND;
980bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
981bcf3440cSOleksij Rempel 		rx = RX_ID;
982bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
983bcf3440cSOleksij Rempel 		break;
984bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_TXID:
985bcf3440cSOleksij Rempel 		tx = TX_ID;
986bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
987bcf3440cSOleksij Rempel 		rx = RX_ND;
988bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
989bcf3440cSOleksij Rempel 		break;
990bcf3440cSOleksij Rempel 	default:
991bcf3440cSOleksij Rempel 		return 0;
992bcf3440cSOleksij Rempel 	}
993bcf3440cSOleksij Rempel 
994bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW,
995bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
996bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
997bcf3440cSOleksij Rempel 	if (ret < 0)
998bcf3440cSOleksij Rempel 		return ret;
999bcf3440cSOleksij Rempel 
1000bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
1001bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
1002bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
1003bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
1004bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
1005bcf3440cSOleksij Rempel 	if (ret < 0)
1006bcf3440cSOleksij Rempel 		return ret;
1007bcf3440cSOleksij Rempel 
1008bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
1009bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
1010bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
1011bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
1012bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
1013bcf3440cSOleksij Rempel 	if (ret < 0)
1014bcf3440cSOleksij Rempel 		return ret;
1015bcf3440cSOleksij Rempel 
1016bcf3440cSOleksij Rempel 	return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW,
1017bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
1018bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
1019bcf3440cSOleksij Rempel }
1020bcf3440cSOleksij Rempel 
10216e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
10226e4b8273SHubert Chaumette {
1023ce4f8afdSColin Ian King 	const struct device_node *of_node;
10243c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
10253c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
10266e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
10276e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
10286e4b8273SHubert Chaumette 	};
10293c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
10306e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
10316e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
10326e4b8273SHubert Chaumette 	};
10333c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
1034b4c19f71SRoosen Henri 	const struct device *dev_walker;
1035af70c1f9SMike Looijmans 	int result;
1036af70c1f9SMike Looijmans 
1037af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
1038af70c1f9SMike Looijmans 	if (result < 0)
1039af70c1f9SMike Looijmans 		return result;
10406e4b8273SHubert Chaumette 
1041b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
1042b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
1043b4c19f71SRoosen Henri 	 * find a device with an OF node.
1044b4c19f71SRoosen Henri 	 */
10459d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
1046b4c19f71SRoosen Henri 	do {
1047b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
1048b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
1049b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
10506e4b8273SHubert Chaumette 
10516e4b8273SHubert Chaumette 	if (of_node) {
1052bcf3440cSOleksij Rempel 		bool update = false;
1053bcf3440cSOleksij Rempel 
1054bcf3440cSOleksij Rempel 		if (phy_interface_is_rgmii(phydev)) {
1055bcf3440cSOleksij Rempel 			result = ksz9031_config_rgmii_delay(phydev);
1056bcf3440cSOleksij Rempel 			if (result < 0)
1057bcf3440cSOleksij Rempel 				return result;
1058bcf3440cSOleksij Rempel 		}
1059bcf3440cSOleksij Rempel 
10606e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10616e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1062bcf3440cSOleksij Rempel 				clk_skews, 2, &update);
10636e4b8273SHubert Chaumette 
10646e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10656e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1066bcf3440cSOleksij Rempel 				control_skews, 2, &update);
10676e4b8273SHubert Chaumette 
10686e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10696e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1070bcf3440cSOleksij Rempel 				rx_data_skews, 4, &update);
10716e4b8273SHubert Chaumette 
10726e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10736e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1074bcf3440cSOleksij Rempel 				tx_data_skews, 4, &update);
1075bcf3440cSOleksij Rempel 
107667ca5159SMatthias Schiffer 		if (update && !phy_interface_is_rgmii(phydev))
1077bcf3440cSOleksij Rempel 			phydev_warn(phydev,
107867ca5159SMatthias Schiffer 				    "*-skew-ps values should be used only with RGMII PHY modes\n");
1079e1b505a6SMarkus Niebel 
1080e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
1081e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
1082e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
1083e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
1084e1b505a6SMarkus Niebel 		 *
1085e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
1086e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
1087e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
1088e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
1089e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
1090e1b505a6SMarkus Niebel 		 *
1091e1b505a6SMarkus Niebel 		 * Workaround:
1092e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
1093e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
1094e1b505a6SMarkus Niebel 		 */
1095e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
1096e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
1097e1b505a6SMarkus Niebel 			if (result < 0)
1098e1b505a6SMarkus Niebel 				goto err_force_master;
1099e1b505a6SMarkus Niebel 
1100e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
1101e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
1102e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
1103e1b505a6SMarkus Niebel 			if (result < 0)
1104e1b505a6SMarkus Niebel 				goto err_force_master;
1105e1b505a6SMarkus Niebel 		}
11066e4b8273SHubert Chaumette 	}
11076270e1aeSJaeden Amero 
11086270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
1109e1b505a6SMarkus Niebel 
1110e1b505a6SMarkus Niebel err_force_master:
1111e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
1112e1b505a6SMarkus Niebel 	return result;
11136e4b8273SHubert Chaumette }
11146e4b8273SHubert Chaumette 
1115bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
1116bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
1117bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
1118bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
1119bff5b4b3SYuiko Oshino 
1120bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
1121bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
1122bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
1123bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
1124bff5b4b3SYuiko Oshino {
1125bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
1126bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
1127bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
1128bff5b4b3SYuiko Oshino 	int matches = 0;
1129bff5b4b3SYuiko Oshino 	u16 maxval;
1130bff5b4b3SYuiko Oshino 	u16 newval;
1131bff5b4b3SYuiko Oshino 	u16 mask;
1132bff5b4b3SYuiko Oshino 	int i;
1133bff5b4b3SYuiko Oshino 
1134bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
1135bff5b4b3SYuiko Oshino 	if (field_sz == 5)
1136bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
1137bff5b4b3SYuiko Oshino 	else
1138bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
1139bff5b4b3SYuiko Oshino 
1140bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1141bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
1142bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
1143bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
1144bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
1145bff5b4b3SYuiko Oshino 				skewval = skewmax;
1146bff5b4b3SYuiko Oshino 
1147bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
1148bff5b4b3SYuiko Oshino 			matches++;
1149bff5b4b3SYuiko Oshino 		}
1150bff5b4b3SYuiko Oshino 
1151bff5b4b3SYuiko Oshino 	if (!matches)
1152bff5b4b3SYuiko Oshino 		return 0;
1153bff5b4b3SYuiko Oshino 
1154bff5b4b3SYuiko Oshino 	if (matches < numfields)
11559b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
1156bff5b4b3SYuiko Oshino 	else
1157bff5b4b3SYuiko Oshino 		newval = 0;
1158bff5b4b3SYuiko Oshino 
1159bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
1160bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1161bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
1162bff5b4b3SYuiko Oshino 			mask = 0xffff;
1163bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
1164bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
1165bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
1166bff5b4b3SYuiko Oshino 					<< (field_sz * i));
1167bff5b4b3SYuiko Oshino 		}
1168bff5b4b3SYuiko Oshino 
11699b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
1170bff5b4b3SYuiko Oshino }
1171bff5b4b3SYuiko Oshino 
1172bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG	2
1173bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL		76
1174bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL		77
1175bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS	BIT_MASK(12)
1176bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY	0
1177bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY	BIT(12)
1178bd734a74SPhilippe Schenker 
1179bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
1180bd734a74SPhilippe Schenker {
1181bd734a74SPhilippe Schenker 	u16 rxcdll_val, txcdll_val;
1182bd734a74SPhilippe Schenker 	int ret;
1183bd734a74SPhilippe Schenker 
1184bd734a74SPhilippe Schenker 	switch (phydev->interface) {
1185bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII:
1186bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1187bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1188bd734a74SPhilippe Schenker 		break;
1189bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_ID:
1190bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1191bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1192bd734a74SPhilippe Schenker 		break;
1193bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_RXID:
1194bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1195bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1196bd734a74SPhilippe Schenker 		break;
1197bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_TXID:
1198bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1199bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1200bd734a74SPhilippe Schenker 		break;
1201bd734a74SPhilippe Schenker 	default:
1202bd734a74SPhilippe Schenker 		return 0;
1203bd734a74SPhilippe Schenker 	}
1204bd734a74SPhilippe Schenker 
1205bd734a74SPhilippe Schenker 	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1206bd734a74SPhilippe Schenker 			     KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
1207bd734a74SPhilippe Schenker 			     rxcdll_val);
1208bd734a74SPhilippe Schenker 	if (ret < 0)
1209bd734a74SPhilippe Schenker 		return ret;
1210bd734a74SPhilippe Schenker 
1211bd734a74SPhilippe Schenker 	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1212bd734a74SPhilippe Schenker 			      KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
1213bd734a74SPhilippe Schenker 			      txcdll_val);
1214bd734a74SPhilippe Schenker }
1215bd734a74SPhilippe Schenker 
12160316c7e6SFrancesco Dolcini /* Silicon Errata DS80000693B
12170316c7e6SFrancesco Dolcini  *
12180316c7e6SFrancesco Dolcini  * When LEDs are configured in Individual Mode, LED1 is ON in a no-link
12190316c7e6SFrancesco Dolcini  * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves
12200316c7e6SFrancesco Dolcini  * according to the datasheet (off if there is no link).
12210316c7e6SFrancesco Dolcini  */
12220316c7e6SFrancesco Dolcini static int ksz9131_led_errata(struct phy_device *phydev)
12230316c7e6SFrancesco Dolcini {
12240316c7e6SFrancesco Dolcini 	int reg;
12250316c7e6SFrancesco Dolcini 
12260316c7e6SFrancesco Dolcini 	reg = phy_read_mmd(phydev, 2, 0);
12270316c7e6SFrancesco Dolcini 	if (reg < 0)
12280316c7e6SFrancesco Dolcini 		return reg;
12290316c7e6SFrancesco Dolcini 
12300316c7e6SFrancesco Dolcini 	if (!(reg & BIT(4)))
12310316c7e6SFrancesco Dolcini 		return 0;
12320316c7e6SFrancesco Dolcini 
12330316c7e6SFrancesco Dolcini 	return phy_set_bits(phydev, 0x1e, BIT(9));
12340316c7e6SFrancesco Dolcini }
12350316c7e6SFrancesco Dolcini 
1236bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
1237bff5b4b3SYuiko Oshino {
1238ce4f8afdSColin Ian King 	struct device_node *of_node;
1239bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
1240bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
1241bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
1242bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
1243bff5b4b3SYuiko Oshino 	};
1244bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
1245bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
1246bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
1247bff5b4b3SYuiko Oshino 	};
1248bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
1249bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
1250bff5b4b3SYuiko Oshino 	int ret;
1251bff5b4b3SYuiko Oshino 
1252bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
1253bff5b4b3SYuiko Oshino 	do {
1254bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
1255bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
1256bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
1257bff5b4b3SYuiko Oshino 
1258bff5b4b3SYuiko Oshino 	if (!of_node)
1259bff5b4b3SYuiko Oshino 		return 0;
1260bff5b4b3SYuiko Oshino 
1261bd734a74SPhilippe Schenker 	if (phy_interface_is_rgmii(phydev)) {
1262bd734a74SPhilippe Schenker 		ret = ksz9131_config_rgmii_delay(phydev);
1263bd734a74SPhilippe Schenker 		if (ret < 0)
1264bd734a74SPhilippe Schenker 			return ret;
1265bd734a74SPhilippe Schenker 	}
1266bd734a74SPhilippe Schenker 
1267bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1268bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1269bff5b4b3SYuiko Oshino 					  clk_skews, 2);
1270bff5b4b3SYuiko Oshino 	if (ret < 0)
1271bff5b4b3SYuiko Oshino 		return ret;
1272bff5b4b3SYuiko Oshino 
1273bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1274bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1275bff5b4b3SYuiko Oshino 					  control_skews, 2);
1276bff5b4b3SYuiko Oshino 	if (ret < 0)
1277bff5b4b3SYuiko Oshino 		return ret;
1278bff5b4b3SYuiko Oshino 
1279bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1280bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1281bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
1282bff5b4b3SYuiko Oshino 	if (ret < 0)
1283bff5b4b3SYuiko Oshino 		return ret;
1284bff5b4b3SYuiko Oshino 
1285bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1286bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1287bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
1288bff5b4b3SYuiko Oshino 	if (ret < 0)
1289bff5b4b3SYuiko Oshino 		return ret;
1290bff5b4b3SYuiko Oshino 
12910316c7e6SFrancesco Dolcini 	ret = ksz9131_led_errata(phydev);
12920316c7e6SFrancesco Dolcini 	if (ret < 0)
12930316c7e6SFrancesco Dolcini 		return ret;
12940316c7e6SFrancesco Dolcini 
1295bff5b4b3SYuiko Oshino 	return 0;
1296bff5b4b3SYuiko Oshino }
1297bff5b4b3SYuiko Oshino 
1298b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDIX		0x1C
1299b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDI_SET	BIT(7)
1300b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDIX_SWAP_OFF	BIT(6)
1301b64e6a87SRaju Lakkaraju 
1302b64e6a87SRaju Lakkaraju static int ksz9131_mdix_update(struct phy_device *phydev)
1303b64e6a87SRaju Lakkaraju {
1304b64e6a87SRaju Lakkaraju 	int ret;
1305b64e6a87SRaju Lakkaraju 
1306b64e6a87SRaju Lakkaraju 	ret = phy_read(phydev, MII_KSZ9131_AUTO_MDIX);
1307b64e6a87SRaju Lakkaraju 	if (ret < 0)
1308b64e6a87SRaju Lakkaraju 		return ret;
1309b64e6a87SRaju Lakkaraju 
1310b64e6a87SRaju Lakkaraju 	if (ret & MII_KSZ9131_AUTO_MDIX_SWAP_OFF) {
1311b64e6a87SRaju Lakkaraju 		if (ret & MII_KSZ9131_AUTO_MDI_SET)
1312b64e6a87SRaju Lakkaraju 			phydev->mdix_ctrl = ETH_TP_MDI;
1313b64e6a87SRaju Lakkaraju 		else
1314b64e6a87SRaju Lakkaraju 			phydev->mdix_ctrl = ETH_TP_MDI_X;
1315b64e6a87SRaju Lakkaraju 	} else {
1316b64e6a87SRaju Lakkaraju 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1317b64e6a87SRaju Lakkaraju 	}
1318b64e6a87SRaju Lakkaraju 
1319b64e6a87SRaju Lakkaraju 	if (ret & MII_KSZ9131_AUTO_MDI_SET)
1320b64e6a87SRaju Lakkaraju 		phydev->mdix = ETH_TP_MDI;
1321b64e6a87SRaju Lakkaraju 	else
1322b64e6a87SRaju Lakkaraju 		phydev->mdix = ETH_TP_MDI_X;
1323b64e6a87SRaju Lakkaraju 
1324b64e6a87SRaju Lakkaraju 	return 0;
1325b64e6a87SRaju Lakkaraju }
1326b64e6a87SRaju Lakkaraju 
1327b64e6a87SRaju Lakkaraju static int ksz9131_config_mdix(struct phy_device *phydev, u8 ctrl)
1328b64e6a87SRaju Lakkaraju {
1329b64e6a87SRaju Lakkaraju 	u16 val;
1330b64e6a87SRaju Lakkaraju 
1331b64e6a87SRaju Lakkaraju 	switch (ctrl) {
1332b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI:
1333b64e6a87SRaju Lakkaraju 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1334b64e6a87SRaju Lakkaraju 		      MII_KSZ9131_AUTO_MDI_SET;
1335b64e6a87SRaju Lakkaraju 		break;
1336b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI_X:
1337b64e6a87SRaju Lakkaraju 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF;
1338b64e6a87SRaju Lakkaraju 		break;
1339b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI_AUTO:
1340b64e6a87SRaju Lakkaraju 		val = 0;
1341b64e6a87SRaju Lakkaraju 		break;
1342b64e6a87SRaju Lakkaraju 	default:
1343b64e6a87SRaju Lakkaraju 		return 0;
1344b64e6a87SRaju Lakkaraju 	}
1345b64e6a87SRaju Lakkaraju 
1346b64e6a87SRaju Lakkaraju 	return phy_modify(phydev, MII_KSZ9131_AUTO_MDIX,
1347b64e6a87SRaju Lakkaraju 			  MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1348b64e6a87SRaju Lakkaraju 			  MII_KSZ9131_AUTO_MDI_SET, val);
1349b64e6a87SRaju Lakkaraju }
1350b64e6a87SRaju Lakkaraju 
1351b64e6a87SRaju Lakkaraju static int ksz9131_read_status(struct phy_device *phydev)
1352b64e6a87SRaju Lakkaraju {
1353b64e6a87SRaju Lakkaraju 	int ret;
1354b64e6a87SRaju Lakkaraju 
1355b64e6a87SRaju Lakkaraju 	ret = ksz9131_mdix_update(phydev);
1356b64e6a87SRaju Lakkaraju 	if (ret < 0)
1357b64e6a87SRaju Lakkaraju 		return ret;
1358b64e6a87SRaju Lakkaraju 
1359b64e6a87SRaju Lakkaraju 	return genphy_read_status(phydev);
1360b64e6a87SRaju Lakkaraju }
1361b64e6a87SRaju Lakkaraju 
1362b64e6a87SRaju Lakkaraju static int ksz9131_config_aneg(struct phy_device *phydev)
1363b64e6a87SRaju Lakkaraju {
1364b64e6a87SRaju Lakkaraju 	int ret;
1365b64e6a87SRaju Lakkaraju 
1366b64e6a87SRaju Lakkaraju 	ret = ksz9131_config_mdix(phydev, phydev->mdix_ctrl);
1367b64e6a87SRaju Lakkaraju 	if (ret)
1368b64e6a87SRaju Lakkaraju 		return ret;
1369b64e6a87SRaju Lakkaraju 
1370b64e6a87SRaju Lakkaraju 	return genphy_config_aneg(phydev);
1371b64e6a87SRaju Lakkaraju }
1372b64e6a87SRaju Lakkaraju 
137393272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
137400aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
137500aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
137632d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
137793272e07SJean-Christophe PLAGNIOL-VILLARD {
137893272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
137993272e07SJean-Christophe PLAGNIOL-VILLARD 
138093272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
138193272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
138293272e07SJean-Christophe PLAGNIOL-VILLARD 
138393272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
138493272e07SJean-Christophe PLAGNIOL-VILLARD 
138593272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
138693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
138793272e07SJean-Christophe PLAGNIOL-VILLARD 	else
138893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
138993272e07SJean-Christophe PLAGNIOL-VILLARD 
139093272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
139193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
139293272e07SJean-Christophe PLAGNIOL-VILLARD 	else
139393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
139493272e07SJean-Christophe PLAGNIOL-VILLARD 
139593272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
139693272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
139793272e07SJean-Christophe PLAGNIOL-VILLARD 
139893272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
139993272e07SJean-Christophe PLAGNIOL-VILLARD }
140093272e07SJean-Christophe PLAGNIOL-VILLARD 
14013aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
14023aed3e2aSAntoine Tenart {
14033aed3e2aSAntoine Tenart 	int ret;
14043aed3e2aSAntoine Tenart 
14053aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
14063aed3e2aSAntoine Tenart 	if (ret < 0)
14073aed3e2aSAntoine Tenart 		return ret;
14083aed3e2aSAntoine Tenart 
14093aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
14103aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
14113aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
14123aed3e2aSAntoine Tenart 	 *
1413407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
1414407d8098SHans Andersson 	 *
14153aed3e2aSAntoine Tenart 	 * Workaround:
14163aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
14173aed3e2aSAntoine Tenart 	 */
14183aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
14193aed3e2aSAntoine Tenart 
14203aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
14213aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
14223aed3e2aSAntoine Tenart 	 */
14233aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
14243aed3e2aSAntoine Tenart 
14253aed3e2aSAntoine Tenart 	return 0;
14263aed3e2aSAntoine Tenart }
14273aed3e2aSAntoine Tenart 
1428d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
1429d2fd719bSNathan Sullivan {
1430d2fd719bSNathan Sullivan 	int err;
1431d2fd719bSNathan Sullivan 	int regval;
1432d2fd719bSNathan Sullivan 
1433d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
1434d2fd719bSNathan Sullivan 	if (err)
1435d2fd719bSNathan Sullivan 		return err;
1436d2fd719bSNathan Sullivan 
1437d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
1438d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
1439d2fd719bSNathan Sullivan 	 */
1440d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
1441d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
1442d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
1443d2fd719bSNathan Sullivan 		phydev->link = 0;
1444b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
1445b866203dSZach Brown 			phydev->drv->config_intr(phydev);
1446c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
1447d2fd719bSNathan Sullivan 	}
1448d2fd719bSNathan Sullivan 
1449d2fd719bSNathan Sullivan 	return 0;
1450d2fd719bSNathan Sullivan }
1451d2fd719bSNathan Sullivan 
145258389c00SMarek Vasut static int ksz9x31_cable_test_start(struct phy_device *phydev)
145358389c00SMarek Vasut {
145458389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
145558389c00SMarek Vasut 	int ret;
145658389c00SMarek Vasut 
145758389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
145858389c00SMarek Vasut 	 * Prior to running the cable diagnostics, Auto-negotiation should
145958389c00SMarek Vasut 	 * be disabled, full duplex set and the link speed set to 1000Mbps
146058389c00SMarek Vasut 	 * via the Basic Control Register.
146158389c00SMarek Vasut 	 */
146258389c00SMarek Vasut 	ret = phy_modify(phydev, MII_BMCR,
146358389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX |
146458389c00SMarek Vasut 			 BMCR_ANENABLE | BMCR_SPEED100,
146558389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX);
146658389c00SMarek Vasut 	if (ret)
146758389c00SMarek Vasut 		return ret;
146858389c00SMarek Vasut 
146958389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
147058389c00SMarek Vasut 	 * The Master-Slave configuration should be set to Slave by writing
147158389c00SMarek Vasut 	 * a value of 0x1000 to the Auto-Negotiation Master Slave Control
147258389c00SMarek Vasut 	 * Register.
147358389c00SMarek Vasut 	 */
147458389c00SMarek Vasut 	ret = phy_read(phydev, MII_CTRL1000);
147558389c00SMarek Vasut 	if (ret < 0)
147658389c00SMarek Vasut 		return ret;
147758389c00SMarek Vasut 
147858389c00SMarek Vasut 	/* Cache these bits, they need to be restored once LinkMD finishes. */
147958389c00SMarek Vasut 	priv->vct_ctrl1000 = ret & (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
148058389c00SMarek Vasut 	ret &= ~(CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
148158389c00SMarek Vasut 	ret |= CTL1000_ENABLE_MASTER;
148258389c00SMarek Vasut 
148358389c00SMarek Vasut 	return phy_write(phydev, MII_CTRL1000, ret);
148458389c00SMarek Vasut }
148558389c00SMarek Vasut 
148658389c00SMarek Vasut static int ksz9x31_cable_test_result_trans(u16 status)
148758389c00SMarek Vasut {
148858389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
148958389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_NORMAL:
149058389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
149158389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
149258389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
149358389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
149458389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
149558389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_FAIL:
149658389c00SMarek Vasut 		fallthrough;
149758389c00SMarek Vasut 	default:
149858389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
149958389c00SMarek Vasut 	}
150058389c00SMarek Vasut }
150158389c00SMarek Vasut 
150258389c00SMarek Vasut static bool ksz9x31_cable_test_failed(u16 status)
150358389c00SMarek Vasut {
150458389c00SMarek Vasut 	int stat = FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status);
150558389c00SMarek Vasut 
150658389c00SMarek Vasut 	return stat == KSZ9x31_LMD_VCT_ST_FAIL;
150758389c00SMarek Vasut }
150858389c00SMarek Vasut 
150958389c00SMarek Vasut static bool ksz9x31_cable_test_fault_length_valid(u16 status)
151058389c00SMarek Vasut {
151158389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
151258389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
151358389c00SMarek Vasut 		fallthrough;
151458389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
151558389c00SMarek Vasut 		return true;
151658389c00SMarek Vasut 	}
151758389c00SMarek Vasut 	return false;
151858389c00SMarek Vasut }
151958389c00SMarek Vasut 
152058389c00SMarek Vasut static int ksz9x31_cable_test_fault_length(struct phy_device *phydev, u16 stat)
152158389c00SMarek Vasut {
152258389c00SMarek Vasut 	int dt = FIELD_GET(KSZ9x31_LMD_VCT_DATA_MASK, stat);
152358389c00SMarek Vasut 
152458389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
152558389c00SMarek Vasut 	 *
152658389c00SMarek Vasut 	 * distance to fault = (VCT_DATA - 22) * 4 / cable propagation velocity
152758389c00SMarek Vasut 	 */
152858389c00SMarek Vasut 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) == PHY_ID_KSZ9131)
152958389c00SMarek Vasut 		dt = clamp(dt - 22, 0, 255);
153058389c00SMarek Vasut 
153158389c00SMarek Vasut 	return (dt * 400) / 10;
153258389c00SMarek Vasut }
153358389c00SMarek Vasut 
153458389c00SMarek Vasut static int ksz9x31_cable_test_wait_for_completion(struct phy_device *phydev)
153558389c00SMarek Vasut {
153658389c00SMarek Vasut 	int val, ret;
153758389c00SMarek Vasut 
153858389c00SMarek Vasut 	ret = phy_read_poll_timeout(phydev, KSZ9x31_LMD, val,
153958389c00SMarek Vasut 				    !(val & KSZ9x31_LMD_VCT_EN),
154058389c00SMarek Vasut 				    30000, 100000, true);
154158389c00SMarek Vasut 
154258389c00SMarek Vasut 	return ret < 0 ? ret : 0;
154358389c00SMarek Vasut }
154458389c00SMarek Vasut 
154558389c00SMarek Vasut static int ksz9x31_cable_test_get_pair(int pair)
154658389c00SMarek Vasut {
154758389c00SMarek Vasut 	static const int ethtool_pair[] = {
154858389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_A,
154958389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_B,
155058389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_C,
155158389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_D,
155258389c00SMarek Vasut 	};
155358389c00SMarek Vasut 
155458389c00SMarek Vasut 	return ethtool_pair[pair];
155558389c00SMarek Vasut }
155658389c00SMarek Vasut 
155758389c00SMarek Vasut static int ksz9x31_cable_test_one_pair(struct phy_device *phydev, int pair)
155858389c00SMarek Vasut {
155958389c00SMarek Vasut 	int ret, val;
156058389c00SMarek Vasut 
156158389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
156258389c00SMarek Vasut 	 * To test each individual cable pair, set the cable pair in the Cable
156358389c00SMarek Vasut 	 * Diagnostics Test Pair (VCT_PAIR[1:0]) field of the LinkMD Cable
156458389c00SMarek Vasut 	 * Diagnostic Register, along with setting the Cable Diagnostics Test
156558389c00SMarek Vasut 	 * Enable (VCT_EN) bit. The Cable Diagnostics Test Enable (VCT_EN) bit
156658389c00SMarek Vasut 	 * will self clear when the test is concluded.
156758389c00SMarek Vasut 	 */
156858389c00SMarek Vasut 	ret = phy_write(phydev, KSZ9x31_LMD,
156958389c00SMarek Vasut 			KSZ9x31_LMD_VCT_EN | KSZ9x31_LMD_VCT_PAIR(pair));
157058389c00SMarek Vasut 	if (ret)
157158389c00SMarek Vasut 		return ret;
157258389c00SMarek Vasut 
157358389c00SMarek Vasut 	ret = ksz9x31_cable_test_wait_for_completion(phydev);
157458389c00SMarek Vasut 	if (ret)
157558389c00SMarek Vasut 		return ret;
157658389c00SMarek Vasut 
157758389c00SMarek Vasut 	val = phy_read(phydev, KSZ9x31_LMD);
157858389c00SMarek Vasut 	if (val < 0)
157958389c00SMarek Vasut 		return val;
158058389c00SMarek Vasut 
158158389c00SMarek Vasut 	if (ksz9x31_cable_test_failed(val))
158258389c00SMarek Vasut 		return -EAGAIN;
158358389c00SMarek Vasut 
158458389c00SMarek Vasut 	ret = ethnl_cable_test_result(phydev,
158558389c00SMarek Vasut 				      ksz9x31_cable_test_get_pair(pair),
158658389c00SMarek Vasut 				      ksz9x31_cable_test_result_trans(val));
158758389c00SMarek Vasut 	if (ret)
158858389c00SMarek Vasut 		return ret;
158958389c00SMarek Vasut 
159058389c00SMarek Vasut 	if (!ksz9x31_cable_test_fault_length_valid(val))
159158389c00SMarek Vasut 		return 0;
159258389c00SMarek Vasut 
159358389c00SMarek Vasut 	return ethnl_cable_test_fault_length(phydev,
159458389c00SMarek Vasut 					     ksz9x31_cable_test_get_pair(pair),
159558389c00SMarek Vasut 					     ksz9x31_cable_test_fault_length(phydev, val));
159658389c00SMarek Vasut }
159758389c00SMarek Vasut 
159858389c00SMarek Vasut static int ksz9x31_cable_test_get_status(struct phy_device *phydev,
159958389c00SMarek Vasut 					 bool *finished)
160058389c00SMarek Vasut {
160158389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
160258389c00SMarek Vasut 	unsigned long pair_mask = 0xf;
160358389c00SMarek Vasut 	int retries = 20;
160458389c00SMarek Vasut 	int pair, ret, rv;
160558389c00SMarek Vasut 
160658389c00SMarek Vasut 	*finished = false;
160758389c00SMarek Vasut 
160858389c00SMarek Vasut 	/* Try harder if link partner is active */
160958389c00SMarek Vasut 	while (pair_mask && retries--) {
161058389c00SMarek Vasut 		for_each_set_bit(pair, &pair_mask, 4) {
161158389c00SMarek Vasut 			ret = ksz9x31_cable_test_one_pair(phydev, pair);
161258389c00SMarek Vasut 			if (ret == -EAGAIN)
161358389c00SMarek Vasut 				continue;
161458389c00SMarek Vasut 			if (ret < 0)
161558389c00SMarek Vasut 				return ret;
161658389c00SMarek Vasut 			clear_bit(pair, &pair_mask);
161758389c00SMarek Vasut 		}
161858389c00SMarek Vasut 		/* If link partner is in autonegotiation mode it will send 2ms
161958389c00SMarek Vasut 		 * of FLPs with at least 6ms of silence.
162058389c00SMarek Vasut 		 * Add 2ms sleep to have better chances to hit this silence.
162158389c00SMarek Vasut 		 */
162258389c00SMarek Vasut 		if (pair_mask)
162358389c00SMarek Vasut 			usleep_range(2000, 3000);
162458389c00SMarek Vasut 	}
162558389c00SMarek Vasut 
162658389c00SMarek Vasut 	/* Report remaining unfinished pair result as unknown. */
162758389c00SMarek Vasut 	for_each_set_bit(pair, &pair_mask, 4) {
162858389c00SMarek Vasut 		ret = ethnl_cable_test_result(phydev,
162958389c00SMarek Vasut 					      ksz9x31_cable_test_get_pair(pair),
163058389c00SMarek Vasut 					      ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC);
163158389c00SMarek Vasut 	}
163258389c00SMarek Vasut 
163358389c00SMarek Vasut 	*finished = true;
163458389c00SMarek Vasut 
163558389c00SMarek Vasut 	/* Restore cached bits from before LinkMD got started. */
163658389c00SMarek Vasut 	rv = phy_modify(phydev, MII_CTRL1000,
163758389c00SMarek Vasut 			CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER,
163858389c00SMarek Vasut 			priv->vct_ctrl1000);
163958389c00SMarek Vasut 	if (rv)
164058389c00SMarek Vasut 		return rv;
164158389c00SMarek Vasut 
164258389c00SMarek Vasut 	return ret;
164358389c00SMarek Vasut }
164458389c00SMarek Vasut 
164593272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
164693272e07SJean-Christophe PLAGNIOL-VILLARD {
164793272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
164893272e07SJean-Christophe PLAGNIOL-VILLARD }
164993272e07SJean-Christophe PLAGNIOL-VILLARD 
165052939393SOleksij Rempel static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl)
165152939393SOleksij Rempel {
165252939393SOleksij Rempel 	u16 val;
165352939393SOleksij Rempel 
165452939393SOleksij Rempel 	switch (ctrl) {
165552939393SOleksij Rempel 	case ETH_TP_MDI:
165652939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX;
165752939393SOleksij Rempel 		break;
165852939393SOleksij Rempel 	case ETH_TP_MDI_X:
165952939393SOleksij Rempel 		/* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit
166052939393SOleksij Rempel 		 * counter intuitive, the "-X" in "1 = Force MDI" in the data
166152939393SOleksij Rempel 		 * sheet seems to be missing:
166252939393SOleksij Rempel 		 * 1 = Force MDI (sic!) (transmit on RX+/RX- pins)
166352939393SOleksij Rempel 		 * 0 = Normal operation (transmit on TX+/TX- pins)
166452939393SOleksij Rempel 		 */
166552939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI;
166652939393SOleksij Rempel 		break;
166752939393SOleksij Rempel 	case ETH_TP_MDI_AUTO:
166852939393SOleksij Rempel 		val = 0;
166952939393SOleksij Rempel 		break;
167052939393SOleksij Rempel 	default:
167152939393SOleksij Rempel 		return 0;
167252939393SOleksij Rempel 	}
167352939393SOleksij Rempel 
167452939393SOleksij Rempel 	return phy_modify(phydev, MII_BMCR,
167552939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI |
167652939393SOleksij Rempel 			  KSZ886X_BMCR_DISABLE_AUTO_MDIX,
167752939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | val);
167852939393SOleksij Rempel }
167952939393SOleksij Rempel 
168052939393SOleksij Rempel static int ksz886x_config_aneg(struct phy_device *phydev)
168152939393SOleksij Rempel {
168252939393SOleksij Rempel 	int ret;
168352939393SOleksij Rempel 
168452939393SOleksij Rempel 	ret = genphy_config_aneg(phydev);
168552939393SOleksij Rempel 	if (ret)
168652939393SOleksij Rempel 		return ret;
168752939393SOleksij Rempel 
168852939393SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
168952939393SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
169052939393SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
169152939393SOleksij Rempel 	 */
169252939393SOleksij Rempel 	return ksz886x_config_mdix(phydev, phydev->mdix_ctrl);
169352939393SOleksij Rempel }
169452939393SOleksij Rempel 
169552939393SOleksij Rempel static int ksz886x_mdix_update(struct phy_device *phydev)
169652939393SOleksij Rempel {
169752939393SOleksij Rempel 	int ret;
169852939393SOleksij Rempel 
169952939393SOleksij Rempel 	ret = phy_read(phydev, MII_BMCR);
170052939393SOleksij Rempel 	if (ret < 0)
170152939393SOleksij Rempel 		return ret;
170252939393SOleksij Rempel 
170352939393SOleksij Rempel 	if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) {
170452939393SOleksij Rempel 		if (ret & KSZ886X_BMCR_FORCE_MDI)
170552939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
170652939393SOleksij Rempel 		else
170752939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
170852939393SOleksij Rempel 	} else {
170952939393SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
171052939393SOleksij Rempel 	}
171152939393SOleksij Rempel 
171252939393SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL);
171352939393SOleksij Rempel 	if (ret < 0)
171452939393SOleksij Rempel 		return ret;
171552939393SOleksij Rempel 
171652939393SOleksij Rempel 	/* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */
171752939393SOleksij Rempel 	if (ret & KSZ886X_CTRL_MDIX_STAT)
171852939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
171952939393SOleksij Rempel 	else
172052939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
172152939393SOleksij Rempel 
172252939393SOleksij Rempel 	return 0;
172352939393SOleksij Rempel }
172452939393SOleksij Rempel 
172552939393SOleksij Rempel static int ksz886x_read_status(struct phy_device *phydev)
172652939393SOleksij Rempel {
172752939393SOleksij Rempel 	int ret;
172852939393SOleksij Rempel 
172952939393SOleksij Rempel 	ret = ksz886x_mdix_update(phydev);
173052939393SOleksij Rempel 	if (ret < 0)
173152939393SOleksij Rempel 		return ret;
173252939393SOleksij Rempel 
173352939393SOleksij Rempel 	return genphy_read_status(phydev);
173452939393SOleksij Rempel }
173552939393SOleksij Rempel 
17362b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
17372b2427d0SAndrew Lunn {
17382b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
17392b2427d0SAndrew Lunn }
17402b2427d0SAndrew Lunn 
17412b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
17422b2427d0SAndrew Lunn {
17432b2427d0SAndrew Lunn 	int i;
17442b2427d0SAndrew Lunn 
17452b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
1746fb3ceec1SWolfram Sang 		strscpy(data + i * ETH_GSTRING_LEN,
17472b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
17482b2427d0SAndrew Lunn 	}
17492b2427d0SAndrew Lunn }
17502b2427d0SAndrew Lunn 
17512b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
17522b2427d0SAndrew Lunn {
17532b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
17542b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
1755321b4d4bSAndrew Lunn 	int val;
1756321b4d4bSAndrew Lunn 	u64 ret;
17572b2427d0SAndrew Lunn 
17582b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
17592b2427d0SAndrew Lunn 	if (val < 0) {
17606c3442f5SJisheng Zhang 		ret = U64_MAX;
17612b2427d0SAndrew Lunn 	} else {
17622b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
17632b2427d0SAndrew Lunn 		priv->stats[i] += val;
1764321b4d4bSAndrew Lunn 		ret = priv->stats[i];
17652b2427d0SAndrew Lunn 	}
17662b2427d0SAndrew Lunn 
1767321b4d4bSAndrew Lunn 	return ret;
17682b2427d0SAndrew Lunn }
17692b2427d0SAndrew Lunn 
17702b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
17712b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
17722b2427d0SAndrew Lunn {
17732b2427d0SAndrew Lunn 	int i;
17742b2427d0SAndrew Lunn 
17752b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
17762b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
17772b2427d0SAndrew Lunn }
17782b2427d0SAndrew Lunn 
1779836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
1780836384d2SWenyou Yang {
1781836384d2SWenyou Yang 	/* Disable PHY Interrupts */
1782836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1783836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
1784836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1785836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1786836384d2SWenyou Yang 	}
1787836384d2SWenyou Yang 
1788836384d2SWenyou Yang 	return genphy_suspend(phydev);
1789836384d2SWenyou Yang }
1790836384d2SWenyou Yang 
1791a516b7f7SDivya Koppera static void kszphy_parse_led_mode(struct phy_device *phydev)
1792a516b7f7SDivya Koppera {
1793a516b7f7SDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
1794a516b7f7SDivya Koppera 	const struct device_node *np = phydev->mdio.dev.of_node;
1795a516b7f7SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
1796a516b7f7SDivya Koppera 	int ret;
1797a516b7f7SDivya Koppera 
1798a516b7f7SDivya Koppera 	if (type && type->led_mode_reg) {
1799a516b7f7SDivya Koppera 		ret = of_property_read_u32(np, "micrel,led-mode",
1800a516b7f7SDivya Koppera 					   &priv->led_mode);
1801a516b7f7SDivya Koppera 
1802a516b7f7SDivya Koppera 		if (ret)
1803a516b7f7SDivya Koppera 			priv->led_mode = -1;
1804a516b7f7SDivya Koppera 
1805a516b7f7SDivya Koppera 		if (priv->led_mode > 3) {
1806a516b7f7SDivya Koppera 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
1807a516b7f7SDivya Koppera 				   priv->led_mode);
1808a516b7f7SDivya Koppera 			priv->led_mode = -1;
1809a516b7f7SDivya Koppera 		}
1810a516b7f7SDivya Koppera 	} else {
1811a516b7f7SDivya Koppera 		priv->led_mode = -1;
1812a516b7f7SDivya Koppera 	}
1813a516b7f7SDivya Koppera }
1814a516b7f7SDivya Koppera 
1815f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
1816f5aba91dSAlexandre Belloni {
181779e498a9SLeonard Crestez 	int ret;
181879e498a9SLeonard Crestez 
1819836384d2SWenyou Yang 	genphy_resume(phydev);
1820f5aba91dSAlexandre Belloni 
18216110dff7SOleksij Rempel 	/* After switching from power-down to normal mode, an internal global
18226110dff7SOleksij Rempel 	 * reset is automatically generated. Wait a minimum of 1 ms before
18236110dff7SOleksij Rempel 	 * read/write access to the PHY registers.
18246110dff7SOleksij Rempel 	 */
18256110dff7SOleksij Rempel 	usleep_range(1000, 2000);
18266110dff7SOleksij Rempel 
182779e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
182879e498a9SLeonard Crestez 	if (ret)
182979e498a9SLeonard Crestez 		return ret;
183079e498a9SLeonard Crestez 
1831836384d2SWenyou Yang 	/* Enable PHY Interrupts */
1832836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1833836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
1834836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1835836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1836836384d2SWenyou Yang 	}
1837f5aba91dSAlexandre Belloni 
1838f5aba91dSAlexandre Belloni 	return 0;
1839f5aba91dSAlexandre Belloni }
1840f5aba91dSAlexandre Belloni 
1841e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
1842e6a423a8SJohan Hovold {
1843e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
1844e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
1845e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
184663f44b2bSJohan Hovold 	struct clk *clk;
1847e6a423a8SJohan Hovold 
1848e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
1849e6a423a8SJohan Hovold 	if (!priv)
1850e6a423a8SJohan Hovold 		return -ENOMEM;
1851e6a423a8SJohan Hovold 
1852e6a423a8SJohan Hovold 	phydev->priv = priv;
1853e6a423a8SJohan Hovold 
1854e6a423a8SJohan Hovold 	priv->type = type;
1855e6a423a8SJohan Hovold 
1856a516b7f7SDivya Koppera 	kszphy_parse_led_mode(phydev);
1857e7a792e9SJohan Hovold 
1858e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
1859bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
1860bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
18611fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
186286dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
18631fadee0cSSascha Hauer 
1864f2ef6f75SFabio Estevam 		if (type)
186563f44b2bSJohan Hovold 			priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
186686dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
186786dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
186863f44b2bSJohan Hovold 
18691fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
187086dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
18711fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
187286dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
18731fadee0cSSascha Hauer 		} else {
187472ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
187572ba48beSAndrew Lunn 				   rate);
18761fadee0cSSascha Hauer 			return -EINVAL;
18771fadee0cSSascha Hauer 		}
18781fadee0cSSascha Hauer 	}
18791fadee0cSSascha Hauer 
18804217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev))
18814217a64eSMichael Walle 		phydev->port = PORT_FIBRE;
18824217a64eSMichael Walle 
188363f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
188463f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
188563f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
188663f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
188763f44b2bSJohan Hovold 	}
188863f44b2bSJohan Hovold 
188963f44b2bSJohan Hovold 	return 0;
18901fadee0cSSascha Hauer }
18911fadee0cSSascha Hauer 
189221b688daSDivya Koppera static int lan8814_cable_test_start(struct phy_device *phydev)
189321b688daSDivya Koppera {
189421b688daSDivya Koppera 	/* If autoneg is enabled, we won't be able to test cross pair
189521b688daSDivya Koppera 	 * short. In this case, the PHY will "detect" a link and
189621b688daSDivya Koppera 	 * confuse the internal state machine - disable auto neg here.
189721b688daSDivya Koppera 	 * Set the speed to 1000mbit and full duplex.
189821b688daSDivya Koppera 	 */
189921b688daSDivya Koppera 	return phy_modify(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100,
190021b688daSDivya Koppera 			  BMCR_SPEED1000 | BMCR_FULLDPLX);
190121b688daSDivya Koppera }
190221b688daSDivya Koppera 
190349011e0cSOleksij Rempel static int ksz886x_cable_test_start(struct phy_device *phydev)
190449011e0cSOleksij Rempel {
190549011e0cSOleksij Rempel 	if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA)
190649011e0cSOleksij Rempel 		return -EOPNOTSUPP;
190749011e0cSOleksij Rempel 
190849011e0cSOleksij Rempel 	/* If autoneg is enabled, we won't be able to test cross pair
190949011e0cSOleksij Rempel 	 * short. In this case, the PHY will "detect" a link and
191049011e0cSOleksij Rempel 	 * confuse the internal state machine - disable auto neg here.
191149011e0cSOleksij Rempel 	 * If autoneg is disabled, we should set the speed to 10mbit.
191249011e0cSOleksij Rempel 	 */
191349011e0cSOleksij Rempel 	return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100);
191449011e0cSOleksij Rempel }
191549011e0cSOleksij Rempel 
1916fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_result_trans(u16 status, u16 mask)
191749011e0cSOleksij Rempel {
191821b688daSDivya Koppera 	switch (FIELD_GET(mask, status)) {
191949011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_NORMAL:
192049011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
192149011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
192249011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
192349011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
192449011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
192549011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_FAIL:
192649011e0cSOleksij Rempel 		fallthrough;
192749011e0cSOleksij Rempel 	default:
192849011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
192949011e0cSOleksij Rempel 	}
193049011e0cSOleksij Rempel }
193149011e0cSOleksij Rempel 
1932fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_failed(u16 status, u16 mask)
193349011e0cSOleksij Rempel {
193421b688daSDivya Koppera 	return FIELD_GET(mask, status) ==
193549011e0cSOleksij Rempel 		KSZ8081_LMD_STAT_FAIL;
193649011e0cSOleksij Rempel }
193749011e0cSOleksij Rempel 
1938fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_fault_length_valid(u16 status, u16 mask)
193949011e0cSOleksij Rempel {
194021b688daSDivya Koppera 	switch (FIELD_GET(mask, status)) {
194149011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
194249011e0cSOleksij Rempel 		fallthrough;
194349011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
194449011e0cSOleksij Rempel 		return true;
194549011e0cSOleksij Rempel 	}
194649011e0cSOleksij Rempel 	return false;
194749011e0cSOleksij Rempel }
194849011e0cSOleksij Rempel 
1949fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_fault_length(struct phy_device *phydev,
1950fa182ea2SDivya Koppera 							   u16 status, u16 data_mask)
195149011e0cSOleksij Rempel {
195249011e0cSOleksij Rempel 	int dt;
195349011e0cSOleksij Rempel 
195449011e0cSOleksij Rempel 	/* According to the data sheet the distance to the fault is
195521b688daSDivya Koppera 	 * DELTA_TIME * 0.4 meters for ksz phys.
195621b688daSDivya Koppera 	 * (DELTA_TIME - 22) * 0.8 for lan8814 phy.
195749011e0cSOleksij Rempel 	 */
195821b688daSDivya Koppera 	dt = FIELD_GET(data_mask, status);
195949011e0cSOleksij Rempel 
196021b688daSDivya Koppera 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) == PHY_ID_LAN8814)
196121b688daSDivya Koppera 		return ((dt - 22) * 800) / 10;
196221b688daSDivya Koppera 	else
196349011e0cSOleksij Rempel 		return (dt * 400) / 10;
196449011e0cSOleksij Rempel }
196549011e0cSOleksij Rempel 
196649011e0cSOleksij Rempel static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev)
196749011e0cSOleksij Rempel {
196821b688daSDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
196949011e0cSOleksij Rempel 	int val, ret;
197049011e0cSOleksij Rempel 
197121b688daSDivya Koppera 	ret = phy_read_poll_timeout(phydev, type->cable_diag_reg, val,
197249011e0cSOleksij Rempel 				    !(val & KSZ8081_LMD_ENABLE_TEST),
197349011e0cSOleksij Rempel 				    30000, 100000, true);
197449011e0cSOleksij Rempel 
197549011e0cSOleksij Rempel 	return ret < 0 ? ret : 0;
197649011e0cSOleksij Rempel }
197749011e0cSOleksij Rempel 
197821b688daSDivya Koppera static int lan8814_cable_test_one_pair(struct phy_device *phydev, int pair)
197921b688daSDivya Koppera {
198021b688daSDivya Koppera 	static const int ethtool_pair[] = { ETHTOOL_A_CABLE_PAIR_A,
198121b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_B,
198221b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_C,
198321b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_D,
198421b688daSDivya Koppera 					  };
198521b688daSDivya Koppera 	u32 fault_length;
198621b688daSDivya Koppera 	int ret;
198721b688daSDivya Koppera 	int val;
198821b688daSDivya Koppera 
198921b688daSDivya Koppera 	val = KSZ8081_LMD_ENABLE_TEST;
199021b688daSDivya Koppera 	val = val | (pair << LAN8814_PAIR_BIT_SHIFT);
199121b688daSDivya Koppera 
199221b688daSDivya Koppera 	ret = phy_write(phydev, LAN8814_CABLE_DIAG, val);
199321b688daSDivya Koppera 	if (ret < 0)
199421b688daSDivya Koppera 		return ret;
199521b688daSDivya Koppera 
199621b688daSDivya Koppera 	ret = ksz886x_cable_test_wait_for_completion(phydev);
199721b688daSDivya Koppera 	if (ret)
199821b688daSDivya Koppera 		return ret;
199921b688daSDivya Koppera 
200021b688daSDivya Koppera 	val = phy_read(phydev, LAN8814_CABLE_DIAG);
200121b688daSDivya Koppera 	if (val < 0)
200221b688daSDivya Koppera 		return val;
200321b688daSDivya Koppera 
200421b688daSDivya Koppera 	if (ksz886x_cable_test_failed(val, LAN8814_CABLE_DIAG_STAT_MASK))
200521b688daSDivya Koppera 		return -EAGAIN;
200621b688daSDivya Koppera 
200721b688daSDivya Koppera 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
200821b688daSDivya Koppera 				      ksz886x_cable_test_result_trans(val,
200921b688daSDivya Koppera 								      LAN8814_CABLE_DIAG_STAT_MASK
201021b688daSDivya Koppera 								      ));
201121b688daSDivya Koppera 	if (ret)
201221b688daSDivya Koppera 		return ret;
201321b688daSDivya Koppera 
201421b688daSDivya Koppera 	if (!ksz886x_cable_test_fault_length_valid(val, LAN8814_CABLE_DIAG_STAT_MASK))
201521b688daSDivya Koppera 		return 0;
201621b688daSDivya Koppera 
201721b688daSDivya Koppera 	fault_length = ksz886x_cable_test_fault_length(phydev, val,
201821b688daSDivya Koppera 						       LAN8814_CABLE_DIAG_VCT_DATA_MASK);
201921b688daSDivya Koppera 
202021b688daSDivya Koppera 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
202121b688daSDivya Koppera }
202221b688daSDivya Koppera 
202349011e0cSOleksij Rempel static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair)
202449011e0cSOleksij Rempel {
202549011e0cSOleksij Rempel 	static const int ethtool_pair[] = {
202649011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_A,
202749011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_B,
202849011e0cSOleksij Rempel 	};
202949011e0cSOleksij Rempel 	int ret, val, mdix;
203021b688daSDivya Koppera 	u32 fault_length;
203149011e0cSOleksij Rempel 
203249011e0cSOleksij Rempel 	/* There is no way to choice the pair, like we do one ksz9031.
203349011e0cSOleksij Rempel 	 * We can workaround this limitation by using the MDI-X functionality.
203449011e0cSOleksij Rempel 	 */
203549011e0cSOleksij Rempel 	if (pair == 0)
203649011e0cSOleksij Rempel 		mdix = ETH_TP_MDI;
203749011e0cSOleksij Rempel 	else
203849011e0cSOleksij Rempel 		mdix = ETH_TP_MDI_X;
203949011e0cSOleksij Rempel 
204049011e0cSOleksij Rempel 	switch (phydev->phy_id & MICREL_PHY_ID_MASK) {
204149011e0cSOleksij Rempel 	case PHY_ID_KSZ8081:
204249011e0cSOleksij Rempel 		ret = ksz8081_config_mdix(phydev, mdix);
204349011e0cSOleksij Rempel 		break;
204449011e0cSOleksij Rempel 	case PHY_ID_KSZ886X:
204549011e0cSOleksij Rempel 		ret = ksz886x_config_mdix(phydev, mdix);
204649011e0cSOleksij Rempel 		break;
204749011e0cSOleksij Rempel 	default:
204849011e0cSOleksij Rempel 		ret = -ENODEV;
204949011e0cSOleksij Rempel 	}
205049011e0cSOleksij Rempel 
205149011e0cSOleksij Rempel 	if (ret)
205249011e0cSOleksij Rempel 		return ret;
205349011e0cSOleksij Rempel 
205449011e0cSOleksij Rempel 	/* Now we are ready to fire. This command will send a 100ns pulse
205549011e0cSOleksij Rempel 	 * to the pair.
205649011e0cSOleksij Rempel 	 */
205749011e0cSOleksij Rempel 	ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST);
205849011e0cSOleksij Rempel 	if (ret)
205949011e0cSOleksij Rempel 		return ret;
206049011e0cSOleksij Rempel 
206149011e0cSOleksij Rempel 	ret = ksz886x_cable_test_wait_for_completion(phydev);
206249011e0cSOleksij Rempel 	if (ret)
206349011e0cSOleksij Rempel 		return ret;
206449011e0cSOleksij Rempel 
206549011e0cSOleksij Rempel 	val = phy_read(phydev, KSZ8081_LMD);
206649011e0cSOleksij Rempel 	if (val < 0)
206749011e0cSOleksij Rempel 		return val;
206849011e0cSOleksij Rempel 
206921b688daSDivya Koppera 	if (ksz886x_cable_test_failed(val, KSZ8081_LMD_STAT_MASK))
207049011e0cSOleksij Rempel 		return -EAGAIN;
207149011e0cSOleksij Rempel 
207249011e0cSOleksij Rempel 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
207321b688daSDivya Koppera 				      ksz886x_cable_test_result_trans(val, KSZ8081_LMD_STAT_MASK));
207449011e0cSOleksij Rempel 	if (ret)
207549011e0cSOleksij Rempel 		return ret;
207649011e0cSOleksij Rempel 
207721b688daSDivya Koppera 	if (!ksz886x_cable_test_fault_length_valid(val, KSZ8081_LMD_STAT_MASK))
207849011e0cSOleksij Rempel 		return 0;
207949011e0cSOleksij Rempel 
208021b688daSDivya Koppera 	fault_length = ksz886x_cable_test_fault_length(phydev, val, KSZ8081_LMD_DELTA_TIME_MASK);
208121b688daSDivya Koppera 
208221b688daSDivya Koppera 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
208349011e0cSOleksij Rempel }
208449011e0cSOleksij Rempel 
208549011e0cSOleksij Rempel static int ksz886x_cable_test_get_status(struct phy_device *phydev,
208649011e0cSOleksij Rempel 					 bool *finished)
208749011e0cSOleksij Rempel {
208821b688daSDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
208921b688daSDivya Koppera 	unsigned long pair_mask = type->pair_mask;
209049011e0cSOleksij Rempel 	int retries = 20;
2091*d50ede4fSDivya Koppera 	int ret = 0;
2092*d50ede4fSDivya Koppera 	int pair;
209349011e0cSOleksij Rempel 
209449011e0cSOleksij Rempel 	*finished = false;
209549011e0cSOleksij Rempel 
209649011e0cSOleksij Rempel 	/* Try harder if link partner is active */
209749011e0cSOleksij Rempel 	while (pair_mask && retries--) {
209849011e0cSOleksij Rempel 		for_each_set_bit(pair, &pair_mask, 4) {
209921b688daSDivya Koppera 			if (type->cable_diag_reg == LAN8814_CABLE_DIAG)
210021b688daSDivya Koppera 				ret = lan8814_cable_test_one_pair(phydev, pair);
210121b688daSDivya Koppera 			else
210249011e0cSOleksij Rempel 				ret = ksz886x_cable_test_one_pair(phydev, pair);
210349011e0cSOleksij Rempel 			if (ret == -EAGAIN)
210449011e0cSOleksij Rempel 				continue;
210549011e0cSOleksij Rempel 			if (ret < 0)
210649011e0cSOleksij Rempel 				return ret;
210749011e0cSOleksij Rempel 			clear_bit(pair, &pair_mask);
210849011e0cSOleksij Rempel 		}
210949011e0cSOleksij Rempel 		/* If link partner is in autonegotiation mode it will send 2ms
211049011e0cSOleksij Rempel 		 * of FLPs with at least 6ms of silence.
211149011e0cSOleksij Rempel 		 * Add 2ms sleep to have better chances to hit this silence.
211249011e0cSOleksij Rempel 		 */
211349011e0cSOleksij Rempel 		if (pair_mask)
211449011e0cSOleksij Rempel 			msleep(2);
211549011e0cSOleksij Rempel 	}
211649011e0cSOleksij Rempel 
211749011e0cSOleksij Rempel 	*finished = true;
211849011e0cSOleksij Rempel 
211949011e0cSOleksij Rempel 	return ret;
212049011e0cSOleksij Rempel }
212149011e0cSOleksij Rempel 
21227c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CONTROL			0x16
21237c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA		0x17
21247c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC		0x4000
21257c2dcfa2SHoratiu Vultur 
21267467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET			0x43
21277467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET_BIT			BIT(0)
21287467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG		0x13
21297467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA	BIT(3)
21307467d716SHoratiu Vultur #define LAN8814_ALIGN_SWAP				0x4a
21317467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP			0x1
21327467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
21337467d716SHoratiu Vultur 
21347c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_SWAP				0x4a
21357c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP			0x1
21367c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
21377c2dcfa2SHoratiu Vultur #define LAN8814_CLOCK_MANAGEMENT			0xd
21387c2dcfa2SHoratiu Vultur #define LAN8814_LINK_QUALITY				0x8e
21397c2dcfa2SHoratiu Vultur 
21407c2dcfa2SHoratiu Vultur static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr)
21417c2dcfa2SHoratiu Vultur {
214212a4d677SWan Jiabing 	int data;
21437c2dcfa2SHoratiu Vultur 
21444488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
21454488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
21464488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
21474488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
21487c2dcfa2SHoratiu Vultur 		    (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC));
21494488f6b6SDivya Koppera 	data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA);
21504488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
21517c2dcfa2SHoratiu Vultur 
21527c2dcfa2SHoratiu Vultur 	return data;
21537c2dcfa2SHoratiu Vultur }
21547c2dcfa2SHoratiu Vultur 
21557c2dcfa2SHoratiu Vultur static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr,
21567c2dcfa2SHoratiu Vultur 				 u16 val)
21577c2dcfa2SHoratiu Vultur {
21584488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
21594488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
21604488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
21614488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
21624488f6b6SDivya Koppera 		    page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC);
21637c2dcfa2SHoratiu Vultur 
21644488f6b6SDivya Koppera 	val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val);
21654488f6b6SDivya Koppera 	if (val != 0)
21667c2dcfa2SHoratiu Vultur 		phydev_err(phydev, "Error: phy_write has returned error %d\n",
21677c2dcfa2SHoratiu Vultur 			   val);
21684488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
21697c2dcfa2SHoratiu Vultur 	return val;
21707c2dcfa2SHoratiu Vultur }
21717c2dcfa2SHoratiu Vultur 
2172ece19502SDivya Koppera static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable)
21737467d716SHoratiu Vultur {
2174ece19502SDivya Koppera 	u16 val = 0;
21757467d716SHoratiu Vultur 
2176ece19502SDivya Koppera 	if (enable)
2177ece19502SDivya Koppera 		val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ |
2178ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ |
2179ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_EN_ |
2180ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_;
21817467d716SHoratiu Vultur 
2182ece19502SDivya Koppera 	return lanphy_write_page_reg(phydev, 5, PTP_TSU_INT_EN, val);
2183ece19502SDivya Koppera }
21847467d716SHoratiu Vultur 
2185ece19502SDivya Koppera static void lan8814_ptp_rx_ts_get(struct phy_device *phydev,
2186ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2187ece19502SDivya Koppera {
2188ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_HI);
2189ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2190ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_LO);
2191ece19502SDivya Koppera 
2192ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_HI);
2193ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2194ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_LO);
2195ece19502SDivya Koppera 
2196ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_RX_MSG_HEADER2);
2197ece19502SDivya Koppera }
2198ece19502SDivya Koppera 
2199ece19502SDivya Koppera static void lan8814_ptp_tx_ts_get(struct phy_device *phydev,
2200ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2201ece19502SDivya Koppera {
2202ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_HI);
2203ece19502SDivya Koppera 	*seconds = *seconds << 16 |
2204ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_LO);
2205ece19502SDivya Koppera 
2206ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_HI);
2207ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2208ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_LO);
2209ece19502SDivya Koppera 
2210ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_TX_MSG_HEADER2);
2211ece19502SDivya Koppera }
2212ece19502SDivya Koppera 
2213ece19502SDivya Koppera static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct ethtool_ts_info *info)
2214ece19502SDivya Koppera {
2215ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2216ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2217ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2218ece19502SDivya Koppera 
2219ece19502SDivya Koppera 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
2220ece19502SDivya Koppera 				SOF_TIMESTAMPING_RX_HARDWARE |
2221ece19502SDivya Koppera 				SOF_TIMESTAMPING_RAW_HARDWARE;
2222ece19502SDivya Koppera 
2223ece19502SDivya Koppera 	info->phc_index = ptp_clock_index(shared->ptp_clock);
2224ece19502SDivya Koppera 
2225ece19502SDivya Koppera 	info->tx_types =
2226ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_OFF) |
2227ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ON) |
2228ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
2229ece19502SDivya Koppera 
2230ece19502SDivya Koppera 	info->rx_filters =
2231ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_NONE) |
2232ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
2233ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
2234ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
2235ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
22367467d716SHoratiu Vultur 
22377467d716SHoratiu Vultur 	return 0;
22387467d716SHoratiu Vultur }
22397467d716SHoratiu Vultur 
2240ece19502SDivya Koppera static void lan8814_flush_fifo(struct phy_device *phydev, bool egress)
2241ece19502SDivya Koppera {
2242ece19502SDivya Koppera 	int i;
2243ece19502SDivya Koppera 
2244ece19502SDivya Koppera 	for (i = 0; i < FIFO_SIZE; ++i)
2245ece19502SDivya Koppera 		lanphy_read_page_reg(phydev, 5,
2246ece19502SDivya Koppera 				     egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2);
2247ece19502SDivya Koppera 
2248ece19502SDivya Koppera 	/* Read to clear overflow status bit */
2249ece19502SDivya Koppera 	lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
2250ece19502SDivya Koppera }
2251ece19502SDivya Koppera 
2252ece19502SDivya Koppera static int lan8814_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
2253ece19502SDivya Koppera {
2254ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2255ece19502SDivya Koppera 			  container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2256ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2257ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2258ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2259ece19502SDivya Koppera 	struct hwtstamp_config config;
2260ece19502SDivya Koppera 	int txcfg = 0, rxcfg = 0;
2261ece19502SDivya Koppera 	int pkt_ts_enable;
2262ece19502SDivya Koppera 
2263ece19502SDivya Koppera 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
2264ece19502SDivya Koppera 		return -EFAULT;
2265ece19502SDivya Koppera 
2266ece19502SDivya Koppera 	ptp_priv->hwts_tx_type = config.tx_type;
2267ece19502SDivya Koppera 	ptp_priv->rx_filter = config.rx_filter;
2268ece19502SDivya Koppera 
2269ece19502SDivya Koppera 	switch (config.rx_filter) {
2270ece19502SDivya Koppera 	case HWTSTAMP_FILTER_NONE:
2271ece19502SDivya Koppera 		ptp_priv->layer = 0;
2272ece19502SDivya Koppera 		ptp_priv->version = 0;
2273ece19502SDivya Koppera 		break;
2274ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
2275ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
2276ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
2277ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4;
2278ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2279ece19502SDivya Koppera 		break;
2280ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
2281ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
2282ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
2283ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L2;
2284ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2285ece19502SDivya Koppera 		break;
2286ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
2287ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
2288ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
2289ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
2290ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2291ece19502SDivya Koppera 		break;
2292ece19502SDivya Koppera 	default:
2293ece19502SDivya Koppera 		return -ERANGE;
2294ece19502SDivya Koppera 	}
2295ece19502SDivya Koppera 
2296ece19502SDivya Koppera 	if (ptp_priv->layer & PTP_CLASS_L2) {
2297ece19502SDivya Koppera 		rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_;
2298ece19502SDivya Koppera 		txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_;
2299ece19502SDivya Koppera 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
2300ece19502SDivya Koppera 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
2301ece19502SDivya Koppera 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
2302ece19502SDivya Koppera 	}
2303ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_PARSE_CONFIG, rxcfg);
2304ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_PARSE_CONFIG, txcfg);
2305ece19502SDivya Koppera 
2306ece19502SDivya Koppera 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
2307ece19502SDivya Koppera 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
2308ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
2309ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
2310ece19502SDivya Koppera 
2311ece19502SDivya Koppera 	if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC)
2312ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_MOD,
2313ece19502SDivya Koppera 				      PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_);
2314ece19502SDivya Koppera 
2315ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2316ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, true);
2317ece19502SDivya Koppera 	else
2318ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, false);
2319ece19502SDivya Koppera 
2320ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2321ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2322ece19502SDivya Koppera 		shared->ref++;
2323ece19502SDivya Koppera 	else
2324ece19502SDivya Koppera 		shared->ref--;
2325ece19502SDivya Koppera 
2326ece19502SDivya Koppera 	if (shared->ref)
2327ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2328ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_ENABLE_);
2329ece19502SDivya Koppera 	else
2330ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2331ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_DISABLE_);
2332ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2333ece19502SDivya Koppera 
2334ece19502SDivya Koppera 	/* In case of multiple starts and stops, these needs to be cleared */
2335ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2336ece19502SDivya Koppera 		list_del(&rx_ts->list);
2337ece19502SDivya Koppera 		kfree(rx_ts);
2338ece19502SDivya Koppera 	}
2339ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->rx_queue);
2340ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->tx_queue);
2341ece19502SDivya Koppera 
2342ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, false);
2343ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, true);
2344ece19502SDivya Koppera 
2345ece19502SDivya Koppera 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0;
2346ece19502SDivya Koppera }
2347ece19502SDivya Koppera 
2348ece19502SDivya Koppera static void lan8814_txtstamp(struct mii_timestamper *mii_ts,
2349ece19502SDivya Koppera 			     struct sk_buff *skb, int type)
2350ece19502SDivya Koppera {
2351ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2352ece19502SDivya Koppera 
2353ece19502SDivya Koppera 	switch (ptp_priv->hwts_tx_type) {
2354ece19502SDivya Koppera 	case HWTSTAMP_TX_ONESTEP_SYNC:
23553914a9c0SKurt Kanzenbach 		if (ptp_msg_is_sync(skb, type)) {
2356ece19502SDivya Koppera 			kfree_skb(skb);
2357ece19502SDivya Koppera 			return;
2358ece19502SDivya Koppera 		}
2359ece19502SDivya Koppera 		fallthrough;
2360ece19502SDivya Koppera 	case HWTSTAMP_TX_ON:
2361ece19502SDivya Koppera 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2362ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->tx_queue, skb);
2363ece19502SDivya Koppera 		break;
2364ece19502SDivya Koppera 	case HWTSTAMP_TX_OFF:
2365ece19502SDivya Koppera 	default:
2366ece19502SDivya Koppera 		kfree_skb(skb);
2367ece19502SDivya Koppera 		break;
2368ece19502SDivya Koppera 	}
2369ece19502SDivya Koppera }
2370ece19502SDivya Koppera 
2371ece19502SDivya Koppera static void lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig)
2372ece19502SDivya Koppera {
2373ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2374ece19502SDivya Koppera 	u32 type;
2375ece19502SDivya Koppera 
2376ece19502SDivya Koppera 	skb_push(skb, ETH_HLEN);
2377ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2378ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2379ece19502SDivya Koppera 	skb_pull_inline(skb, ETH_HLEN);
2380ece19502SDivya Koppera 
2381ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2382ece19502SDivya Koppera }
2383ece19502SDivya Koppera 
2384ece19502SDivya Koppera static bool lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv,
2385ece19502SDivya Koppera 				struct sk_buff *skb)
2386ece19502SDivya Koppera {
2387ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2388ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2389ece19502SDivya Koppera 	unsigned long flags;
2390ece19502SDivya Koppera 	bool ret = false;
2391ece19502SDivya Koppera 	u16 skb_sig;
2392ece19502SDivya Koppera 
2393ece19502SDivya Koppera 	lan8814_get_sig_rx(skb, &skb_sig);
2394ece19502SDivya Koppera 
2395ece19502SDivya Koppera 	/* Iterate over all RX timestamps and match it with the received skbs */
2396ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2397ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2398ece19502SDivya Koppera 		/* Check if we found the signature we were looking for. */
2399ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2400ece19502SDivya Koppera 			continue;
2401ece19502SDivya Koppera 
2402ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2403ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2404ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds,
2405ece19502SDivya Koppera 						  rx_ts->nsec);
2406ece19502SDivya Koppera 		list_del(&rx_ts->list);
2407ece19502SDivya Koppera 		kfree(rx_ts);
2408ece19502SDivya Koppera 
2409ece19502SDivya Koppera 		ret = true;
2410ece19502SDivya Koppera 		break;
2411ece19502SDivya Koppera 	}
2412ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2413ece19502SDivya Koppera 
241467dbd6c0SSebastian Andrzej Siewior 	if (ret)
241567dbd6c0SSebastian Andrzej Siewior 		netif_rx(skb);
2416ece19502SDivya Koppera 	return ret;
2417ece19502SDivya Koppera }
2418ece19502SDivya Koppera 
2419ece19502SDivya Koppera static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type)
2420ece19502SDivya Koppera {
2421ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2422ece19502SDivya Koppera 			container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2423ece19502SDivya Koppera 
2424ece19502SDivya Koppera 	if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE ||
2425ece19502SDivya Koppera 	    type == PTP_CLASS_NONE)
2426ece19502SDivya Koppera 		return false;
2427ece19502SDivya Koppera 
2428ece19502SDivya Koppera 	if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0)
2429ece19502SDivya Koppera 		return false;
2430ece19502SDivya Koppera 
2431ece19502SDivya Koppera 	/* If we failed to match then add it to the queue for when the timestamp
2432ece19502SDivya Koppera 	 * will come
2433ece19502SDivya Koppera 	 */
2434ece19502SDivya Koppera 	if (!lan8814_match_rx_ts(ptp_priv, skb))
2435ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->rx_queue, skb);
2436ece19502SDivya Koppera 
2437ece19502SDivya Koppera 	return true;
2438ece19502SDivya Koppera }
2439ece19502SDivya Koppera 
2440ece19502SDivya Koppera static void lan8814_ptp_clock_set(struct phy_device *phydev,
2441ece19502SDivya Koppera 				  u32 seconds, u32 nano_seconds)
2442ece19502SDivya Koppera {
2443ece19502SDivya Koppera 	u32 sec_low, sec_high, nsec_low, nsec_high;
2444ece19502SDivya Koppera 
2445ece19502SDivya Koppera 	sec_low = seconds & 0xffff;
2446ece19502SDivya Koppera 	sec_high = (seconds >> 16) & 0xffff;
2447ece19502SDivya Koppera 	nsec_low = nano_seconds & 0xffff;
2448ece19502SDivya Koppera 	nsec_high = (nano_seconds >> 16) & 0x3fff;
2449ece19502SDivya Koppera 
2450ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_LO, sec_low);
2451ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_MID, sec_high);
2452ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_LO, nsec_low);
2453ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_HI, nsec_high);
2454ece19502SDivya Koppera 
2455ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_LOAD_);
2456ece19502SDivya Koppera }
2457ece19502SDivya Koppera 
2458ece19502SDivya Koppera static void lan8814_ptp_clock_get(struct phy_device *phydev,
2459ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds)
2460ece19502SDivya Koppera {
2461ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_READ_);
2462ece19502SDivya Koppera 
2463ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_MID);
2464ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2465ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_LO);
2466ece19502SDivya Koppera 
2467ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_HI);
2468ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2469ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_LO);
2470ece19502SDivya Koppera }
2471ece19502SDivya Koppera 
2472ece19502SDivya Koppera static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci,
2473ece19502SDivya Koppera 				   struct timespec64 *ts)
2474ece19502SDivya Koppera {
2475ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2476ece19502SDivya Koppera 							  ptp_clock_info);
2477ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2478ece19502SDivya Koppera 	u32 nano_seconds;
2479ece19502SDivya Koppera 	u32 seconds;
2480ece19502SDivya Koppera 
2481ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2482ece19502SDivya Koppera 	lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds);
2483ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2484ece19502SDivya Koppera 	ts->tv_sec = seconds;
2485ece19502SDivya Koppera 	ts->tv_nsec = nano_seconds;
2486ece19502SDivya Koppera 
2487ece19502SDivya Koppera 	return 0;
2488ece19502SDivya Koppera }
2489ece19502SDivya Koppera 
2490ece19502SDivya Koppera static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci,
2491ece19502SDivya Koppera 				   const struct timespec64 *ts)
2492ece19502SDivya Koppera {
2493ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2494ece19502SDivya Koppera 							  ptp_clock_info);
2495ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2496ece19502SDivya Koppera 
2497ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2498ece19502SDivya Koppera 	lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec);
2499ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2500ece19502SDivya Koppera 
2501ece19502SDivya Koppera 	return 0;
2502ece19502SDivya Koppera }
2503ece19502SDivya Koppera 
2504ece19502SDivya Koppera static void lan8814_ptp_clock_step(struct phy_device *phydev,
2505ece19502SDivya Koppera 				   s64 time_step_ns)
2506ece19502SDivya Koppera {
2507ece19502SDivya Koppera 	u32 nano_seconds_step;
2508ece19502SDivya Koppera 	u64 abs_time_step_ns;
2509ece19502SDivya Koppera 	u32 unsigned_seconds;
2510ece19502SDivya Koppera 	u32 nano_seconds;
2511ece19502SDivya Koppera 	u32 remainder;
2512ece19502SDivya Koppera 	s32 seconds;
2513ece19502SDivya Koppera 
2514ece19502SDivya Koppera 	if (time_step_ns >  15000000000LL) {
2515ece19502SDivya Koppera 		/* convert to clock set */
2516ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2517ece19502SDivya Koppera 		unsigned_seconds += div_u64_rem(time_step_ns, 1000000000LL,
2518ece19502SDivya Koppera 						&remainder);
2519ece19502SDivya Koppera 		nano_seconds += remainder;
2520ece19502SDivya Koppera 		if (nano_seconds >= 1000000000) {
2521ece19502SDivya Koppera 			unsigned_seconds++;
2522ece19502SDivya Koppera 			nano_seconds -= 1000000000;
2523ece19502SDivya Koppera 		}
2524ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds, nano_seconds);
2525ece19502SDivya Koppera 		return;
2526ece19502SDivya Koppera 	} else if (time_step_ns < -15000000000LL) {
2527ece19502SDivya Koppera 		/* convert to clock set */
2528ece19502SDivya Koppera 		time_step_ns = -time_step_ns;
2529ece19502SDivya Koppera 
2530ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2531ece19502SDivya Koppera 		unsigned_seconds -= div_u64_rem(time_step_ns, 1000000000LL,
2532ece19502SDivya Koppera 						&remainder);
2533ece19502SDivya Koppera 		nano_seconds_step = remainder;
2534ece19502SDivya Koppera 		if (nano_seconds < nano_seconds_step) {
2535ece19502SDivya Koppera 			unsigned_seconds--;
2536ece19502SDivya Koppera 			nano_seconds += 1000000000;
2537ece19502SDivya Koppera 		}
2538ece19502SDivya Koppera 		nano_seconds -= nano_seconds_step;
2539ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds,
2540ece19502SDivya Koppera 				      nano_seconds);
2541ece19502SDivya Koppera 		return;
2542ece19502SDivya Koppera 	}
2543ece19502SDivya Koppera 
2544ece19502SDivya Koppera 	/* do clock step */
2545ece19502SDivya Koppera 	if (time_step_ns >= 0) {
2546ece19502SDivya Koppera 		abs_time_step_ns = (u64)time_step_ns;
2547ece19502SDivya Koppera 		seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000,
2548ece19502SDivya Koppera 					   &remainder);
2549ece19502SDivya Koppera 		nano_seconds = remainder;
2550ece19502SDivya Koppera 	} else {
2551ece19502SDivya Koppera 		abs_time_step_ns = (u64)(-time_step_ns);
2552ece19502SDivya Koppera 		seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000,
2553ece19502SDivya Koppera 			    &remainder));
2554ece19502SDivya Koppera 		nano_seconds = remainder;
2555ece19502SDivya Koppera 		if (nano_seconds > 0) {
2556ece19502SDivya Koppera 			/* subtracting nano seconds is not allowed
2557ece19502SDivya Koppera 			 * convert to subtracting from seconds,
2558ece19502SDivya Koppera 			 * and adding to nanoseconds
2559ece19502SDivya Koppera 			 */
2560ece19502SDivya Koppera 			seconds--;
2561ece19502SDivya Koppera 			nano_seconds = (1000000000 - nano_seconds);
2562ece19502SDivya Koppera 		}
2563ece19502SDivya Koppera 	}
2564ece19502SDivya Koppera 
2565ece19502SDivya Koppera 	if (nano_seconds > 0) {
2566ece19502SDivya Koppera 		/* add 8 ns to cover the likely normal increment */
2567ece19502SDivya Koppera 		nano_seconds += 8;
2568ece19502SDivya Koppera 	}
2569ece19502SDivya Koppera 
2570ece19502SDivya Koppera 	if (nano_seconds >= 1000000000) {
2571ece19502SDivya Koppera 		/* carry into seconds */
2572ece19502SDivya Koppera 		seconds++;
2573ece19502SDivya Koppera 		nano_seconds -= 1000000000;
2574ece19502SDivya Koppera 	}
2575ece19502SDivya Koppera 
2576ece19502SDivya Koppera 	while (seconds) {
2577ece19502SDivya Koppera 		if (seconds > 0) {
2578ece19502SDivya Koppera 			u32 adjustment_value = (u32)seconds;
2579ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2580ece19502SDivya Koppera 
2581ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2582ece19502SDivya Koppera 				adjustment_value = 0xF;
2583ece19502SDivya Koppera 
2584ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2585ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2586ece19502SDivya Koppera 
2587ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2588ece19502SDivya Koppera 					      adjustment_value_lo);
2589ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2590ece19502SDivya Koppera 					      PTP_LTC_STEP_ADJ_DIR_ |
2591ece19502SDivya Koppera 					      adjustment_value_hi);
2592ece19502SDivya Koppera 			seconds -= ((s32)adjustment_value);
2593ece19502SDivya Koppera 		} else {
2594ece19502SDivya Koppera 			u32 adjustment_value = (u32)(-seconds);
2595ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2596ece19502SDivya Koppera 
2597ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2598ece19502SDivya Koppera 				adjustment_value = 0xF;
2599ece19502SDivya Koppera 
2600ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2601ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2602ece19502SDivya Koppera 
2603ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2604ece19502SDivya Koppera 					      adjustment_value_lo);
2605ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2606ece19502SDivya Koppera 					      adjustment_value_hi);
2607ece19502SDivya Koppera 			seconds += ((s32)adjustment_value);
2608ece19502SDivya Koppera 		}
2609ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2610ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_SEC_);
2611ece19502SDivya Koppera 	}
2612ece19502SDivya Koppera 	if (nano_seconds) {
2613ece19502SDivya Koppera 		u16 nano_seconds_lo;
2614ece19502SDivya Koppera 		u16 nano_seconds_hi;
2615ece19502SDivya Koppera 
2616ece19502SDivya Koppera 		nano_seconds_lo = nano_seconds & 0xffff;
2617ece19502SDivya Koppera 		nano_seconds_hi = (nano_seconds >> 16) & 0x3fff;
2618ece19502SDivya Koppera 
2619ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2620ece19502SDivya Koppera 				      nano_seconds_lo);
2621ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2622ece19502SDivya Koppera 				      PTP_LTC_STEP_ADJ_DIR_ |
2623ece19502SDivya Koppera 				      nano_seconds_hi);
2624ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2625ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_NSEC_);
2626ece19502SDivya Koppera 	}
2627ece19502SDivya Koppera }
2628ece19502SDivya Koppera 
2629ece19502SDivya Koppera static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta)
2630ece19502SDivya Koppera {
2631ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2632ece19502SDivya Koppera 							  ptp_clock_info);
2633ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2634ece19502SDivya Koppera 
2635ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2636ece19502SDivya Koppera 	lan8814_ptp_clock_step(phydev, delta);
2637ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2638ece19502SDivya Koppera 
2639ece19502SDivya Koppera 	return 0;
2640ece19502SDivya Koppera }
2641ece19502SDivya Koppera 
2642ece19502SDivya Koppera static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm)
2643ece19502SDivya Koppera {
2644ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2645ece19502SDivya Koppera 							  ptp_clock_info);
2646ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2647ece19502SDivya Koppera 	u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi;
2648ece19502SDivya Koppera 	bool positive = true;
2649ece19502SDivya Koppera 	u32 kszphy_rate_adj;
2650ece19502SDivya Koppera 
2651ece19502SDivya Koppera 	if (scaled_ppm < 0) {
2652ece19502SDivya Koppera 		scaled_ppm = -scaled_ppm;
2653ece19502SDivya Koppera 		positive = false;
2654ece19502SDivya Koppera 	}
2655ece19502SDivya Koppera 
2656ece19502SDivya Koppera 	kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16);
2657ece19502SDivya Koppera 	kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16;
2658ece19502SDivya Koppera 
2659ece19502SDivya Koppera 	kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff;
2660ece19502SDivya Koppera 	kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff;
2661ece19502SDivya Koppera 
2662ece19502SDivya Koppera 	if (positive)
2663ece19502SDivya Koppera 		kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_;
2664ece19502SDivya Koppera 
2665ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2666ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_HI, kszphy_rate_adj_hi);
2667ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_LO, kszphy_rate_adj_lo);
2668ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2669ece19502SDivya Koppera 
2670ece19502SDivya Koppera 	return 0;
2671ece19502SDivya Koppera }
2672ece19502SDivya Koppera 
2673ece19502SDivya Koppera static void lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig)
2674ece19502SDivya Koppera {
2675ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2676ece19502SDivya Koppera 	u32 type;
2677ece19502SDivya Koppera 
2678ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2679ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2680ece19502SDivya Koppera 
2681ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2682ece19502SDivya Koppera }
2683ece19502SDivya Koppera 
2684ece19502SDivya Koppera static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv)
2685ece19502SDivya Koppera {
2686ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2687ece19502SDivya Koppera 	struct skb_shared_hwtstamps shhwtstamps;
2688ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2689ece19502SDivya Koppera 	unsigned long flags;
2690ece19502SDivya Koppera 	u32 seconds, nsec;
2691ece19502SDivya Koppera 	bool ret = false;
2692ece19502SDivya Koppera 	u16 skb_sig;
2693ece19502SDivya Koppera 	u16 seq_id;
2694ece19502SDivya Koppera 
2695ece19502SDivya Koppera 	lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id);
2696ece19502SDivya Koppera 
2697ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags);
2698ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) {
2699ece19502SDivya Koppera 		lan8814_get_sig_tx(skb, &skb_sig);
2700ece19502SDivya Koppera 
2701ece19502SDivya Koppera 		if (memcmp(&skb_sig, &seq_id, sizeof(seq_id)))
2702ece19502SDivya Koppera 			continue;
2703ece19502SDivya Koppera 
2704ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->tx_queue);
2705ece19502SDivya Koppera 		ret = true;
2706ece19502SDivya Koppera 		break;
2707ece19502SDivya Koppera 	}
2708ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags);
2709ece19502SDivya Koppera 
2710ece19502SDivya Koppera 	if (ret) {
2711ece19502SDivya Koppera 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2712ece19502SDivya Koppera 		shhwtstamps.hwtstamp = ktime_set(seconds, nsec);
2713ece19502SDivya Koppera 		skb_complete_tx_timestamp(skb, &shhwtstamps);
2714ece19502SDivya Koppera 	}
2715ece19502SDivya Koppera }
2716ece19502SDivya Koppera 
2717ece19502SDivya Koppera static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv)
2718ece19502SDivya Koppera {
2719ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2720ece19502SDivya Koppera 	u32 reg;
2721ece19502SDivya Koppera 
2722ece19502SDivya Koppera 	do {
2723ece19502SDivya Koppera 		lan8814_dequeue_tx_skb(ptp_priv);
2724ece19502SDivya Koppera 
2725ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2726ece19502SDivya Koppera 		 * process them.
2727ece19502SDivya Koppera 		 */
2728ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2729ece19502SDivya Koppera 	} while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0);
2730ece19502SDivya Koppera }
2731ece19502SDivya Koppera 
2732ece19502SDivya Koppera static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv,
2733ece19502SDivya Koppera 			      struct lan8814_ptp_rx_ts *rx_ts)
2734ece19502SDivya Koppera {
2735ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2736ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2737ece19502SDivya Koppera 	unsigned long flags;
2738ece19502SDivya Koppera 	bool ret = false;
2739ece19502SDivya Koppera 	u16 skb_sig;
2740ece19502SDivya Koppera 
2741ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags);
2742ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) {
2743ece19502SDivya Koppera 		lan8814_get_sig_rx(skb, &skb_sig);
2744ece19502SDivya Koppera 
2745ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2746ece19502SDivya Koppera 			continue;
2747ece19502SDivya Koppera 
2748ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->rx_queue);
2749ece19502SDivya Koppera 
2750ece19502SDivya Koppera 		ret = true;
2751ece19502SDivya Koppera 		break;
2752ece19502SDivya Koppera 	}
2753ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags);
2754ece19502SDivya Koppera 
2755ece19502SDivya Koppera 	if (ret) {
2756ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2757ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2758ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec);
2759e1f9e434SSebastian Andrzej Siewior 		netif_rx(skb);
2760ece19502SDivya Koppera 	}
2761ece19502SDivya Koppera 
2762ece19502SDivya Koppera 	return ret;
2763ece19502SDivya Koppera }
2764ece19502SDivya Koppera 
2765ece19502SDivya Koppera static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv)
2766ece19502SDivya Koppera {
2767ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2768ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts;
2769ece19502SDivya Koppera 	unsigned long flags;
2770ece19502SDivya Koppera 	u32 reg;
2771ece19502SDivya Koppera 
2772ece19502SDivya Koppera 	do {
2773ece19502SDivya Koppera 		rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL);
2774ece19502SDivya Koppera 		if (!rx_ts)
2775ece19502SDivya Koppera 			return;
2776ece19502SDivya Koppera 
2777ece19502SDivya Koppera 		lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec,
2778ece19502SDivya Koppera 				      &rx_ts->seq_id);
2779ece19502SDivya Koppera 
2780ece19502SDivya Koppera 		/* If we failed to match the skb add it to the queue for when
2781ece19502SDivya Koppera 		 * the frame will come
2782ece19502SDivya Koppera 		 */
2783ece19502SDivya Koppera 		if (!lan8814_match_skb(ptp_priv, rx_ts)) {
2784ece19502SDivya Koppera 			spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2785ece19502SDivya Koppera 			list_add(&rx_ts->list, &ptp_priv->rx_ts_list);
2786ece19502SDivya Koppera 			spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2787ece19502SDivya Koppera 		} else {
2788ece19502SDivya Koppera 			kfree(rx_ts);
2789ece19502SDivya Koppera 		}
2790ece19502SDivya Koppera 
2791ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2792ece19502SDivya Koppera 		 * process them.
2793ece19502SDivya Koppera 		 */
2794ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2795ece19502SDivya Koppera 	} while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0);
2796ece19502SDivya Koppera }
2797ece19502SDivya Koppera 
27987abd92a5SHoratiu Vultur static void lan8814_handle_ptp_interrupt(struct phy_device *phydev, u16 status)
2799ece19502SDivya Koppera {
2800ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
2801ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
2802ece19502SDivya Koppera 
2803ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_)
2804ece19502SDivya Koppera 		lan8814_get_tx_ts(ptp_priv);
2805ece19502SDivya Koppera 
2806ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_)
2807ece19502SDivya Koppera 		lan8814_get_rx_ts(ptp_priv);
2808ece19502SDivya Koppera 
2809ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) {
2810ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, true);
2811ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->tx_queue);
2812ece19502SDivya Koppera 	}
2813ece19502SDivya Koppera 
2814ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) {
2815ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, false);
2816ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->rx_queue);
2817ece19502SDivya Koppera 	}
2818ece19502SDivya Koppera }
2819ece19502SDivya Koppera 
28207c2dcfa2SHoratiu Vultur static int lan8804_config_init(struct phy_device *phydev)
28217c2dcfa2SHoratiu Vultur {
28227c2dcfa2SHoratiu Vultur 	int val;
28237c2dcfa2SHoratiu Vultur 
28247c2dcfa2SHoratiu Vultur 	/* MDI-X setting for swap A,B transmit */
28257c2dcfa2SHoratiu Vultur 	val = lanphy_read_page_reg(phydev, 2, LAN8804_ALIGN_SWAP);
28267c2dcfa2SHoratiu Vultur 	val &= ~LAN8804_ALIGN_TX_A_B_SWAP_MASK;
28277c2dcfa2SHoratiu Vultur 	val |= LAN8804_ALIGN_TX_A_B_SWAP;
28287c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 2, LAN8804_ALIGN_SWAP, val);
28297c2dcfa2SHoratiu Vultur 
28307c2dcfa2SHoratiu Vultur 	/* Make sure that the PHY will not stop generating the clock when the
28317c2dcfa2SHoratiu Vultur 	 * link partner goes down
28327c2dcfa2SHoratiu Vultur 	 */
28337c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 31, LAN8814_CLOCK_MANAGEMENT, 0x27e);
28347c2dcfa2SHoratiu Vultur 	lanphy_read_page_reg(phydev, 1, LAN8814_LINK_QUALITY);
28357c2dcfa2SHoratiu Vultur 
28367c2dcfa2SHoratiu Vultur 	return 0;
28377c2dcfa2SHoratiu Vultur }
28387c2dcfa2SHoratiu Vultur 
2839b324c6e5SHoratiu Vultur static irqreturn_t lan8804_handle_interrupt(struct phy_device *phydev)
2840b324c6e5SHoratiu Vultur {
2841b324c6e5SHoratiu Vultur 	int status;
2842b324c6e5SHoratiu Vultur 
2843b324c6e5SHoratiu Vultur 	status = phy_read(phydev, LAN8814_INTS);
2844b324c6e5SHoratiu Vultur 	if (status < 0) {
2845b324c6e5SHoratiu Vultur 		phy_error(phydev);
2846b324c6e5SHoratiu Vultur 		return IRQ_NONE;
2847b324c6e5SHoratiu Vultur 	}
2848b324c6e5SHoratiu Vultur 
2849b324c6e5SHoratiu Vultur 	if (status > 0)
2850b324c6e5SHoratiu Vultur 		phy_trigger_machine(phydev);
2851b324c6e5SHoratiu Vultur 
2852b324c6e5SHoratiu Vultur 	return IRQ_HANDLED;
2853b324c6e5SHoratiu Vultur }
2854b324c6e5SHoratiu Vultur 
2855b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL			25
2856b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL_INTR_BUFFER	BIT(14)
2857b324c6e5SHoratiu Vultur #define LAN8804_CONTROL				31
2858b324c6e5SHoratiu Vultur #define LAN8804_CONTROL_INTR_POLARITY		BIT(14)
2859b324c6e5SHoratiu Vultur 
2860b324c6e5SHoratiu Vultur static int lan8804_config_intr(struct phy_device *phydev)
2861b324c6e5SHoratiu Vultur {
2862b324c6e5SHoratiu Vultur 	int err;
2863b324c6e5SHoratiu Vultur 
2864b324c6e5SHoratiu Vultur 	/* This is an internal PHY of lan966x and is not possible to change the
2865b324c6e5SHoratiu Vultur 	 * polarity on the GIC found in lan966x, therefore change the polarity
2866b324c6e5SHoratiu Vultur 	 * of the interrupt in the PHY from being active low instead of active
2867b324c6e5SHoratiu Vultur 	 * high.
2868b324c6e5SHoratiu Vultur 	 */
2869b324c6e5SHoratiu Vultur 	phy_write(phydev, LAN8804_CONTROL, LAN8804_CONTROL_INTR_POLARITY);
2870b324c6e5SHoratiu Vultur 
2871b324c6e5SHoratiu Vultur 	/* By default interrupt buffer is open-drain in which case the interrupt
2872b324c6e5SHoratiu Vultur 	 * can be active only low. Therefore change the interrupt buffer to be
2873b324c6e5SHoratiu Vultur 	 * push-pull to be able to change interrupt polarity
2874b324c6e5SHoratiu Vultur 	 */
2875b324c6e5SHoratiu Vultur 	phy_write(phydev, LAN8804_OUTPUT_CONTROL,
2876b324c6e5SHoratiu Vultur 		  LAN8804_OUTPUT_CONTROL_INTR_BUFFER);
2877b324c6e5SHoratiu Vultur 
2878b324c6e5SHoratiu Vultur 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
2879b324c6e5SHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
2880b324c6e5SHoratiu Vultur 		if (err < 0)
2881b324c6e5SHoratiu Vultur 			return err;
2882b324c6e5SHoratiu Vultur 
2883b324c6e5SHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
2884b324c6e5SHoratiu Vultur 		if (err)
2885b324c6e5SHoratiu Vultur 			return err;
2886b324c6e5SHoratiu Vultur 	} else {
2887b324c6e5SHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, 0);
2888b324c6e5SHoratiu Vultur 		if (err)
2889b324c6e5SHoratiu Vultur 			return err;
2890b324c6e5SHoratiu Vultur 
2891b324c6e5SHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
2892b324c6e5SHoratiu Vultur 		if (err < 0)
2893b324c6e5SHoratiu Vultur 			return err;
2894b324c6e5SHoratiu Vultur 	}
2895b324c6e5SHoratiu Vultur 
2896b324c6e5SHoratiu Vultur 	return 0;
2897b324c6e5SHoratiu Vultur }
2898b324c6e5SHoratiu Vultur 
2899b3ec7248SDivya Koppera static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev)
2900b3ec7248SDivya Koppera {
29012002fbacSMichael Walle 	int ret = IRQ_NONE;
29027abd92a5SHoratiu Vultur 	int irq_status;
2903b3ec7248SDivya Koppera 
2904b3ec7248SDivya Koppera 	irq_status = phy_read(phydev, LAN8814_INTS);
2905ece19502SDivya Koppera 	if (irq_status < 0) {
2906ece19502SDivya Koppera 		phy_error(phydev);
2907ece19502SDivya Koppera 		return IRQ_NONE;
2908ece19502SDivya Koppera 	}
2909ece19502SDivya Koppera 
29102002fbacSMichael Walle 	if (irq_status & LAN8814_INT_LINK) {
29112002fbacSMichael Walle 		phy_trigger_machine(phydev);
29122002fbacSMichael Walle 		ret = IRQ_HANDLED;
29132002fbacSMichael Walle 	}
29142002fbacSMichael Walle 
29157abd92a5SHoratiu Vultur 	while (true) {
29167abd92a5SHoratiu Vultur 		irq_status = lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
29177abd92a5SHoratiu Vultur 		if (!irq_status)
2918ece19502SDivya Koppera 			break;
29197abd92a5SHoratiu Vultur 
29207abd92a5SHoratiu Vultur 		lan8814_handle_ptp_interrupt(phydev, irq_status);
29217abd92a5SHoratiu Vultur 		ret = IRQ_HANDLED;
29222002fbacSMichael Walle 	}
29232002fbacSMichael Walle 
29242002fbacSMichael Walle 	return ret;
2925b3ec7248SDivya Koppera }
2926b3ec7248SDivya Koppera 
2927b3ec7248SDivya Koppera static int lan8814_ack_interrupt(struct phy_device *phydev)
2928b3ec7248SDivya Koppera {
2929b3ec7248SDivya Koppera 	/* bit[12..0] int status, which is a read and clear register. */
2930b3ec7248SDivya Koppera 	int rc;
2931b3ec7248SDivya Koppera 
2932b3ec7248SDivya Koppera 	rc = phy_read(phydev, LAN8814_INTS);
2933b3ec7248SDivya Koppera 
2934b3ec7248SDivya Koppera 	return (rc < 0) ? rc : 0;
2935b3ec7248SDivya Koppera }
2936b3ec7248SDivya Koppera 
2937b3ec7248SDivya Koppera static int lan8814_config_intr(struct phy_device *phydev)
2938b3ec7248SDivya Koppera {
2939b3ec7248SDivya Koppera 	int err;
2940b3ec7248SDivya Koppera 
2941b3ec7248SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_INTR_CTRL_REG,
2942b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_POLARITY |
2943b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_INTR_ENABLE);
2944b3ec7248SDivya Koppera 
2945b3ec7248SDivya Koppera 	/* enable / disable interrupts */
2946b3ec7248SDivya Koppera 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
2947b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
2948b3ec7248SDivya Koppera 		if (err)
2949b3ec7248SDivya Koppera 			return err;
2950b3ec7248SDivya Koppera 
2951b3ec7248SDivya Koppera 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
2952b3ec7248SDivya Koppera 	} else {
2953b3ec7248SDivya Koppera 		err = phy_write(phydev, LAN8814_INTC, 0);
2954b3ec7248SDivya Koppera 		if (err)
2955b3ec7248SDivya Koppera 			return err;
2956b3ec7248SDivya Koppera 
2957b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
2958b3ec7248SDivya Koppera 	}
2959b3ec7248SDivya Koppera 
2960b3ec7248SDivya Koppera 	return err;
2961b3ec7248SDivya Koppera }
2962b3ec7248SDivya Koppera 
2963ece19502SDivya Koppera static void lan8814_ptp_init(struct phy_device *phydev)
2964ece19502SDivya Koppera {
2965ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
2966ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
2967ece19502SDivya Koppera 	u32 temp;
2968ece19502SDivya Koppera 
296931d00ca4SMichael Walle 	if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) ||
297031d00ca4SMichael Walle 	    !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
297131d00ca4SMichael Walle 		return;
297231d00ca4SMichael Walle 
2973ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, TSU_HARD_RESET, TSU_HARD_RESET_);
2974ece19502SDivya Koppera 
2975ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_TX_MOD);
2976ece19502SDivya Koppera 	temp |= PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
2977ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_MOD, temp);
2978ece19502SDivya Koppera 
2979ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_RX_MOD);
2980ece19502SDivya Koppera 	temp |= PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
2981ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_MOD, temp);
2982ece19502SDivya Koppera 
2983ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_CONFIG, 0);
2984ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_CONFIG, 0);
2985ece19502SDivya Koppera 
2986ece19502SDivya Koppera 	/* Removing default registers configs related to L2 and IP */
2987ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_L2_ADDR_EN, 0);
2988ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_L2_ADDR_EN, 0);
2989ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_IP_ADDR_EN, 0);
2990ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_IP_ADDR_EN, 0);
2991ece19502SDivya Koppera 
2992ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->tx_queue);
2993ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->rx_queue);
2994ece19502SDivya Koppera 	INIT_LIST_HEAD(&ptp_priv->rx_ts_list);
2995ece19502SDivya Koppera 	spin_lock_init(&ptp_priv->rx_ts_lock);
2996ece19502SDivya Koppera 
2997ece19502SDivya Koppera 	ptp_priv->phydev = phydev;
2998ece19502SDivya Koppera 
2999ece19502SDivya Koppera 	ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp;
3000ece19502SDivya Koppera 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
3001ece19502SDivya Koppera 	ptp_priv->mii_ts.hwtstamp = lan8814_hwtstamp;
3002ece19502SDivya Koppera 	ptp_priv->mii_ts.ts_info  = lan8814_ts_info;
3003ece19502SDivya Koppera 
3004ece19502SDivya Koppera 	phydev->mii_ts = &ptp_priv->mii_ts;
3005ece19502SDivya Koppera }
3006ece19502SDivya Koppera 
3007ece19502SDivya Koppera static int lan8814_ptp_probe_once(struct phy_device *phydev)
3008ece19502SDivya Koppera {
3009ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
3010ece19502SDivya Koppera 
301131d00ca4SMichael Walle 	if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) ||
301231d00ca4SMichael Walle 	    !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
301331d00ca4SMichael Walle 		return 0;
301431d00ca4SMichael Walle 
3015ece19502SDivya Koppera 	/* Initialise shared lock for clock*/
3016ece19502SDivya Koppera 	mutex_init(&shared->shared_lock);
3017ece19502SDivya Koppera 
3018ece19502SDivya Koppera 	shared->ptp_clock_info.owner = THIS_MODULE;
3019ece19502SDivya Koppera 	snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name);
3020ece19502SDivya Koppera 	shared->ptp_clock_info.max_adj = 31249999;
3021ece19502SDivya Koppera 	shared->ptp_clock_info.n_alarm = 0;
3022ece19502SDivya Koppera 	shared->ptp_clock_info.n_ext_ts = 0;
3023ece19502SDivya Koppera 	shared->ptp_clock_info.n_pins = 0;
3024ece19502SDivya Koppera 	shared->ptp_clock_info.pps = 0;
3025ece19502SDivya Koppera 	shared->ptp_clock_info.pin_config = NULL;
3026ece19502SDivya Koppera 	shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine;
3027ece19502SDivya Koppera 	shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime;
3028ece19502SDivya Koppera 	shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64;
3029ece19502SDivya Koppera 	shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64;
3030ece19502SDivya Koppera 	shared->ptp_clock_info.getcrosststamp = NULL;
3031ece19502SDivya Koppera 
3032ece19502SDivya Koppera 	shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info,
3033ece19502SDivya Koppera 					       &phydev->mdio.dev);
3034ece19502SDivya Koppera 	if (IS_ERR_OR_NULL(shared->ptp_clock)) {
3035ece19502SDivya Koppera 		phydev_err(phydev, "ptp_clock_register failed %lu\n",
3036ece19502SDivya Koppera 			   PTR_ERR(shared->ptp_clock));
3037ece19502SDivya Koppera 		return -EINVAL;
3038ece19502SDivya Koppera 	}
3039ece19502SDivya Koppera 
3040ece19502SDivya Koppera 	phydev_dbg(phydev, "successfully registered ptp clock\n");
3041ece19502SDivya Koppera 
3042ece19502SDivya Koppera 	shared->phydev = phydev;
3043ece19502SDivya Koppera 
3044ece19502SDivya Koppera 	/* The EP.4 is shared between all the PHYs in the package and also it
3045ece19502SDivya Koppera 	 * can be accessed by any of the PHYs
3046ece19502SDivya Koppera 	 */
3047ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LTC_HARD_RESET, LTC_HARD_RESET_);
3048ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_OPERATING_MODE,
3049ece19502SDivya Koppera 			      PTP_OPERATING_MODE_STANDALONE_);
3050ece19502SDivya Koppera 
3051ece19502SDivya Koppera 	return 0;
3052ece19502SDivya Koppera }
3053ece19502SDivya Koppera 
3054a516b7f7SDivya Koppera static void lan8814_setup_led(struct phy_device *phydev, int val)
3055a516b7f7SDivya Koppera {
3056a516b7f7SDivya Koppera 	int temp;
3057a516b7f7SDivya Koppera 
3058a516b7f7SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, LAN8814_LED_CTRL_1);
3059a516b7f7SDivya Koppera 
3060a516b7f7SDivya Koppera 	if (val)
3061a516b7f7SDivya Koppera 		temp |= LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
3062a516b7f7SDivya Koppera 	else
3063a516b7f7SDivya Koppera 		temp &= ~LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
3064a516b7f7SDivya Koppera 
3065a516b7f7SDivya Koppera 	lanphy_write_page_reg(phydev, 5, LAN8814_LED_CTRL_1, temp);
3066a516b7f7SDivya Koppera }
3067a516b7f7SDivya Koppera 
3068ece19502SDivya Koppera static int lan8814_config_init(struct phy_device *phydev)
3069ece19502SDivya Koppera {
3070a516b7f7SDivya Koppera 	struct kszphy_priv *lan8814 = phydev->priv;
3071ece19502SDivya Koppera 	int val;
3072ece19502SDivya Koppera 
3073ece19502SDivya Koppera 	/* Reset the PHY */
3074ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET);
3075ece19502SDivya Koppera 	val |= LAN8814_QSGMII_SOFT_RESET_BIT;
3076ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET, val);
3077ece19502SDivya Koppera 
3078ece19502SDivya Koppera 	/* Disable ANEG with QSGMII PCS Host side */
3079ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG);
3080ece19502SDivya Koppera 	val &= ~LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA;
3081ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG, val);
3082ece19502SDivya Koppera 
3083ece19502SDivya Koppera 	/* MDI-X setting for swap A,B transmit */
3084ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 2, LAN8814_ALIGN_SWAP);
3085ece19502SDivya Koppera 	val &= ~LAN8814_ALIGN_TX_A_B_SWAP_MASK;
3086ece19502SDivya Koppera 	val |= LAN8814_ALIGN_TX_A_B_SWAP;
3087ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 2, LAN8814_ALIGN_SWAP, val);
3088ece19502SDivya Koppera 
3089a516b7f7SDivya Koppera 	if (lan8814->led_mode >= 0)
3090a516b7f7SDivya Koppera 		lan8814_setup_led(phydev, lan8814->led_mode);
3091a516b7f7SDivya Koppera 
3092ece19502SDivya Koppera 	return 0;
3093ece19502SDivya Koppera }
3094ece19502SDivya Koppera 
30954a4ce822SHoratiu Vultur /* It is expected that there will not be any 'lan8814_take_coma_mode'
30964a4ce822SHoratiu Vultur  * function called in suspend. Because the GPIO line can be shared, so if one of
30974a4ce822SHoratiu Vultur  * the phys goes back in coma mode, then all the other PHYs will go, which is
30984a4ce822SHoratiu Vultur  * wrong.
30994a4ce822SHoratiu Vultur  */
3100738871b0SMichael Walle static int lan8814_release_coma_mode(struct phy_device *phydev)
3101738871b0SMichael Walle {
3102738871b0SMichael Walle 	struct gpio_desc *gpiod;
3103738871b0SMichael Walle 
3104738871b0SMichael Walle 	gpiod = devm_gpiod_get_optional(&phydev->mdio.dev, "coma-mode",
31054a4ce822SHoratiu Vultur 					GPIOD_OUT_HIGH_OPEN_DRAIN |
31064a4ce822SHoratiu Vultur 					GPIOD_FLAGS_BIT_NONEXCLUSIVE);
3107738871b0SMichael Walle 	if (IS_ERR(gpiod))
3108738871b0SMichael Walle 		return PTR_ERR(gpiod);
3109738871b0SMichael Walle 
3110738871b0SMichael Walle 	gpiod_set_consumer_name(gpiod, "LAN8814 coma mode");
3111738871b0SMichael Walle 	gpiod_set_value_cansleep(gpiod, 0);
3112738871b0SMichael Walle 
3113738871b0SMichael Walle 	return 0;
3114738871b0SMichael Walle }
3115738871b0SMichael Walle 
3116ece19502SDivya Koppera static int lan8814_probe(struct phy_device *phydev)
3117ece19502SDivya Koppera {
3118a516b7f7SDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
3119ece19502SDivya Koppera 	struct kszphy_priv *priv;
3120ece19502SDivya Koppera 	u16 addr;
3121ece19502SDivya Koppera 	int err;
3122ece19502SDivya Koppera 
3123ece19502SDivya Koppera 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
3124ece19502SDivya Koppera 	if (!priv)
3125ece19502SDivya Koppera 		return -ENOMEM;
3126ece19502SDivya Koppera 
3127ece19502SDivya Koppera 	phydev->priv = priv;
3128ece19502SDivya Koppera 
3129a516b7f7SDivya Koppera 	priv->type = type;
3130a516b7f7SDivya Koppera 
3131a516b7f7SDivya Koppera 	kszphy_parse_led_mode(phydev);
3132a516b7f7SDivya Koppera 
3133ece19502SDivya Koppera 	/* Strap-in value for PHY address, below register read gives starting
3134ece19502SDivya Koppera 	 * phy address value
3135ece19502SDivya Koppera 	 */
3136ece19502SDivya Koppera 	addr = lanphy_read_page_reg(phydev, 4, 0) & 0x1F;
3137ece19502SDivya Koppera 	devm_phy_package_join(&phydev->mdio.dev, phydev,
3138ece19502SDivya Koppera 			      addr, sizeof(struct lan8814_shared_priv));
3139ece19502SDivya Koppera 
3140ece19502SDivya Koppera 	if (phy_package_init_once(phydev)) {
3141738871b0SMichael Walle 		err = lan8814_release_coma_mode(phydev);
3142738871b0SMichael Walle 		if (err)
3143738871b0SMichael Walle 			return err;
3144738871b0SMichael Walle 
3145ece19502SDivya Koppera 		err = lan8814_ptp_probe_once(phydev);
3146ece19502SDivya Koppera 		if (err)
3147ece19502SDivya Koppera 			return err;
3148ece19502SDivya Koppera 	}
3149ece19502SDivya Koppera 
3150ece19502SDivya Koppera 	lan8814_ptp_init(phydev);
3151ece19502SDivya Koppera 
3152ece19502SDivya Koppera 	return 0;
3153ece19502SDivya Koppera }
3154ece19502SDivya Koppera 
3155d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
3156d5bf9071SChristian Hohnstaedt {
315751f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
3158f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
315951f932c4SChoi, David 	.name		= "Micrel KS8737",
3160dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3161c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
316215f03ffeSFabio Estevam 	.probe		= kszphy_probe,
3163d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
3164c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
316559ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
3166f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3167f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
3168d5bf9071SChristian Hohnstaedt }, {
3169212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
3170212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
31717ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
3172dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3173e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
317463f44b2bSJohan Hovold 	.probe		= kszphy_probe,
3175d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
3176212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
317759ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
31782b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
31792b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
31802b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3181f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3182f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
3183212ea99aSMarek Vasut }, {
3184b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
3185b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
3186b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
3187dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3188e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
318963f44b2bSJohan Hovold 	.probe		= kszphy_probe,
3190d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
3191b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
319259ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
31932b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
31942b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
31952b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3196f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3197f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
3198b818d1a7SHector Palacios }, {
3199510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
3200f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3201510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
3202dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3203e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
3204e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
320577501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
320677501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
320751f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
320859ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
32092b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
32102b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
32112b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
32122641b62dSStefan Agner 	/* No suspend/resume callbacks because of errata DS80000700A,
32132641b62dSStefan Agner 	 * receiver error following software power down.
32142641b62dSStefan Agner 	 */
3215d5bf9071SChristian Hohnstaedt }, {
32164bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
3217f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
32184bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
3219dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3220e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
3221e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
3222e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
32234bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
322459ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
32252b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
32262b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
32272b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3228f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3229f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
32304bd7b512SSergei Shtylyov }, {
3231510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
3232dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3233e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
3234e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
323563f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
323651f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
323759ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
32382b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
32392b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
32402b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
32418b95599cSMarek Vasut 	.match_phy_device = ksz8051_match_phy_device,
3242f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3243f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
3244d5bf9071SChristian Hohnstaedt }, {
3245510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
3246510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
3247ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
3248dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3249e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
3250e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
3251e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
325251f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
325359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
32542b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
32552b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
32562b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3257f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3258f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
3259d5bf9071SChristian Hohnstaedt }, {
32607ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
32617ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
3262f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
326349011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
3264dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3265e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
3266e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
32677a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
3268764d31caSChristian Melki 	.soft_reset	= genphy_soft_reset,
3269f873f112SOleksij Rempel 	.config_aneg	= ksz8081_config_aneg,
3270f873f112SOleksij Rempel 	.read_status	= ksz8081_read_status,
32717ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
327259ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
32732b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
32742b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
32752b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3276836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
3277f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
327849011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
327949011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
32807ab59dc1SDavid J. Choi }, {
32817ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
32827ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
3283f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3284dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
32858e6004dfSFabio Estevam 	.probe		= kszphy_probe,
3286232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
32877ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
328859ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
32898e6004dfSFabio Estevam 	.suspend	= kszphy_suspend,
32908e6004dfSFabio Estevam 	.resume		= kszphy_resume,
32917ab59dc1SDavid J. Choi }, {
3292d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
329348d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
3294d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
3295dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
3296c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
3297bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
3298407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
3299954c3967SSean Cross 	.config_init	= ksz9021_config_init,
3300c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
330159ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
33022b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
33032b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
33042b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3305f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3306f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
3307c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
3308c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
330993272e07SJean-Christophe PLAGNIOL-VILLARD }, {
33107ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
3311f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
33127ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
331358389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
3314c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
3315bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
33163aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
33176e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
33181d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
3319d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
3320c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
332159ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
33222b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
33232b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
33242b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3325f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3326f64f1482SXander Huff 	.resume		= kszphy_resume,
332758389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
332858389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
33297ab59dc1SDavid J. Choi }, {
33301623ad8eSDivya Koppera 	.phy_id		= PHY_ID_LAN8814,
33311623ad8eSDivya Koppera 	.phy_id_mask	= MICREL_PHY_ID_MASK,
33321623ad8eSDivya Koppera 	.name		= "Microchip INDY Gigabit Quad PHY",
333321b688daSDivya Koppera 	.flags          = PHY_POLL_CABLE_TEST,
33347467d716SHoratiu Vultur 	.config_init	= lan8814_config_init,
3335a516b7f7SDivya Koppera 	.driver_data	= &lan8814_type,
3336ece19502SDivya Koppera 	.probe		= lan8814_probe,
33371623ad8eSDivya Koppera 	.soft_reset	= genphy_soft_reset,
3338b814403aSHoratiu Vultur 	.read_status	= ksz9031_read_status,
33391623ad8eSDivya Koppera 	.get_sset_count	= kszphy_get_sset_count,
33401623ad8eSDivya Koppera 	.get_strings	= kszphy_get_strings,
33411623ad8eSDivya Koppera 	.get_stats	= kszphy_get_stats,
33421623ad8eSDivya Koppera 	.suspend	= genphy_suspend,
33431623ad8eSDivya Koppera 	.resume		= kszphy_resume,
3344b3ec7248SDivya Koppera 	.config_intr	= lan8814_config_intr,
3345b3ec7248SDivya Koppera 	.handle_interrupt = lan8814_handle_interrupt,
334621b688daSDivya Koppera 	.cable_test_start	= lan8814_cable_test_start,
334721b688daSDivya Koppera 	.cable_test_get_status	= ksz886x_cable_test_get_status,
33481623ad8eSDivya Koppera }, {
33497c2dcfa2SHoratiu Vultur 	.phy_id		= PHY_ID_LAN8804,
33507c2dcfa2SHoratiu Vultur 	.phy_id_mask	= MICREL_PHY_ID_MASK,
33517c2dcfa2SHoratiu Vultur 	.name		= "Microchip LAN966X Gigabit PHY",
33527c2dcfa2SHoratiu Vultur 	.config_init	= lan8804_config_init,
33537c2dcfa2SHoratiu Vultur 	.driver_data	= &ksz9021_type,
33547c2dcfa2SHoratiu Vultur 	.probe		= kszphy_probe,
33557c2dcfa2SHoratiu Vultur 	.soft_reset	= genphy_soft_reset,
33567c2dcfa2SHoratiu Vultur 	.read_status	= ksz9031_read_status,
33577c2dcfa2SHoratiu Vultur 	.get_sset_count	= kszphy_get_sset_count,
33587c2dcfa2SHoratiu Vultur 	.get_strings	= kszphy_get_strings,
33597c2dcfa2SHoratiu Vultur 	.get_stats	= kszphy_get_stats,
33607c2dcfa2SHoratiu Vultur 	.suspend	= genphy_suspend,
33617c2dcfa2SHoratiu Vultur 	.resume		= kszphy_resume,
3362b324c6e5SHoratiu Vultur 	.config_intr	= lan8804_config_intr,
3363b324c6e5SHoratiu Vultur 	.handle_interrupt = lan8804_handle_interrupt,
33647c2dcfa2SHoratiu Vultur }, {
3365bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
3366bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3367bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
3368dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
336958389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
3370bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
3371bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
3372bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
3373bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
3374b64e6a87SRaju Lakkaraju 	.config_aneg	= ksz9131_config_aneg,
3375b64e6a87SRaju Lakkaraju 	.read_status	= ksz9131_read_status,
337659ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
3377bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
3378bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
3379bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
3380f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3381bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
338258389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
338358389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
3384bff5b4b3SYuiko Oshino }, {
338593272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
3386f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
338793272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
3388dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
338993272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
339093272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
339193272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
33921a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
33931a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
33947ab59dc1SDavid J. Choi }, {
33957ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
3396f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3397ab36a3a2SMarek Vasut 	.name		= "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch",
339821b688daSDivya Koppera 	.driver_data	= &ksz886x_type,
3399dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
340049011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
34017ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
340252939393SOleksij Rempel 	.config_aneg	= ksz886x_config_aneg,
340352939393SOleksij Rempel 	.read_status	= ksz886x_read_status,
34041a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
34051a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
340649011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
340749011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
34089d162ed6SSean Nyekjaer }, {
34091d951ba3SMarek Vasut 	.name		= "Micrel KSZ87XX Switch",
3410dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
34119d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
34128b95599cSMarek Vasut 	.match_phy_device = ksz8795_match_phy_device,
34139d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
34149d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
3415fc3973a1SWoojung Huh }, {
3416fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
3417fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3418fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
3419dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
3420fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
3421db45c76bSArun Ramadoss 	.config_intr	= kszphy_config_intr,
3422db45c76bSArun Ramadoss 	.handle_interrupt = kszphy_handle_interrupt,
3423fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
3424fc3973a1SWoojung Huh 	.resume		= genphy_resume,
3425d5bf9071SChristian Hohnstaedt } };
3426d0507009SDavid J. Choi 
342750fd7150SJohan Hovold module_phy_driver(ksphy_driver);
3428d0507009SDavid J. Choi 
3429d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
3430d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
3431d0507009SDavid J. Choi MODULE_LICENSE("GPL");
343252a60ed2SDavid S. Miller 
3433cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
343448d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
3435f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
3436bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
3437ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
3438f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
3439212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
3440b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
3441f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
3442f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
3443f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
3444f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
3445f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
3446f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
34471623ad8eSDivya Koppera 	{ PHY_ID_LAN8814, MICREL_PHY_ID_MASK },
34487c2dcfa2SHoratiu Vultur 	{ PHY_ID_LAN8804, MICREL_PHY_ID_MASK },
344952a60ed2SDavid S. Miller 	{ }
345052a60ed2SDavid S. Miller };
345152a60ed2SDavid S. Miller 
345252a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
3453