xref: /openbmc/linux/drivers/net/phy/micrel.c (revision d06b88b01fc1e446ae5dd76e06b944a26bc1a245)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
133e9c0700SHoratiu Vultur  *		Giga phys: ksz9021, ksz9031, ksz9131, lan8841, lan8814
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
193e9c0700SHoratiu Vultur  *			 ksz9477, lan8804
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22bcf3440cSOleksij Rempel #include <linux/bitfield.h>
2349011e0cSOleksij Rempel #include <linux/ethtool_netlink.h>
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
291fadee0cSSascha Hauer #include <linux/clk.h>
306110dff7SOleksij Rempel #include <linux/delay.h>
31ece19502SDivya Koppera #include <linux/ptp_clock_kernel.h>
32ece19502SDivya Koppera #include <linux/ptp_clock.h>
33ece19502SDivya Koppera #include <linux/ptp_classify.h>
34ece19502SDivya Koppera #include <linux/net_tstamp.h>
35738871b0SMichael Walle #include <linux/gpio/consumer.h>
36d0507009SDavid J. Choi 
37212ea99aSMarek Vasut /* Operation Mode Strap Override */
38212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
397a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
4000aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
412b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
4200aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
4300aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
44212ea99aSMarek Vasut 
4551f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4651f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4700aee095SJohan Hovold #define KSZPHY_INTCS_JABBER			BIT(15)
4800aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4900aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
5000aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL			BIT(12)
5100aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
5200aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN			BIT(10)
5300aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
5400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP			BIT(8)
5551f932c4SChoi, David #define KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5651f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5759ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS		BIT(2)
5859ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS		BIT(0)
5959ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS			(KSZPHY_INTCS_LINK_DOWN_STATUS |\
6059ca4e58SIoana Ciornei 						 KSZPHY_INTCS_LINK_UP_STATUS)
6151f932c4SChoi, David 
6249011e0cSOleksij Rempel /* LinkMD Control/Status */
6349011e0cSOleksij Rempel #define KSZ8081_LMD				0x1d
6449011e0cSOleksij Rempel #define KSZ8081_LMD_ENABLE_TEST			BIT(15)
6549011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_NORMAL			0
6649011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_OPEN			1
6749011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_SHORT			2
6849011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_FAIL			3
6949011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_MASK			GENMASK(14, 13)
7049011e0cSOleksij Rempel /* Short cable (<10 meter) has been detected by LinkMD */
7149011e0cSOleksij Rempel #define KSZ8081_LMD_SHORT_INDICATOR		BIT(12)
7249011e0cSOleksij Rempel #define KSZ8081_LMD_DELTA_TIME_MASK		GENMASK(8, 0)
7349011e0cSOleksij Rempel 
7458389c00SMarek Vasut #define KSZ9x31_LMD				0x12
7558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_EN			BIT(15)
7658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DIS_TX			BIT(14)
7758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_PAIR(n)			(((n) & 0x3) << 12)
7858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_RESULT		0
7958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_HI		BIT(10)
8058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_LO		BIT(11)
8158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_MASK		GENMASK(11, 10)
8258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_NORMAL		0
8358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_OPEN			1
8458389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_SHORT		2
8558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_FAIL			3
8658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_MASK			GENMASK(9, 8)
8758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_REFLECTED_INVALID	BIT(7)
8858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_SIG_WAIT_TOO_LONG	BIT(6)
8958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK100		BIT(5)
9058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_NLP_FLP		BIT(4)
9158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_LO_PULSE_MASK	GENMASK(3, 2)
9258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_HI_PULSE_MASK	GENMASK(1, 0)
9358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK		GENMASK(7, 0)
9458389c00SMarek Vasut 
9521b688daSDivya Koppera #define KSZPHY_WIRE_PAIR_MASK			0x3
9621b688daSDivya Koppera 
9721b688daSDivya Koppera #define LAN8814_CABLE_DIAG			0x12
9821b688daSDivya Koppera #define LAN8814_CABLE_DIAG_STAT_MASK		GENMASK(9, 8)
9921b688daSDivya Koppera #define LAN8814_CABLE_DIAG_VCT_DATA_MASK	GENMASK(7, 0)
10021b688daSDivya Koppera #define LAN8814_PAIR_BIT_SHIFT			12
10121b688daSDivya Koppera 
10221b688daSDivya Koppera #define LAN8814_WIRE_PAIR_MASK			0xF
10321b688daSDivya Koppera 
104b3ec7248SDivya Koppera /* Lan8814 general Interrupt control/status reg in GPHY specific block. */
105b3ec7248SDivya Koppera #define LAN8814_INTC				0x18
106b3ec7248SDivya Koppera #define LAN8814_INTS				0x1B
107b3ec7248SDivya Koppera 
108b3ec7248SDivya Koppera #define LAN8814_INT_LINK_DOWN			BIT(2)
109b3ec7248SDivya Koppera #define LAN8814_INT_LINK_UP			BIT(0)
110b3ec7248SDivya Koppera #define LAN8814_INT_LINK			(LAN8814_INT_LINK_UP |\
111b3ec7248SDivya Koppera 						 LAN8814_INT_LINK_DOWN)
112b3ec7248SDivya Koppera 
113b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG			0x34
114b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_POLARITY		BIT(1)
115b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_INTR_ENABLE	BIT(0)
116b3ec7248SDivya Koppera 
117ece19502SDivya Koppera /* Represents 1ppm adjustment in 2^32 format with
118ece19502SDivya Koppera  * each nsec contains 4 clock cycles.
119ece19502SDivya Koppera  * The value is calculated as following: (1/1000000)/((2^-32)/4)
120ece19502SDivya Koppera  */
121ece19502SDivya Koppera #define LAN8814_1PPM_FORMAT			17179
122ece19502SDivya Koppera 
123784207bdSHoratiu Vultur #define PTP_RX_VERSION				0x0248
124784207bdSHoratiu Vultur #define PTP_TX_VERSION				0x0288
125784207bdSHoratiu Vultur #define PTP_MAX_VERSION(x)			(((x) & GENMASK(7, 0)) << 8)
126784207bdSHoratiu Vultur #define PTP_MIN_VERSION(x)			((x) & GENMASK(7, 0))
127784207bdSHoratiu Vultur 
128ece19502SDivya Koppera #define PTP_RX_MOD				0x024F
129ece19502SDivya Koppera #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
130ece19502SDivya Koppera #define PTP_RX_TIMESTAMP_EN			0x024D
131ece19502SDivya Koppera #define PTP_TX_TIMESTAMP_EN			0x028D
132ece19502SDivya Koppera 
133ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_SYNC_			BIT(0)
134ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_DREQ_			BIT(1)
135ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDREQ_			BIT(2)
136ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDRES_			BIT(3)
137ece19502SDivya Koppera 
138ece19502SDivya Koppera #define PTP_TX_PARSE_L2_ADDR_EN			0x0284
139ece19502SDivya Koppera #define PTP_RX_PARSE_L2_ADDR_EN			0x0244
140ece19502SDivya Koppera 
141ece19502SDivya Koppera #define PTP_TX_PARSE_IP_ADDR_EN			0x0285
142ece19502SDivya Koppera #define PTP_RX_PARSE_IP_ADDR_EN			0x0245
143ece19502SDivya Koppera #define LTC_HARD_RESET				0x023F
144ece19502SDivya Koppera #define LTC_HARD_RESET_				BIT(0)
145ece19502SDivya Koppera 
146ece19502SDivya Koppera #define TSU_HARD_RESET				0x02C1
147ece19502SDivya Koppera #define TSU_HARD_RESET_				BIT(0)
148ece19502SDivya Koppera 
149ece19502SDivya Koppera #define PTP_CMD_CTL				0x0200
150ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_DISABLE_		BIT(0)
151ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_ENABLE_			BIT(1)
152ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_READ_		BIT(3)
153ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_LOAD_		BIT(4)
154ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_		BIT(5)
155ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_		BIT(6)
156ece19502SDivya Koppera 
157ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_MID			0x0206
158ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_LO			0x0207
159ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_HI			0x0208
160ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_LO			0x0209
161ece19502SDivya Koppera 
162ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_MID			0x022A
163ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_LO			0x022B
164ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_HI			0x022C
165ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_LO			0x022D
166ece19502SDivya Koppera 
167ece19502SDivya Koppera #define PTP_OPERATING_MODE			0x0241
168ece19502SDivya Koppera #define PTP_OPERATING_MODE_STANDALONE_		BIT(0)
169ece19502SDivya Koppera 
170ece19502SDivya Koppera #define PTP_TX_MOD				0x028F
171ece19502SDivya Koppera #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_	BIT(12)
172ece19502SDivya Koppera #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
173ece19502SDivya Koppera 
174ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG			0x0242
175ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
176ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV4_EN_		BIT(1)
177ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV6_EN_		BIT(2)
178ece19502SDivya Koppera 
179ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG			0x0282
180ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
181ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV4_EN_		BIT(1)
182ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV6_EN_		BIT(2)
183ece19502SDivya Koppera 
184ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_HI			0x020C
185ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_LO			0x020D
186ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_DIR_			BIT(15)
187ece19502SDivya Koppera 
188ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_HI			0x0212
189ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_LO			0x0213
190ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_DIR_			BIT(15)
191ece19502SDivya Koppera 
192ece19502SDivya Koppera #define LAN8814_INTR_STS_REG			0x0033
193ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU0_		BIT(0)
194ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU1_		BIT(1)
195ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU2_		BIT(2)
196ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU3_		BIT(3)
197ece19502SDivya Koppera 
198ece19502SDivya Koppera #define PTP_CAP_INFO				0x022A
199ece19502SDivya Koppera #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val)	(((reg_val) & 0x0f00) >> 8)
200ece19502SDivya Koppera #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val)	((reg_val) & 0x000f)
201ece19502SDivya Koppera 
202ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_HI			0x0296
203ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_LO			0x0297
204ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_HI			0x0294
205ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_LO			0x0295
206ece19502SDivya Koppera #define PTP_TX_MSG_HEADER2			0x0299
207ece19502SDivya Koppera 
208ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_HI			0x0256
209ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_LO			0x0257
210ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_HI			0x0254
211ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_LO			0x0255
212ece19502SDivya Koppera #define PTP_RX_MSG_HEADER2			0x0259
213ece19502SDivya Koppera 
214ece19502SDivya Koppera #define PTP_TSU_INT_EN				0x0200
215ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_	BIT(3)
216ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_EN_		BIT(2)
217ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_	BIT(1)
218ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_EN_		BIT(0)
219ece19502SDivya Koppera 
220ece19502SDivya Koppera #define PTP_TSU_INT_STS				0x0201
221ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_	BIT(3)
222ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_EN_		BIT(2)
223ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_	BIT(1)
224ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_EN_		BIT(0)
225ece19502SDivya Koppera 
226a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1			0x0
227a516b7f7SDivya Koppera #define LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_	BIT(6)
228a516b7f7SDivya Koppera 
2295a16778eSJohan Hovold /* PHY Control 1 */
2305a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1			0x1e
231f873f112SOleksij Rempel #define KSZ8081_CTRL1_MDIX_STAT			BIT(4)
2325a16778eSJohan Hovold 
2335a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
2345a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2			0x1f
2355a16778eSJohan Hovold #define MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
23651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
237f873f112SOleksij Rempel #define KSZ8081_CTRL2_HP_MDIX			BIT(15)
238f873f112SOleksij Rempel #define KSZ8081_CTRL2_MDI_MDI_X_SELECT		BIT(14)
239f873f112SOleksij Rempel #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX		BIT(13)
240f873f112SOleksij Rempel #define KSZ8081_CTRL2_FORCE_LINK		BIT(11)
241f873f112SOleksij Rempel #define KSZ8081_CTRL2_POWER_SAVING		BIT(10)
24200aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
24363f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
24451f932c4SChoi, David 
245954c3967SSean Cross /* Write/read to/from extended registers */
246954c3967SSean Cross #define MII_KSZPHY_EXTREG			0x0b
247954c3967SSean Cross #define KSZPHY_EXTREG_WRITE			0x8000
248954c3967SSean Cross 
249954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE			0x0c
250954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ			0x0d
251954c3967SSean Cross 
252954c3967SSean Cross /* Extended registers */
253954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW		0x104
254954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW		0x105
255954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW		0x106
256954c3967SSean Cross 
257954c3967SSean Cross #define PS_TO_REG				200
258ece19502SDivya Koppera #define FIFO_SIZE				8
259954c3967SSean Cross 
260cc755495SHoratiu Vultur /* Delay used to get the second part from the LTC */
261cc755495SHoratiu Vultur #define LAN8841_GET_SEC_LTC_DELAY		(500 * NSEC_PER_MSEC)
262cc755495SHoratiu Vultur 
2632b2427d0SAndrew Lunn struct kszphy_hw_stat {
2642b2427d0SAndrew Lunn 	const char *string;
2652b2427d0SAndrew Lunn 	u8 reg;
2662b2427d0SAndrew Lunn 	u8 bits;
2672b2427d0SAndrew Lunn };
2682b2427d0SAndrew Lunn 
2692b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
2702b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
2712b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
2722b2427d0SAndrew Lunn };
2732b2427d0SAndrew Lunn 
274e6a423a8SJohan Hovold struct kszphy_type {
275e6a423a8SJohan Hovold 	u32 led_mode_reg;
276c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
27721b688daSDivya Koppera 	u16 cable_diag_reg;
27821b688daSDivya Koppera 	unsigned long pair_mask;
279a8f1a19dSHoratiu Vultur 	u16 disable_dll_tx_bit;
280a8f1a19dSHoratiu Vultur 	u16 disable_dll_rx_bit;
281a8f1a19dSHoratiu Vultur 	u16 disable_dll_mask;
2820f95903eSJohan Hovold 	bool has_broadcast_disable;
2832b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
28463f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
285e6a423a8SJohan Hovold };
286e6a423a8SJohan Hovold 
287ece19502SDivya Koppera /* Shared structure between the PHYs of the same package. */
288ece19502SDivya Koppera struct lan8814_shared_priv {
289ece19502SDivya Koppera 	struct phy_device *phydev;
290ece19502SDivya Koppera 	struct ptp_clock *ptp_clock;
291ece19502SDivya Koppera 	struct ptp_clock_info ptp_clock_info;
292ece19502SDivya Koppera 
293ece19502SDivya Koppera 	/* Reference counter to how many ports in the package are enabling the
294ece19502SDivya Koppera 	 * timestamping
295ece19502SDivya Koppera 	 */
296ece19502SDivya Koppera 	u8 ref;
297ece19502SDivya Koppera 
298ece19502SDivya Koppera 	/* Lock for ptp_clock and ref */
299ece19502SDivya Koppera 	struct mutex shared_lock;
300ece19502SDivya Koppera };
301ece19502SDivya Koppera 
302ece19502SDivya Koppera struct lan8814_ptp_rx_ts {
303ece19502SDivya Koppera 	struct list_head list;
304ece19502SDivya Koppera 	u32 seconds;
305ece19502SDivya Koppera 	u32 nsec;
306ece19502SDivya Koppera 	u16 seq_id;
307ece19502SDivya Koppera };
308ece19502SDivya Koppera 
309ece19502SDivya Koppera struct kszphy_ptp_priv {
310ece19502SDivya Koppera 	struct mii_timestamper mii_ts;
311ece19502SDivya Koppera 	struct phy_device *phydev;
312ece19502SDivya Koppera 
313ece19502SDivya Koppera 	struct sk_buff_head tx_queue;
314ece19502SDivya Koppera 	struct sk_buff_head rx_queue;
315ece19502SDivya Koppera 
316ece19502SDivya Koppera 	struct list_head rx_ts_list;
317ece19502SDivya Koppera 	/* Lock for Rx ts fifo */
318ece19502SDivya Koppera 	spinlock_t rx_ts_lock;
319ece19502SDivya Koppera 
320ece19502SDivya Koppera 	int hwts_tx_type;
321ece19502SDivya Koppera 	enum hwtstamp_rx_filters rx_filter;
322ece19502SDivya Koppera 	int layer;
323ece19502SDivya Koppera 	int version;
324cafc3662SHoratiu Vultur 
325cafc3662SHoratiu Vultur 	struct ptp_clock *ptp_clock;
326cafc3662SHoratiu Vultur 	struct ptp_clock_info ptp_clock_info;
327cafc3662SHoratiu Vultur 	/* Lock for ptp_clock */
328cafc3662SHoratiu Vultur 	struct mutex ptp_lock;
329e4ed8ba0SHoratiu Vultur 	struct ptp_pin_desc *pin_config;
330cc755495SHoratiu Vultur 
331cc755495SHoratiu Vultur 	s64 seconds;
332cc755495SHoratiu Vultur 	/* Lock for accessing seconds */
333cc755495SHoratiu Vultur 	spinlock_t seconds_lock;
334ece19502SDivya Koppera };
335ece19502SDivya Koppera 
336e6a423a8SJohan Hovold struct kszphy_priv {
337ece19502SDivya Koppera 	struct kszphy_ptp_priv ptp_priv;
338e6a423a8SJohan Hovold 	const struct kszphy_type *type;
339e7a792e9SJohan Hovold 	int led_mode;
34058389c00SMarek Vasut 	u16 vct_ctrl1000;
34163f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
34263f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
3432b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
344e6a423a8SJohan Hovold };
345e6a423a8SJohan Hovold 
346a516b7f7SDivya Koppera static const struct kszphy_type lan8814_type = {
347a516b7f7SDivya Koppera 	.led_mode_reg		= ~LAN8814_LED_CTRL_1,
34821b688daSDivya Koppera 	.cable_diag_reg		= LAN8814_CABLE_DIAG,
34921b688daSDivya Koppera 	.pair_mask		= LAN8814_WIRE_PAIR_MASK,
35021b688daSDivya Koppera };
35121b688daSDivya Koppera 
35221b688daSDivya Koppera static const struct kszphy_type ksz886x_type = {
35321b688daSDivya Koppera 	.cable_diag_reg		= KSZ8081_LMD,
35421b688daSDivya Koppera 	.pair_mask		= KSZPHY_WIRE_PAIR_MASK,
355a516b7f7SDivya Koppera };
356a516b7f7SDivya Koppera 
357e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
358e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
359d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
3602b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
36163f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
362e6a423a8SJohan Hovold };
363e6a423a8SJohan Hovold 
364e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
365e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
366e6a423a8SJohan Hovold };
367e6a423a8SJohan Hovold 
368e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
369e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3702b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
371e6a423a8SJohan Hovold };
372e6a423a8SJohan Hovold 
373e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
374e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3750f95903eSJohan Hovold 	.has_broadcast_disable	= true,
3762b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
37786dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
378e6a423a8SJohan Hovold };
379e6a423a8SJohan Hovold 
380c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
381c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
382c6f9575cSJohan Hovold };
383c6f9575cSJohan Hovold 
384c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
385c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
386c6f9575cSJohan Hovold };
387c6f9575cSJohan Hovold 
388a8f1a19dSHoratiu Vultur static const struct kszphy_type ksz9131_type = {
389a8f1a19dSHoratiu Vultur 	.interrupt_level_mask	= BIT(14),
390a8f1a19dSHoratiu Vultur 	.disable_dll_tx_bit	= BIT(12),
391a8f1a19dSHoratiu Vultur 	.disable_dll_rx_bit	= BIT(12),
392a8f1a19dSHoratiu Vultur 	.disable_dll_mask	= BIT_MASK(12),
393a8f1a19dSHoratiu Vultur };
394a8f1a19dSHoratiu Vultur 
395a8f1a19dSHoratiu Vultur static const struct kszphy_type lan8841_type = {
396a8f1a19dSHoratiu Vultur 	.disable_dll_tx_bit	= BIT(14),
397a8f1a19dSHoratiu Vultur 	.disable_dll_rx_bit	= BIT(14),
398a8f1a19dSHoratiu Vultur 	.disable_dll_mask	= BIT_MASK(14),
399a136391aSHoratiu Vultur 	.cable_diag_reg		= LAN8814_CABLE_DIAG,
400a136391aSHoratiu Vultur 	.pair_mask		= LAN8814_WIRE_PAIR_MASK,
401a8f1a19dSHoratiu Vultur };
402a8f1a19dSHoratiu Vultur 
403954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
404954c3967SSean Cross 				u32 regnum, u16 val)
405954c3967SSean Cross {
406954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
407954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
408954c3967SSean Cross }
409954c3967SSean Cross 
410954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
411954c3967SSean Cross 				u32 regnum)
412954c3967SSean Cross {
413954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
414954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
415954c3967SSean Cross }
416954c3967SSean Cross 
41751f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
41851f932c4SChoi, David {
41951f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
42051f932c4SChoi, David 	int rc;
42151f932c4SChoi, David 
42251f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
42351f932c4SChoi, David 
42451f932c4SChoi, David 	return (rc < 0) ? rc : 0;
42551f932c4SChoi, David }
42651f932c4SChoi, David 
42751f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
42851f932c4SChoi, David {
429c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
430c0c99d0cSIoana Ciornei 	int temp, err;
431c6f9575cSJohan Hovold 	u16 mask;
432c6f9575cSJohan Hovold 
433c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
434c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
435c6f9575cSJohan Hovold 	else
436c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
43751f932c4SChoi, David 
43851f932c4SChoi, David 	/* set the interrupt pin active low */
43951f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
4405bb8fc0dSJohan Hovold 	if (temp < 0)
4415bb8fc0dSJohan Hovold 		return temp;
442c6f9575cSJohan Hovold 	temp &= ~mask;
44351f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
44451f932c4SChoi, David 
445c6f9575cSJohan Hovold 	/* enable / disable interrupts */
446c0c99d0cSIoana Ciornei 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
447c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
448c0c99d0cSIoana Ciornei 		if (err)
449c0c99d0cSIoana Ciornei 			return err;
45051f932c4SChoi, David 
451a57cc54dSWolfram Sang 		err = phy_write(phydev, MII_KSZPHY_INTCS, KSZPHY_INTCS_ALL);
452c0c99d0cSIoana Ciornei 	} else {
453a57cc54dSWolfram Sang 		err = phy_write(phydev, MII_KSZPHY_INTCS, 0);
454c0c99d0cSIoana Ciornei 		if (err)
455c0c99d0cSIoana Ciornei 			return err;
456c0c99d0cSIoana Ciornei 
457c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
458c0c99d0cSIoana Ciornei 	}
459c0c99d0cSIoana Ciornei 
460c0c99d0cSIoana Ciornei 	return err;
46151f932c4SChoi, David }
462d0507009SDavid J. Choi 
46359ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev)
46459ca4e58SIoana Ciornei {
46559ca4e58SIoana Ciornei 	int irq_status;
46659ca4e58SIoana Ciornei 
46759ca4e58SIoana Ciornei 	irq_status = phy_read(phydev, MII_KSZPHY_INTCS);
46859ca4e58SIoana Ciornei 	if (irq_status < 0) {
46959ca4e58SIoana Ciornei 		phy_error(phydev);
47059ca4e58SIoana Ciornei 		return IRQ_NONE;
47159ca4e58SIoana Ciornei 	}
47259ca4e58SIoana Ciornei 
473fff4c746SOleksij Rempel 	if (!(irq_status & KSZPHY_INTCS_STATUS))
47459ca4e58SIoana Ciornei 		return IRQ_NONE;
47559ca4e58SIoana Ciornei 
47659ca4e58SIoana Ciornei 	phy_trigger_machine(phydev);
47759ca4e58SIoana Ciornei 
47859ca4e58SIoana Ciornei 	return IRQ_HANDLED;
47959ca4e58SIoana Ciornei }
48059ca4e58SIoana Ciornei 
48163f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
48263f44b2bSJohan Hovold {
48363f44b2bSJohan Hovold 	int ctrl;
48463f44b2bSJohan Hovold 
48563f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
48663f44b2bSJohan Hovold 	if (ctrl < 0)
48763f44b2bSJohan Hovold 		return ctrl;
48863f44b2bSJohan Hovold 
48963f44b2bSJohan Hovold 	if (val)
49063f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
49163f44b2bSJohan Hovold 	else
49263f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
49363f44b2bSJohan Hovold 
49463f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
49563f44b2bSJohan Hovold }
49663f44b2bSJohan Hovold 
497e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
49820d8435aSBen Dooks {
4995a16778eSJohan Hovold 	int rc, temp, shift;
5008620546cSJohan Hovold 
5015a16778eSJohan Hovold 	switch (reg) {
5025a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
5035a16778eSJohan Hovold 		shift = 14;
5045a16778eSJohan Hovold 		break;
5055a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
5065a16778eSJohan Hovold 		shift = 4;
5075a16778eSJohan Hovold 		break;
5085a16778eSJohan Hovold 	default:
5095a16778eSJohan Hovold 		return -EINVAL;
5105a16778eSJohan Hovold 	}
5115a16778eSJohan Hovold 
51220d8435aSBen Dooks 	temp = phy_read(phydev, reg);
513b7035860SJohan Hovold 	if (temp < 0) {
514b7035860SJohan Hovold 		rc = temp;
515b7035860SJohan Hovold 		goto out;
516b7035860SJohan Hovold 	}
51720d8435aSBen Dooks 
51828bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
51920d8435aSBen Dooks 	temp |= val << shift;
52020d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
521b7035860SJohan Hovold out:
522b7035860SJohan Hovold 	if (rc < 0)
52372ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
52420d8435aSBen Dooks 
525b7035860SJohan Hovold 	return rc;
52620d8435aSBen Dooks }
52720d8435aSBen Dooks 
528bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
529bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
530bde15129SJohan Hovold  */
531bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
532bde15129SJohan Hovold {
533bde15129SJohan Hovold 	int ret;
534bde15129SJohan Hovold 
535bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
536bde15129SJohan Hovold 	if (ret < 0)
537bde15129SJohan Hovold 		goto out;
538bde15129SJohan Hovold 
539bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
540bde15129SJohan Hovold out:
541bde15129SJohan Hovold 	if (ret)
54272ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
543bde15129SJohan Hovold 
544bde15129SJohan Hovold 	return ret;
545bde15129SJohan Hovold }
546bde15129SJohan Hovold 
5472b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
5482b0ba96cSSylvain Rochet {
5492b0ba96cSSylvain Rochet 	int ret;
5502b0ba96cSSylvain Rochet 
5512b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
5522b0ba96cSSylvain Rochet 	if (ret < 0)
5532b0ba96cSSylvain Rochet 		goto out;
5542b0ba96cSSylvain Rochet 
5552b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
5562b0ba96cSSylvain Rochet 		return 0;
5572b0ba96cSSylvain Rochet 
5582b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
5592b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
5602b0ba96cSSylvain Rochet out:
5612b0ba96cSSylvain Rochet 	if (ret)
56272ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
5632b0ba96cSSylvain Rochet 
5642b0ba96cSSylvain Rochet 	return ret;
5652b0ba96cSSylvain Rochet }
5662b0ba96cSSylvain Rochet 
56779e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
56879e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
56979e498a9SLeonard Crestez {
57079e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
57179e498a9SLeonard Crestez 	int ret;
57279e498a9SLeonard Crestez 
57379e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
57479e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
57579e498a9SLeonard Crestez 		if (ret) {
57679e498a9SLeonard Crestez 			phydev_err(phydev,
57779e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
57879e498a9SLeonard Crestez 			return ret;
57979e498a9SLeonard Crestez 		}
58079e498a9SLeonard Crestez 	}
58179e498a9SLeonard Crestez 
582f2ef6f75SFabio Estevam 	if (priv->type && priv->led_mode >= 0)
58379e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
58479e498a9SLeonard Crestez 
58579e498a9SLeonard Crestez 	return 0;
58679e498a9SLeonard Crestez }
58779e498a9SLeonard Crestez 
588d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
589d0507009SDavid J. Choi {
590e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
591e6a423a8SJohan Hovold 	const struct kszphy_type *type;
592d0507009SDavid J. Choi 
593e6a423a8SJohan Hovold 	if (!priv)
594e6a423a8SJohan Hovold 		return 0;
595e6a423a8SJohan Hovold 
596e6a423a8SJohan Hovold 	type = priv->type;
597e6a423a8SJohan Hovold 
598f2ef6f75SFabio Estevam 	if (type && type->has_broadcast_disable)
5990f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
6000f95903eSJohan Hovold 
601f2ef6f75SFabio Estevam 	if (type && type->has_nand_tree_disable)
6022b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
6032b0ba96cSSylvain Rochet 
60479e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
60520d8435aSBen Dooks }
60620d8435aSBen Dooks 
6074217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev)
6084217a64eSMichael Walle {
6094217a64eSMichael Walle 	struct device_node *of_node = phydev->mdio.dev.of_node;
6104217a64eSMichael Walle 
6114217a64eSMichael Walle 	return of_property_read_bool(of_node, "micrel,fiber-mode");
6124217a64eSMichael Walle }
6134217a64eSMichael Walle 
61477501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
61577501a79SPhilipp Zabel {
6163c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
6173c1bcc86SAndrew Lunn 
61877501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
6194217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev)) {
62077501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
6213c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
6223c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
6233c1bcc86SAndrew Lunn 
6243c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
6253c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
6263c1bcc86SAndrew Lunn 				 phydev->supported);
6273c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
6283c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
6293c1bcc86SAndrew Lunn 				 phydev->advertising);
63077501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
63177501a79SPhilipp Zabel 	}
63277501a79SPhilipp Zabel 
63377501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
63477501a79SPhilipp Zabel }
63577501a79SPhilipp Zabel 
63677501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
63777501a79SPhilipp Zabel {
63877501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
63977501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
64077501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
64177501a79SPhilipp Zabel 		return 0;
64277501a79SPhilipp Zabel 	}
64377501a79SPhilipp Zabel 
64477501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
64577501a79SPhilipp Zabel }
64677501a79SPhilipp Zabel 
6478b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
648a5e63c7dSSteve Bennett 					    const bool ksz_8051)
6498b95599cSMarek Vasut {
6508b95599cSMarek Vasut 	int ret;
6518b95599cSMarek Vasut 
6524b159f50SRussell King 	if (!phy_id_compare(phydev->phy_id, PHY_ID_KSZ8051, MICREL_PHY_ID_MASK))
6538b95599cSMarek Vasut 		return 0;
6548b95599cSMarek Vasut 
6558b95599cSMarek Vasut 	ret = phy_read(phydev, MII_BMSR);
6568b95599cSMarek Vasut 	if (ret < 0)
6578b95599cSMarek Vasut 		return ret;
6588b95599cSMarek Vasut 
6598b95599cSMarek Vasut 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
6608b95599cSMarek Vasut 	 * exact PHY ID. However, they can be told apart by the extended
6618b95599cSMarek Vasut 	 * capability registers presence. The KSZ8051 PHY has them while
6628b95599cSMarek Vasut 	 * the switch does not.
6638b95599cSMarek Vasut 	 */
6648b95599cSMarek Vasut 	ret &= BMSR_ERCAP;
665a5e63c7dSSteve Bennett 	if (ksz_8051)
6668b95599cSMarek Vasut 		return ret;
6678b95599cSMarek Vasut 	else
6688b95599cSMarek Vasut 		return !ret;
6698b95599cSMarek Vasut }
6708b95599cSMarek Vasut 
6718b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev)
6728b95599cSMarek Vasut {
673a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, true);
6748b95599cSMarek Vasut }
6758b95599cSMarek Vasut 
6767a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
6777a1d8390SAntoine Tenart {
6787a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
6797a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
6807a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
6817a1d8390SAntoine Tenart 	 * manually writing a 0.
6827a1d8390SAntoine Tenart 	 */
6837a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
6847a1d8390SAntoine Tenart 
6857a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
6867a1d8390SAntoine Tenart }
6877a1d8390SAntoine Tenart 
688f873f112SOleksij Rempel static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl)
689f873f112SOleksij Rempel {
690f873f112SOleksij Rempel 	u16 val;
691f873f112SOleksij Rempel 
692f873f112SOleksij Rempel 	switch (ctrl) {
693f873f112SOleksij Rempel 	case ETH_TP_MDI:
694f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX;
695f873f112SOleksij Rempel 		break;
696f873f112SOleksij Rempel 	case ETH_TP_MDI_X:
697f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX |
698f873f112SOleksij Rempel 			KSZ8081_CTRL2_MDI_MDI_X_SELECT;
699f873f112SOleksij Rempel 		break;
700f873f112SOleksij Rempel 	case ETH_TP_MDI_AUTO:
701f873f112SOleksij Rempel 		val = 0;
702f873f112SOleksij Rempel 		break;
703f873f112SOleksij Rempel 	default:
704f873f112SOleksij Rempel 		return 0;
705f873f112SOleksij Rempel 	}
706f873f112SOleksij Rempel 
707f873f112SOleksij Rempel 	return phy_modify(phydev, MII_KSZPHY_CTRL_2,
708f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX |
709f873f112SOleksij Rempel 			  KSZ8081_CTRL2_MDI_MDI_X_SELECT |
710f873f112SOleksij Rempel 			  KSZ8081_CTRL2_DISABLE_AUTO_MDIX,
711f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX | val);
712f873f112SOleksij Rempel }
713f873f112SOleksij Rempel 
714f873f112SOleksij Rempel static int ksz8081_config_aneg(struct phy_device *phydev)
715f873f112SOleksij Rempel {
716f873f112SOleksij Rempel 	int ret;
717f873f112SOleksij Rempel 
718f873f112SOleksij Rempel 	ret = genphy_config_aneg(phydev);
719f873f112SOleksij Rempel 	if (ret)
720f873f112SOleksij Rempel 		return ret;
721f873f112SOleksij Rempel 
722f873f112SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
723f873f112SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
724f873f112SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
725f873f112SOleksij Rempel 	 */
726f873f112SOleksij Rempel 	return ksz8081_config_mdix(phydev, phydev->mdix_ctrl);
727f873f112SOleksij Rempel }
728f873f112SOleksij Rempel 
729f873f112SOleksij Rempel static int ksz8081_mdix_update(struct phy_device *phydev)
730f873f112SOleksij Rempel {
731f873f112SOleksij Rempel 	int ret;
732f873f112SOleksij Rempel 
733f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_2);
734f873f112SOleksij Rempel 	if (ret < 0)
735f873f112SOleksij Rempel 		return ret;
736f873f112SOleksij Rempel 
737f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) {
738f873f112SOleksij Rempel 		if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT)
739f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
740f873f112SOleksij Rempel 		else
741f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
742f873f112SOleksij Rempel 	} else {
743f873f112SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
744f873f112SOleksij Rempel 	}
745f873f112SOleksij Rempel 
746f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_1);
747f873f112SOleksij Rempel 	if (ret < 0)
748f873f112SOleksij Rempel 		return ret;
749f873f112SOleksij Rempel 
750f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL1_MDIX_STAT)
751f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
752f873f112SOleksij Rempel 	else
753f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
754f873f112SOleksij Rempel 
755f873f112SOleksij Rempel 	return 0;
756f873f112SOleksij Rempel }
757f873f112SOleksij Rempel 
758f873f112SOleksij Rempel static int ksz8081_read_status(struct phy_device *phydev)
759f873f112SOleksij Rempel {
760f873f112SOleksij Rempel 	int ret;
761f873f112SOleksij Rempel 
762f873f112SOleksij Rempel 	ret = ksz8081_mdix_update(phydev);
763f873f112SOleksij Rempel 	if (ret < 0)
764f873f112SOleksij Rempel 		return ret;
765f873f112SOleksij Rempel 
766f873f112SOleksij Rempel 	return genphy_read_status(phydev);
767f873f112SOleksij Rempel }
768f873f112SOleksij Rempel 
769232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
770232ba3a5SRajasingh Thavamani {
771232ba3a5SRajasingh Thavamani 	int ret;
772232ba3a5SRajasingh Thavamani 
773232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
774232ba3a5SRajasingh Thavamani 	if (ret)
775232ba3a5SRajasingh Thavamani 		return ret;
776232ba3a5SRajasingh Thavamani 
777232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
778232ba3a5SRajasingh Thavamani }
779232ba3a5SRajasingh Thavamani 
7808b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev)
7818b95599cSMarek Vasut {
782a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, false);
7838b95599cSMarek Vasut }
7848b95599cSMarek Vasut 
785954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
7863c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
7873c9a9f7fSJaeden Amero 				       u16 reg,
7883c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
7893c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
790954c3967SSean Cross {
791954c3967SSean Cross 	int val1 = -1;
792954c3967SSean Cross 	int val2 = -2;
793954c3967SSean Cross 	int val3 = -3;
794954c3967SSean Cross 	int val4 = -4;
795954c3967SSean Cross 	int newval;
796954c3967SSean Cross 	int matches = 0;
797954c3967SSean Cross 
798954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
799954c3967SSean Cross 		matches++;
800954c3967SSean Cross 
801954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
802954c3967SSean Cross 		matches++;
803954c3967SSean Cross 
804954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
805954c3967SSean Cross 		matches++;
806954c3967SSean Cross 
807954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
808954c3967SSean Cross 		matches++;
809954c3967SSean Cross 
810954c3967SSean Cross 	if (!matches)
811954c3967SSean Cross 		return 0;
812954c3967SSean Cross 
813954c3967SSean Cross 	if (matches < 4)
814954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
815954c3967SSean Cross 	else
816954c3967SSean Cross 		newval = 0;
817954c3967SSean Cross 
818954c3967SSean Cross 	if (val1 != -1)
819954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
820954c3967SSean Cross 
8216a119745SHubert Chaumette 	if (val2 != -2)
822954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
823954c3967SSean Cross 
8246a119745SHubert Chaumette 	if (val3 != -3)
825954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
826954c3967SSean Cross 
8276a119745SHubert Chaumette 	if (val4 != -4)
828954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
829954c3967SSean Cross 
830954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
831954c3967SSean Cross }
832954c3967SSean Cross 
833954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
834954c3967SSean Cross {
835ce4f8afdSColin Ian King 	const struct device_node *of_node;
836651df218SAndrew Lunn 	const struct device *dev_walker;
837954c3967SSean Cross 
838651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
839651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
840651df218SAndrew Lunn 	 * find a device with an OF node.
841651df218SAndrew Lunn 	 */
842e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
843651df218SAndrew Lunn 	do {
844651df218SAndrew Lunn 		of_node = dev_walker->of_node;
845651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
846651df218SAndrew Lunn 
847651df218SAndrew Lunn 	} while (!of_node && dev_walker);
848954c3967SSean Cross 
849954c3967SSean Cross 	if (of_node) {
850954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
851954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
852954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
853954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
854954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
855954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
856954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
857954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
858954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
859954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
860954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
861954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
862954c3967SSean Cross 	}
863954c3967SSean Cross 	return 0;
864954c3967SSean Cross }
865954c3967SSean Cross 
8666e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
8676e4b8273SHubert Chaumette 
8686e4b8273SHubert Chaumette /* Extended registers */
8696270e1aeSJaeden Amero /* MMD Address 0x0 */
8706270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
8716270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
8726270e1aeSJaeden Amero 
873ae6c97bbSJaeden Amero /* MMD Address 0x2 */
8746e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
875bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M		GENMASK(7, 4)
876bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M		GENMASK(3, 0)
877bcf3440cSOleksij Rempel 
8786e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
879bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3		GENMASK(15, 12)
880bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2		GENMASK(11, 8)
881bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1		GENMASK(7, 4)
882bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0		GENMASK(3, 0)
883bcf3440cSOleksij Rempel 
8846e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
885bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3		GENMASK(15, 12)
886bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2		GENMASK(11, 8)
887bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1		GENMASK(7, 4)
888bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0		GENMASK(3, 0)
889bcf3440cSOleksij Rempel 
8906e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
891bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK		GENMASK(9, 5)
892bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK		GENMASK(4, 0)
893bcf3440cSOleksij Rempel 
894bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To
895bcf3440cSOleksij Rempel  * provide different RGMII options we need to configure delay offset
896bcf3440cSOleksij Rempel  * for each pad relative to build in delay.
897bcf3440cSOleksij Rempel  */
898bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of
899bcf3440cSOleksij Rempel  * 1.80ns
900bcf3440cSOleksij Rempel  */
901bcf3440cSOleksij Rempel #define RX_ID				0x7
902bcf3440cSOleksij Rempel #define RX_CLK_ID			0x19
903bcf3440cSOleksij Rempel 
904bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the
905bcf3440cSOleksij Rempel  * internal 1.2ns delay.
906bcf3440cSOleksij Rempel  */
907bcf3440cSOleksij Rempel #define RX_ND				0xc
908bcf3440cSOleksij Rempel #define RX_CLK_ND			0x0
909bcf3440cSOleksij Rempel 
910bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
911bcf3440cSOleksij Rempel #define TX_ID				0x0
912bcf3440cSOleksij Rempel #define TX_CLK_ID			0x1f
913bcf3440cSOleksij Rempel 
914bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns
915bcf3440cSOleksij Rempel  * dealy
916bcf3440cSOleksij Rempel  */
917bcf3440cSOleksij Rempel #define TX_ND				0x7
918bcf3440cSOleksij Rempel #define TX_CLK_ND			0xf
9196e4b8273SHubert Chaumette 
920af70c1f9SMike Looijmans /* MMD Address 0x1C */
921af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
922af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
923af70c1f9SMike Looijmans 
9246e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
9253c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
9266e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
927bcf3440cSOleksij Rempel 				       const char *field[], u8 numfields,
928bcf3440cSOleksij Rempel 				       bool *update)
9296e4b8273SHubert Chaumette {
9306e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
9316e4b8273SHubert Chaumette 	int matches = 0;
9326e4b8273SHubert Chaumette 	u16 mask;
9336e4b8273SHubert Chaumette 	u16 maxval;
9346e4b8273SHubert Chaumette 	u16 newval;
9356e4b8273SHubert Chaumette 	int i;
9366e4b8273SHubert Chaumette 
9376e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
9386e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
9396e4b8273SHubert Chaumette 			matches++;
9406e4b8273SHubert Chaumette 
9416e4b8273SHubert Chaumette 	if (!matches)
9426e4b8273SHubert Chaumette 		return 0;
9436e4b8273SHubert Chaumette 
944bcf3440cSOleksij Rempel 	*update |= true;
945bcf3440cSOleksij Rempel 
9466e4b8273SHubert Chaumette 	if (matches < numfields)
9479b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
9486e4b8273SHubert Chaumette 	else
9496e4b8273SHubert Chaumette 		newval = 0;
9506e4b8273SHubert Chaumette 
9516e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
9526e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
9536e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
9546e4b8273SHubert Chaumette 			mask = 0xffff;
9556e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
9566e4b8273SHubert Chaumette 			newval = (newval & mask) |
9576e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
9586e4b8273SHubert Chaumette 					<< (field_sz * i));
9596e4b8273SHubert Chaumette 		}
9606e4b8273SHubert Chaumette 
9619b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
9626e4b8273SHubert Chaumette }
9636e4b8273SHubert Chaumette 
964a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
9656270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
9666270e1aeSJaeden Amero {
9676270e1aeSJaeden Amero 	int result;
9686270e1aeSJaeden Amero 
9699b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
9709b420effSHeiner Kallweit 			       0x0006);
971a0da456bSMax Uvarov 	if (result)
972a0da456bSMax Uvarov 		return result;
973a0da456bSMax Uvarov 
9749b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
9759b420effSHeiner Kallweit 			       0x1A80);
9766270e1aeSJaeden Amero 	if (result)
9776270e1aeSJaeden Amero 		return result;
9786270e1aeSJaeden Amero 
9796270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
9806270e1aeSJaeden Amero }
9816270e1aeSJaeden Amero 
982af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
983af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
984af70c1f9SMike Looijmans {
985af70c1f9SMike Looijmans 	int reg;
986af70c1f9SMike Looijmans 
9879b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
988af70c1f9SMike Looijmans 	if (reg < 0)
989af70c1f9SMike Looijmans 		return reg;
9909b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
991af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
992af70c1f9SMike Looijmans }
993af70c1f9SMike Looijmans 
994bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev)
995bcf3440cSOleksij Rempel {
996bcf3440cSOleksij Rempel 	u16 rx, tx, rx_clk, tx_clk;
997bcf3440cSOleksij Rempel 	int ret;
998bcf3440cSOleksij Rempel 
999bcf3440cSOleksij Rempel 	switch (phydev->interface) {
1000bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII:
1001bcf3440cSOleksij Rempel 		tx = TX_ND;
1002bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
1003bcf3440cSOleksij Rempel 		rx = RX_ND;
1004bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
1005bcf3440cSOleksij Rempel 		break;
1006bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_ID:
1007bcf3440cSOleksij Rempel 		tx = TX_ID;
1008bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
1009bcf3440cSOleksij Rempel 		rx = RX_ID;
1010bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
1011bcf3440cSOleksij Rempel 		break;
1012bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_RXID:
1013bcf3440cSOleksij Rempel 		tx = TX_ND;
1014bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
1015bcf3440cSOleksij Rempel 		rx = RX_ID;
1016bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
1017bcf3440cSOleksij Rempel 		break;
1018bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_TXID:
1019bcf3440cSOleksij Rempel 		tx = TX_ID;
1020bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
1021bcf3440cSOleksij Rempel 		rx = RX_ND;
1022bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
1023bcf3440cSOleksij Rempel 		break;
1024bcf3440cSOleksij Rempel 	default:
1025bcf3440cSOleksij Rempel 		return 0;
1026bcf3440cSOleksij Rempel 	}
1027bcf3440cSOleksij Rempel 
1028bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW,
1029bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
1030bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
1031bcf3440cSOleksij Rempel 	if (ret < 0)
1032bcf3440cSOleksij Rempel 		return ret;
1033bcf3440cSOleksij Rempel 
1034bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
1035bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
1036bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
1037bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
1038bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
1039bcf3440cSOleksij Rempel 	if (ret < 0)
1040bcf3440cSOleksij Rempel 		return ret;
1041bcf3440cSOleksij Rempel 
1042bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
1043bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
1044bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
1045bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
1046bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
1047bcf3440cSOleksij Rempel 	if (ret < 0)
1048bcf3440cSOleksij Rempel 		return ret;
1049bcf3440cSOleksij Rempel 
1050bcf3440cSOleksij Rempel 	return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW,
1051bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
1052bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
1053bcf3440cSOleksij Rempel }
1054bcf3440cSOleksij Rempel 
10556e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
10566e4b8273SHubert Chaumette {
1057ce4f8afdSColin Ian King 	const struct device_node *of_node;
10583c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
10593c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
10606e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
10616e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
10626e4b8273SHubert Chaumette 	};
10633c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
10646e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
10656e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
10666e4b8273SHubert Chaumette 	};
10673c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
1068b4c19f71SRoosen Henri 	const struct device *dev_walker;
1069af70c1f9SMike Looijmans 	int result;
1070af70c1f9SMike Looijmans 
1071af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
1072af70c1f9SMike Looijmans 	if (result < 0)
1073af70c1f9SMike Looijmans 		return result;
10746e4b8273SHubert Chaumette 
1075b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
1076b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
1077b4c19f71SRoosen Henri 	 * find a device with an OF node.
1078b4c19f71SRoosen Henri 	 */
10799d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
1080b4c19f71SRoosen Henri 	do {
1081b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
1082b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
1083b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
10846e4b8273SHubert Chaumette 
10856e4b8273SHubert Chaumette 	if (of_node) {
1086bcf3440cSOleksij Rempel 		bool update = false;
1087bcf3440cSOleksij Rempel 
1088bcf3440cSOleksij Rempel 		if (phy_interface_is_rgmii(phydev)) {
1089bcf3440cSOleksij Rempel 			result = ksz9031_config_rgmii_delay(phydev);
1090bcf3440cSOleksij Rempel 			if (result < 0)
1091bcf3440cSOleksij Rempel 				return result;
1092bcf3440cSOleksij Rempel 		}
1093bcf3440cSOleksij Rempel 
10946e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10956e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1096bcf3440cSOleksij Rempel 				clk_skews, 2, &update);
10976e4b8273SHubert Chaumette 
10986e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10996e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1100bcf3440cSOleksij Rempel 				control_skews, 2, &update);
11016e4b8273SHubert Chaumette 
11026e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
11036e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1104bcf3440cSOleksij Rempel 				rx_data_skews, 4, &update);
11056e4b8273SHubert Chaumette 
11066e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
11076e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1108bcf3440cSOleksij Rempel 				tx_data_skews, 4, &update);
1109bcf3440cSOleksij Rempel 
111067ca5159SMatthias Schiffer 		if (update && !phy_interface_is_rgmii(phydev))
1111bcf3440cSOleksij Rempel 			phydev_warn(phydev,
111267ca5159SMatthias Schiffer 				    "*-skew-ps values should be used only with RGMII PHY modes\n");
1113e1b505a6SMarkus Niebel 
1114e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
1115e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
1116e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
1117e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
1118e1b505a6SMarkus Niebel 		 *
1119e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
1120e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
1121e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
1122e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
1123e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
1124e1b505a6SMarkus Niebel 		 *
1125e1b505a6SMarkus Niebel 		 * Workaround:
1126e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
1127e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
1128e1b505a6SMarkus Niebel 		 */
1129e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
1130e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
1131e1b505a6SMarkus Niebel 			if (result < 0)
1132e1b505a6SMarkus Niebel 				goto err_force_master;
1133e1b505a6SMarkus Niebel 
1134e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
1135e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
1136e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
1137e1b505a6SMarkus Niebel 			if (result < 0)
1138e1b505a6SMarkus Niebel 				goto err_force_master;
1139e1b505a6SMarkus Niebel 		}
11406e4b8273SHubert Chaumette 	}
11416270e1aeSJaeden Amero 
11426270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
1143e1b505a6SMarkus Niebel 
1144e1b505a6SMarkus Niebel err_force_master:
1145e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
1146e1b505a6SMarkus Niebel 	return result;
11476e4b8273SHubert Chaumette }
11486e4b8273SHubert Chaumette 
1149bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
1150bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
1151bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
1152bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
1153bff5b4b3SYuiko Oshino 
1154bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
1155bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
1156bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
1157bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
1158bff5b4b3SYuiko Oshino {
1159bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
1160bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
1161bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
1162bff5b4b3SYuiko Oshino 	int matches = 0;
1163bff5b4b3SYuiko Oshino 	u16 maxval;
1164bff5b4b3SYuiko Oshino 	u16 newval;
1165bff5b4b3SYuiko Oshino 	u16 mask;
1166bff5b4b3SYuiko Oshino 	int i;
1167bff5b4b3SYuiko Oshino 
1168bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
1169bff5b4b3SYuiko Oshino 	if (field_sz == 5)
1170bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
1171bff5b4b3SYuiko Oshino 	else
1172bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
1173bff5b4b3SYuiko Oshino 
1174bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1175bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
1176bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
1177bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
1178bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
1179bff5b4b3SYuiko Oshino 				skewval = skewmax;
1180bff5b4b3SYuiko Oshino 
1181bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
1182bff5b4b3SYuiko Oshino 			matches++;
1183bff5b4b3SYuiko Oshino 		}
1184bff5b4b3SYuiko Oshino 
1185bff5b4b3SYuiko Oshino 	if (!matches)
1186bff5b4b3SYuiko Oshino 		return 0;
1187bff5b4b3SYuiko Oshino 
1188bff5b4b3SYuiko Oshino 	if (matches < numfields)
11899b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
1190bff5b4b3SYuiko Oshino 	else
1191bff5b4b3SYuiko Oshino 		newval = 0;
1192bff5b4b3SYuiko Oshino 
1193bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
1194bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1195bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
1196bff5b4b3SYuiko Oshino 			mask = 0xffff;
1197bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
1198bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
1199bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
1200bff5b4b3SYuiko Oshino 					<< (field_sz * i));
1201bff5b4b3SYuiko Oshino 		}
1202bff5b4b3SYuiko Oshino 
12039b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
1204bff5b4b3SYuiko Oshino }
1205bff5b4b3SYuiko Oshino 
1206bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG	2
1207bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL		76
1208bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL		77
1209bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY	0
1210bd734a74SPhilippe Schenker 
1211bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
1212bd734a74SPhilippe Schenker {
1213a8f1a19dSHoratiu Vultur 	const struct kszphy_type *type = phydev->drv->driver_data;
1214bd734a74SPhilippe Schenker 	u16 rxcdll_val, txcdll_val;
1215bd734a74SPhilippe Schenker 	int ret;
1216bd734a74SPhilippe Schenker 
1217bd734a74SPhilippe Schenker 	switch (phydev->interface) {
1218bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII:
1219a8f1a19dSHoratiu Vultur 		rxcdll_val = type->disable_dll_rx_bit;
1220a8f1a19dSHoratiu Vultur 		txcdll_val = type->disable_dll_tx_bit;
1221bd734a74SPhilippe Schenker 		break;
1222bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_ID:
1223bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1224bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1225bd734a74SPhilippe Schenker 		break;
1226bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_RXID:
1227bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1228a8f1a19dSHoratiu Vultur 		txcdll_val = type->disable_dll_tx_bit;
1229bd734a74SPhilippe Schenker 		break;
1230bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_TXID:
1231a8f1a19dSHoratiu Vultur 		rxcdll_val = type->disable_dll_rx_bit;
1232bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1233bd734a74SPhilippe Schenker 		break;
1234bd734a74SPhilippe Schenker 	default:
1235bd734a74SPhilippe Schenker 		return 0;
1236bd734a74SPhilippe Schenker 	}
1237bd734a74SPhilippe Schenker 
1238bd734a74SPhilippe Schenker 	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1239a8f1a19dSHoratiu Vultur 			     KSZ9131RN_RXC_DLL_CTRL, type->disable_dll_mask,
1240bd734a74SPhilippe Schenker 			     rxcdll_val);
1241bd734a74SPhilippe Schenker 	if (ret < 0)
1242bd734a74SPhilippe Schenker 		return ret;
1243bd734a74SPhilippe Schenker 
1244bd734a74SPhilippe Schenker 	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1245a8f1a19dSHoratiu Vultur 			      KSZ9131RN_TXC_DLL_CTRL, type->disable_dll_mask,
1246bd734a74SPhilippe Schenker 			      txcdll_val);
1247bd734a74SPhilippe Schenker }
1248bd734a74SPhilippe Schenker 
12490316c7e6SFrancesco Dolcini /* Silicon Errata DS80000693B
12500316c7e6SFrancesco Dolcini  *
12510316c7e6SFrancesco Dolcini  * When LEDs are configured in Individual Mode, LED1 is ON in a no-link
12520316c7e6SFrancesco Dolcini  * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves
12530316c7e6SFrancesco Dolcini  * according to the datasheet (off if there is no link).
12540316c7e6SFrancesco Dolcini  */
12550316c7e6SFrancesco Dolcini static int ksz9131_led_errata(struct phy_device *phydev)
12560316c7e6SFrancesco Dolcini {
12570316c7e6SFrancesco Dolcini 	int reg;
12580316c7e6SFrancesco Dolcini 
12590316c7e6SFrancesco Dolcini 	reg = phy_read_mmd(phydev, 2, 0);
12600316c7e6SFrancesco Dolcini 	if (reg < 0)
12610316c7e6SFrancesco Dolcini 		return reg;
12620316c7e6SFrancesco Dolcini 
12630316c7e6SFrancesco Dolcini 	if (!(reg & BIT(4)))
12640316c7e6SFrancesco Dolcini 		return 0;
12650316c7e6SFrancesco Dolcini 
12660316c7e6SFrancesco Dolcini 	return phy_set_bits(phydev, 0x1e, BIT(9));
12670316c7e6SFrancesco Dolcini }
12680316c7e6SFrancesco Dolcini 
1269bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
1270bff5b4b3SYuiko Oshino {
1271ce4f8afdSColin Ian King 	struct device_node *of_node;
1272bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
1273bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
1274bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
1275bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
1276bff5b4b3SYuiko Oshino 	};
1277bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
1278bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
1279bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
1280bff5b4b3SYuiko Oshino 	};
1281bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
1282bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
1283bff5b4b3SYuiko Oshino 	int ret;
1284bff5b4b3SYuiko Oshino 
1285bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
1286bff5b4b3SYuiko Oshino 	do {
1287bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
1288bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
1289bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
1290bff5b4b3SYuiko Oshino 
1291bff5b4b3SYuiko Oshino 	if (!of_node)
1292bff5b4b3SYuiko Oshino 		return 0;
1293bff5b4b3SYuiko Oshino 
1294bd734a74SPhilippe Schenker 	if (phy_interface_is_rgmii(phydev)) {
1295bd734a74SPhilippe Schenker 		ret = ksz9131_config_rgmii_delay(phydev);
1296bd734a74SPhilippe Schenker 		if (ret < 0)
1297bd734a74SPhilippe Schenker 			return ret;
1298bd734a74SPhilippe Schenker 	}
1299bd734a74SPhilippe Schenker 
1300bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1301bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1302bff5b4b3SYuiko Oshino 					  clk_skews, 2);
1303bff5b4b3SYuiko Oshino 	if (ret < 0)
1304bff5b4b3SYuiko Oshino 		return ret;
1305bff5b4b3SYuiko Oshino 
1306bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1307bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1308bff5b4b3SYuiko Oshino 					  control_skews, 2);
1309bff5b4b3SYuiko Oshino 	if (ret < 0)
1310bff5b4b3SYuiko Oshino 		return ret;
1311bff5b4b3SYuiko Oshino 
1312bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1313bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1314bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
1315bff5b4b3SYuiko Oshino 	if (ret < 0)
1316bff5b4b3SYuiko Oshino 		return ret;
1317bff5b4b3SYuiko Oshino 
1318bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1319bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1320bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
1321bff5b4b3SYuiko Oshino 	if (ret < 0)
1322bff5b4b3SYuiko Oshino 		return ret;
1323bff5b4b3SYuiko Oshino 
13240316c7e6SFrancesco Dolcini 	ret = ksz9131_led_errata(phydev);
13250316c7e6SFrancesco Dolcini 	if (ret < 0)
13260316c7e6SFrancesco Dolcini 		return ret;
13270316c7e6SFrancesco Dolcini 
1328bff5b4b3SYuiko Oshino 	return 0;
1329bff5b4b3SYuiko Oshino }
1330bff5b4b3SYuiko Oshino 
1331b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDIX		0x1C
1332b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDI_SET	BIT(7)
1333b64e6a87SRaju Lakkaraju #define MII_KSZ9131_AUTO_MDIX_SWAP_OFF	BIT(6)
1334b64e6a87SRaju Lakkaraju 
1335b64e6a87SRaju Lakkaraju static int ksz9131_mdix_update(struct phy_device *phydev)
1336b64e6a87SRaju Lakkaraju {
1337b64e6a87SRaju Lakkaraju 	int ret;
1338b64e6a87SRaju Lakkaraju 
1339b64e6a87SRaju Lakkaraju 	ret = phy_read(phydev, MII_KSZ9131_AUTO_MDIX);
1340b64e6a87SRaju Lakkaraju 	if (ret < 0)
1341b64e6a87SRaju Lakkaraju 		return ret;
1342b64e6a87SRaju Lakkaraju 
1343b64e6a87SRaju Lakkaraju 	if (ret & MII_KSZ9131_AUTO_MDIX_SWAP_OFF) {
1344b64e6a87SRaju Lakkaraju 		if (ret & MII_KSZ9131_AUTO_MDI_SET)
1345b64e6a87SRaju Lakkaraju 			phydev->mdix_ctrl = ETH_TP_MDI;
1346b64e6a87SRaju Lakkaraju 		else
1347b64e6a87SRaju Lakkaraju 			phydev->mdix_ctrl = ETH_TP_MDI_X;
1348b64e6a87SRaju Lakkaraju 	} else {
1349b64e6a87SRaju Lakkaraju 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1350b64e6a87SRaju Lakkaraju 	}
1351b64e6a87SRaju Lakkaraju 
1352b64e6a87SRaju Lakkaraju 	if (ret & MII_KSZ9131_AUTO_MDI_SET)
1353b64e6a87SRaju Lakkaraju 		phydev->mdix = ETH_TP_MDI;
1354b64e6a87SRaju Lakkaraju 	else
1355b64e6a87SRaju Lakkaraju 		phydev->mdix = ETH_TP_MDI_X;
1356b64e6a87SRaju Lakkaraju 
1357b64e6a87SRaju Lakkaraju 	return 0;
1358b64e6a87SRaju Lakkaraju }
1359b64e6a87SRaju Lakkaraju 
1360b64e6a87SRaju Lakkaraju static int ksz9131_config_mdix(struct phy_device *phydev, u8 ctrl)
1361b64e6a87SRaju Lakkaraju {
1362b64e6a87SRaju Lakkaraju 	u16 val;
1363b64e6a87SRaju Lakkaraju 
1364b64e6a87SRaju Lakkaraju 	switch (ctrl) {
1365b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI:
1366b64e6a87SRaju Lakkaraju 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1367b64e6a87SRaju Lakkaraju 		      MII_KSZ9131_AUTO_MDI_SET;
1368b64e6a87SRaju Lakkaraju 		break;
1369b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI_X:
1370b64e6a87SRaju Lakkaraju 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF;
1371b64e6a87SRaju Lakkaraju 		break;
1372b64e6a87SRaju Lakkaraju 	case ETH_TP_MDI_AUTO:
1373b64e6a87SRaju Lakkaraju 		val = 0;
1374b64e6a87SRaju Lakkaraju 		break;
1375b64e6a87SRaju Lakkaraju 	default:
1376b64e6a87SRaju Lakkaraju 		return 0;
1377b64e6a87SRaju Lakkaraju 	}
1378b64e6a87SRaju Lakkaraju 
1379b64e6a87SRaju Lakkaraju 	return phy_modify(phydev, MII_KSZ9131_AUTO_MDIX,
1380b64e6a87SRaju Lakkaraju 			  MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1381b64e6a87SRaju Lakkaraju 			  MII_KSZ9131_AUTO_MDI_SET, val);
1382b64e6a87SRaju Lakkaraju }
1383b64e6a87SRaju Lakkaraju 
1384b64e6a87SRaju Lakkaraju static int ksz9131_read_status(struct phy_device *phydev)
1385b64e6a87SRaju Lakkaraju {
1386b64e6a87SRaju Lakkaraju 	int ret;
1387b64e6a87SRaju Lakkaraju 
1388b64e6a87SRaju Lakkaraju 	ret = ksz9131_mdix_update(phydev);
1389b64e6a87SRaju Lakkaraju 	if (ret < 0)
1390b64e6a87SRaju Lakkaraju 		return ret;
1391b64e6a87SRaju Lakkaraju 
1392b64e6a87SRaju Lakkaraju 	return genphy_read_status(phydev);
1393b64e6a87SRaju Lakkaraju }
1394b64e6a87SRaju Lakkaraju 
1395b64e6a87SRaju Lakkaraju static int ksz9131_config_aneg(struct phy_device *phydev)
1396b64e6a87SRaju Lakkaraju {
1397b64e6a87SRaju Lakkaraju 	int ret;
1398b64e6a87SRaju Lakkaraju 
1399b64e6a87SRaju Lakkaraju 	ret = ksz9131_config_mdix(phydev, phydev->mdix_ctrl);
1400b64e6a87SRaju Lakkaraju 	if (ret)
1401b64e6a87SRaju Lakkaraju 		return ret;
1402b64e6a87SRaju Lakkaraju 
1403b64e6a87SRaju Lakkaraju 	return genphy_config_aneg(phydev);
1404b64e6a87SRaju Lakkaraju }
1405b64e6a87SRaju Lakkaraju 
140648fb1994SOleksij Rempel static int ksz9477_get_features(struct phy_device *phydev)
140748fb1994SOleksij Rempel {
140848fb1994SOleksij Rempel 	int ret;
140948fb1994SOleksij Rempel 
141048fb1994SOleksij Rempel 	ret = genphy_read_abilities(phydev);
141148fb1994SOleksij Rempel 	if (ret)
141248fb1994SOleksij Rempel 		return ret;
141348fb1994SOleksij Rempel 
141448fb1994SOleksij Rempel 	/* The "EEE control and capability 1" (Register 3.20) seems to be
141548fb1994SOleksij Rempel 	 * influenced by the "EEE advertisement 1" (Register 7.60). Changes
141648fb1994SOleksij Rempel 	 * on the 7.60 will affect 3.20. So, we need to construct our own list
141748fb1994SOleksij Rempel 	 * of caps.
141848fb1994SOleksij Rempel 	 * KSZ8563R should have 100BaseTX/Full only.
141948fb1994SOleksij Rempel 	 */
142048fb1994SOleksij Rempel 	linkmode_and(phydev->supported_eee, phydev->supported,
142148fb1994SOleksij Rempel 		     PHY_EEE_CAP1_FEATURES);
142248fb1994SOleksij Rempel 
142348fb1994SOleksij Rempel 	return 0;
142448fb1994SOleksij Rempel }
142548fb1994SOleksij Rempel 
142693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
142700aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
142800aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
142932d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
143093272e07SJean-Christophe PLAGNIOL-VILLARD {
143193272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
143293272e07SJean-Christophe PLAGNIOL-VILLARD 
143393272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
143493272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
143593272e07SJean-Christophe PLAGNIOL-VILLARD 
143693272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
143793272e07SJean-Christophe PLAGNIOL-VILLARD 
143893272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
143993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
144093272e07SJean-Christophe PLAGNIOL-VILLARD 	else
144193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
144293272e07SJean-Christophe PLAGNIOL-VILLARD 
144393272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
144493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
144593272e07SJean-Christophe PLAGNIOL-VILLARD 	else
144693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
144793272e07SJean-Christophe PLAGNIOL-VILLARD 
144893272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
144993272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
145093272e07SJean-Christophe PLAGNIOL-VILLARD 
145193272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
145293272e07SJean-Christophe PLAGNIOL-VILLARD }
145393272e07SJean-Christophe PLAGNIOL-VILLARD 
14543aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
14553aed3e2aSAntoine Tenart {
14563aed3e2aSAntoine Tenart 	int ret;
14573aed3e2aSAntoine Tenart 
14583aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
14593aed3e2aSAntoine Tenart 	if (ret < 0)
14603aed3e2aSAntoine Tenart 		return ret;
14613aed3e2aSAntoine Tenart 
14623aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
14633aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
14643aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
14653aed3e2aSAntoine Tenart 	 *
1466407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
1467407d8098SHans Andersson 	 *
14683aed3e2aSAntoine Tenart 	 * Workaround:
14693aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
14703aed3e2aSAntoine Tenart 	 */
14713aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
14723aed3e2aSAntoine Tenart 
14733aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
14743aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
14753aed3e2aSAntoine Tenart 	 */
14763aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
14773aed3e2aSAntoine Tenart 
14783aed3e2aSAntoine Tenart 	return 0;
14793aed3e2aSAntoine Tenart }
14803aed3e2aSAntoine Tenart 
1481d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
1482d2fd719bSNathan Sullivan {
1483d2fd719bSNathan Sullivan 	int err;
1484d2fd719bSNathan Sullivan 	int regval;
1485d2fd719bSNathan Sullivan 
1486d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
1487d2fd719bSNathan Sullivan 	if (err)
1488d2fd719bSNathan Sullivan 		return err;
1489d2fd719bSNathan Sullivan 
1490d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
1491d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
1492d2fd719bSNathan Sullivan 	 */
1493d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
1494d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
1495d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
1496d2fd719bSNathan Sullivan 		phydev->link = 0;
1497b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
1498b866203dSZach Brown 			phydev->drv->config_intr(phydev);
1499c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
1500d2fd719bSNathan Sullivan 	}
1501d2fd719bSNathan Sullivan 
1502d2fd719bSNathan Sullivan 	return 0;
1503d2fd719bSNathan Sullivan }
1504d2fd719bSNathan Sullivan 
150558389c00SMarek Vasut static int ksz9x31_cable_test_start(struct phy_device *phydev)
150658389c00SMarek Vasut {
150758389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
150858389c00SMarek Vasut 	int ret;
150958389c00SMarek Vasut 
151058389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
151158389c00SMarek Vasut 	 * Prior to running the cable diagnostics, Auto-negotiation should
151258389c00SMarek Vasut 	 * be disabled, full duplex set and the link speed set to 1000Mbps
151358389c00SMarek Vasut 	 * via the Basic Control Register.
151458389c00SMarek Vasut 	 */
151558389c00SMarek Vasut 	ret = phy_modify(phydev, MII_BMCR,
151658389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX |
151758389c00SMarek Vasut 			 BMCR_ANENABLE | BMCR_SPEED100,
151858389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX);
151958389c00SMarek Vasut 	if (ret)
152058389c00SMarek Vasut 		return ret;
152158389c00SMarek Vasut 
152258389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
152358389c00SMarek Vasut 	 * The Master-Slave configuration should be set to Slave by writing
152458389c00SMarek Vasut 	 * a value of 0x1000 to the Auto-Negotiation Master Slave Control
152558389c00SMarek Vasut 	 * Register.
152658389c00SMarek Vasut 	 */
152758389c00SMarek Vasut 	ret = phy_read(phydev, MII_CTRL1000);
152858389c00SMarek Vasut 	if (ret < 0)
152958389c00SMarek Vasut 		return ret;
153058389c00SMarek Vasut 
153158389c00SMarek Vasut 	/* Cache these bits, they need to be restored once LinkMD finishes. */
153258389c00SMarek Vasut 	priv->vct_ctrl1000 = ret & (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
153358389c00SMarek Vasut 	ret &= ~(CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
153458389c00SMarek Vasut 	ret |= CTL1000_ENABLE_MASTER;
153558389c00SMarek Vasut 
153658389c00SMarek Vasut 	return phy_write(phydev, MII_CTRL1000, ret);
153758389c00SMarek Vasut }
153858389c00SMarek Vasut 
153958389c00SMarek Vasut static int ksz9x31_cable_test_result_trans(u16 status)
154058389c00SMarek Vasut {
154158389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
154258389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_NORMAL:
154358389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
154458389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
154558389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
154658389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
154758389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
154858389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_FAIL:
154958389c00SMarek Vasut 		fallthrough;
155058389c00SMarek Vasut 	default:
155158389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
155258389c00SMarek Vasut 	}
155358389c00SMarek Vasut }
155458389c00SMarek Vasut 
155558389c00SMarek Vasut static bool ksz9x31_cable_test_failed(u16 status)
155658389c00SMarek Vasut {
155758389c00SMarek Vasut 	int stat = FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status);
155858389c00SMarek Vasut 
155958389c00SMarek Vasut 	return stat == KSZ9x31_LMD_VCT_ST_FAIL;
156058389c00SMarek Vasut }
156158389c00SMarek Vasut 
156258389c00SMarek Vasut static bool ksz9x31_cable_test_fault_length_valid(u16 status)
156358389c00SMarek Vasut {
156458389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
156558389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
156658389c00SMarek Vasut 		fallthrough;
156758389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
156858389c00SMarek Vasut 		return true;
156958389c00SMarek Vasut 	}
157058389c00SMarek Vasut 	return false;
157158389c00SMarek Vasut }
157258389c00SMarek Vasut 
157358389c00SMarek Vasut static int ksz9x31_cable_test_fault_length(struct phy_device *phydev, u16 stat)
157458389c00SMarek Vasut {
157558389c00SMarek Vasut 	int dt = FIELD_GET(KSZ9x31_LMD_VCT_DATA_MASK, stat);
157658389c00SMarek Vasut 
157758389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
157858389c00SMarek Vasut 	 *
157958389c00SMarek Vasut 	 * distance to fault = (VCT_DATA - 22) * 4 / cable propagation velocity
158058389c00SMarek Vasut 	 */
15814b159f50SRussell King 	if (phydev_id_compare(phydev, PHY_ID_KSZ9131))
158258389c00SMarek Vasut 		dt = clamp(dt - 22, 0, 255);
158358389c00SMarek Vasut 
158458389c00SMarek Vasut 	return (dt * 400) / 10;
158558389c00SMarek Vasut }
158658389c00SMarek Vasut 
158758389c00SMarek Vasut static int ksz9x31_cable_test_wait_for_completion(struct phy_device *phydev)
158858389c00SMarek Vasut {
158958389c00SMarek Vasut 	int val, ret;
159058389c00SMarek Vasut 
159158389c00SMarek Vasut 	ret = phy_read_poll_timeout(phydev, KSZ9x31_LMD, val,
159258389c00SMarek Vasut 				    !(val & KSZ9x31_LMD_VCT_EN),
159358389c00SMarek Vasut 				    30000, 100000, true);
159458389c00SMarek Vasut 
159558389c00SMarek Vasut 	return ret < 0 ? ret : 0;
159658389c00SMarek Vasut }
159758389c00SMarek Vasut 
159858389c00SMarek Vasut static int ksz9x31_cable_test_get_pair(int pair)
159958389c00SMarek Vasut {
160058389c00SMarek Vasut 	static const int ethtool_pair[] = {
160158389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_A,
160258389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_B,
160358389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_C,
160458389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_D,
160558389c00SMarek Vasut 	};
160658389c00SMarek Vasut 
160758389c00SMarek Vasut 	return ethtool_pair[pair];
160858389c00SMarek Vasut }
160958389c00SMarek Vasut 
161058389c00SMarek Vasut static int ksz9x31_cable_test_one_pair(struct phy_device *phydev, int pair)
161158389c00SMarek Vasut {
161258389c00SMarek Vasut 	int ret, val;
161358389c00SMarek Vasut 
161458389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
161558389c00SMarek Vasut 	 * To test each individual cable pair, set the cable pair in the Cable
161658389c00SMarek Vasut 	 * Diagnostics Test Pair (VCT_PAIR[1:0]) field of the LinkMD Cable
161758389c00SMarek Vasut 	 * Diagnostic Register, along with setting the Cable Diagnostics Test
161858389c00SMarek Vasut 	 * Enable (VCT_EN) bit. The Cable Diagnostics Test Enable (VCT_EN) bit
161958389c00SMarek Vasut 	 * will self clear when the test is concluded.
162058389c00SMarek Vasut 	 */
162158389c00SMarek Vasut 	ret = phy_write(phydev, KSZ9x31_LMD,
162258389c00SMarek Vasut 			KSZ9x31_LMD_VCT_EN | KSZ9x31_LMD_VCT_PAIR(pair));
162358389c00SMarek Vasut 	if (ret)
162458389c00SMarek Vasut 		return ret;
162558389c00SMarek Vasut 
162658389c00SMarek Vasut 	ret = ksz9x31_cable_test_wait_for_completion(phydev);
162758389c00SMarek Vasut 	if (ret)
162858389c00SMarek Vasut 		return ret;
162958389c00SMarek Vasut 
163058389c00SMarek Vasut 	val = phy_read(phydev, KSZ9x31_LMD);
163158389c00SMarek Vasut 	if (val < 0)
163258389c00SMarek Vasut 		return val;
163358389c00SMarek Vasut 
163458389c00SMarek Vasut 	if (ksz9x31_cable_test_failed(val))
163558389c00SMarek Vasut 		return -EAGAIN;
163658389c00SMarek Vasut 
163758389c00SMarek Vasut 	ret = ethnl_cable_test_result(phydev,
163858389c00SMarek Vasut 				      ksz9x31_cable_test_get_pair(pair),
163958389c00SMarek Vasut 				      ksz9x31_cable_test_result_trans(val));
164058389c00SMarek Vasut 	if (ret)
164158389c00SMarek Vasut 		return ret;
164258389c00SMarek Vasut 
164358389c00SMarek Vasut 	if (!ksz9x31_cable_test_fault_length_valid(val))
164458389c00SMarek Vasut 		return 0;
164558389c00SMarek Vasut 
164658389c00SMarek Vasut 	return ethnl_cable_test_fault_length(phydev,
164758389c00SMarek Vasut 					     ksz9x31_cable_test_get_pair(pair),
164858389c00SMarek Vasut 					     ksz9x31_cable_test_fault_length(phydev, val));
164958389c00SMarek Vasut }
165058389c00SMarek Vasut 
165158389c00SMarek Vasut static int ksz9x31_cable_test_get_status(struct phy_device *phydev,
165258389c00SMarek Vasut 					 bool *finished)
165358389c00SMarek Vasut {
165458389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
165558389c00SMarek Vasut 	unsigned long pair_mask = 0xf;
165658389c00SMarek Vasut 	int retries = 20;
165758389c00SMarek Vasut 	int pair, ret, rv;
165858389c00SMarek Vasut 
165958389c00SMarek Vasut 	*finished = false;
166058389c00SMarek Vasut 
166158389c00SMarek Vasut 	/* Try harder if link partner is active */
166258389c00SMarek Vasut 	while (pair_mask && retries--) {
166358389c00SMarek Vasut 		for_each_set_bit(pair, &pair_mask, 4) {
166458389c00SMarek Vasut 			ret = ksz9x31_cable_test_one_pair(phydev, pair);
166558389c00SMarek Vasut 			if (ret == -EAGAIN)
166658389c00SMarek Vasut 				continue;
166758389c00SMarek Vasut 			if (ret < 0)
166858389c00SMarek Vasut 				return ret;
166958389c00SMarek Vasut 			clear_bit(pair, &pair_mask);
167058389c00SMarek Vasut 		}
167158389c00SMarek Vasut 		/* If link partner is in autonegotiation mode it will send 2ms
167258389c00SMarek Vasut 		 * of FLPs with at least 6ms of silence.
167358389c00SMarek Vasut 		 * Add 2ms sleep to have better chances to hit this silence.
167458389c00SMarek Vasut 		 */
167558389c00SMarek Vasut 		if (pair_mask)
167658389c00SMarek Vasut 			usleep_range(2000, 3000);
167758389c00SMarek Vasut 	}
167858389c00SMarek Vasut 
167958389c00SMarek Vasut 	/* Report remaining unfinished pair result as unknown. */
168058389c00SMarek Vasut 	for_each_set_bit(pair, &pair_mask, 4) {
168158389c00SMarek Vasut 		ret = ethnl_cable_test_result(phydev,
168258389c00SMarek Vasut 					      ksz9x31_cable_test_get_pair(pair),
168358389c00SMarek Vasut 					      ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC);
168458389c00SMarek Vasut 	}
168558389c00SMarek Vasut 
168658389c00SMarek Vasut 	*finished = true;
168758389c00SMarek Vasut 
168858389c00SMarek Vasut 	/* Restore cached bits from before LinkMD got started. */
168958389c00SMarek Vasut 	rv = phy_modify(phydev, MII_CTRL1000,
169058389c00SMarek Vasut 			CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER,
169158389c00SMarek Vasut 			priv->vct_ctrl1000);
169258389c00SMarek Vasut 	if (rv)
169358389c00SMarek Vasut 		return rv;
169458389c00SMarek Vasut 
169558389c00SMarek Vasut 	return ret;
169658389c00SMarek Vasut }
169758389c00SMarek Vasut 
169893272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
169993272e07SJean-Christophe PLAGNIOL-VILLARD {
170093272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
170193272e07SJean-Christophe PLAGNIOL-VILLARD }
170293272e07SJean-Christophe PLAGNIOL-VILLARD 
170352939393SOleksij Rempel static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl)
170452939393SOleksij Rempel {
170552939393SOleksij Rempel 	u16 val;
170652939393SOleksij Rempel 
170752939393SOleksij Rempel 	switch (ctrl) {
170852939393SOleksij Rempel 	case ETH_TP_MDI:
170952939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX;
171052939393SOleksij Rempel 		break;
171152939393SOleksij Rempel 	case ETH_TP_MDI_X:
171252939393SOleksij Rempel 		/* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit
171352939393SOleksij Rempel 		 * counter intuitive, the "-X" in "1 = Force MDI" in the data
171452939393SOleksij Rempel 		 * sheet seems to be missing:
171552939393SOleksij Rempel 		 * 1 = Force MDI (sic!) (transmit on RX+/RX- pins)
171652939393SOleksij Rempel 		 * 0 = Normal operation (transmit on TX+/TX- pins)
171752939393SOleksij Rempel 		 */
171852939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI;
171952939393SOleksij Rempel 		break;
172052939393SOleksij Rempel 	case ETH_TP_MDI_AUTO:
172152939393SOleksij Rempel 		val = 0;
172252939393SOleksij Rempel 		break;
172352939393SOleksij Rempel 	default:
172452939393SOleksij Rempel 		return 0;
172552939393SOleksij Rempel 	}
172652939393SOleksij Rempel 
172752939393SOleksij Rempel 	return phy_modify(phydev, MII_BMCR,
172852939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI |
172952939393SOleksij Rempel 			  KSZ886X_BMCR_DISABLE_AUTO_MDIX,
173052939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | val);
173152939393SOleksij Rempel }
173252939393SOleksij Rempel 
173352939393SOleksij Rempel static int ksz886x_config_aneg(struct phy_device *phydev)
173452939393SOleksij Rempel {
173552939393SOleksij Rempel 	int ret;
173652939393SOleksij Rempel 
173752939393SOleksij Rempel 	ret = genphy_config_aneg(phydev);
173852939393SOleksij Rempel 	if (ret)
173952939393SOleksij Rempel 		return ret;
174052939393SOleksij Rempel 
174152939393SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
174252939393SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
174352939393SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
174452939393SOleksij Rempel 	 */
174552939393SOleksij Rempel 	return ksz886x_config_mdix(phydev, phydev->mdix_ctrl);
174652939393SOleksij Rempel }
174752939393SOleksij Rempel 
174852939393SOleksij Rempel static int ksz886x_mdix_update(struct phy_device *phydev)
174952939393SOleksij Rempel {
175052939393SOleksij Rempel 	int ret;
175152939393SOleksij Rempel 
175252939393SOleksij Rempel 	ret = phy_read(phydev, MII_BMCR);
175352939393SOleksij Rempel 	if (ret < 0)
175452939393SOleksij Rempel 		return ret;
175552939393SOleksij Rempel 
175652939393SOleksij Rempel 	if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) {
175752939393SOleksij Rempel 		if (ret & KSZ886X_BMCR_FORCE_MDI)
175852939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
175952939393SOleksij Rempel 		else
176052939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
176152939393SOleksij Rempel 	} else {
176252939393SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
176352939393SOleksij Rempel 	}
176452939393SOleksij Rempel 
176552939393SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL);
176652939393SOleksij Rempel 	if (ret < 0)
176752939393SOleksij Rempel 		return ret;
176852939393SOleksij Rempel 
176952939393SOleksij Rempel 	/* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */
177052939393SOleksij Rempel 	if (ret & KSZ886X_CTRL_MDIX_STAT)
177152939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
177252939393SOleksij Rempel 	else
177352939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
177452939393SOleksij Rempel 
177552939393SOleksij Rempel 	return 0;
177652939393SOleksij Rempel }
177752939393SOleksij Rempel 
177852939393SOleksij Rempel static int ksz886x_read_status(struct phy_device *phydev)
177952939393SOleksij Rempel {
178052939393SOleksij Rempel 	int ret;
178152939393SOleksij Rempel 
178252939393SOleksij Rempel 	ret = ksz886x_mdix_update(phydev);
178352939393SOleksij Rempel 	if (ret < 0)
178452939393SOleksij Rempel 		return ret;
178552939393SOleksij Rempel 
178652939393SOleksij Rempel 	return genphy_read_status(phydev);
178752939393SOleksij Rempel }
178852939393SOleksij Rempel 
178926dd2974SRobert Hancock struct ksz9477_errata_write {
179026dd2974SRobert Hancock 	u8 dev_addr;
179126dd2974SRobert Hancock 	u8 reg_addr;
179226dd2974SRobert Hancock 	u16 val;
179326dd2974SRobert Hancock };
179426dd2974SRobert Hancock 
179526dd2974SRobert Hancock static const struct ksz9477_errata_write ksz9477_errata_writes[] = {
179626dd2974SRobert Hancock 	 /* Register settings are needed to improve PHY receive performance */
179726dd2974SRobert Hancock 	{0x01, 0x6f, 0xdd0b},
179826dd2974SRobert Hancock 	{0x01, 0x8f, 0x6032},
179926dd2974SRobert Hancock 	{0x01, 0x9d, 0x248c},
180026dd2974SRobert Hancock 	{0x01, 0x75, 0x0060},
180126dd2974SRobert Hancock 	{0x01, 0xd3, 0x7777},
180226dd2974SRobert Hancock 	{0x1c, 0x06, 0x3008},
180326dd2974SRobert Hancock 	{0x1c, 0x08, 0x2000},
180426dd2974SRobert Hancock 
180526dd2974SRobert Hancock 	/* Transmit waveform amplitude can be improved (1000BASE-T, 100BASE-TX, 10BASE-Te) */
180626dd2974SRobert Hancock 	{0x1c, 0x04, 0x00d0},
180726dd2974SRobert Hancock 
180826dd2974SRobert Hancock 	/* Register settings are required to meet data sheet supply current specifications */
180926dd2974SRobert Hancock 	{0x1c, 0x13, 0x6eff},
181026dd2974SRobert Hancock 	{0x1c, 0x14, 0xe6ff},
181126dd2974SRobert Hancock 	{0x1c, 0x15, 0x6eff},
181226dd2974SRobert Hancock 	{0x1c, 0x16, 0xe6ff},
181326dd2974SRobert Hancock 	{0x1c, 0x17, 0x00ff},
181426dd2974SRobert Hancock 	{0x1c, 0x18, 0x43ff},
181526dd2974SRobert Hancock 	{0x1c, 0x19, 0xc3ff},
181626dd2974SRobert Hancock 	{0x1c, 0x1a, 0x6fff},
181726dd2974SRobert Hancock 	{0x1c, 0x1b, 0x07ff},
181826dd2974SRobert Hancock 	{0x1c, 0x1c, 0x0fff},
181926dd2974SRobert Hancock 	{0x1c, 0x1d, 0xe7ff},
182026dd2974SRobert Hancock 	{0x1c, 0x1e, 0xefff},
182126dd2974SRobert Hancock 	{0x1c, 0x20, 0xeeee},
182226dd2974SRobert Hancock };
182326dd2974SRobert Hancock 
182426dd2974SRobert Hancock static int ksz9477_config_init(struct phy_device *phydev)
182526dd2974SRobert Hancock {
182626dd2974SRobert Hancock 	int err;
182726dd2974SRobert Hancock 	int i;
182826dd2974SRobert Hancock 
182926dd2974SRobert Hancock 	/* Apply PHY settings to address errata listed in
183026dd2974SRobert Hancock 	 * KSZ9477, KSZ9897, KSZ9896, KSZ9567, KSZ8565
183126dd2974SRobert Hancock 	 * Silicon Errata and Data Sheet Clarification documents.
183226dd2974SRobert Hancock 	 *
183326dd2974SRobert Hancock 	 * Document notes: Before configuring the PHY MMD registers, it is
183426dd2974SRobert Hancock 	 * necessary to set the PHY to 100 Mbps speed with auto-negotiation
183526dd2974SRobert Hancock 	 * disabled by writing to register 0xN100-0xN101. After writing the
183626dd2974SRobert Hancock 	 * MMD registers, and after all errata workarounds that involve PHY
183726dd2974SRobert Hancock 	 * register settings, write register 0xN100-0xN101 again to enable
183826dd2974SRobert Hancock 	 * and restart auto-negotiation.
183926dd2974SRobert Hancock 	 */
184026dd2974SRobert Hancock 	err = phy_write(phydev, MII_BMCR, BMCR_SPEED100 | BMCR_FULLDPLX);
184126dd2974SRobert Hancock 	if (err)
184226dd2974SRobert Hancock 		return err;
184326dd2974SRobert Hancock 
184426dd2974SRobert Hancock 	for (i = 0; i < ARRAY_SIZE(ksz9477_errata_writes); ++i) {
184526dd2974SRobert Hancock 		const struct ksz9477_errata_write *errata = &ksz9477_errata_writes[i];
184626dd2974SRobert Hancock 
184726dd2974SRobert Hancock 		err = phy_write_mmd(phydev, errata->dev_addr, errata->reg_addr, errata->val);
184826dd2974SRobert Hancock 		if (err)
184926dd2974SRobert Hancock 			return err;
185026dd2974SRobert Hancock 	}
185126dd2974SRobert Hancock 
185208c6d8baSLukasz Majewski 	/* According to KSZ9477 Errata DS80000754C (Module 4) all EEE modes
185308c6d8baSLukasz Majewski 	 * in this switch shall be regarded as broken.
185408c6d8baSLukasz Majewski 	 */
185508c6d8baSLukasz Majewski 	if (phydev->dev_flags & MICREL_NO_EEE)
185608c6d8baSLukasz Majewski 		phydev->eee_broken_modes = -1;
185708c6d8baSLukasz Majewski 
185826dd2974SRobert Hancock 	err = genphy_restart_aneg(phydev);
185926dd2974SRobert Hancock 	if (err)
186026dd2974SRobert Hancock 		return err;
186126dd2974SRobert Hancock 
186226dd2974SRobert Hancock 	return kszphy_config_init(phydev);
186326dd2974SRobert Hancock }
186426dd2974SRobert Hancock 
18652b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
18662b2427d0SAndrew Lunn {
18672b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
18682b2427d0SAndrew Lunn }
18692b2427d0SAndrew Lunn 
18702b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
18712b2427d0SAndrew Lunn {
18722b2427d0SAndrew Lunn 	int i;
18732b2427d0SAndrew Lunn 
18742b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
1875fb3ceec1SWolfram Sang 		strscpy(data + i * ETH_GSTRING_LEN,
18762b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
18772b2427d0SAndrew Lunn 	}
18782b2427d0SAndrew Lunn }
18792b2427d0SAndrew Lunn 
18802b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
18812b2427d0SAndrew Lunn {
18822b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
18832b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
1884321b4d4bSAndrew Lunn 	int val;
1885321b4d4bSAndrew Lunn 	u64 ret;
18862b2427d0SAndrew Lunn 
18872b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
18882b2427d0SAndrew Lunn 	if (val < 0) {
18896c3442f5SJisheng Zhang 		ret = U64_MAX;
18902b2427d0SAndrew Lunn 	} else {
18912b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
18922b2427d0SAndrew Lunn 		priv->stats[i] += val;
1893321b4d4bSAndrew Lunn 		ret = priv->stats[i];
18942b2427d0SAndrew Lunn 	}
18952b2427d0SAndrew Lunn 
1896321b4d4bSAndrew Lunn 	return ret;
18972b2427d0SAndrew Lunn }
18982b2427d0SAndrew Lunn 
18992b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
19002b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
19012b2427d0SAndrew Lunn {
19022b2427d0SAndrew Lunn 	int i;
19032b2427d0SAndrew Lunn 
19042b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
19052b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
19062b2427d0SAndrew Lunn }
19072b2427d0SAndrew Lunn 
1908836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
1909836384d2SWenyou Yang {
1910836384d2SWenyou Yang 	/* Disable PHY Interrupts */
1911836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1912836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
1913836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1914836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1915836384d2SWenyou Yang 	}
1916836384d2SWenyou Yang 
1917836384d2SWenyou Yang 	return genphy_suspend(phydev);
1918836384d2SWenyou Yang }
1919836384d2SWenyou Yang 
1920a516b7f7SDivya Koppera static void kszphy_parse_led_mode(struct phy_device *phydev)
1921a516b7f7SDivya Koppera {
1922a516b7f7SDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
1923a516b7f7SDivya Koppera 	const struct device_node *np = phydev->mdio.dev.of_node;
1924a516b7f7SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
1925a516b7f7SDivya Koppera 	int ret;
1926a516b7f7SDivya Koppera 
1927a516b7f7SDivya Koppera 	if (type && type->led_mode_reg) {
1928a516b7f7SDivya Koppera 		ret = of_property_read_u32(np, "micrel,led-mode",
1929a516b7f7SDivya Koppera 					   &priv->led_mode);
1930a516b7f7SDivya Koppera 
1931a516b7f7SDivya Koppera 		if (ret)
1932a516b7f7SDivya Koppera 			priv->led_mode = -1;
1933a516b7f7SDivya Koppera 
1934a516b7f7SDivya Koppera 		if (priv->led_mode > 3) {
1935a516b7f7SDivya Koppera 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
1936a516b7f7SDivya Koppera 				   priv->led_mode);
1937a516b7f7SDivya Koppera 			priv->led_mode = -1;
1938a516b7f7SDivya Koppera 		}
1939a516b7f7SDivya Koppera 	} else {
1940a516b7f7SDivya Koppera 		priv->led_mode = -1;
1941a516b7f7SDivya Koppera 	}
1942a516b7f7SDivya Koppera }
1943a516b7f7SDivya Koppera 
1944f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
1945f5aba91dSAlexandre Belloni {
194679e498a9SLeonard Crestez 	int ret;
194779e498a9SLeonard Crestez 
1948836384d2SWenyou Yang 	genphy_resume(phydev);
1949f5aba91dSAlexandre Belloni 
19506110dff7SOleksij Rempel 	/* After switching from power-down to normal mode, an internal global
19516110dff7SOleksij Rempel 	 * reset is automatically generated. Wait a minimum of 1 ms before
19526110dff7SOleksij Rempel 	 * read/write access to the PHY registers.
19536110dff7SOleksij Rempel 	 */
19546110dff7SOleksij Rempel 	usleep_range(1000, 2000);
19556110dff7SOleksij Rempel 
195679e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
195779e498a9SLeonard Crestez 	if (ret)
195879e498a9SLeonard Crestez 		return ret;
195979e498a9SLeonard Crestez 
1960836384d2SWenyou Yang 	/* Enable PHY Interrupts */
1961836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1962836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
1963836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1964836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1965836384d2SWenyou Yang 	}
1966f5aba91dSAlexandre Belloni 
1967f5aba91dSAlexandre Belloni 	return 0;
1968f5aba91dSAlexandre Belloni }
1969f5aba91dSAlexandre Belloni 
1970e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
1971e6a423a8SJohan Hovold {
1972e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
1973e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
1974e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
197563f44b2bSJohan Hovold 	struct clk *clk;
1976e6a423a8SJohan Hovold 
1977e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
1978e6a423a8SJohan Hovold 	if (!priv)
1979e6a423a8SJohan Hovold 		return -ENOMEM;
1980e6a423a8SJohan Hovold 
1981e6a423a8SJohan Hovold 	phydev->priv = priv;
1982e6a423a8SJohan Hovold 
1983e6a423a8SJohan Hovold 	priv->type = type;
1984e6a423a8SJohan Hovold 
1985a516b7f7SDivya Koppera 	kszphy_parse_led_mode(phydev);
1986e7a792e9SJohan Hovold 
1987e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
1988bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
1989bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
19901fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
199186dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
19921fadee0cSSascha Hauer 
1993f2ef6f75SFabio Estevam 		if (type)
199463f44b2bSJohan Hovold 			priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
199586dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
199686dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
199763f44b2bSJohan Hovold 
19981fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
199986dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
20001fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
200186dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
20021fadee0cSSascha Hauer 		} else {
200372ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
200472ba48beSAndrew Lunn 				   rate);
20051fadee0cSSascha Hauer 			return -EINVAL;
20061fadee0cSSascha Hauer 		}
20071fadee0cSSascha Hauer 	}
20081fadee0cSSascha Hauer 
20094217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev))
20104217a64eSMichael Walle 		phydev->port = PORT_FIBRE;
20114217a64eSMichael Walle 
201263f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
201363f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
201463f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
201563f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
201663f44b2bSJohan Hovold 	}
201763f44b2bSJohan Hovold 
201863f44b2bSJohan Hovold 	return 0;
20191fadee0cSSascha Hauer }
20201fadee0cSSascha Hauer 
202121b688daSDivya Koppera static int lan8814_cable_test_start(struct phy_device *phydev)
202221b688daSDivya Koppera {
202321b688daSDivya Koppera 	/* If autoneg is enabled, we won't be able to test cross pair
202421b688daSDivya Koppera 	 * short. In this case, the PHY will "detect" a link and
202521b688daSDivya Koppera 	 * confuse the internal state machine - disable auto neg here.
202621b688daSDivya Koppera 	 * Set the speed to 1000mbit and full duplex.
202721b688daSDivya Koppera 	 */
202821b688daSDivya Koppera 	return phy_modify(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100,
202921b688daSDivya Koppera 			  BMCR_SPEED1000 | BMCR_FULLDPLX);
203021b688daSDivya Koppera }
203121b688daSDivya Koppera 
203249011e0cSOleksij Rempel static int ksz886x_cable_test_start(struct phy_device *phydev)
203349011e0cSOleksij Rempel {
203449011e0cSOleksij Rempel 	if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA)
203549011e0cSOleksij Rempel 		return -EOPNOTSUPP;
203649011e0cSOleksij Rempel 
203749011e0cSOleksij Rempel 	/* If autoneg is enabled, we won't be able to test cross pair
203849011e0cSOleksij Rempel 	 * short. In this case, the PHY will "detect" a link and
203949011e0cSOleksij Rempel 	 * confuse the internal state machine - disable auto neg here.
204049011e0cSOleksij Rempel 	 * If autoneg is disabled, we should set the speed to 10mbit.
204149011e0cSOleksij Rempel 	 */
204249011e0cSOleksij Rempel 	return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100);
204349011e0cSOleksij Rempel }
204449011e0cSOleksij Rempel 
2045fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_result_trans(u16 status, u16 mask)
204649011e0cSOleksij Rempel {
204721b688daSDivya Koppera 	switch (FIELD_GET(mask, status)) {
204849011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_NORMAL:
204949011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
205049011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
205149011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
205249011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
205349011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
205449011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_FAIL:
205549011e0cSOleksij Rempel 		fallthrough;
205649011e0cSOleksij Rempel 	default:
205749011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
205849011e0cSOleksij Rempel 	}
205949011e0cSOleksij Rempel }
206049011e0cSOleksij Rempel 
2061fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_failed(u16 status, u16 mask)
206249011e0cSOleksij Rempel {
206321b688daSDivya Koppera 	return FIELD_GET(mask, status) ==
206449011e0cSOleksij Rempel 		KSZ8081_LMD_STAT_FAIL;
206549011e0cSOleksij Rempel }
206649011e0cSOleksij Rempel 
2067fa182ea2SDivya Koppera static __always_inline bool ksz886x_cable_test_fault_length_valid(u16 status, u16 mask)
206849011e0cSOleksij Rempel {
206921b688daSDivya Koppera 	switch (FIELD_GET(mask, status)) {
207049011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
207149011e0cSOleksij Rempel 		fallthrough;
207249011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
207349011e0cSOleksij Rempel 		return true;
207449011e0cSOleksij Rempel 	}
207549011e0cSOleksij Rempel 	return false;
207649011e0cSOleksij Rempel }
207749011e0cSOleksij Rempel 
2078fa182ea2SDivya Koppera static __always_inline int ksz886x_cable_test_fault_length(struct phy_device *phydev,
2079fa182ea2SDivya Koppera 							   u16 status, u16 data_mask)
208049011e0cSOleksij Rempel {
208149011e0cSOleksij Rempel 	int dt;
208249011e0cSOleksij Rempel 
208349011e0cSOleksij Rempel 	/* According to the data sheet the distance to the fault is
208421b688daSDivya Koppera 	 * DELTA_TIME * 0.4 meters for ksz phys.
208521b688daSDivya Koppera 	 * (DELTA_TIME - 22) * 0.8 for lan8814 phy.
208649011e0cSOleksij Rempel 	 */
208721b688daSDivya Koppera 	dt = FIELD_GET(data_mask, status);
208849011e0cSOleksij Rempel 
20894b159f50SRussell King 	if (phydev_id_compare(phydev, PHY_ID_LAN8814))
209021b688daSDivya Koppera 		return ((dt - 22) * 800) / 10;
209121b688daSDivya Koppera 	else
209249011e0cSOleksij Rempel 		return (dt * 400) / 10;
209349011e0cSOleksij Rempel }
209449011e0cSOleksij Rempel 
209549011e0cSOleksij Rempel static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev)
209649011e0cSOleksij Rempel {
209721b688daSDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
209849011e0cSOleksij Rempel 	int val, ret;
209949011e0cSOleksij Rempel 
210021b688daSDivya Koppera 	ret = phy_read_poll_timeout(phydev, type->cable_diag_reg, val,
210149011e0cSOleksij Rempel 				    !(val & KSZ8081_LMD_ENABLE_TEST),
210249011e0cSOleksij Rempel 				    30000, 100000, true);
210349011e0cSOleksij Rempel 
210449011e0cSOleksij Rempel 	return ret < 0 ? ret : 0;
210549011e0cSOleksij Rempel }
210649011e0cSOleksij Rempel 
210721b688daSDivya Koppera static int lan8814_cable_test_one_pair(struct phy_device *phydev, int pair)
210821b688daSDivya Koppera {
210921b688daSDivya Koppera 	static const int ethtool_pair[] = { ETHTOOL_A_CABLE_PAIR_A,
211021b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_B,
211121b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_C,
211221b688daSDivya Koppera 					    ETHTOOL_A_CABLE_PAIR_D,
211321b688daSDivya Koppera 					  };
211421b688daSDivya Koppera 	u32 fault_length;
211521b688daSDivya Koppera 	int ret;
211621b688daSDivya Koppera 	int val;
211721b688daSDivya Koppera 
211821b688daSDivya Koppera 	val = KSZ8081_LMD_ENABLE_TEST;
211921b688daSDivya Koppera 	val = val | (pair << LAN8814_PAIR_BIT_SHIFT);
212021b688daSDivya Koppera 
212121b688daSDivya Koppera 	ret = phy_write(phydev, LAN8814_CABLE_DIAG, val);
212221b688daSDivya Koppera 	if (ret < 0)
212321b688daSDivya Koppera 		return ret;
212421b688daSDivya Koppera 
212521b688daSDivya Koppera 	ret = ksz886x_cable_test_wait_for_completion(phydev);
212621b688daSDivya Koppera 	if (ret)
212721b688daSDivya Koppera 		return ret;
212821b688daSDivya Koppera 
212921b688daSDivya Koppera 	val = phy_read(phydev, LAN8814_CABLE_DIAG);
213021b688daSDivya Koppera 	if (val < 0)
213121b688daSDivya Koppera 		return val;
213221b688daSDivya Koppera 
213321b688daSDivya Koppera 	if (ksz886x_cable_test_failed(val, LAN8814_CABLE_DIAG_STAT_MASK))
213421b688daSDivya Koppera 		return -EAGAIN;
213521b688daSDivya Koppera 
213621b688daSDivya Koppera 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
213721b688daSDivya Koppera 				      ksz886x_cable_test_result_trans(val,
213821b688daSDivya Koppera 								      LAN8814_CABLE_DIAG_STAT_MASK
213921b688daSDivya Koppera 								      ));
214021b688daSDivya Koppera 	if (ret)
214121b688daSDivya Koppera 		return ret;
214221b688daSDivya Koppera 
214321b688daSDivya Koppera 	if (!ksz886x_cable_test_fault_length_valid(val, LAN8814_CABLE_DIAG_STAT_MASK))
214421b688daSDivya Koppera 		return 0;
214521b688daSDivya Koppera 
214621b688daSDivya Koppera 	fault_length = ksz886x_cable_test_fault_length(phydev, val,
214721b688daSDivya Koppera 						       LAN8814_CABLE_DIAG_VCT_DATA_MASK);
214821b688daSDivya Koppera 
214921b688daSDivya Koppera 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
215021b688daSDivya Koppera }
215121b688daSDivya Koppera 
215249011e0cSOleksij Rempel static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair)
215349011e0cSOleksij Rempel {
215449011e0cSOleksij Rempel 	static const int ethtool_pair[] = {
215549011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_A,
215649011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_B,
215749011e0cSOleksij Rempel 	};
215849011e0cSOleksij Rempel 	int ret, val, mdix;
215921b688daSDivya Koppera 	u32 fault_length;
216049011e0cSOleksij Rempel 
216149011e0cSOleksij Rempel 	/* There is no way to choice the pair, like we do one ksz9031.
216249011e0cSOleksij Rempel 	 * We can workaround this limitation by using the MDI-X functionality.
216349011e0cSOleksij Rempel 	 */
216449011e0cSOleksij Rempel 	if (pair == 0)
216549011e0cSOleksij Rempel 		mdix = ETH_TP_MDI;
216649011e0cSOleksij Rempel 	else
216749011e0cSOleksij Rempel 		mdix = ETH_TP_MDI_X;
216849011e0cSOleksij Rempel 
216949011e0cSOleksij Rempel 	switch (phydev->phy_id & MICREL_PHY_ID_MASK) {
217049011e0cSOleksij Rempel 	case PHY_ID_KSZ8081:
217149011e0cSOleksij Rempel 		ret = ksz8081_config_mdix(phydev, mdix);
217249011e0cSOleksij Rempel 		break;
217349011e0cSOleksij Rempel 	case PHY_ID_KSZ886X:
217449011e0cSOleksij Rempel 		ret = ksz886x_config_mdix(phydev, mdix);
217549011e0cSOleksij Rempel 		break;
217649011e0cSOleksij Rempel 	default:
217749011e0cSOleksij Rempel 		ret = -ENODEV;
217849011e0cSOleksij Rempel 	}
217949011e0cSOleksij Rempel 
218049011e0cSOleksij Rempel 	if (ret)
218149011e0cSOleksij Rempel 		return ret;
218249011e0cSOleksij Rempel 
218349011e0cSOleksij Rempel 	/* Now we are ready to fire. This command will send a 100ns pulse
218449011e0cSOleksij Rempel 	 * to the pair.
218549011e0cSOleksij Rempel 	 */
218649011e0cSOleksij Rempel 	ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST);
218749011e0cSOleksij Rempel 	if (ret)
218849011e0cSOleksij Rempel 		return ret;
218949011e0cSOleksij Rempel 
219049011e0cSOleksij Rempel 	ret = ksz886x_cable_test_wait_for_completion(phydev);
219149011e0cSOleksij Rempel 	if (ret)
219249011e0cSOleksij Rempel 		return ret;
219349011e0cSOleksij Rempel 
219449011e0cSOleksij Rempel 	val = phy_read(phydev, KSZ8081_LMD);
219549011e0cSOleksij Rempel 	if (val < 0)
219649011e0cSOleksij Rempel 		return val;
219749011e0cSOleksij Rempel 
219821b688daSDivya Koppera 	if (ksz886x_cable_test_failed(val, KSZ8081_LMD_STAT_MASK))
219949011e0cSOleksij Rempel 		return -EAGAIN;
220049011e0cSOleksij Rempel 
220149011e0cSOleksij Rempel 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
220221b688daSDivya Koppera 				      ksz886x_cable_test_result_trans(val, KSZ8081_LMD_STAT_MASK));
220349011e0cSOleksij Rempel 	if (ret)
220449011e0cSOleksij Rempel 		return ret;
220549011e0cSOleksij Rempel 
220621b688daSDivya Koppera 	if (!ksz886x_cable_test_fault_length_valid(val, KSZ8081_LMD_STAT_MASK))
220749011e0cSOleksij Rempel 		return 0;
220849011e0cSOleksij Rempel 
220921b688daSDivya Koppera 	fault_length = ksz886x_cable_test_fault_length(phydev, val, KSZ8081_LMD_DELTA_TIME_MASK);
221021b688daSDivya Koppera 
221121b688daSDivya Koppera 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
221249011e0cSOleksij Rempel }
221349011e0cSOleksij Rempel 
221449011e0cSOleksij Rempel static int ksz886x_cable_test_get_status(struct phy_device *phydev,
221549011e0cSOleksij Rempel 					 bool *finished)
221649011e0cSOleksij Rempel {
221721b688daSDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
221821b688daSDivya Koppera 	unsigned long pair_mask = type->pair_mask;
221949011e0cSOleksij Rempel 	int retries = 20;
2220d50ede4fSDivya Koppera 	int ret = 0;
2221d50ede4fSDivya Koppera 	int pair;
222249011e0cSOleksij Rempel 
222349011e0cSOleksij Rempel 	*finished = false;
222449011e0cSOleksij Rempel 
222549011e0cSOleksij Rempel 	/* Try harder if link partner is active */
222649011e0cSOleksij Rempel 	while (pair_mask && retries--) {
222749011e0cSOleksij Rempel 		for_each_set_bit(pair, &pair_mask, 4) {
222821b688daSDivya Koppera 			if (type->cable_diag_reg == LAN8814_CABLE_DIAG)
222921b688daSDivya Koppera 				ret = lan8814_cable_test_one_pair(phydev, pair);
223021b688daSDivya Koppera 			else
223149011e0cSOleksij Rempel 				ret = ksz886x_cable_test_one_pair(phydev, pair);
223249011e0cSOleksij Rempel 			if (ret == -EAGAIN)
223349011e0cSOleksij Rempel 				continue;
223449011e0cSOleksij Rempel 			if (ret < 0)
223549011e0cSOleksij Rempel 				return ret;
223649011e0cSOleksij Rempel 			clear_bit(pair, &pair_mask);
223749011e0cSOleksij Rempel 		}
223849011e0cSOleksij Rempel 		/* If link partner is in autonegotiation mode it will send 2ms
223949011e0cSOleksij Rempel 		 * of FLPs with at least 6ms of silence.
224049011e0cSOleksij Rempel 		 * Add 2ms sleep to have better chances to hit this silence.
224149011e0cSOleksij Rempel 		 */
224249011e0cSOleksij Rempel 		if (pair_mask)
224349011e0cSOleksij Rempel 			msleep(2);
224449011e0cSOleksij Rempel 	}
224549011e0cSOleksij Rempel 
224649011e0cSOleksij Rempel 	*finished = true;
224749011e0cSOleksij Rempel 
224849011e0cSOleksij Rempel 	return ret;
224949011e0cSOleksij Rempel }
225049011e0cSOleksij Rempel 
22517c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CONTROL			0x16
22527c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA		0x17
22537c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC		0x4000
22547c2dcfa2SHoratiu Vultur 
22557467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET			0x43
22567467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET_BIT			BIT(0)
22577467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG		0x13
22587467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA	BIT(3)
22597467d716SHoratiu Vultur #define LAN8814_ALIGN_SWAP				0x4a
22607467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP			0x1
22617467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
22627467d716SHoratiu Vultur 
22637c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_SWAP				0x4a
22647c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP			0x1
22657c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
22667c2dcfa2SHoratiu Vultur #define LAN8814_CLOCK_MANAGEMENT			0xd
22677c2dcfa2SHoratiu Vultur #define LAN8814_LINK_QUALITY				0x8e
22687c2dcfa2SHoratiu Vultur 
22697c2dcfa2SHoratiu Vultur static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr)
22707c2dcfa2SHoratiu Vultur {
227112a4d677SWan Jiabing 	int data;
22727c2dcfa2SHoratiu Vultur 
22734488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
22744488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
22754488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
22764488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
22777c2dcfa2SHoratiu Vultur 		    (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC));
22784488f6b6SDivya Koppera 	data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA);
22794488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
22807c2dcfa2SHoratiu Vultur 
22817c2dcfa2SHoratiu Vultur 	return data;
22827c2dcfa2SHoratiu Vultur }
22837c2dcfa2SHoratiu Vultur 
22847c2dcfa2SHoratiu Vultur static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr,
22857c2dcfa2SHoratiu Vultur 				 u16 val)
22867c2dcfa2SHoratiu Vultur {
22874488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
22884488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
22894488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
22904488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
22914488f6b6SDivya Koppera 		    page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC);
22927c2dcfa2SHoratiu Vultur 
22934488f6b6SDivya Koppera 	val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val);
22944488f6b6SDivya Koppera 	if (val != 0)
22957c2dcfa2SHoratiu Vultur 		phydev_err(phydev, "Error: phy_write has returned error %d\n",
22967c2dcfa2SHoratiu Vultur 			   val);
22974488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
22987c2dcfa2SHoratiu Vultur 	return val;
22997c2dcfa2SHoratiu Vultur }
23007c2dcfa2SHoratiu Vultur 
2301ece19502SDivya Koppera static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable)
23027467d716SHoratiu Vultur {
2303ece19502SDivya Koppera 	u16 val = 0;
23047467d716SHoratiu Vultur 
2305ece19502SDivya Koppera 	if (enable)
2306ece19502SDivya Koppera 		val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ |
2307ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ |
2308ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_EN_ |
2309ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_;
23107467d716SHoratiu Vultur 
2311ece19502SDivya Koppera 	return lanphy_write_page_reg(phydev, 5, PTP_TSU_INT_EN, val);
2312ece19502SDivya Koppera }
23137467d716SHoratiu Vultur 
2314ece19502SDivya Koppera static void lan8814_ptp_rx_ts_get(struct phy_device *phydev,
2315ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2316ece19502SDivya Koppera {
2317ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_HI);
2318ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2319ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_LO);
2320ece19502SDivya Koppera 
2321ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_HI);
2322ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2323ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_LO);
2324ece19502SDivya Koppera 
2325ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_RX_MSG_HEADER2);
2326ece19502SDivya Koppera }
2327ece19502SDivya Koppera 
2328ece19502SDivya Koppera static void lan8814_ptp_tx_ts_get(struct phy_device *phydev,
2329ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2330ece19502SDivya Koppera {
2331ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_HI);
2332ece19502SDivya Koppera 	*seconds = *seconds << 16 |
2333ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_LO);
2334ece19502SDivya Koppera 
2335ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_HI);
2336ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2337ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_LO);
2338ece19502SDivya Koppera 
2339ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_TX_MSG_HEADER2);
2340ece19502SDivya Koppera }
2341ece19502SDivya Koppera 
2342ece19502SDivya Koppera static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct ethtool_ts_info *info)
2343ece19502SDivya Koppera {
2344ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2345ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2346ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2347ece19502SDivya Koppera 
2348ece19502SDivya Koppera 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
2349ece19502SDivya Koppera 				SOF_TIMESTAMPING_RX_HARDWARE |
2350ece19502SDivya Koppera 				SOF_TIMESTAMPING_RAW_HARDWARE;
2351ece19502SDivya Koppera 
2352ece19502SDivya Koppera 	info->phc_index = ptp_clock_index(shared->ptp_clock);
2353ece19502SDivya Koppera 
2354ece19502SDivya Koppera 	info->tx_types =
2355ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_OFF) |
2356ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ON) |
2357ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
2358ece19502SDivya Koppera 
2359ece19502SDivya Koppera 	info->rx_filters =
2360ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_NONE) |
2361ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
2362ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
2363ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
2364ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
23657467d716SHoratiu Vultur 
23667467d716SHoratiu Vultur 	return 0;
23677467d716SHoratiu Vultur }
23687467d716SHoratiu Vultur 
2369ece19502SDivya Koppera static void lan8814_flush_fifo(struct phy_device *phydev, bool egress)
2370ece19502SDivya Koppera {
2371ece19502SDivya Koppera 	int i;
2372ece19502SDivya Koppera 
2373ece19502SDivya Koppera 	for (i = 0; i < FIFO_SIZE; ++i)
2374ece19502SDivya Koppera 		lanphy_read_page_reg(phydev, 5,
2375ece19502SDivya Koppera 				     egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2);
2376ece19502SDivya Koppera 
2377ece19502SDivya Koppera 	/* Read to clear overflow status bit */
2378ece19502SDivya Koppera 	lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
2379ece19502SDivya Koppera }
2380ece19502SDivya Koppera 
2381ece19502SDivya Koppera static int lan8814_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
2382ece19502SDivya Koppera {
2383ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2384ece19502SDivya Koppera 			  container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2385ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2386ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2387ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2388ece19502SDivya Koppera 	struct hwtstamp_config config;
2389ece19502SDivya Koppera 	int txcfg = 0, rxcfg = 0;
2390ece19502SDivya Koppera 	int pkt_ts_enable;
2391ece19502SDivya Koppera 
2392ece19502SDivya Koppera 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
2393ece19502SDivya Koppera 		return -EFAULT;
2394ece19502SDivya Koppera 
2395ece19502SDivya Koppera 	ptp_priv->hwts_tx_type = config.tx_type;
2396ece19502SDivya Koppera 	ptp_priv->rx_filter = config.rx_filter;
2397ece19502SDivya Koppera 
2398ece19502SDivya Koppera 	switch (config.rx_filter) {
2399ece19502SDivya Koppera 	case HWTSTAMP_FILTER_NONE:
2400ece19502SDivya Koppera 		ptp_priv->layer = 0;
2401ece19502SDivya Koppera 		ptp_priv->version = 0;
2402ece19502SDivya Koppera 		break;
2403ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
2404ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
2405ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
2406ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4;
2407ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2408ece19502SDivya Koppera 		break;
2409ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
2410ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
2411ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
2412ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L2;
2413ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2414ece19502SDivya Koppera 		break;
2415ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
2416ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
2417ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
2418ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
2419ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2420ece19502SDivya Koppera 		break;
2421ece19502SDivya Koppera 	default:
2422ece19502SDivya Koppera 		return -ERANGE;
2423ece19502SDivya Koppera 	}
2424ece19502SDivya Koppera 
2425ece19502SDivya Koppera 	if (ptp_priv->layer & PTP_CLASS_L2) {
2426ece19502SDivya Koppera 		rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_;
2427ece19502SDivya Koppera 		txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_;
2428ece19502SDivya Koppera 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
2429ece19502SDivya Koppera 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
2430ece19502SDivya Koppera 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
2431ece19502SDivya Koppera 	}
2432ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_PARSE_CONFIG, rxcfg);
2433ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_PARSE_CONFIG, txcfg);
2434ece19502SDivya Koppera 
2435ece19502SDivya Koppera 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
2436ece19502SDivya Koppera 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
2437ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
2438ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
2439ece19502SDivya Koppera 
2440ece19502SDivya Koppera 	if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC)
2441ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_MOD,
2442ece19502SDivya Koppera 				      PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_);
2443ece19502SDivya Koppera 
2444ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2445ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, true);
2446ece19502SDivya Koppera 	else
2447ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, false);
2448ece19502SDivya Koppera 
2449ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2450ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2451ece19502SDivya Koppera 		shared->ref++;
2452ece19502SDivya Koppera 	else
2453ece19502SDivya Koppera 		shared->ref--;
2454ece19502SDivya Koppera 
2455ece19502SDivya Koppera 	if (shared->ref)
2456ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2457ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_ENABLE_);
2458ece19502SDivya Koppera 	else
2459ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2460ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_DISABLE_);
2461ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2462ece19502SDivya Koppera 
2463ece19502SDivya Koppera 	/* In case of multiple starts and stops, these needs to be cleared */
2464ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2465ece19502SDivya Koppera 		list_del(&rx_ts->list);
2466ece19502SDivya Koppera 		kfree(rx_ts);
2467ece19502SDivya Koppera 	}
2468ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->rx_queue);
2469ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->tx_queue);
2470ece19502SDivya Koppera 
2471ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, false);
2472ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, true);
2473ece19502SDivya Koppera 
2474ece19502SDivya Koppera 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0;
2475ece19502SDivya Koppera }
2476ece19502SDivya Koppera 
2477ece19502SDivya Koppera static void lan8814_txtstamp(struct mii_timestamper *mii_ts,
2478ece19502SDivya Koppera 			     struct sk_buff *skb, int type)
2479ece19502SDivya Koppera {
2480ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2481ece19502SDivya Koppera 
2482ece19502SDivya Koppera 	switch (ptp_priv->hwts_tx_type) {
2483ece19502SDivya Koppera 	case HWTSTAMP_TX_ONESTEP_SYNC:
24843914a9c0SKurt Kanzenbach 		if (ptp_msg_is_sync(skb, type)) {
2485ece19502SDivya Koppera 			kfree_skb(skb);
2486ece19502SDivya Koppera 			return;
2487ece19502SDivya Koppera 		}
2488ece19502SDivya Koppera 		fallthrough;
2489ece19502SDivya Koppera 	case HWTSTAMP_TX_ON:
2490ece19502SDivya Koppera 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2491ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->tx_queue, skb);
2492ece19502SDivya Koppera 		break;
2493ece19502SDivya Koppera 	case HWTSTAMP_TX_OFF:
2494ece19502SDivya Koppera 	default:
2495ece19502SDivya Koppera 		kfree_skb(skb);
2496ece19502SDivya Koppera 		break;
2497ece19502SDivya Koppera 	}
2498ece19502SDivya Koppera }
2499ece19502SDivya Koppera 
2500ece19502SDivya Koppera static void lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig)
2501ece19502SDivya Koppera {
2502ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2503ece19502SDivya Koppera 	u32 type;
2504ece19502SDivya Koppera 
2505ece19502SDivya Koppera 	skb_push(skb, ETH_HLEN);
2506ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2507ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2508ece19502SDivya Koppera 	skb_pull_inline(skb, ETH_HLEN);
2509ece19502SDivya Koppera 
2510ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2511ece19502SDivya Koppera }
2512ece19502SDivya Koppera 
2513cafc3662SHoratiu Vultur static bool lan8814_match_rx_skb(struct kszphy_ptp_priv *ptp_priv,
2514ece19502SDivya Koppera 				 struct sk_buff *skb)
2515ece19502SDivya Koppera {
2516ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2517ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2518ece19502SDivya Koppera 	unsigned long flags;
2519ece19502SDivya Koppera 	bool ret = false;
2520ece19502SDivya Koppera 	u16 skb_sig;
2521ece19502SDivya Koppera 
2522ece19502SDivya Koppera 	lan8814_get_sig_rx(skb, &skb_sig);
2523ece19502SDivya Koppera 
2524ece19502SDivya Koppera 	/* Iterate over all RX timestamps and match it with the received skbs */
2525ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2526ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2527ece19502SDivya Koppera 		/* Check if we found the signature we were looking for. */
2528ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2529ece19502SDivya Koppera 			continue;
2530ece19502SDivya Koppera 
2531ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2532ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2533ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds,
2534ece19502SDivya Koppera 						  rx_ts->nsec);
2535ece19502SDivya Koppera 		list_del(&rx_ts->list);
2536ece19502SDivya Koppera 		kfree(rx_ts);
2537ece19502SDivya Koppera 
2538ece19502SDivya Koppera 		ret = true;
2539ece19502SDivya Koppera 		break;
2540ece19502SDivya Koppera 	}
2541ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2542ece19502SDivya Koppera 
254367dbd6c0SSebastian Andrzej Siewior 	if (ret)
254467dbd6c0SSebastian Andrzej Siewior 		netif_rx(skb);
2545ece19502SDivya Koppera 	return ret;
2546ece19502SDivya Koppera }
2547ece19502SDivya Koppera 
2548ece19502SDivya Koppera static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type)
2549ece19502SDivya Koppera {
2550ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2551ece19502SDivya Koppera 			container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2552ece19502SDivya Koppera 
2553ece19502SDivya Koppera 	if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE ||
2554ece19502SDivya Koppera 	    type == PTP_CLASS_NONE)
2555ece19502SDivya Koppera 		return false;
2556ece19502SDivya Koppera 
2557ece19502SDivya Koppera 	if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0)
2558ece19502SDivya Koppera 		return false;
2559ece19502SDivya Koppera 
2560ece19502SDivya Koppera 	/* If we failed to match then add it to the queue for when the timestamp
2561ece19502SDivya Koppera 	 * will come
2562ece19502SDivya Koppera 	 */
2563cafc3662SHoratiu Vultur 	if (!lan8814_match_rx_skb(ptp_priv, skb))
2564ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->rx_queue, skb);
2565ece19502SDivya Koppera 
2566ece19502SDivya Koppera 	return true;
2567ece19502SDivya Koppera }
2568ece19502SDivya Koppera 
2569ece19502SDivya Koppera static void lan8814_ptp_clock_set(struct phy_device *phydev,
2570ece19502SDivya Koppera 				  u32 seconds, u32 nano_seconds)
2571ece19502SDivya Koppera {
2572ece19502SDivya Koppera 	u32 sec_low, sec_high, nsec_low, nsec_high;
2573ece19502SDivya Koppera 
2574ece19502SDivya Koppera 	sec_low = seconds & 0xffff;
2575ece19502SDivya Koppera 	sec_high = (seconds >> 16) & 0xffff;
2576ece19502SDivya Koppera 	nsec_low = nano_seconds & 0xffff;
2577ece19502SDivya Koppera 	nsec_high = (nano_seconds >> 16) & 0x3fff;
2578ece19502SDivya Koppera 
2579ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_LO, sec_low);
2580ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_MID, sec_high);
2581ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_LO, nsec_low);
2582ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_HI, nsec_high);
2583ece19502SDivya Koppera 
2584ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_LOAD_);
2585ece19502SDivya Koppera }
2586ece19502SDivya Koppera 
2587ece19502SDivya Koppera static void lan8814_ptp_clock_get(struct phy_device *phydev,
2588ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds)
2589ece19502SDivya Koppera {
2590ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_READ_);
2591ece19502SDivya Koppera 
2592ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_MID);
2593ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2594ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_LO);
2595ece19502SDivya Koppera 
2596ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_HI);
2597ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2598ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_LO);
2599ece19502SDivya Koppera }
2600ece19502SDivya Koppera 
2601ece19502SDivya Koppera static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci,
2602ece19502SDivya Koppera 				   struct timespec64 *ts)
2603ece19502SDivya Koppera {
2604ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2605ece19502SDivya Koppera 							  ptp_clock_info);
2606ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2607ece19502SDivya Koppera 	u32 nano_seconds;
2608ece19502SDivya Koppera 	u32 seconds;
2609ece19502SDivya Koppera 
2610ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2611ece19502SDivya Koppera 	lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds);
2612ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2613ece19502SDivya Koppera 	ts->tv_sec = seconds;
2614ece19502SDivya Koppera 	ts->tv_nsec = nano_seconds;
2615ece19502SDivya Koppera 
2616ece19502SDivya Koppera 	return 0;
2617ece19502SDivya Koppera }
2618ece19502SDivya Koppera 
2619ece19502SDivya Koppera static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci,
2620ece19502SDivya Koppera 				   const struct timespec64 *ts)
2621ece19502SDivya Koppera {
2622ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2623ece19502SDivya Koppera 							  ptp_clock_info);
2624ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2625ece19502SDivya Koppera 
2626ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2627ece19502SDivya Koppera 	lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec);
2628ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2629ece19502SDivya Koppera 
2630ece19502SDivya Koppera 	return 0;
2631ece19502SDivya Koppera }
2632ece19502SDivya Koppera 
2633ece19502SDivya Koppera static void lan8814_ptp_clock_step(struct phy_device *phydev,
2634ece19502SDivya Koppera 				   s64 time_step_ns)
2635ece19502SDivya Koppera {
2636ece19502SDivya Koppera 	u32 nano_seconds_step;
2637ece19502SDivya Koppera 	u64 abs_time_step_ns;
2638ece19502SDivya Koppera 	u32 unsigned_seconds;
2639ece19502SDivya Koppera 	u32 nano_seconds;
2640ece19502SDivya Koppera 	u32 remainder;
2641ece19502SDivya Koppera 	s32 seconds;
2642ece19502SDivya Koppera 
2643ece19502SDivya Koppera 	if (time_step_ns >  15000000000LL) {
2644ece19502SDivya Koppera 		/* convert to clock set */
2645ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2646ece19502SDivya Koppera 		unsigned_seconds += div_u64_rem(time_step_ns, 1000000000LL,
2647ece19502SDivya Koppera 						&remainder);
2648ece19502SDivya Koppera 		nano_seconds += remainder;
2649ece19502SDivya Koppera 		if (nano_seconds >= 1000000000) {
2650ece19502SDivya Koppera 			unsigned_seconds++;
2651ece19502SDivya Koppera 			nano_seconds -= 1000000000;
2652ece19502SDivya Koppera 		}
2653ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds, nano_seconds);
2654ece19502SDivya Koppera 		return;
2655ece19502SDivya Koppera 	} else if (time_step_ns < -15000000000LL) {
2656ece19502SDivya Koppera 		/* convert to clock set */
2657ece19502SDivya Koppera 		time_step_ns = -time_step_ns;
2658ece19502SDivya Koppera 
2659ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2660ece19502SDivya Koppera 		unsigned_seconds -= div_u64_rem(time_step_ns, 1000000000LL,
2661ece19502SDivya Koppera 						&remainder);
2662ece19502SDivya Koppera 		nano_seconds_step = remainder;
2663ece19502SDivya Koppera 		if (nano_seconds < nano_seconds_step) {
2664ece19502SDivya Koppera 			unsigned_seconds--;
2665ece19502SDivya Koppera 			nano_seconds += 1000000000;
2666ece19502SDivya Koppera 		}
2667ece19502SDivya Koppera 		nano_seconds -= nano_seconds_step;
2668ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds,
2669ece19502SDivya Koppera 				      nano_seconds);
2670ece19502SDivya Koppera 		return;
2671ece19502SDivya Koppera 	}
2672ece19502SDivya Koppera 
2673ece19502SDivya Koppera 	/* do clock step */
2674ece19502SDivya Koppera 	if (time_step_ns >= 0) {
2675ece19502SDivya Koppera 		abs_time_step_ns = (u64)time_step_ns;
2676ece19502SDivya Koppera 		seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000,
2677ece19502SDivya Koppera 					   &remainder);
2678ece19502SDivya Koppera 		nano_seconds = remainder;
2679ece19502SDivya Koppera 	} else {
2680ece19502SDivya Koppera 		abs_time_step_ns = (u64)(-time_step_ns);
2681ece19502SDivya Koppera 		seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000,
2682ece19502SDivya Koppera 			    &remainder));
2683ece19502SDivya Koppera 		nano_seconds = remainder;
2684ece19502SDivya Koppera 		if (nano_seconds > 0) {
2685ece19502SDivya Koppera 			/* subtracting nano seconds is not allowed
2686ece19502SDivya Koppera 			 * convert to subtracting from seconds,
2687ece19502SDivya Koppera 			 * and adding to nanoseconds
2688ece19502SDivya Koppera 			 */
2689ece19502SDivya Koppera 			seconds--;
2690ece19502SDivya Koppera 			nano_seconds = (1000000000 - nano_seconds);
2691ece19502SDivya Koppera 		}
2692ece19502SDivya Koppera 	}
2693ece19502SDivya Koppera 
2694ece19502SDivya Koppera 	if (nano_seconds > 0) {
2695ece19502SDivya Koppera 		/* add 8 ns to cover the likely normal increment */
2696ece19502SDivya Koppera 		nano_seconds += 8;
2697ece19502SDivya Koppera 	}
2698ece19502SDivya Koppera 
2699ece19502SDivya Koppera 	if (nano_seconds >= 1000000000) {
2700ece19502SDivya Koppera 		/* carry into seconds */
2701ece19502SDivya Koppera 		seconds++;
2702ece19502SDivya Koppera 		nano_seconds -= 1000000000;
2703ece19502SDivya Koppera 	}
2704ece19502SDivya Koppera 
2705ece19502SDivya Koppera 	while (seconds) {
2706ece19502SDivya Koppera 		if (seconds > 0) {
2707ece19502SDivya Koppera 			u32 adjustment_value = (u32)seconds;
2708ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2709ece19502SDivya Koppera 
2710ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2711ece19502SDivya Koppera 				adjustment_value = 0xF;
2712ece19502SDivya Koppera 
2713ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2714ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2715ece19502SDivya Koppera 
2716ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2717ece19502SDivya Koppera 					      adjustment_value_lo);
2718ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2719ece19502SDivya Koppera 					      PTP_LTC_STEP_ADJ_DIR_ |
2720ece19502SDivya Koppera 					      adjustment_value_hi);
2721ece19502SDivya Koppera 			seconds -= ((s32)adjustment_value);
2722ece19502SDivya Koppera 		} else {
2723ece19502SDivya Koppera 			u32 adjustment_value = (u32)(-seconds);
2724ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2725ece19502SDivya Koppera 
2726ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2727ece19502SDivya Koppera 				adjustment_value = 0xF;
2728ece19502SDivya Koppera 
2729ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2730ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2731ece19502SDivya Koppera 
2732ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2733ece19502SDivya Koppera 					      adjustment_value_lo);
2734ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2735ece19502SDivya Koppera 					      adjustment_value_hi);
2736ece19502SDivya Koppera 			seconds += ((s32)adjustment_value);
2737ece19502SDivya Koppera 		}
2738ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2739ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_SEC_);
2740ece19502SDivya Koppera 	}
2741ece19502SDivya Koppera 	if (nano_seconds) {
2742ece19502SDivya Koppera 		u16 nano_seconds_lo;
2743ece19502SDivya Koppera 		u16 nano_seconds_hi;
2744ece19502SDivya Koppera 
2745ece19502SDivya Koppera 		nano_seconds_lo = nano_seconds & 0xffff;
2746ece19502SDivya Koppera 		nano_seconds_hi = (nano_seconds >> 16) & 0x3fff;
2747ece19502SDivya Koppera 
2748ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2749ece19502SDivya Koppera 				      nano_seconds_lo);
2750ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2751ece19502SDivya Koppera 				      PTP_LTC_STEP_ADJ_DIR_ |
2752ece19502SDivya Koppera 				      nano_seconds_hi);
2753ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2754ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_NSEC_);
2755ece19502SDivya Koppera 	}
2756ece19502SDivya Koppera }
2757ece19502SDivya Koppera 
2758ece19502SDivya Koppera static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta)
2759ece19502SDivya Koppera {
2760ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2761ece19502SDivya Koppera 							  ptp_clock_info);
2762ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2763ece19502SDivya Koppera 
2764ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2765ece19502SDivya Koppera 	lan8814_ptp_clock_step(phydev, delta);
2766ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2767ece19502SDivya Koppera 
2768ece19502SDivya Koppera 	return 0;
2769ece19502SDivya Koppera }
2770ece19502SDivya Koppera 
2771ece19502SDivya Koppera static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm)
2772ece19502SDivya Koppera {
2773ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2774ece19502SDivya Koppera 							  ptp_clock_info);
2775ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2776ece19502SDivya Koppera 	u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi;
2777ece19502SDivya Koppera 	bool positive = true;
2778ece19502SDivya Koppera 	u32 kszphy_rate_adj;
2779ece19502SDivya Koppera 
2780ece19502SDivya Koppera 	if (scaled_ppm < 0) {
2781ece19502SDivya Koppera 		scaled_ppm = -scaled_ppm;
2782ece19502SDivya Koppera 		positive = false;
2783ece19502SDivya Koppera 	}
2784ece19502SDivya Koppera 
2785ece19502SDivya Koppera 	kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16);
2786ece19502SDivya Koppera 	kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16;
2787ece19502SDivya Koppera 
2788ece19502SDivya Koppera 	kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff;
2789ece19502SDivya Koppera 	kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff;
2790ece19502SDivya Koppera 
2791ece19502SDivya Koppera 	if (positive)
2792ece19502SDivya Koppera 		kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_;
2793ece19502SDivya Koppera 
2794ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2795ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_HI, kszphy_rate_adj_hi);
2796ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_LO, kszphy_rate_adj_lo);
2797ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2798ece19502SDivya Koppera 
2799ece19502SDivya Koppera 	return 0;
2800ece19502SDivya Koppera }
2801ece19502SDivya Koppera 
2802ece19502SDivya Koppera static void lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig)
2803ece19502SDivya Koppera {
2804ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2805ece19502SDivya Koppera 	u32 type;
2806ece19502SDivya Koppera 
2807ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2808ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2809ece19502SDivya Koppera 
2810ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2811ece19502SDivya Koppera }
2812ece19502SDivya Koppera 
2813cafc3662SHoratiu Vultur static void lan8814_match_tx_skb(struct kszphy_ptp_priv *ptp_priv,
2814cafc3662SHoratiu Vultur 				 u32 seconds, u32 nsec, u16 seq_id)
2815ece19502SDivya Koppera {
2816ece19502SDivya Koppera 	struct skb_shared_hwtstamps shhwtstamps;
2817ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2818ece19502SDivya Koppera 	unsigned long flags;
2819ece19502SDivya Koppera 	bool ret = false;
2820ece19502SDivya Koppera 	u16 skb_sig;
2821ece19502SDivya Koppera 
2822ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags);
2823ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) {
2824ece19502SDivya Koppera 		lan8814_get_sig_tx(skb, &skb_sig);
2825ece19502SDivya Koppera 
2826ece19502SDivya Koppera 		if (memcmp(&skb_sig, &seq_id, sizeof(seq_id)))
2827ece19502SDivya Koppera 			continue;
2828ece19502SDivya Koppera 
2829ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->tx_queue);
2830ece19502SDivya Koppera 		ret = true;
2831ece19502SDivya Koppera 		break;
2832ece19502SDivya Koppera 	}
2833ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags);
2834ece19502SDivya Koppera 
2835ece19502SDivya Koppera 	if (ret) {
2836ece19502SDivya Koppera 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2837ece19502SDivya Koppera 		shhwtstamps.hwtstamp = ktime_set(seconds, nsec);
2838ece19502SDivya Koppera 		skb_complete_tx_timestamp(skb, &shhwtstamps);
2839ece19502SDivya Koppera 	}
2840ece19502SDivya Koppera }
2841ece19502SDivya Koppera 
2842cafc3662SHoratiu Vultur static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv)
2843cafc3662SHoratiu Vultur {
2844cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
2845cafc3662SHoratiu Vultur 	u32 seconds, nsec;
2846cafc3662SHoratiu Vultur 	u16 seq_id;
2847cafc3662SHoratiu Vultur 
2848cafc3662SHoratiu Vultur 	lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id);
2849cafc3662SHoratiu Vultur 	lan8814_match_tx_skb(ptp_priv, seconds, nsec, seq_id);
2850cafc3662SHoratiu Vultur }
2851cafc3662SHoratiu Vultur 
2852ece19502SDivya Koppera static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv)
2853ece19502SDivya Koppera {
2854ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2855ece19502SDivya Koppera 	u32 reg;
2856ece19502SDivya Koppera 
2857ece19502SDivya Koppera 	do {
2858ece19502SDivya Koppera 		lan8814_dequeue_tx_skb(ptp_priv);
2859ece19502SDivya Koppera 
2860ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2861ece19502SDivya Koppera 		 * process them.
2862ece19502SDivya Koppera 		 */
2863ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2864ece19502SDivya Koppera 	} while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0);
2865ece19502SDivya Koppera }
2866ece19502SDivya Koppera 
2867ece19502SDivya Koppera static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv,
2868ece19502SDivya Koppera 			      struct lan8814_ptp_rx_ts *rx_ts)
2869ece19502SDivya Koppera {
2870ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2871ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2872ece19502SDivya Koppera 	unsigned long flags;
2873ece19502SDivya Koppera 	bool ret = false;
2874ece19502SDivya Koppera 	u16 skb_sig;
2875ece19502SDivya Koppera 
2876ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags);
2877ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) {
2878ece19502SDivya Koppera 		lan8814_get_sig_rx(skb, &skb_sig);
2879ece19502SDivya Koppera 
2880ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2881ece19502SDivya Koppera 			continue;
2882ece19502SDivya Koppera 
2883ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->rx_queue);
2884ece19502SDivya Koppera 
2885ece19502SDivya Koppera 		ret = true;
2886ece19502SDivya Koppera 		break;
2887ece19502SDivya Koppera 	}
2888ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags);
2889ece19502SDivya Koppera 
2890ece19502SDivya Koppera 	if (ret) {
2891ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2892ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2893ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec);
2894e1f9e434SSebastian Andrzej Siewior 		netif_rx(skb);
2895ece19502SDivya Koppera 	}
2896ece19502SDivya Koppera 
2897ece19502SDivya Koppera 	return ret;
2898ece19502SDivya Koppera }
2899ece19502SDivya Koppera 
2900cafc3662SHoratiu Vultur static void lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv,
2901cafc3662SHoratiu Vultur 				struct lan8814_ptp_rx_ts *rx_ts)
2902ece19502SDivya Koppera {
2903ece19502SDivya Koppera 	unsigned long flags;
2904ece19502SDivya Koppera 
2905ece19502SDivya Koppera 	/* If we failed to match the skb add it to the queue for when
2906ece19502SDivya Koppera 	 * the frame will come
2907ece19502SDivya Koppera 	 */
2908ece19502SDivya Koppera 	if (!lan8814_match_skb(ptp_priv, rx_ts)) {
2909ece19502SDivya Koppera 		spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2910ece19502SDivya Koppera 		list_add(&rx_ts->list, &ptp_priv->rx_ts_list);
2911ece19502SDivya Koppera 		spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2912ece19502SDivya Koppera 	} else {
2913ece19502SDivya Koppera 		kfree(rx_ts);
2914ece19502SDivya Koppera 	}
2915cafc3662SHoratiu Vultur }
2916cafc3662SHoratiu Vultur 
2917cafc3662SHoratiu Vultur static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv)
2918cafc3662SHoratiu Vultur {
2919cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
2920cafc3662SHoratiu Vultur 	struct lan8814_ptp_rx_ts *rx_ts;
2921cafc3662SHoratiu Vultur 	u32 reg;
2922cafc3662SHoratiu Vultur 
2923cafc3662SHoratiu Vultur 	do {
2924cafc3662SHoratiu Vultur 		rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL);
2925cafc3662SHoratiu Vultur 		if (!rx_ts)
2926cafc3662SHoratiu Vultur 			return;
2927cafc3662SHoratiu Vultur 
2928cafc3662SHoratiu Vultur 		lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec,
2929cafc3662SHoratiu Vultur 				      &rx_ts->seq_id);
2930cafc3662SHoratiu Vultur 		lan8814_match_rx_ts(ptp_priv, rx_ts);
2931ece19502SDivya Koppera 
2932ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2933ece19502SDivya Koppera 		 * process them.
2934ece19502SDivya Koppera 		 */
2935ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2936ece19502SDivya Koppera 	} while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0);
2937ece19502SDivya Koppera }
2938ece19502SDivya Koppera 
29397abd92a5SHoratiu Vultur static void lan8814_handle_ptp_interrupt(struct phy_device *phydev, u16 status)
2940ece19502SDivya Koppera {
2941ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
2942ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
2943ece19502SDivya Koppera 
2944ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_)
2945ece19502SDivya Koppera 		lan8814_get_tx_ts(ptp_priv);
2946ece19502SDivya Koppera 
2947ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_)
2948ece19502SDivya Koppera 		lan8814_get_rx_ts(ptp_priv);
2949ece19502SDivya Koppera 
2950ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) {
2951ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, true);
2952ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->tx_queue);
2953ece19502SDivya Koppera 	}
2954ece19502SDivya Koppera 
2955ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) {
2956ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, false);
2957ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->rx_queue);
2958ece19502SDivya Koppera 	}
2959ece19502SDivya Koppera }
2960ece19502SDivya Koppera 
29617c2dcfa2SHoratiu Vultur static int lan8804_config_init(struct phy_device *phydev)
29627c2dcfa2SHoratiu Vultur {
29637c2dcfa2SHoratiu Vultur 	int val;
29647c2dcfa2SHoratiu Vultur 
29657c2dcfa2SHoratiu Vultur 	/* MDI-X setting for swap A,B transmit */
29667c2dcfa2SHoratiu Vultur 	val = lanphy_read_page_reg(phydev, 2, LAN8804_ALIGN_SWAP);
29677c2dcfa2SHoratiu Vultur 	val &= ~LAN8804_ALIGN_TX_A_B_SWAP_MASK;
29687c2dcfa2SHoratiu Vultur 	val |= LAN8804_ALIGN_TX_A_B_SWAP;
29697c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 2, LAN8804_ALIGN_SWAP, val);
29707c2dcfa2SHoratiu Vultur 
29717c2dcfa2SHoratiu Vultur 	/* Make sure that the PHY will not stop generating the clock when the
29727c2dcfa2SHoratiu Vultur 	 * link partner goes down
29737c2dcfa2SHoratiu Vultur 	 */
29747c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 31, LAN8814_CLOCK_MANAGEMENT, 0x27e);
29757c2dcfa2SHoratiu Vultur 	lanphy_read_page_reg(phydev, 1, LAN8814_LINK_QUALITY);
29767c2dcfa2SHoratiu Vultur 
29777c2dcfa2SHoratiu Vultur 	return 0;
29787c2dcfa2SHoratiu Vultur }
29797c2dcfa2SHoratiu Vultur 
2980b324c6e5SHoratiu Vultur static irqreturn_t lan8804_handle_interrupt(struct phy_device *phydev)
2981b324c6e5SHoratiu Vultur {
2982b324c6e5SHoratiu Vultur 	int status;
2983b324c6e5SHoratiu Vultur 
2984b324c6e5SHoratiu Vultur 	status = phy_read(phydev, LAN8814_INTS);
2985b324c6e5SHoratiu Vultur 	if (status < 0) {
2986b324c6e5SHoratiu Vultur 		phy_error(phydev);
2987b324c6e5SHoratiu Vultur 		return IRQ_NONE;
2988b324c6e5SHoratiu Vultur 	}
2989b324c6e5SHoratiu Vultur 
2990b324c6e5SHoratiu Vultur 	if (status > 0)
2991b324c6e5SHoratiu Vultur 		phy_trigger_machine(phydev);
2992b324c6e5SHoratiu Vultur 
2993b324c6e5SHoratiu Vultur 	return IRQ_HANDLED;
2994b324c6e5SHoratiu Vultur }
2995b324c6e5SHoratiu Vultur 
2996b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL			25
2997b324c6e5SHoratiu Vultur #define LAN8804_OUTPUT_CONTROL_INTR_BUFFER	BIT(14)
2998b324c6e5SHoratiu Vultur #define LAN8804_CONTROL				31
2999b324c6e5SHoratiu Vultur #define LAN8804_CONTROL_INTR_POLARITY		BIT(14)
3000b324c6e5SHoratiu Vultur 
3001b324c6e5SHoratiu Vultur static int lan8804_config_intr(struct phy_device *phydev)
3002b324c6e5SHoratiu Vultur {
3003b324c6e5SHoratiu Vultur 	int err;
3004b324c6e5SHoratiu Vultur 
3005b324c6e5SHoratiu Vultur 	/* This is an internal PHY of lan966x and is not possible to change the
3006b324c6e5SHoratiu Vultur 	 * polarity on the GIC found in lan966x, therefore change the polarity
3007b324c6e5SHoratiu Vultur 	 * of the interrupt in the PHY from being active low instead of active
3008b324c6e5SHoratiu Vultur 	 * high.
3009b324c6e5SHoratiu Vultur 	 */
3010b324c6e5SHoratiu Vultur 	phy_write(phydev, LAN8804_CONTROL, LAN8804_CONTROL_INTR_POLARITY);
3011b324c6e5SHoratiu Vultur 
3012b324c6e5SHoratiu Vultur 	/* By default interrupt buffer is open-drain in which case the interrupt
3013b324c6e5SHoratiu Vultur 	 * can be active only low. Therefore change the interrupt buffer to be
3014b324c6e5SHoratiu Vultur 	 * push-pull to be able to change interrupt polarity
3015b324c6e5SHoratiu Vultur 	 */
3016b324c6e5SHoratiu Vultur 	phy_write(phydev, LAN8804_OUTPUT_CONTROL,
3017b324c6e5SHoratiu Vultur 		  LAN8804_OUTPUT_CONTROL_INTR_BUFFER);
3018b324c6e5SHoratiu Vultur 
3019b324c6e5SHoratiu Vultur 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
3020b324c6e5SHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
3021b324c6e5SHoratiu Vultur 		if (err < 0)
3022b324c6e5SHoratiu Vultur 			return err;
3023b324c6e5SHoratiu Vultur 
3024b324c6e5SHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
3025b324c6e5SHoratiu Vultur 		if (err)
3026b324c6e5SHoratiu Vultur 			return err;
3027b324c6e5SHoratiu Vultur 	} else {
3028b324c6e5SHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, 0);
3029b324c6e5SHoratiu Vultur 		if (err)
3030b324c6e5SHoratiu Vultur 			return err;
3031b324c6e5SHoratiu Vultur 
3032b324c6e5SHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
3033b324c6e5SHoratiu Vultur 		if (err < 0)
3034b324c6e5SHoratiu Vultur 			return err;
3035b324c6e5SHoratiu Vultur 	}
3036b324c6e5SHoratiu Vultur 
3037b324c6e5SHoratiu Vultur 	return 0;
3038b324c6e5SHoratiu Vultur }
3039b324c6e5SHoratiu Vultur 
3040b3ec7248SDivya Koppera static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev)
3041b3ec7248SDivya Koppera {
30422002fbacSMichael Walle 	int ret = IRQ_NONE;
30437abd92a5SHoratiu Vultur 	int irq_status;
3044b3ec7248SDivya Koppera 
3045b3ec7248SDivya Koppera 	irq_status = phy_read(phydev, LAN8814_INTS);
3046ece19502SDivya Koppera 	if (irq_status < 0) {
3047ece19502SDivya Koppera 		phy_error(phydev);
3048ece19502SDivya Koppera 		return IRQ_NONE;
3049ece19502SDivya Koppera 	}
3050ece19502SDivya Koppera 
30512002fbacSMichael Walle 	if (irq_status & LAN8814_INT_LINK) {
30522002fbacSMichael Walle 		phy_trigger_machine(phydev);
30532002fbacSMichael Walle 		ret = IRQ_HANDLED;
30542002fbacSMichael Walle 	}
30552002fbacSMichael Walle 
30567abd92a5SHoratiu Vultur 	while (true) {
30577abd92a5SHoratiu Vultur 		irq_status = lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
30587abd92a5SHoratiu Vultur 		if (!irq_status)
3059ece19502SDivya Koppera 			break;
30607abd92a5SHoratiu Vultur 
30617abd92a5SHoratiu Vultur 		lan8814_handle_ptp_interrupt(phydev, irq_status);
30627abd92a5SHoratiu Vultur 		ret = IRQ_HANDLED;
30632002fbacSMichael Walle 	}
30642002fbacSMichael Walle 
30652002fbacSMichael Walle 	return ret;
3066b3ec7248SDivya Koppera }
3067b3ec7248SDivya Koppera 
3068b3ec7248SDivya Koppera static int lan8814_ack_interrupt(struct phy_device *phydev)
3069b3ec7248SDivya Koppera {
3070b3ec7248SDivya Koppera 	/* bit[12..0] int status, which is a read and clear register. */
3071b3ec7248SDivya Koppera 	int rc;
3072b3ec7248SDivya Koppera 
3073b3ec7248SDivya Koppera 	rc = phy_read(phydev, LAN8814_INTS);
3074b3ec7248SDivya Koppera 
3075b3ec7248SDivya Koppera 	return (rc < 0) ? rc : 0;
3076b3ec7248SDivya Koppera }
3077b3ec7248SDivya Koppera 
3078b3ec7248SDivya Koppera static int lan8814_config_intr(struct phy_device *phydev)
3079b3ec7248SDivya Koppera {
3080b3ec7248SDivya Koppera 	int err;
3081b3ec7248SDivya Koppera 
3082b3ec7248SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_INTR_CTRL_REG,
3083b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_POLARITY |
3084b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_INTR_ENABLE);
3085b3ec7248SDivya Koppera 
3086b3ec7248SDivya Koppera 	/* enable / disable interrupts */
3087b3ec7248SDivya Koppera 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
3088b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
3089b3ec7248SDivya Koppera 		if (err)
3090b3ec7248SDivya Koppera 			return err;
3091b3ec7248SDivya Koppera 
3092b3ec7248SDivya Koppera 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
3093b3ec7248SDivya Koppera 	} else {
3094b3ec7248SDivya Koppera 		err = phy_write(phydev, LAN8814_INTC, 0);
3095b3ec7248SDivya Koppera 		if (err)
3096b3ec7248SDivya Koppera 			return err;
3097b3ec7248SDivya Koppera 
3098b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
3099b3ec7248SDivya Koppera 	}
3100b3ec7248SDivya Koppera 
3101b3ec7248SDivya Koppera 	return err;
3102b3ec7248SDivya Koppera }
3103b3ec7248SDivya Koppera 
3104ece19502SDivya Koppera static void lan8814_ptp_init(struct phy_device *phydev)
3105ece19502SDivya Koppera {
3106ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
3107ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
3108ece19502SDivya Koppera 	u32 temp;
3109ece19502SDivya Koppera 
311031d00ca4SMichael Walle 	if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) ||
311131d00ca4SMichael Walle 	    !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
311231d00ca4SMichael Walle 		return;
311331d00ca4SMichael Walle 
3114ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, TSU_HARD_RESET, TSU_HARD_RESET_);
3115ece19502SDivya Koppera 
3116ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_TX_MOD);
3117ece19502SDivya Koppera 	temp |= PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
3118ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_MOD, temp);
3119ece19502SDivya Koppera 
3120ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_RX_MOD);
3121ece19502SDivya Koppera 	temp |= PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
3122ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_MOD, temp);
3123ece19502SDivya Koppera 
3124ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_CONFIG, 0);
3125ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_CONFIG, 0);
3126ece19502SDivya Koppera 
3127ece19502SDivya Koppera 	/* Removing default registers configs related to L2 and IP */
3128ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_L2_ADDR_EN, 0);
3129ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_L2_ADDR_EN, 0);
3130ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_IP_ADDR_EN, 0);
3131ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_IP_ADDR_EN, 0);
3132ece19502SDivya Koppera 
3133784207bdSHoratiu Vultur 	/* Disable checking for minorVersionPTP field */
3134784207bdSHoratiu Vultur 	lanphy_write_page_reg(phydev, 5, PTP_RX_VERSION,
3135784207bdSHoratiu Vultur 			      PTP_MAX_VERSION(0xff) | PTP_MIN_VERSION(0x0));
3136784207bdSHoratiu Vultur 	lanphy_write_page_reg(phydev, 5, PTP_TX_VERSION,
3137784207bdSHoratiu Vultur 			      PTP_MAX_VERSION(0xff) | PTP_MIN_VERSION(0x0));
3138784207bdSHoratiu Vultur 
3139ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->tx_queue);
3140ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->rx_queue);
3141ece19502SDivya Koppera 	INIT_LIST_HEAD(&ptp_priv->rx_ts_list);
3142ece19502SDivya Koppera 	spin_lock_init(&ptp_priv->rx_ts_lock);
3143ece19502SDivya Koppera 
3144ece19502SDivya Koppera 	ptp_priv->phydev = phydev;
3145ece19502SDivya Koppera 
3146ece19502SDivya Koppera 	ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp;
3147ece19502SDivya Koppera 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
3148ece19502SDivya Koppera 	ptp_priv->mii_ts.hwtstamp = lan8814_hwtstamp;
3149ece19502SDivya Koppera 	ptp_priv->mii_ts.ts_info  = lan8814_ts_info;
3150ece19502SDivya Koppera 
3151ece19502SDivya Koppera 	phydev->mii_ts = &ptp_priv->mii_ts;
3152ece19502SDivya Koppera }
3153ece19502SDivya Koppera 
3154ece19502SDivya Koppera static int lan8814_ptp_probe_once(struct phy_device *phydev)
3155ece19502SDivya Koppera {
3156ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
3157ece19502SDivya Koppera 
3158ece19502SDivya Koppera 	/* Initialise shared lock for clock*/
3159ece19502SDivya Koppera 	mutex_init(&shared->shared_lock);
3160ece19502SDivya Koppera 
3161ece19502SDivya Koppera 	shared->ptp_clock_info.owner = THIS_MODULE;
3162ece19502SDivya Koppera 	snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name);
3163ece19502SDivya Koppera 	shared->ptp_clock_info.max_adj = 31249999;
3164ece19502SDivya Koppera 	shared->ptp_clock_info.n_alarm = 0;
3165ece19502SDivya Koppera 	shared->ptp_clock_info.n_ext_ts = 0;
3166ece19502SDivya Koppera 	shared->ptp_clock_info.n_pins = 0;
3167ece19502SDivya Koppera 	shared->ptp_clock_info.pps = 0;
3168ece19502SDivya Koppera 	shared->ptp_clock_info.pin_config = NULL;
3169ece19502SDivya Koppera 	shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine;
3170ece19502SDivya Koppera 	shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime;
3171ece19502SDivya Koppera 	shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64;
3172ece19502SDivya Koppera 	shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64;
3173ece19502SDivya Koppera 	shared->ptp_clock_info.getcrosststamp = NULL;
3174ece19502SDivya Koppera 
3175ece19502SDivya Koppera 	shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info,
3176ece19502SDivya Koppera 					       &phydev->mdio.dev);
31773f88d7d1SDivya Koppera 	if (IS_ERR(shared->ptp_clock)) {
3178ece19502SDivya Koppera 		phydev_err(phydev, "ptp_clock_register failed %lu\n",
3179ece19502SDivya Koppera 			   PTR_ERR(shared->ptp_clock));
3180ece19502SDivya Koppera 		return -EINVAL;
3181ece19502SDivya Koppera 	}
3182ece19502SDivya Koppera 
31833f88d7d1SDivya Koppera 	/* Check if PHC support is missing at the configuration level */
31843f88d7d1SDivya Koppera 	if (!shared->ptp_clock)
31853f88d7d1SDivya Koppera 		return 0;
31863f88d7d1SDivya Koppera 
3187ece19502SDivya Koppera 	phydev_dbg(phydev, "successfully registered ptp clock\n");
3188ece19502SDivya Koppera 
3189ece19502SDivya Koppera 	shared->phydev = phydev;
3190ece19502SDivya Koppera 
3191ece19502SDivya Koppera 	/* The EP.4 is shared between all the PHYs in the package and also it
3192ece19502SDivya Koppera 	 * can be accessed by any of the PHYs
3193ece19502SDivya Koppera 	 */
3194ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LTC_HARD_RESET, LTC_HARD_RESET_);
3195ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_OPERATING_MODE,
3196ece19502SDivya Koppera 			      PTP_OPERATING_MODE_STANDALONE_);
3197ece19502SDivya Koppera 
3198ece19502SDivya Koppera 	return 0;
3199ece19502SDivya Koppera }
3200ece19502SDivya Koppera 
3201a516b7f7SDivya Koppera static void lan8814_setup_led(struct phy_device *phydev, int val)
3202a516b7f7SDivya Koppera {
3203a516b7f7SDivya Koppera 	int temp;
3204a516b7f7SDivya Koppera 
3205a516b7f7SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, LAN8814_LED_CTRL_1);
3206a516b7f7SDivya Koppera 
3207a516b7f7SDivya Koppera 	if (val)
3208a516b7f7SDivya Koppera 		temp |= LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
3209a516b7f7SDivya Koppera 	else
3210a516b7f7SDivya Koppera 		temp &= ~LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
3211a516b7f7SDivya Koppera 
3212a516b7f7SDivya Koppera 	lanphy_write_page_reg(phydev, 5, LAN8814_LED_CTRL_1, temp);
3213a516b7f7SDivya Koppera }
3214a516b7f7SDivya Koppera 
3215ece19502SDivya Koppera static int lan8814_config_init(struct phy_device *phydev)
3216ece19502SDivya Koppera {
3217a516b7f7SDivya Koppera 	struct kszphy_priv *lan8814 = phydev->priv;
3218ece19502SDivya Koppera 	int val;
3219ece19502SDivya Koppera 
3220ece19502SDivya Koppera 	/* Reset the PHY */
3221ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET);
3222ece19502SDivya Koppera 	val |= LAN8814_QSGMII_SOFT_RESET_BIT;
3223ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET, val);
3224ece19502SDivya Koppera 
3225ece19502SDivya Koppera 	/* Disable ANEG with QSGMII PCS Host side */
3226ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG);
3227ece19502SDivya Koppera 	val &= ~LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA;
3228ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG, val);
3229ece19502SDivya Koppera 
3230ece19502SDivya Koppera 	/* MDI-X setting for swap A,B transmit */
3231ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 2, LAN8814_ALIGN_SWAP);
3232ece19502SDivya Koppera 	val &= ~LAN8814_ALIGN_TX_A_B_SWAP_MASK;
3233ece19502SDivya Koppera 	val |= LAN8814_ALIGN_TX_A_B_SWAP;
3234ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 2, LAN8814_ALIGN_SWAP, val);
3235ece19502SDivya Koppera 
3236a516b7f7SDivya Koppera 	if (lan8814->led_mode >= 0)
3237a516b7f7SDivya Koppera 		lan8814_setup_led(phydev, lan8814->led_mode);
3238a516b7f7SDivya Koppera 
3239ece19502SDivya Koppera 	return 0;
3240ece19502SDivya Koppera }
3241ece19502SDivya Koppera 
32424a4ce822SHoratiu Vultur /* It is expected that there will not be any 'lan8814_take_coma_mode'
32434a4ce822SHoratiu Vultur  * function called in suspend. Because the GPIO line can be shared, so if one of
32444a4ce822SHoratiu Vultur  * the phys goes back in coma mode, then all the other PHYs will go, which is
32454a4ce822SHoratiu Vultur  * wrong.
32464a4ce822SHoratiu Vultur  */
3247738871b0SMichael Walle static int lan8814_release_coma_mode(struct phy_device *phydev)
3248738871b0SMichael Walle {
3249738871b0SMichael Walle 	struct gpio_desc *gpiod;
3250738871b0SMichael Walle 
3251738871b0SMichael Walle 	gpiod = devm_gpiod_get_optional(&phydev->mdio.dev, "coma-mode",
32524a4ce822SHoratiu Vultur 					GPIOD_OUT_HIGH_OPEN_DRAIN |
32534a4ce822SHoratiu Vultur 					GPIOD_FLAGS_BIT_NONEXCLUSIVE);
3254738871b0SMichael Walle 	if (IS_ERR(gpiod))
3255738871b0SMichael Walle 		return PTR_ERR(gpiod);
3256738871b0SMichael Walle 
3257738871b0SMichael Walle 	gpiod_set_consumer_name(gpiod, "LAN8814 coma mode");
3258738871b0SMichael Walle 	gpiod_set_value_cansleep(gpiod, 0);
3259738871b0SMichael Walle 
3260738871b0SMichael Walle 	return 0;
3261738871b0SMichael Walle }
3262738871b0SMichael Walle 
3263ece19502SDivya Koppera static int lan8814_probe(struct phy_device *phydev)
3264ece19502SDivya Koppera {
3265a516b7f7SDivya Koppera 	const struct kszphy_type *type = phydev->drv->driver_data;
3266ece19502SDivya Koppera 	struct kszphy_priv *priv;
3267ece19502SDivya Koppera 	u16 addr;
3268ece19502SDivya Koppera 	int err;
3269ece19502SDivya Koppera 
3270ece19502SDivya Koppera 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
3271ece19502SDivya Koppera 	if (!priv)
3272ece19502SDivya Koppera 		return -ENOMEM;
3273ece19502SDivya Koppera 
3274ece19502SDivya Koppera 	phydev->priv = priv;
3275ece19502SDivya Koppera 
3276a516b7f7SDivya Koppera 	priv->type = type;
3277a516b7f7SDivya Koppera 
3278a516b7f7SDivya Koppera 	kszphy_parse_led_mode(phydev);
3279a516b7f7SDivya Koppera 
3280ece19502SDivya Koppera 	/* Strap-in value for PHY address, below register read gives starting
3281ece19502SDivya Koppera 	 * phy address value
3282ece19502SDivya Koppera 	 */
3283ece19502SDivya Koppera 	addr = lanphy_read_page_reg(phydev, 4, 0) & 0x1F;
3284ece19502SDivya Koppera 	devm_phy_package_join(&phydev->mdio.dev, phydev,
3285ece19502SDivya Koppera 			      addr, sizeof(struct lan8814_shared_priv));
3286ece19502SDivya Koppera 
3287ece19502SDivya Koppera 	if (phy_package_init_once(phydev)) {
3288738871b0SMichael Walle 		err = lan8814_release_coma_mode(phydev);
3289738871b0SMichael Walle 		if (err)
3290738871b0SMichael Walle 			return err;
3291738871b0SMichael Walle 
3292ece19502SDivya Koppera 		err = lan8814_ptp_probe_once(phydev);
3293ece19502SDivya Koppera 		if (err)
3294ece19502SDivya Koppera 			return err;
3295ece19502SDivya Koppera 	}
3296ece19502SDivya Koppera 
3297ece19502SDivya Koppera 	lan8814_ptp_init(phydev);
3298ece19502SDivya Koppera 
3299ece19502SDivya Koppera 	return 0;
3300ece19502SDivya Koppera }
3301ece19502SDivya Koppera 
3302a8f1a19dSHoratiu Vultur #define LAN8841_MMD_TIMER_REG			0
3303a8f1a19dSHoratiu Vultur #define LAN8841_MMD0_REGISTER_17		17
3304a8f1a19dSHoratiu Vultur #define LAN8841_MMD0_REGISTER_17_DROP_OPT(x)	((x) & 0x3)
3305a8f1a19dSHoratiu Vultur #define LAN8841_MMD0_REGISTER_17_XMIT_TOG_TX_DIS	BIT(3)
3306a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG	2
3307a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG_MAGJACK	BIT(14)
3308a8f1a19dSHoratiu Vultur #define LAN8841_MMD_ANALOG_REG			28
3309a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_1		1
3310a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_1_PLL_TRIM(x)	(((x) & 0x3) << 5)
3311a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_10		13
3312a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_10_PLL_DIV(x)	((x) & 0x3)
3313a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_11		14
3314a8f1a19dSHoratiu Vultur #define LAN8841_ANALOG_CONTROL_11_LDO_REF(x)	(((x) & 0x7) << 12)
3315a8f1a19dSHoratiu Vultur #define LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT	69
3316a8f1a19dSHoratiu Vultur #define LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT_VAL 0xbffc
3317a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN			70
3318a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_QBIAS_CH_A	BIT(0)
3319a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_A	BIT(1)
3320a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_QBIAS_CH_B	BIT(2)
3321a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_B	BIT(3)
3322a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_C	BIT(5)
3323a8f1a19dSHoratiu Vultur #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_D	BIT(7)
3324a8f1a19dSHoratiu Vultur #define LAN8841_ADC_CHANNEL_MASK		198
3325cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_PARSE_L2_ADDR_EN		370
3326cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_PARSE_IP_ADDR_EN		371
33271cb0cd1eSHoratiu Vultur #define LAN8841_PTP_RX_VERSION			374
3328cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_PARSE_L2_ADDR_EN		434
3329cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_PARSE_IP_ADDR_EN		435
33301cb0cd1eSHoratiu Vultur #define LAN8841_PTP_TX_VERSION			438
3331cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL			256
3332cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_ENABLE		BIT(2)
3333cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_DISABLE		BIT(1)
3334cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_RESET		BIT(0)
3335cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_PARSE_CONFIG		368
3336cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_PARSE_CONFIG		432
3337cc755495SHoratiu Vultur #define LAN8841_PTP_RX_MODE			381
3338cc755495SHoratiu Vultur #define LAN8841_PTP_INSERT_TS_EN		BIT(0)
3339cc755495SHoratiu Vultur #define LAN8841_PTP_INSERT_TS_32BIT		BIT(1)
3340a8f1a19dSHoratiu Vultur 
3341a8f1a19dSHoratiu Vultur static int lan8841_config_init(struct phy_device *phydev)
3342a8f1a19dSHoratiu Vultur {
3343a8f1a19dSHoratiu Vultur 	int ret;
3344a8f1a19dSHoratiu Vultur 
3345a8f1a19dSHoratiu Vultur 	ret = ksz9131_config_init(phydev);
3346a8f1a19dSHoratiu Vultur 	if (ret)
3347a8f1a19dSHoratiu Vultur 		return ret;
3348a8f1a19dSHoratiu Vultur 
3349cafc3662SHoratiu Vultur 	/* Initialize the HW by resetting everything */
3350cafc3662SHoratiu Vultur 	phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3351cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL,
3352cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_RESET,
3353cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_RESET);
3354cafc3662SHoratiu Vultur 
3355cafc3662SHoratiu Vultur 	phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3356cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL,
3357cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_ENABLE,
3358cafc3662SHoratiu Vultur 		       LAN8841_PTP_CMD_CTL_PTP_ENABLE);
3359cafc3662SHoratiu Vultur 
3360cafc3662SHoratiu Vultur 	/* Don't process any frames */
3361cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3362cafc3662SHoratiu Vultur 		      LAN8841_PTP_RX_PARSE_CONFIG, 0);
3363cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3364cafc3662SHoratiu Vultur 		      LAN8841_PTP_TX_PARSE_CONFIG, 0);
3365cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3366cafc3662SHoratiu Vultur 		      LAN8841_PTP_TX_PARSE_L2_ADDR_EN, 0);
3367cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3368cafc3662SHoratiu Vultur 		      LAN8841_PTP_RX_PARSE_L2_ADDR_EN, 0);
3369cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3370cafc3662SHoratiu Vultur 		      LAN8841_PTP_TX_PARSE_IP_ADDR_EN, 0);
3371cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3372cafc3662SHoratiu Vultur 		      LAN8841_PTP_RX_PARSE_IP_ADDR_EN, 0);
3373cafc3662SHoratiu Vultur 
33741cb0cd1eSHoratiu Vultur 	/* Disable checking for minorVersionPTP field */
33751cb0cd1eSHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
33761cb0cd1eSHoratiu Vultur 		      LAN8841_PTP_RX_VERSION, 0xff00);
33771cb0cd1eSHoratiu Vultur 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
33781cb0cd1eSHoratiu Vultur 		      LAN8841_PTP_TX_VERSION, 0xff00);
33791cb0cd1eSHoratiu Vultur 
3380a8f1a19dSHoratiu Vultur 	/* 100BT Clause 40 improvenent errata */
3381a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3382a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_1,
3383a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_1_PLL_TRIM(0x2));
3384a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3385a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_10,
3386a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_10_PLL_DIV(0x1));
3387a8f1a19dSHoratiu Vultur 
3388a8f1a19dSHoratiu Vultur 	/* 10M/100M Ethernet Signal Tuning Errata for Shorted-Center Tap
3389a8f1a19dSHoratiu Vultur 	 * Magnetics
3390a8f1a19dSHoratiu Vultur 	 */
3391a8f1a19dSHoratiu Vultur 	ret = phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3392a8f1a19dSHoratiu Vultur 			   LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG);
3393a8f1a19dSHoratiu Vultur 	if (ret & LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG_MAGJACK) {
3394a8f1a19dSHoratiu Vultur 		phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3395a8f1a19dSHoratiu Vultur 			      LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT,
3396a8f1a19dSHoratiu Vultur 			      LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT_VAL);
3397a8f1a19dSHoratiu Vultur 		phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3398a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN,
3399a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_QBIAS_CH_A |
3400a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_A |
3401a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_QBIAS_CH_B |
3402a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_B |
3403a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_C |
3404a8f1a19dSHoratiu Vultur 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_D);
3405a8f1a19dSHoratiu Vultur 	}
3406a8f1a19dSHoratiu Vultur 
3407a8f1a19dSHoratiu Vultur 	/* LDO Adjustment errata */
3408a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
3409a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_11,
3410a8f1a19dSHoratiu Vultur 		      LAN8841_ANALOG_CONTROL_11_LDO_REF(1));
3411a8f1a19dSHoratiu Vultur 
3412a8f1a19dSHoratiu Vultur 	/* 100BT RGMII latency tuning errata */
3413a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, MDIO_MMD_PMAPMD,
3414a8f1a19dSHoratiu Vultur 		      LAN8841_ADC_CHANNEL_MASK, 0x0);
3415a8f1a19dSHoratiu Vultur 	phy_write_mmd(phydev, LAN8841_MMD_TIMER_REG,
3416a8f1a19dSHoratiu Vultur 		      LAN8841_MMD0_REGISTER_17,
3417a8f1a19dSHoratiu Vultur 		      LAN8841_MMD0_REGISTER_17_DROP_OPT(2) |
3418a8f1a19dSHoratiu Vultur 		      LAN8841_MMD0_REGISTER_17_XMIT_TOG_TX_DIS);
3419a8f1a19dSHoratiu Vultur 
3420a8f1a19dSHoratiu Vultur 	return 0;
3421a8f1a19dSHoratiu Vultur }
3422a8f1a19dSHoratiu Vultur 
3423a8f1a19dSHoratiu Vultur #define LAN8841_OUTPUT_CTRL			25
3424a8f1a19dSHoratiu Vultur #define LAN8841_OUTPUT_CTRL_INT_BUFFER		BIT(14)
3425cafc3662SHoratiu Vultur #define LAN8841_INT_PTP				BIT(9)
3426a8f1a19dSHoratiu Vultur 
3427a8f1a19dSHoratiu Vultur static int lan8841_config_intr(struct phy_device *phydev)
3428a8f1a19dSHoratiu Vultur {
3429a8f1a19dSHoratiu Vultur 	int err;
3430a8f1a19dSHoratiu Vultur 
3431a8f1a19dSHoratiu Vultur 	phy_modify(phydev, LAN8841_OUTPUT_CTRL,
3432a8f1a19dSHoratiu Vultur 		   LAN8841_OUTPUT_CTRL_INT_BUFFER, 0);
3433a8f1a19dSHoratiu Vultur 
3434a8f1a19dSHoratiu Vultur 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
3435a8f1a19dSHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
3436a8f1a19dSHoratiu Vultur 		if (err)
3437a8f1a19dSHoratiu Vultur 			return err;
3438a8f1a19dSHoratiu Vultur 
3439cafc3662SHoratiu Vultur 		/* Enable / disable interrupts. It is OK to enable PTP interrupt
3440cafc3662SHoratiu Vultur 		 * even if it PTP is not enabled. Because the underneath blocks
3441cafc3662SHoratiu Vultur 		 * will not enable the PTP so we will never get the PTP
3442cafc3662SHoratiu Vultur 		 * interrupt.
3443cafc3662SHoratiu Vultur 		 */
3444a8f1a19dSHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC,
3445cafc3662SHoratiu Vultur 				LAN8814_INT_LINK | LAN8841_INT_PTP);
3446a8f1a19dSHoratiu Vultur 	} else {
3447a8f1a19dSHoratiu Vultur 		err = phy_write(phydev, LAN8814_INTC, 0);
3448a8f1a19dSHoratiu Vultur 		if (err)
3449a8f1a19dSHoratiu Vultur 			return err;
3450a8f1a19dSHoratiu Vultur 
3451a8f1a19dSHoratiu Vultur 		err = phy_read(phydev, LAN8814_INTS);
3452a8f1a19dSHoratiu Vultur 	}
3453a8f1a19dSHoratiu Vultur 
3454a8f1a19dSHoratiu Vultur 	return err;
3455a8f1a19dSHoratiu Vultur }
3456a8f1a19dSHoratiu Vultur 
3457cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_SEC_LO			453
3458cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_SEC_HI			452
3459cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_NS_LO			451
3460cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_NS_HI			450
3461cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_EGRESS_NSEC_HI_VALID		BIT(15)
3462cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_MSG_HEADER2			455
3463cafc3662SHoratiu Vultur 
3464cafc3662SHoratiu Vultur static bool lan8841_ptp_get_tx_ts(struct kszphy_ptp_priv *ptp_priv,
3465cafc3662SHoratiu Vultur 				  u32 *sec, u32 *nsec, u16 *seq)
3466cafc3662SHoratiu Vultur {
3467cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3468cafc3662SHoratiu Vultur 
3469cafc3662SHoratiu Vultur 	*nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_NS_HI);
3470cafc3662SHoratiu Vultur 	if (!(*nsec & LAN8841_PTP_TX_EGRESS_NSEC_HI_VALID))
3471cafc3662SHoratiu Vultur 		return false;
3472cafc3662SHoratiu Vultur 
3473cafc3662SHoratiu Vultur 	*nsec = ((*nsec & 0x3fff) << 16);
3474cafc3662SHoratiu Vultur 	*nsec = *nsec | phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_NS_LO);
3475cafc3662SHoratiu Vultur 
3476cafc3662SHoratiu Vultur 	*sec = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_SEC_HI);
3477cafc3662SHoratiu Vultur 	*sec = *sec << 16;
3478cafc3662SHoratiu Vultur 	*sec = *sec | phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_SEC_LO);
3479cafc3662SHoratiu Vultur 
3480cafc3662SHoratiu Vultur 	*seq = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_MSG_HEADER2);
3481cafc3662SHoratiu Vultur 
3482cafc3662SHoratiu Vultur 	return true;
3483cafc3662SHoratiu Vultur }
3484cafc3662SHoratiu Vultur 
3485cafc3662SHoratiu Vultur static void lan8841_ptp_process_tx_ts(struct kszphy_ptp_priv *ptp_priv)
3486cafc3662SHoratiu Vultur {
3487cafc3662SHoratiu Vultur 	u32 sec, nsec;
3488cafc3662SHoratiu Vultur 	u16 seq;
3489cafc3662SHoratiu Vultur 
3490cafc3662SHoratiu Vultur 	while (lan8841_ptp_get_tx_ts(ptp_priv, &sec, &nsec, &seq))
3491cafc3662SHoratiu Vultur 		lan8814_match_tx_skb(ptp_priv, sec, nsec, seq);
3492cafc3662SHoratiu Vultur }
3493cafc3662SHoratiu Vultur 
3494cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS			259
3495cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT	BIT(13)
3496cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_STS_PTP_TX_TS_INT	BIT(12)
3497fac63186SHoratiu Vultur #define LAN8841_PTP_INT_STS_PTP_GPIO_CAP_INT	BIT(2)
3498cafc3662SHoratiu Vultur 
3499cc755495SHoratiu Vultur static void lan8841_ptp_flush_fifo(struct kszphy_ptp_priv *ptp_priv)
3500cafc3662SHoratiu Vultur {
3501cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3502cafc3662SHoratiu Vultur 	int i;
3503cafc3662SHoratiu Vultur 
3504cafc3662SHoratiu Vultur 	for (i = 0; i < FIFO_SIZE; ++i)
3505cc755495SHoratiu Vultur 		phy_read_mmd(phydev, 2, LAN8841_PTP_TX_MSG_HEADER2);
3506cafc3662SHoratiu Vultur 
3507cafc3662SHoratiu Vultur 	phy_read_mmd(phydev, 2, LAN8841_PTP_INT_STS);
3508cafc3662SHoratiu Vultur }
3509cafc3662SHoratiu Vultur 
3510fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_CAP_STS			506
3511fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_SEL				327
3512fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_SEL_GPIO_SEL(gpio)		((gpio) << 8)
3513fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_RE_LTC_SEC_HI_CAP		498
3514fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_RE_LTC_SEC_LO_CAP		499
3515fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_RE_LTC_NS_HI_CAP		500
3516fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_RE_LTC_NS_LO_CAP		501
3517fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_FE_LTC_SEC_HI_CAP		502
3518fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_FE_LTC_SEC_LO_CAP		503
3519fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_FE_LTC_NS_HI_CAP		504
3520fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_FE_LTC_NS_LO_CAP		505
3521fac63186SHoratiu Vultur 
3522fac63186SHoratiu Vultur static void lan8841_gpio_process_cap(struct kszphy_ptp_priv *ptp_priv)
3523fac63186SHoratiu Vultur {
3524fac63186SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3525fac63186SHoratiu Vultur 	struct ptp_clock_event ptp_event = {0};
3526fac63186SHoratiu Vultur 	int pin, ret, tmp;
3527fac63186SHoratiu Vultur 	s32 sec, nsec;
3528fac63186SHoratiu Vultur 
3529fac63186SHoratiu Vultur 	pin = ptp_find_pin_unlocked(ptp_priv->ptp_clock, PTP_PF_EXTTS, 0);
3530fac63186SHoratiu Vultur 	if (pin == -1)
3531fac63186SHoratiu Vultur 		return;
3532fac63186SHoratiu Vultur 
3533fac63186SHoratiu Vultur 	tmp = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_CAP_STS);
3534fac63186SHoratiu Vultur 	if (tmp < 0)
3535fac63186SHoratiu Vultur 		return;
3536fac63186SHoratiu Vultur 
3537fac63186SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_GPIO_SEL,
3538fac63186SHoratiu Vultur 			    LAN8841_PTP_GPIO_SEL_GPIO_SEL(pin));
3539fac63186SHoratiu Vultur 	if (ret)
3540fac63186SHoratiu Vultur 		return;
3541fac63186SHoratiu Vultur 
3542fac63186SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3543fac63186SHoratiu Vultur 	if (tmp & BIT(pin)) {
3544fac63186SHoratiu Vultur 		sec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_SEC_HI_CAP);
3545fac63186SHoratiu Vultur 		sec <<= 16;
3546fac63186SHoratiu Vultur 		sec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_SEC_LO_CAP);
3547fac63186SHoratiu Vultur 
3548fac63186SHoratiu Vultur 		nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_NS_HI_CAP) & 0x3fff;
3549fac63186SHoratiu Vultur 		nsec <<= 16;
3550fac63186SHoratiu Vultur 		nsec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_NS_LO_CAP);
3551fac63186SHoratiu Vultur 	} else {
3552fac63186SHoratiu Vultur 		sec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_SEC_HI_CAP);
3553fac63186SHoratiu Vultur 		sec <<= 16;
3554fac63186SHoratiu Vultur 		sec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_SEC_LO_CAP);
3555fac63186SHoratiu Vultur 
3556fac63186SHoratiu Vultur 		nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_NS_HI_CAP) & 0x3fff;
3557fac63186SHoratiu Vultur 		nsec <<= 16;
3558fac63186SHoratiu Vultur 		nsec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_NS_LO_CAP);
3559fac63186SHoratiu Vultur 	}
3560fac63186SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3561fac63186SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_GPIO_SEL, 0);
3562fac63186SHoratiu Vultur 	if (ret)
3563fac63186SHoratiu Vultur 		return;
3564fac63186SHoratiu Vultur 
3565fac63186SHoratiu Vultur 	ptp_event.index = 0;
3566fac63186SHoratiu Vultur 	ptp_event.timestamp = ktime_set(sec, nsec);
3567fac63186SHoratiu Vultur 	ptp_event.type = PTP_CLOCK_EXTTS;
3568fac63186SHoratiu Vultur 	ptp_clock_event(ptp_priv->ptp_clock, &ptp_event);
3569fac63186SHoratiu Vultur }
3570fac63186SHoratiu Vultur 
3571cafc3662SHoratiu Vultur static void lan8841_handle_ptp_interrupt(struct phy_device *phydev)
3572cafc3662SHoratiu Vultur {
3573cafc3662SHoratiu Vultur 	struct kszphy_priv *priv = phydev->priv;
3574cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
3575cafc3662SHoratiu Vultur 	u16 status;
3576cafc3662SHoratiu Vultur 
3577cafc3662SHoratiu Vultur 	do {
3578cafc3662SHoratiu Vultur 		status = phy_read_mmd(phydev, 2, LAN8841_PTP_INT_STS);
3579fac63186SHoratiu Vultur 
3580cafc3662SHoratiu Vultur 		if (status & LAN8841_PTP_INT_STS_PTP_TX_TS_INT)
3581cafc3662SHoratiu Vultur 			lan8841_ptp_process_tx_ts(ptp_priv);
3582cafc3662SHoratiu Vultur 
3583fac63186SHoratiu Vultur 		if (status & LAN8841_PTP_INT_STS_PTP_GPIO_CAP_INT)
3584fac63186SHoratiu Vultur 			lan8841_gpio_process_cap(ptp_priv);
3585fac63186SHoratiu Vultur 
3586cafc3662SHoratiu Vultur 		if (status & LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT) {
3587cc755495SHoratiu Vultur 			lan8841_ptp_flush_fifo(ptp_priv);
3588cafc3662SHoratiu Vultur 			skb_queue_purge(&ptp_priv->tx_queue);
3589cafc3662SHoratiu Vultur 		}
3590cafc3662SHoratiu Vultur 
3591cc755495SHoratiu Vultur 	} while (status & (LAN8841_PTP_INT_STS_PTP_TX_TS_INT |
3592cc755495SHoratiu Vultur 			   LAN8841_PTP_INT_STS_PTP_GPIO_CAP_INT |
3593cc755495SHoratiu Vultur 			   LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT));
3594cafc3662SHoratiu Vultur }
3595cafc3662SHoratiu Vultur 
3596cafc3662SHoratiu Vultur #define LAN8841_INTS_PTP		BIT(9)
3597cafc3662SHoratiu Vultur 
3598a8f1a19dSHoratiu Vultur static irqreturn_t lan8841_handle_interrupt(struct phy_device *phydev)
3599a8f1a19dSHoratiu Vultur {
3600cafc3662SHoratiu Vultur 	irqreturn_t ret = IRQ_NONE;
3601a8f1a19dSHoratiu Vultur 	int irq_status;
3602a8f1a19dSHoratiu Vultur 
3603a8f1a19dSHoratiu Vultur 	irq_status = phy_read(phydev, LAN8814_INTS);
3604a8f1a19dSHoratiu Vultur 	if (irq_status < 0) {
3605a8f1a19dSHoratiu Vultur 		phy_error(phydev);
3606a8f1a19dSHoratiu Vultur 		return IRQ_NONE;
3607a8f1a19dSHoratiu Vultur 	}
3608a8f1a19dSHoratiu Vultur 
3609a8f1a19dSHoratiu Vultur 	if (irq_status & LAN8814_INT_LINK) {
3610a8f1a19dSHoratiu Vultur 		phy_trigger_machine(phydev);
3611cafc3662SHoratiu Vultur 		ret = IRQ_HANDLED;
3612a8f1a19dSHoratiu Vultur 	}
3613a8f1a19dSHoratiu Vultur 
3614cafc3662SHoratiu Vultur 	if (irq_status & LAN8841_INTS_PTP) {
3615cafc3662SHoratiu Vultur 		lan8841_handle_ptp_interrupt(phydev);
3616cafc3662SHoratiu Vultur 		ret = IRQ_HANDLED;
3617a8f1a19dSHoratiu Vultur 	}
3618a8f1a19dSHoratiu Vultur 
3619cafc3662SHoratiu Vultur 	return ret;
3620cafc3662SHoratiu Vultur }
3621cafc3662SHoratiu Vultur 
3622cafc3662SHoratiu Vultur static int lan8841_ts_info(struct mii_timestamper *mii_ts,
3623cafc3662SHoratiu Vultur 			   struct ethtool_ts_info *info)
3624cafc3662SHoratiu Vultur {
3625cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv;
3626cafc3662SHoratiu Vultur 
3627cafc3662SHoratiu Vultur 	ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3628cafc3662SHoratiu Vultur 
3629cafc3662SHoratiu Vultur 	info->phc_index = ptp_priv->ptp_clock ?
3630cafc3662SHoratiu Vultur 				ptp_clock_index(ptp_priv->ptp_clock) : -1;
3631*d06b88b0SKory Maincent 	if (info->phc_index == -1)
3632cafc3662SHoratiu Vultur 		return 0;
3633cafc3662SHoratiu Vultur 
3634cafc3662SHoratiu Vultur 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
3635cafc3662SHoratiu Vultur 				SOF_TIMESTAMPING_RX_HARDWARE |
3636cafc3662SHoratiu Vultur 				SOF_TIMESTAMPING_RAW_HARDWARE;
3637cafc3662SHoratiu Vultur 
3638cafc3662SHoratiu Vultur 	info->tx_types = (1 << HWTSTAMP_TX_OFF) |
3639cafc3662SHoratiu Vultur 			 (1 << HWTSTAMP_TX_ON) |
3640cafc3662SHoratiu Vultur 			 (1 << HWTSTAMP_TX_ONESTEP_SYNC);
3641cafc3662SHoratiu Vultur 
3642cafc3662SHoratiu Vultur 	info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
3643cafc3662SHoratiu Vultur 			   (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
3644cafc3662SHoratiu Vultur 			   (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
3645cafc3662SHoratiu Vultur 			   (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
3646cafc3662SHoratiu Vultur 
3647cafc3662SHoratiu Vultur 	return 0;
3648cafc3662SHoratiu Vultur }
3649cafc3662SHoratiu Vultur 
3650cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN			260
3651cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN	BIT(13)
3652cafc3662SHoratiu Vultur #define LAN8841_PTP_INT_EN_PTP_TX_TS_EN		BIT(12)
3653cafc3662SHoratiu Vultur 
3654cc755495SHoratiu Vultur static void lan8841_ptp_enable_processing(struct kszphy_ptp_priv *ptp_priv,
3655cafc3662SHoratiu Vultur 					  bool enable)
3656cafc3662SHoratiu Vultur {
3657cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3658cafc3662SHoratiu Vultur 
3659cc755495SHoratiu Vultur 	if (enable) {
3660cc755495SHoratiu Vultur 		/* Enable interrupts on the TX side */
3661cafc3662SHoratiu Vultur 		phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
3662cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
3663cc755495SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN,
3664cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
3665cc755495SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN);
3666cc755495SHoratiu Vultur 
3667cc755495SHoratiu Vultur 		/* Enable the modification of the frame on RX side,
3668cc755495SHoratiu Vultur 		 * this will add the ns and 2 bits of sec in the reserved field
3669cc755495SHoratiu Vultur 		 * of the PTP header
3670cc755495SHoratiu Vultur 		 */
3671cc755495SHoratiu Vultur 		phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3672cc755495SHoratiu Vultur 			       LAN8841_PTP_RX_MODE,
3673cc755495SHoratiu Vultur 			       LAN8841_PTP_INSERT_TS_EN |
3674cc755495SHoratiu Vultur 			       LAN8841_PTP_INSERT_TS_32BIT,
3675cc755495SHoratiu Vultur 			       LAN8841_PTP_INSERT_TS_EN |
3676cc755495SHoratiu Vultur 			       LAN8841_PTP_INSERT_TS_32BIT);
3677cc755495SHoratiu Vultur 
3678cc755495SHoratiu Vultur 		ptp_schedule_worker(ptp_priv->ptp_clock, 0);
3679cc755495SHoratiu Vultur 	} else {
3680cc755495SHoratiu Vultur 		/* Disable interrupts on the TX side */
3681cafc3662SHoratiu Vultur 		phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
3682cafc3662SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
3683cc755495SHoratiu Vultur 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN, 0);
3684cc755495SHoratiu Vultur 
3685cc755495SHoratiu Vultur 		/* Disable modification of the RX frames */
3686cc755495SHoratiu Vultur 		phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
3687cc755495SHoratiu Vultur 			       LAN8841_PTP_RX_MODE,
3688cc755495SHoratiu Vultur 			       LAN8841_PTP_INSERT_TS_EN |
3689cc755495SHoratiu Vultur 			       LAN8841_PTP_INSERT_TS_32BIT, 0);
3690cc755495SHoratiu Vultur 
3691cc755495SHoratiu Vultur 		ptp_cancel_worker_sync(ptp_priv->ptp_clock);
3692cc755495SHoratiu Vultur 	}
3693cafc3662SHoratiu Vultur }
3694cafc3662SHoratiu Vultur 
3695cafc3662SHoratiu Vultur #define LAN8841_PTP_RX_TIMESTAMP_EN		379
3696cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_TIMESTAMP_EN		443
3697cafc3662SHoratiu Vultur #define LAN8841_PTP_TX_MOD			445
3698cafc3662SHoratiu Vultur 
3699cafc3662SHoratiu Vultur static int lan8841_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
3700cafc3662SHoratiu Vultur {
3701cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3702cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3703cafc3662SHoratiu Vultur 	struct hwtstamp_config config;
3704cafc3662SHoratiu Vultur 	int txcfg = 0, rxcfg = 0;
3705cafc3662SHoratiu Vultur 	int pkt_ts_enable;
3706cafc3662SHoratiu Vultur 
3707cafc3662SHoratiu Vultur 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
3708cafc3662SHoratiu Vultur 		return -EFAULT;
3709cafc3662SHoratiu Vultur 
3710cafc3662SHoratiu Vultur 	ptp_priv->hwts_tx_type = config.tx_type;
3711cafc3662SHoratiu Vultur 	ptp_priv->rx_filter = config.rx_filter;
3712cafc3662SHoratiu Vultur 
3713cafc3662SHoratiu Vultur 	switch (config.rx_filter) {
3714cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_NONE:
3715cafc3662SHoratiu Vultur 		ptp_priv->layer = 0;
3716cafc3662SHoratiu Vultur 		ptp_priv->version = 0;
3717cafc3662SHoratiu Vultur 		break;
3718cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3719cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3720cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3721cafc3662SHoratiu Vultur 		ptp_priv->layer = PTP_CLASS_L4;
3722cafc3662SHoratiu Vultur 		ptp_priv->version = PTP_CLASS_V2;
3723cafc3662SHoratiu Vultur 		break;
3724cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3725cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3726cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3727cafc3662SHoratiu Vultur 		ptp_priv->layer = PTP_CLASS_L2;
3728cafc3662SHoratiu Vultur 		ptp_priv->version = PTP_CLASS_V2;
3729cafc3662SHoratiu Vultur 		break;
3730cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
3731cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
3732cafc3662SHoratiu Vultur 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3733cafc3662SHoratiu Vultur 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
3734cafc3662SHoratiu Vultur 		ptp_priv->version = PTP_CLASS_V2;
3735cafc3662SHoratiu Vultur 		break;
3736cafc3662SHoratiu Vultur 	default:
3737cafc3662SHoratiu Vultur 		return -ERANGE;
3738cafc3662SHoratiu Vultur 	}
3739cafc3662SHoratiu Vultur 
3740cafc3662SHoratiu Vultur 	/* Setup parsing of the frames and enable the timestamping for ptp
3741cafc3662SHoratiu Vultur 	 * frames
3742cafc3662SHoratiu Vultur 	 */
3743cafc3662SHoratiu Vultur 	if (ptp_priv->layer & PTP_CLASS_L2) {
3744cafc3662SHoratiu Vultur 		rxcfg |= PTP_RX_PARSE_CONFIG_LAYER2_EN_;
3745cafc3662SHoratiu Vultur 		txcfg |= PTP_TX_PARSE_CONFIG_LAYER2_EN_;
3746cafc3662SHoratiu Vultur 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
3747cafc3662SHoratiu Vultur 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
3748cafc3662SHoratiu Vultur 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
3749cafc3662SHoratiu Vultur 	}
3750cafc3662SHoratiu Vultur 
3751cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_RX_PARSE_CONFIG, rxcfg);
3752cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_TX_PARSE_CONFIG, txcfg);
3753cafc3662SHoratiu Vultur 
3754cafc3662SHoratiu Vultur 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
3755cafc3662SHoratiu Vultur 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
3756cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
3757cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
3758cafc3662SHoratiu Vultur 
3759cafc3662SHoratiu Vultur 	/* Enable / disable of the TX timestamp in the SYNC frames */
3760cafc3662SHoratiu Vultur 	phy_modify_mmd(phydev, 2, LAN8841_PTP_TX_MOD,
3761cafc3662SHoratiu Vultur 		       PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_,
3762cafc3662SHoratiu Vultur 		       ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC ?
3763cafc3662SHoratiu Vultur 				PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ : 0);
3764cafc3662SHoratiu Vultur 
3765cafc3662SHoratiu Vultur 	/* Now enable/disable the timestamping */
3766cc755495SHoratiu Vultur 	lan8841_ptp_enable_processing(ptp_priv,
3767cafc3662SHoratiu Vultur 				      config.rx_filter != HWTSTAMP_FILTER_NONE);
3768cafc3662SHoratiu Vultur 
3769cafc3662SHoratiu Vultur 	skb_queue_purge(&ptp_priv->tx_queue);
3770cafc3662SHoratiu Vultur 
3771cc755495SHoratiu Vultur 	lan8841_ptp_flush_fifo(ptp_priv);
3772cafc3662SHoratiu Vultur 
3773cafc3662SHoratiu Vultur 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0;
3774cafc3662SHoratiu Vultur }
3775cafc3662SHoratiu Vultur 
3776cc755495SHoratiu Vultur static bool lan8841_rxtstamp(struct mii_timestamper *mii_ts,
3777cc755495SHoratiu Vultur 			     struct sk_buff *skb, int type)
3778cc755495SHoratiu Vultur {
3779cc755495SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv =
3780cc755495SHoratiu Vultur 			container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3781cc755495SHoratiu Vultur 	struct ptp_header *header = ptp_parse_header(skb, type);
3782cc755495SHoratiu Vultur 	struct skb_shared_hwtstamps *shhwtstamps;
3783cc755495SHoratiu Vultur 	struct timespec64 ts;
3784cc755495SHoratiu Vultur 	unsigned long flags;
3785cc755495SHoratiu Vultur 	u32 ts_header;
3786cc755495SHoratiu Vultur 
3787cc755495SHoratiu Vultur 	if (!header)
3788cc755495SHoratiu Vultur 		return false;
3789cc755495SHoratiu Vultur 
3790cc755495SHoratiu Vultur 	if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE ||
3791cc755495SHoratiu Vultur 	    type == PTP_CLASS_NONE)
3792cc755495SHoratiu Vultur 		return false;
3793cc755495SHoratiu Vultur 
3794cc755495SHoratiu Vultur 	if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0)
3795cc755495SHoratiu Vultur 		return false;
3796cc755495SHoratiu Vultur 
3797cc755495SHoratiu Vultur 	spin_lock_irqsave(&ptp_priv->seconds_lock, flags);
3798cc755495SHoratiu Vultur 	ts.tv_sec = ptp_priv->seconds;
3799cc755495SHoratiu Vultur 	spin_unlock_irqrestore(&ptp_priv->seconds_lock, flags);
3800cc755495SHoratiu Vultur 	ts_header = __be32_to_cpu(header->reserved2);
3801cc755495SHoratiu Vultur 
3802cc755495SHoratiu Vultur 	shhwtstamps = skb_hwtstamps(skb);
3803cc755495SHoratiu Vultur 	memset(shhwtstamps, 0, sizeof(*shhwtstamps));
3804cc755495SHoratiu Vultur 
3805cc755495SHoratiu Vultur 	/* Check for any wrap arounds for the second part */
3806cc755495SHoratiu Vultur 	if ((ts.tv_sec & GENMASK(1, 0)) == 0 && (ts_header >> 30) == 3)
3807cc755495SHoratiu Vultur 		ts.tv_sec -= GENMASK(1, 0) + 1;
3808cc755495SHoratiu Vultur 	else if ((ts.tv_sec & GENMASK(1, 0)) == 3 && (ts_header >> 30) == 0)
3809cc755495SHoratiu Vultur 		ts.tv_sec += 1;
3810cc755495SHoratiu Vultur 
3811cc755495SHoratiu Vultur 	shhwtstamps->hwtstamp =
3812cc755495SHoratiu Vultur 		ktime_set((ts.tv_sec & ~(GENMASK(1, 0))) | ts_header >> 30,
3813cc755495SHoratiu Vultur 			  ts_header & GENMASK(29, 0));
3814cc755495SHoratiu Vultur 	header->reserved2 = 0;
3815cc755495SHoratiu Vultur 
3816cc755495SHoratiu Vultur 	netif_rx(skb);
3817cc755495SHoratiu Vultur 
3818cc755495SHoratiu Vultur 	return true;
3819cc755495SHoratiu Vultur }
3820cc755495SHoratiu Vultur 
3821e4ed8ba0SHoratiu Vultur #define LAN8841_EVENT_A		0
3822e4ed8ba0SHoratiu Vultur #define LAN8841_EVENT_B		1
3823e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_SEC_HI(event)	((event) == LAN8841_EVENT_A ? 278 : 288)
3824e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_SEC_LO(event)	((event) == LAN8841_EVENT_A ? 279 : 289)
3825e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_NS_HI(event)	((event) == LAN8841_EVENT_A ? 280 : 290)
3826e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_NS_LO(event)	((event) == LAN8841_EVENT_A ? 281 : 291)
3827e4ed8ba0SHoratiu Vultur 
3828e4ed8ba0SHoratiu Vultur static int lan8841_ptp_set_target(struct kszphy_ptp_priv *ptp_priv, u8 event,
3829e4ed8ba0SHoratiu Vultur 				  s64 sec, u32 nsec)
3830e4ed8ba0SHoratiu Vultur {
3831e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3832e4ed8ba0SHoratiu Vultur 	int ret;
3833e4ed8ba0SHoratiu Vultur 
3834e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_SEC_HI(event),
3835e4ed8ba0SHoratiu Vultur 			    upper_16_bits(sec));
3836e4ed8ba0SHoratiu Vultur 	if (ret)
3837e4ed8ba0SHoratiu Vultur 		return ret;
3838e4ed8ba0SHoratiu Vultur 
3839e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_SEC_LO(event),
3840e4ed8ba0SHoratiu Vultur 			    lower_16_bits(sec));
3841e4ed8ba0SHoratiu Vultur 	if (ret)
3842e4ed8ba0SHoratiu Vultur 		return ret;
3843e4ed8ba0SHoratiu Vultur 
3844e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_NS_HI(event) & 0x3fff,
3845e4ed8ba0SHoratiu Vultur 			    upper_16_bits(nsec));
3846e4ed8ba0SHoratiu Vultur 	if (ret)
3847e4ed8ba0SHoratiu Vultur 		return ret;
3848e4ed8ba0SHoratiu Vultur 
3849e4ed8ba0SHoratiu Vultur 	return phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_NS_LO(event),
3850e4ed8ba0SHoratiu Vultur 			    lower_16_bits(nsec));
3851e4ed8ba0SHoratiu Vultur }
3852e4ed8ba0SHoratiu Vultur 
3853e4ed8ba0SHoratiu Vultur #define LAN8841_BUFFER_TIME	2
3854e4ed8ba0SHoratiu Vultur 
3855e4ed8ba0SHoratiu Vultur static int lan8841_ptp_update_target(struct kszphy_ptp_priv *ptp_priv,
3856e4ed8ba0SHoratiu Vultur 				     const struct timespec64 *ts)
3857e4ed8ba0SHoratiu Vultur {
3858e4ed8ba0SHoratiu Vultur 	return lan8841_ptp_set_target(ptp_priv, LAN8841_EVENT_A,
3859c6d6ef3eSHoratiu Vultur 				      ts->tv_sec + LAN8841_BUFFER_TIME, 0);
3860e4ed8ba0SHoratiu Vultur }
3861e4ed8ba0SHoratiu Vultur 
3862e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_SEC_HI(event)	((event) == LAN8841_EVENT_A ? 282 : 292)
3863e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_SEC_LO(event)	((event) == LAN8841_EVENT_A ? 283 : 293)
3864e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_NS_HI(event)	((event) == LAN8841_EVENT_A ? 284 : 294)
3865e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_LTC_TARGET_RELOAD_NS_LO(event)	((event) == LAN8841_EVENT_A ? 285 : 295)
3866e4ed8ba0SHoratiu Vultur 
3867e4ed8ba0SHoratiu Vultur static int lan8841_ptp_set_reload(struct kszphy_ptp_priv *ptp_priv, u8 event,
3868e4ed8ba0SHoratiu Vultur 				  s64 sec, u32 nsec)
3869e4ed8ba0SHoratiu Vultur {
3870e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3871e4ed8ba0SHoratiu Vultur 	int ret;
3872e4ed8ba0SHoratiu Vultur 
3873e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_SEC_HI(event),
3874e4ed8ba0SHoratiu Vultur 			    upper_16_bits(sec));
3875e4ed8ba0SHoratiu Vultur 	if (ret)
3876e4ed8ba0SHoratiu Vultur 		return ret;
3877e4ed8ba0SHoratiu Vultur 
3878e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_SEC_LO(event),
3879e4ed8ba0SHoratiu Vultur 			    lower_16_bits(sec));
3880e4ed8ba0SHoratiu Vultur 	if (ret)
3881e4ed8ba0SHoratiu Vultur 		return ret;
3882e4ed8ba0SHoratiu Vultur 
3883e4ed8ba0SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_NS_HI(event) & 0x3fff,
3884e4ed8ba0SHoratiu Vultur 			    upper_16_bits(nsec));
3885e4ed8ba0SHoratiu Vultur 	if (ret)
3886e4ed8ba0SHoratiu Vultur 		return ret;
3887e4ed8ba0SHoratiu Vultur 
3888e4ed8ba0SHoratiu Vultur 	return phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_NS_LO(event),
3889e4ed8ba0SHoratiu Vultur 			     lower_16_bits(nsec));
3890e4ed8ba0SHoratiu Vultur }
3891e4ed8ba0SHoratiu Vultur 
3892cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_SEC_HI	262
3893cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_SEC_MID	263
3894cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_SEC_LO	264
3895cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_NS_HI	265
3896cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_SET_NS_LO	266
3897cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_LOAD	BIT(4)
3898cafc3662SHoratiu Vultur 
3899cafc3662SHoratiu Vultur static int lan8841_ptp_settime64(struct ptp_clock_info *ptp,
3900cafc3662SHoratiu Vultur 				 const struct timespec64 *ts)
3901cafc3662SHoratiu Vultur {
3902cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3903cafc3662SHoratiu Vultur 							ptp_clock_info);
3904cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3905cc755495SHoratiu Vultur 	unsigned long flags;
3906e4ed8ba0SHoratiu Vultur 	int ret;
3907cafc3662SHoratiu Vultur 
3908cafc3662SHoratiu Vultur 	/* Set the value to be stored */
3909cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3910cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_LO, lower_16_bits(ts->tv_sec));
3911cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_MID, upper_16_bits(ts->tv_sec));
3912cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_HI, upper_32_bits(ts->tv_sec) & 0xffff);
3913cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_NS_LO, lower_16_bits(ts->tv_nsec));
3914cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_NS_HI, upper_16_bits(ts->tv_nsec) & 0x3fff);
3915cafc3662SHoratiu Vultur 
3916cafc3662SHoratiu Vultur 	/* Set the command to load the LTC */
3917cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
3918cafc3662SHoratiu Vultur 		      LAN8841_PTP_CMD_CTL_PTP_LTC_LOAD);
3919e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_update_target(ptp_priv, ts);
3920cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3921cafc3662SHoratiu Vultur 
3922cc755495SHoratiu Vultur 	spin_lock_irqsave(&ptp_priv->seconds_lock, flags);
3923cc755495SHoratiu Vultur 	ptp_priv->seconds = ts->tv_sec;
3924cc755495SHoratiu Vultur 	spin_unlock_irqrestore(&ptp_priv->seconds_lock, flags);
3925cc755495SHoratiu Vultur 
3926e4ed8ba0SHoratiu Vultur 	return ret;
3927cafc3662SHoratiu Vultur }
3928cafc3662SHoratiu Vultur 
3929cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_SEC_HI	358
3930cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_SEC_MID	359
3931cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_SEC_LO	360
3932cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_NS_HI	361
3933cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RD_NS_LO	362
3934cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_READ	BIT(3)
3935cafc3662SHoratiu Vultur 
3936cafc3662SHoratiu Vultur static int lan8841_ptp_gettime64(struct ptp_clock_info *ptp,
3937cafc3662SHoratiu Vultur 				 struct timespec64 *ts)
3938cafc3662SHoratiu Vultur {
3939cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3940cafc3662SHoratiu Vultur 							ptp_clock_info);
3941cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3942cafc3662SHoratiu Vultur 	time64_t s;
3943cafc3662SHoratiu Vultur 	s64 ns;
3944cafc3662SHoratiu Vultur 
3945cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3946cafc3662SHoratiu Vultur 	/* Issue the command to read the LTC */
3947cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
3948cafc3662SHoratiu Vultur 		      LAN8841_PTP_CMD_CTL_PTP_LTC_READ);
3949cafc3662SHoratiu Vultur 
3950cafc3662SHoratiu Vultur 	/* Read the LTC */
3951cafc3662SHoratiu Vultur 	s = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_HI);
3952cafc3662SHoratiu Vultur 	s <<= 16;
3953cafc3662SHoratiu Vultur 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_MID);
3954cafc3662SHoratiu Vultur 	s <<= 16;
3955cafc3662SHoratiu Vultur 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_LO);
3956cafc3662SHoratiu Vultur 
3957cafc3662SHoratiu Vultur 	ns = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_NS_HI) & 0x3fff;
3958cafc3662SHoratiu Vultur 	ns <<= 16;
3959cafc3662SHoratiu Vultur 	ns |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_NS_LO);
3960cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3961cafc3662SHoratiu Vultur 
3962cafc3662SHoratiu Vultur 	set_normalized_timespec64(ts, s, ns);
3963cafc3662SHoratiu Vultur 	return 0;
3964cafc3662SHoratiu Vultur }
3965cafc3662SHoratiu Vultur 
3966cc755495SHoratiu Vultur static void lan8841_ptp_getseconds(struct ptp_clock_info *ptp,
3967cc755495SHoratiu Vultur 				   struct timespec64 *ts)
3968cc755495SHoratiu Vultur {
3969cc755495SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3970cc755495SHoratiu Vultur 							ptp_clock_info);
3971cc755495SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
3972cc755495SHoratiu Vultur 	time64_t s;
3973cc755495SHoratiu Vultur 
3974cc755495SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
3975cc755495SHoratiu Vultur 	/* Issue the command to read the LTC */
3976cc755495SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
3977cc755495SHoratiu Vultur 		      LAN8841_PTP_CMD_CTL_PTP_LTC_READ);
3978cc755495SHoratiu Vultur 
3979cc755495SHoratiu Vultur 	/* Read the LTC */
3980cc755495SHoratiu Vultur 	s = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_HI);
3981cc755495SHoratiu Vultur 	s <<= 16;
3982cc755495SHoratiu Vultur 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_MID);
3983cc755495SHoratiu Vultur 	s <<= 16;
3984cc755495SHoratiu Vultur 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_LO);
3985cc755495SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
3986cc755495SHoratiu Vultur 
3987cc755495SHoratiu Vultur 	set_normalized_timespec64(ts, s, 0);
3988cc755495SHoratiu Vultur }
3989cc755495SHoratiu Vultur 
3990cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_STEP_ADJ_LO			276
3991cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_STEP_ADJ_HI			275
3992cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_STEP_ADJ_DIR			BIT(15)
3993cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_SECONDS	BIT(5)
3994cafc3662SHoratiu Vultur #define LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_NANOSECONDS	BIT(6)
3995cafc3662SHoratiu Vultur 
3996cafc3662SHoratiu Vultur static int lan8841_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
3997cafc3662SHoratiu Vultur {
3998cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
3999cafc3662SHoratiu Vultur 							ptp_clock_info);
4000cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4001cafc3662SHoratiu Vultur 	struct timespec64 ts;
4002cafc3662SHoratiu Vultur 	bool add = true;
4003cafc3662SHoratiu Vultur 	u32 nsec;
4004cafc3662SHoratiu Vultur 	s32 sec;
4005e4ed8ba0SHoratiu Vultur 	int ret;
4006cafc3662SHoratiu Vultur 
4007cafc3662SHoratiu Vultur 	/* The HW allows up to 15 sec to adjust the time, but here we limit to
4008cafc3662SHoratiu Vultur 	 * 10 sec the adjustment. The reason is, in case the adjustment is 14
4009cafc3662SHoratiu Vultur 	 * sec and 999999999 nsec, then we add 8ns to compansate the actual
4010cafc3662SHoratiu Vultur 	 * increment so the value can be bigger than 15 sec. Therefore limit the
4011cafc3662SHoratiu Vultur 	 * possible adjustments so we will not have these corner cases
4012cafc3662SHoratiu Vultur 	 */
4013cafc3662SHoratiu Vultur 	if (delta > 10000000000LL || delta < -10000000000LL) {
4014cafc3662SHoratiu Vultur 		/* The timeadjustment is too big, so fall back using set time */
4015cafc3662SHoratiu Vultur 		u64 now;
4016cafc3662SHoratiu Vultur 
4017cafc3662SHoratiu Vultur 		ptp->gettime64(ptp, &ts);
4018cafc3662SHoratiu Vultur 
4019cafc3662SHoratiu Vultur 		now = ktime_to_ns(timespec64_to_ktime(ts));
4020cafc3662SHoratiu Vultur 		ts = ns_to_timespec64(now + delta);
4021cafc3662SHoratiu Vultur 
4022cafc3662SHoratiu Vultur 		ptp->settime64(ptp, &ts);
4023cafc3662SHoratiu Vultur 		return 0;
4024cafc3662SHoratiu Vultur 	}
4025cafc3662SHoratiu Vultur 
4026cafc3662SHoratiu Vultur 	sec = div_u64_rem(delta < 0 ? -delta : delta, NSEC_PER_SEC, &nsec);
4027cafc3662SHoratiu Vultur 	if (delta < 0 && nsec != 0) {
4028cafc3662SHoratiu Vultur 		/* It is not allowed to adjust low the nsec part, therefore
4029cafc3662SHoratiu Vultur 		 * subtract more from second part and add to nanosecond such
4030cafc3662SHoratiu Vultur 		 * that would roll over, so the second part will increase
4031cafc3662SHoratiu Vultur 		 */
4032cafc3662SHoratiu Vultur 		sec--;
4033cafc3662SHoratiu Vultur 		nsec = NSEC_PER_SEC - nsec;
4034cafc3662SHoratiu Vultur 	}
4035cafc3662SHoratiu Vultur 
4036cafc3662SHoratiu Vultur 	/* Calculate the adjustments and the direction */
4037cafc3662SHoratiu Vultur 	if (delta < 0)
4038cafc3662SHoratiu Vultur 		add = false;
4039cafc3662SHoratiu Vultur 
4040cafc3662SHoratiu Vultur 	if (nsec > 0)
4041cafc3662SHoratiu Vultur 		/* add 8 ns to cover the likely normal increment */
4042cafc3662SHoratiu Vultur 		nsec += 8;
4043cafc3662SHoratiu Vultur 
4044cafc3662SHoratiu Vultur 	if (nsec >= NSEC_PER_SEC) {
4045cafc3662SHoratiu Vultur 		/* carry into seconds */
4046cafc3662SHoratiu Vultur 		sec++;
4047cafc3662SHoratiu Vultur 		nsec -= NSEC_PER_SEC;
4048cafc3662SHoratiu Vultur 	}
4049cafc3662SHoratiu Vultur 
4050cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
4051cafc3662SHoratiu Vultur 	if (sec) {
4052cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_LO, sec);
4053cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_HI,
4054cafc3662SHoratiu Vultur 			      add ? LAN8841_PTP_LTC_STEP_ADJ_DIR : 0);
4055cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
4056cafc3662SHoratiu Vultur 			      LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_SECONDS);
4057cafc3662SHoratiu Vultur 	}
4058cafc3662SHoratiu Vultur 
4059cafc3662SHoratiu Vultur 	if (nsec) {
4060cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_LO,
4061cafc3662SHoratiu Vultur 			      nsec & 0xffff);
4062cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_HI,
4063cafc3662SHoratiu Vultur 			      (nsec >> 16) & 0x3fff);
4064cafc3662SHoratiu Vultur 		phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
4065cafc3662SHoratiu Vultur 			      LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_NANOSECONDS);
4066cafc3662SHoratiu Vultur 	}
4067cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
4068cafc3662SHoratiu Vultur 
4069e4ed8ba0SHoratiu Vultur 	/* Update the target clock */
4070e4ed8ba0SHoratiu Vultur 	ptp->gettime64(ptp, &ts);
4071e4ed8ba0SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
4072e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_update_target(ptp_priv, &ts);
4073e4ed8ba0SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
4074e4ed8ba0SHoratiu Vultur 
4075e4ed8ba0SHoratiu Vultur 	return ret;
4076cafc3662SHoratiu Vultur }
4077cafc3662SHoratiu Vultur 
4078cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RATE_ADJ_HI		269
4079cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RATE_ADJ_HI_DIR		BIT(15)
4080cafc3662SHoratiu Vultur #define LAN8841_PTP_LTC_RATE_ADJ_LO		270
4081cafc3662SHoratiu Vultur 
4082cafc3662SHoratiu Vultur static int lan8841_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
4083cafc3662SHoratiu Vultur {
4084cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
4085cafc3662SHoratiu Vultur 							ptp_clock_info);
4086cafc3662SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4087cafc3662SHoratiu Vultur 	bool faster = true;
4088cafc3662SHoratiu Vultur 	u32 rate;
4089cafc3662SHoratiu Vultur 
4090cafc3662SHoratiu Vultur 	if (!scaled_ppm)
4091cafc3662SHoratiu Vultur 		return 0;
4092cafc3662SHoratiu Vultur 
4093cafc3662SHoratiu Vultur 	if (scaled_ppm < 0) {
4094cafc3662SHoratiu Vultur 		scaled_ppm = -scaled_ppm;
4095cafc3662SHoratiu Vultur 		faster = false;
4096cafc3662SHoratiu Vultur 	}
4097cafc3662SHoratiu Vultur 
4098cafc3662SHoratiu Vultur 	rate = LAN8814_1PPM_FORMAT * (upper_16_bits(scaled_ppm));
4099cafc3662SHoratiu Vultur 	rate += (LAN8814_1PPM_FORMAT * (lower_16_bits(scaled_ppm))) >> 16;
4100cafc3662SHoratiu Vultur 
4101cafc3662SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
4102cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_RATE_ADJ_HI,
4103cafc3662SHoratiu Vultur 		      faster ? LAN8841_PTP_LTC_RATE_ADJ_HI_DIR | (upper_16_bits(rate) & 0x3fff)
4104cafc3662SHoratiu Vultur 			     : upper_16_bits(rate) & 0x3fff);
4105cafc3662SHoratiu Vultur 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_RATE_ADJ_LO, lower_16_bits(rate));
4106cafc3662SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
4107cafc3662SHoratiu Vultur 
4108cafc3662SHoratiu Vultur 	return 0;
4109cafc3662SHoratiu Vultur }
4110cafc3662SHoratiu Vultur 
4111e4ed8ba0SHoratiu Vultur static int lan8841_ptp_verify(struct ptp_clock_info *ptp, unsigned int pin,
4112e4ed8ba0SHoratiu Vultur 			      enum ptp_pin_function func, unsigned int chan)
4113e4ed8ba0SHoratiu Vultur {
4114e4ed8ba0SHoratiu Vultur 	switch (func) {
4115e4ed8ba0SHoratiu Vultur 	case PTP_PF_NONE:
4116e4ed8ba0SHoratiu Vultur 	case PTP_PF_PEROUT:
4117fac63186SHoratiu Vultur 	case PTP_PF_EXTTS:
4118e4ed8ba0SHoratiu Vultur 		break;
4119e4ed8ba0SHoratiu Vultur 	default:
4120e4ed8ba0SHoratiu Vultur 		return -1;
4121e4ed8ba0SHoratiu Vultur 	}
4122e4ed8ba0SHoratiu Vultur 
4123e4ed8ba0SHoratiu Vultur 	return 0;
4124e4ed8ba0SHoratiu Vultur }
4125e4ed8ba0SHoratiu Vultur 
4126e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GPIO_NUM	10
4127e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_EN		128
4128e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DIR	129
4129e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_BUF	130
4130e4ed8ba0SHoratiu Vultur 
4131e4ed8ba0SHoratiu Vultur static int lan8841_ptp_perout_off(struct kszphy_ptp_priv *ptp_priv, int pin)
4132e4ed8ba0SHoratiu Vultur {
4133e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4134e4ed8ba0SHoratiu Vultur 	int ret;
4135e4ed8ba0SHoratiu Vultur 
4136e4ed8ba0SHoratiu Vultur 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
4137e4ed8ba0SHoratiu Vultur 	if (ret)
4138e4ed8ba0SHoratiu Vultur 		return ret;
4139e4ed8ba0SHoratiu Vultur 
4140e4ed8ba0SHoratiu Vultur 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DIR, BIT(pin));
4141e4ed8ba0SHoratiu Vultur 	if (ret)
4142e4ed8ba0SHoratiu Vultur 		return ret;
4143e4ed8ba0SHoratiu Vultur 
4144e4ed8ba0SHoratiu Vultur 	return phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
4145e4ed8ba0SHoratiu Vultur }
4146e4ed8ba0SHoratiu Vultur 
4147e4ed8ba0SHoratiu Vultur static int lan8841_ptp_perout_on(struct kszphy_ptp_priv *ptp_priv, int pin)
4148e4ed8ba0SHoratiu Vultur {
4149e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4150e4ed8ba0SHoratiu Vultur 	int ret;
4151e4ed8ba0SHoratiu Vultur 
4152e4ed8ba0SHoratiu Vultur 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
4153e4ed8ba0SHoratiu Vultur 	if (ret)
4154e4ed8ba0SHoratiu Vultur 		return ret;
4155e4ed8ba0SHoratiu Vultur 
4156e4ed8ba0SHoratiu Vultur 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DIR, BIT(pin));
4157e4ed8ba0SHoratiu Vultur 	if (ret)
4158e4ed8ba0SHoratiu Vultur 		return ret;
4159e4ed8ba0SHoratiu Vultur 
4160e4ed8ba0SHoratiu Vultur 	return phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
4161e4ed8ba0SHoratiu Vultur }
4162e4ed8ba0SHoratiu Vultur 
4163e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL1				131
4164e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL2				132
4165e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK	GENMASK(2, 0)
4166e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_A	1
4167e4ed8ba0SHoratiu Vultur #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_B	2
4168e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG			257
4169e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A	BIT(1)
4170e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B	BIT(3)
4171e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK	GENMASK(7, 4)
4172e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK	GENMASK(11, 8)
4173e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A		4
4174e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B		7
4175e4ed8ba0SHoratiu Vultur 
4176e4ed8ba0SHoratiu Vultur static int lan8841_ptp_remove_event(struct kszphy_ptp_priv *ptp_priv, int pin,
4177e4ed8ba0SHoratiu Vultur 				    u8 event)
4178e4ed8ba0SHoratiu Vultur {
4179e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4180e4ed8ba0SHoratiu Vultur 	u16 tmp;
4181e4ed8ba0SHoratiu Vultur 	int ret;
4182e4ed8ba0SHoratiu Vultur 
4183e4ed8ba0SHoratiu Vultur 	/* Now remove pin from the event. GPIO_DATA_SEL1 contains the GPIO
4184e4ed8ba0SHoratiu Vultur 	 * pins 0-4 while GPIO_DATA_SEL2 contains GPIO pins 5-9, therefore
4185e4ed8ba0SHoratiu Vultur 	 * depending on the pin, it requires to read a different register
4186e4ed8ba0SHoratiu Vultur 	 */
4187e4ed8ba0SHoratiu Vultur 	if (pin < 5) {
4188e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK << (3 * pin);
4189e4ed8ba0SHoratiu Vultur 		ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL1, tmp);
4190e4ed8ba0SHoratiu Vultur 	} else {
4191e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK << (3 * (pin - 5));
4192e4ed8ba0SHoratiu Vultur 		ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL2, tmp);
4193e4ed8ba0SHoratiu Vultur 	}
4194e4ed8ba0SHoratiu Vultur 	if (ret)
4195e4ed8ba0SHoratiu Vultur 		return ret;
4196e4ed8ba0SHoratiu Vultur 
4197e4ed8ba0SHoratiu Vultur 	/* Disable the event */
4198e4ed8ba0SHoratiu Vultur 	if (event == LAN8841_EVENT_A)
4199e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
4200e4ed8ba0SHoratiu Vultur 		      LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK;
4201e4ed8ba0SHoratiu Vultur 	else
4202e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
4203e4ed8ba0SHoratiu Vultur 		      LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK;
4204e4ed8ba0SHoratiu Vultur 	return phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, tmp);
4205e4ed8ba0SHoratiu Vultur }
4206e4ed8ba0SHoratiu Vultur 
4207e4ed8ba0SHoratiu Vultur static int lan8841_ptp_enable_event(struct kszphy_ptp_priv *ptp_priv, int pin,
4208e4ed8ba0SHoratiu Vultur 				    u8 event, int pulse_width)
4209e4ed8ba0SHoratiu Vultur {
4210e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4211e4ed8ba0SHoratiu Vultur 	u16 tmp;
4212e4ed8ba0SHoratiu Vultur 	int ret;
4213e4ed8ba0SHoratiu Vultur 
4214e4ed8ba0SHoratiu Vultur 	/* Enable the event */
4215e4ed8ba0SHoratiu Vultur 	if (event == LAN8841_EVENT_A)
4216e4ed8ba0SHoratiu Vultur 		ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GENERAL_CONFIG,
4217e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
4218e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK,
4219e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
4220e4ed8ba0SHoratiu Vultur 				     pulse_width << LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A);
4221e4ed8ba0SHoratiu Vultur 	else
4222e4ed8ba0SHoratiu Vultur 		ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GENERAL_CONFIG,
4223e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
4224e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK,
4225e4ed8ba0SHoratiu Vultur 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
4226e4ed8ba0SHoratiu Vultur 				     pulse_width << LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B);
4227e4ed8ba0SHoratiu Vultur 	if (ret)
4228e4ed8ba0SHoratiu Vultur 		return ret;
4229e4ed8ba0SHoratiu Vultur 
4230e4ed8ba0SHoratiu Vultur 	/* Now connect the pin to the event. GPIO_DATA_SEL1 contains the GPIO
4231e4ed8ba0SHoratiu Vultur 	 * pins 0-4 while GPIO_DATA_SEL2 contains GPIO pins 5-9, therefore
4232e4ed8ba0SHoratiu Vultur 	 * depending on the pin, it requires to read a different register
4233e4ed8ba0SHoratiu Vultur 	 */
4234e4ed8ba0SHoratiu Vultur 	if (event == LAN8841_EVENT_A)
4235e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_A;
4236e4ed8ba0SHoratiu Vultur 	else
4237e4ed8ba0SHoratiu Vultur 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_B;
4238e4ed8ba0SHoratiu Vultur 
4239e4ed8ba0SHoratiu Vultur 	if (pin < 5)
4240e4ed8ba0SHoratiu Vultur 		ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL1,
4241e4ed8ba0SHoratiu Vultur 				       tmp << (3 * pin));
4242e4ed8ba0SHoratiu Vultur 	else
4243e4ed8ba0SHoratiu Vultur 		ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL2,
4244e4ed8ba0SHoratiu Vultur 				       tmp << (3 * (pin - 5)));
4245e4ed8ba0SHoratiu Vultur 
4246e4ed8ba0SHoratiu Vultur 	return ret;
4247e4ed8ba0SHoratiu Vultur }
4248e4ed8ba0SHoratiu Vultur 
4249e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS	13
4250e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS	12
4251e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS	11
4252e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS	10
4253e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS	9
4254e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS	8
4255e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US	7
4256e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US	6
4257e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US	5
4258e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US	4
4259e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US	3
4260e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US	2
4261e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS	1
4262e4ed8ba0SHoratiu Vultur #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS	0
4263e4ed8ba0SHoratiu Vultur 
4264e4ed8ba0SHoratiu Vultur static int lan8841_ptp_perout(struct ptp_clock_info *ptp,
4265e4ed8ba0SHoratiu Vultur 			      struct ptp_clock_request *rq, int on)
4266e4ed8ba0SHoratiu Vultur {
4267e4ed8ba0SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
4268e4ed8ba0SHoratiu Vultur 							ptp_clock_info);
4269e4ed8ba0SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4270e4ed8ba0SHoratiu Vultur 	struct timespec64 ts_on, ts_period;
4271e4ed8ba0SHoratiu Vultur 	s64 on_nsec, period_nsec;
4272e4ed8ba0SHoratiu Vultur 	int pulse_width;
4273e4ed8ba0SHoratiu Vultur 	int pin;
4274e4ed8ba0SHoratiu Vultur 	int ret;
4275e4ed8ba0SHoratiu Vultur 
4276e4ed8ba0SHoratiu Vultur 	if (rq->perout.flags & ~PTP_PEROUT_DUTY_CYCLE)
4277e4ed8ba0SHoratiu Vultur 		return -EOPNOTSUPP;
4278e4ed8ba0SHoratiu Vultur 
4279e4ed8ba0SHoratiu Vultur 	pin = ptp_find_pin(ptp_priv->ptp_clock, PTP_PF_PEROUT, rq->perout.index);
4280e4ed8ba0SHoratiu Vultur 	if (pin == -1 || pin >= LAN8841_PTP_GPIO_NUM)
4281e4ed8ba0SHoratiu Vultur 		return -EINVAL;
4282e4ed8ba0SHoratiu Vultur 
4283e4ed8ba0SHoratiu Vultur 	if (!on) {
4284e4ed8ba0SHoratiu Vultur 		ret = lan8841_ptp_perout_off(ptp_priv, pin);
4285e4ed8ba0SHoratiu Vultur 		if (ret)
4286e4ed8ba0SHoratiu Vultur 			return ret;
4287e4ed8ba0SHoratiu Vultur 
4288e4ed8ba0SHoratiu Vultur 		return lan8841_ptp_remove_event(ptp_priv, LAN8841_EVENT_A, pin);
4289e4ed8ba0SHoratiu Vultur 	}
4290e4ed8ba0SHoratiu Vultur 
4291e4ed8ba0SHoratiu Vultur 	ts_on.tv_sec = rq->perout.on.sec;
4292e4ed8ba0SHoratiu Vultur 	ts_on.tv_nsec = rq->perout.on.nsec;
4293e4ed8ba0SHoratiu Vultur 	on_nsec = timespec64_to_ns(&ts_on);
4294e4ed8ba0SHoratiu Vultur 
4295e4ed8ba0SHoratiu Vultur 	ts_period.tv_sec = rq->perout.period.sec;
4296e4ed8ba0SHoratiu Vultur 	ts_period.tv_nsec = rq->perout.period.nsec;
4297e4ed8ba0SHoratiu Vultur 	period_nsec = timespec64_to_ns(&ts_period);
4298e4ed8ba0SHoratiu Vultur 
4299e4ed8ba0SHoratiu Vultur 	if (period_nsec < 200) {
43009bdf4489SColin Ian King 		pr_warn_ratelimited("%s: perout period too small, minimum is 200 nsec\n",
4301e4ed8ba0SHoratiu Vultur 				    phydev_name(phydev));
4302e4ed8ba0SHoratiu Vultur 		return -EOPNOTSUPP;
4303e4ed8ba0SHoratiu Vultur 	}
4304e4ed8ba0SHoratiu Vultur 
4305e4ed8ba0SHoratiu Vultur 	if (on_nsec >= period_nsec) {
4306e4ed8ba0SHoratiu Vultur 		pr_warn_ratelimited("%s: pulse width must be smaller than period\n",
4307e4ed8ba0SHoratiu Vultur 				    phydev_name(phydev));
4308e4ed8ba0SHoratiu Vultur 		return -EINVAL;
4309e4ed8ba0SHoratiu Vultur 	}
4310e4ed8ba0SHoratiu Vultur 
4311e4ed8ba0SHoratiu Vultur 	switch (on_nsec) {
4312e4ed8ba0SHoratiu Vultur 	case 200000000:
4313e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS;
4314e4ed8ba0SHoratiu Vultur 		break;
4315e4ed8ba0SHoratiu Vultur 	case 100000000:
4316e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS;
4317e4ed8ba0SHoratiu Vultur 		break;
4318e4ed8ba0SHoratiu Vultur 	case 50000000:
4319e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS;
4320e4ed8ba0SHoratiu Vultur 		break;
4321e4ed8ba0SHoratiu Vultur 	case 10000000:
4322e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS;
4323e4ed8ba0SHoratiu Vultur 		break;
4324e4ed8ba0SHoratiu Vultur 	case 5000000:
4325e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS;
4326e4ed8ba0SHoratiu Vultur 		break;
4327e4ed8ba0SHoratiu Vultur 	case 1000000:
4328e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS;
4329e4ed8ba0SHoratiu Vultur 		break;
4330e4ed8ba0SHoratiu Vultur 	case 500000:
4331e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US;
4332e4ed8ba0SHoratiu Vultur 		break;
4333e4ed8ba0SHoratiu Vultur 	case 100000:
4334e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US;
4335e4ed8ba0SHoratiu Vultur 		break;
4336e4ed8ba0SHoratiu Vultur 	case 50000:
4337e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US;
4338e4ed8ba0SHoratiu Vultur 		break;
4339e4ed8ba0SHoratiu Vultur 	case 10000:
4340e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US;
4341e4ed8ba0SHoratiu Vultur 		break;
4342e4ed8ba0SHoratiu Vultur 	case 5000:
4343e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US;
4344e4ed8ba0SHoratiu Vultur 		break;
4345e4ed8ba0SHoratiu Vultur 	case 1000:
4346e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US;
4347e4ed8ba0SHoratiu Vultur 		break;
4348e4ed8ba0SHoratiu Vultur 	case 500:
4349e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS;
4350e4ed8ba0SHoratiu Vultur 		break;
4351e4ed8ba0SHoratiu Vultur 	case 100:
4352e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
4353e4ed8ba0SHoratiu Vultur 		break;
4354e4ed8ba0SHoratiu Vultur 	default:
4355e4ed8ba0SHoratiu Vultur 		pr_warn_ratelimited("%s: Use default duty cycle of 100ns\n",
4356e4ed8ba0SHoratiu Vultur 				    phydev_name(phydev));
4357e4ed8ba0SHoratiu Vultur 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
4358e4ed8ba0SHoratiu Vultur 		break;
4359e4ed8ba0SHoratiu Vultur 	}
4360e4ed8ba0SHoratiu Vultur 
4361e4ed8ba0SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
4362e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_set_target(ptp_priv, LAN8841_EVENT_A, rq->perout.start.sec,
4363e4ed8ba0SHoratiu Vultur 				     rq->perout.start.nsec);
4364e4ed8ba0SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
4365e4ed8ba0SHoratiu Vultur 	if (ret)
4366e4ed8ba0SHoratiu Vultur 		return ret;
4367e4ed8ba0SHoratiu Vultur 
4368e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_set_reload(ptp_priv, LAN8841_EVENT_A, rq->perout.period.sec,
4369e4ed8ba0SHoratiu Vultur 				     rq->perout.period.nsec);
4370e4ed8ba0SHoratiu Vultur 	if (ret)
4371e4ed8ba0SHoratiu Vultur 		return ret;
4372e4ed8ba0SHoratiu Vultur 
4373e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_enable_event(ptp_priv, pin, LAN8841_EVENT_A,
4374e4ed8ba0SHoratiu Vultur 				       pulse_width);
4375e4ed8ba0SHoratiu Vultur 	if (ret)
4376e4ed8ba0SHoratiu Vultur 		return ret;
4377e4ed8ba0SHoratiu Vultur 
4378e4ed8ba0SHoratiu Vultur 	ret = lan8841_ptp_perout_on(ptp_priv, pin);
4379e4ed8ba0SHoratiu Vultur 	if (ret)
4380e4ed8ba0SHoratiu Vultur 		lan8841_ptp_remove_event(ptp_priv, pin, LAN8841_EVENT_A);
4381e4ed8ba0SHoratiu Vultur 
4382e4ed8ba0SHoratiu Vultur 	return ret;
4383e4ed8ba0SHoratiu Vultur }
4384e4ed8ba0SHoratiu Vultur 
4385fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_CAP_EN			496
4386fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(gpio)	(BIT(gpio))
4387fac63186SHoratiu Vultur #define LAN8841_PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(gpio)	(BIT(gpio) << 8)
4388fac63186SHoratiu Vultur #define LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN	BIT(2)
4389fac63186SHoratiu Vultur 
4390fac63186SHoratiu Vultur static int lan8841_ptp_extts_on(struct kszphy_ptp_priv *ptp_priv, int pin,
4391fac63186SHoratiu Vultur 				u32 flags)
4392fac63186SHoratiu Vultur {
4393fac63186SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4394fac63186SHoratiu Vultur 	u16 tmp = 0;
4395fac63186SHoratiu Vultur 	int ret;
4396fac63186SHoratiu Vultur 
4397fac63186SHoratiu Vultur 	/* Set GPIO to be intput */
4398fac63186SHoratiu Vultur 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
4399fac63186SHoratiu Vultur 	if (ret)
4400fac63186SHoratiu Vultur 		return ret;
4401fac63186SHoratiu Vultur 
4402fac63186SHoratiu Vultur 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
4403fac63186SHoratiu Vultur 	if (ret)
4404fac63186SHoratiu Vultur 		return ret;
4405fac63186SHoratiu Vultur 
4406fac63186SHoratiu Vultur 	/* Enable capture on the edges of the pin */
4407fac63186SHoratiu Vultur 	if (flags & PTP_RISING_EDGE)
4408fac63186SHoratiu Vultur 		tmp |= LAN8841_PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(pin);
4409fac63186SHoratiu Vultur 	if (flags & PTP_FALLING_EDGE)
4410fac63186SHoratiu Vultur 		tmp |= LAN8841_PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(pin);
4411fac63186SHoratiu Vultur 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_GPIO_CAP_EN, tmp);
4412fac63186SHoratiu Vultur 	if (ret)
4413fac63186SHoratiu Vultur 		return ret;
4414fac63186SHoratiu Vultur 
4415fac63186SHoratiu Vultur 	/* Enable interrupt */
4416fac63186SHoratiu Vultur 	return phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
4417fac63186SHoratiu Vultur 			      LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN,
4418fac63186SHoratiu Vultur 			      LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN);
4419fac63186SHoratiu Vultur }
4420fac63186SHoratiu Vultur 
4421fac63186SHoratiu Vultur static int lan8841_ptp_extts_off(struct kszphy_ptp_priv *ptp_priv, int pin)
4422fac63186SHoratiu Vultur {
4423fac63186SHoratiu Vultur 	struct phy_device *phydev = ptp_priv->phydev;
4424fac63186SHoratiu Vultur 	int ret;
4425fac63186SHoratiu Vultur 
4426fac63186SHoratiu Vultur 	/* Set GPIO to be output */
4427fac63186SHoratiu Vultur 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
4428fac63186SHoratiu Vultur 	if (ret)
4429fac63186SHoratiu Vultur 		return ret;
4430fac63186SHoratiu Vultur 
4431fac63186SHoratiu Vultur 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
4432fac63186SHoratiu Vultur 	if (ret)
4433fac63186SHoratiu Vultur 		return ret;
4434fac63186SHoratiu Vultur 
4435fac63186SHoratiu Vultur 	/* Disable capture on both of the edges */
4436fac63186SHoratiu Vultur 	ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GPIO_CAP_EN,
4437fac63186SHoratiu Vultur 			     LAN8841_PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(pin) |
4438fac63186SHoratiu Vultur 			     LAN8841_PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(pin),
4439fac63186SHoratiu Vultur 			     0);
4440fac63186SHoratiu Vultur 	if (ret)
4441fac63186SHoratiu Vultur 		return ret;
4442fac63186SHoratiu Vultur 
4443fac63186SHoratiu Vultur 	/* Disable interrupt */
4444fac63186SHoratiu Vultur 	return phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
4445fac63186SHoratiu Vultur 			      LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN,
4446fac63186SHoratiu Vultur 			      0);
4447fac63186SHoratiu Vultur }
4448fac63186SHoratiu Vultur 
4449fac63186SHoratiu Vultur static int lan8841_ptp_extts(struct ptp_clock_info *ptp,
4450fac63186SHoratiu Vultur 			     struct ptp_clock_request *rq, int on)
4451fac63186SHoratiu Vultur {
4452fac63186SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
4453fac63186SHoratiu Vultur 							ptp_clock_info);
4454fac63186SHoratiu Vultur 	int pin;
4455fac63186SHoratiu Vultur 	int ret;
4456fac63186SHoratiu Vultur 
4457fac63186SHoratiu Vultur 	/* Reject requests with unsupported flags */
4458fac63186SHoratiu Vultur 	if (rq->extts.flags & ~(PTP_ENABLE_FEATURE |
4459fac63186SHoratiu Vultur 				PTP_EXTTS_EDGES |
4460fac63186SHoratiu Vultur 				PTP_STRICT_FLAGS))
4461fac63186SHoratiu Vultur 		return -EOPNOTSUPP;
4462fac63186SHoratiu Vultur 
4463fac63186SHoratiu Vultur 	pin = ptp_find_pin(ptp_priv->ptp_clock, PTP_PF_EXTTS, rq->extts.index);
4464fac63186SHoratiu Vultur 	if (pin == -1 || pin >= LAN8841_PTP_GPIO_NUM)
4465fac63186SHoratiu Vultur 		return -EINVAL;
4466fac63186SHoratiu Vultur 
4467fac63186SHoratiu Vultur 	mutex_lock(&ptp_priv->ptp_lock);
4468fac63186SHoratiu Vultur 	if (on)
4469fac63186SHoratiu Vultur 		ret = lan8841_ptp_extts_on(ptp_priv, pin, rq->extts.flags);
4470fac63186SHoratiu Vultur 	else
4471fac63186SHoratiu Vultur 		ret = lan8841_ptp_extts_off(ptp_priv, pin);
4472fac63186SHoratiu Vultur 	mutex_unlock(&ptp_priv->ptp_lock);
4473fac63186SHoratiu Vultur 
4474fac63186SHoratiu Vultur 	return ret;
4475fac63186SHoratiu Vultur }
4476fac63186SHoratiu Vultur 
4477e4ed8ba0SHoratiu Vultur static int lan8841_ptp_enable(struct ptp_clock_info *ptp,
4478e4ed8ba0SHoratiu Vultur 			      struct ptp_clock_request *rq, int on)
4479e4ed8ba0SHoratiu Vultur {
4480e4ed8ba0SHoratiu Vultur 	switch (rq->type) {
4481fac63186SHoratiu Vultur 	case PTP_CLK_REQ_EXTTS:
4482fac63186SHoratiu Vultur 		return lan8841_ptp_extts(ptp, rq, on);
4483e4ed8ba0SHoratiu Vultur 	case PTP_CLK_REQ_PEROUT:
4484e4ed8ba0SHoratiu Vultur 		return lan8841_ptp_perout(ptp, rq, on);
4485e4ed8ba0SHoratiu Vultur 	default:
4486e4ed8ba0SHoratiu Vultur 		return -EOPNOTSUPP;
4487e4ed8ba0SHoratiu Vultur 	}
4488e4ed8ba0SHoratiu Vultur 
4489e4ed8ba0SHoratiu Vultur 	return 0;
4490e4ed8ba0SHoratiu Vultur }
4491e4ed8ba0SHoratiu Vultur 
4492cc755495SHoratiu Vultur static long lan8841_ptp_do_aux_work(struct ptp_clock_info *ptp)
4493cc755495SHoratiu Vultur {
4494cc755495SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
4495cc755495SHoratiu Vultur 							ptp_clock_info);
4496cc755495SHoratiu Vultur 	struct timespec64 ts;
4497cc755495SHoratiu Vultur 	unsigned long flags;
4498cc755495SHoratiu Vultur 
4499cc755495SHoratiu Vultur 	lan8841_ptp_getseconds(&ptp_priv->ptp_clock_info, &ts);
4500cc755495SHoratiu Vultur 
4501cc755495SHoratiu Vultur 	spin_lock_irqsave(&ptp_priv->seconds_lock, flags);
4502cc755495SHoratiu Vultur 	ptp_priv->seconds = ts.tv_sec;
4503cc755495SHoratiu Vultur 	spin_unlock_irqrestore(&ptp_priv->seconds_lock, flags);
4504cc755495SHoratiu Vultur 
4505cc755495SHoratiu Vultur 	return nsecs_to_jiffies(LAN8841_GET_SEC_LTC_DELAY);
4506cc755495SHoratiu Vultur }
4507cc755495SHoratiu Vultur 
4508cafc3662SHoratiu Vultur static struct ptp_clock_info lan8841_ptp_clock_info = {
4509cafc3662SHoratiu Vultur 	.owner		= THIS_MODULE,
4510cafc3662SHoratiu Vultur 	.name		= "lan8841 ptp",
4511cafc3662SHoratiu Vultur 	.max_adj	= 31249999,
4512cafc3662SHoratiu Vultur 	.gettime64	= lan8841_ptp_gettime64,
4513cafc3662SHoratiu Vultur 	.settime64	= lan8841_ptp_settime64,
4514cafc3662SHoratiu Vultur 	.adjtime	= lan8841_ptp_adjtime,
4515cafc3662SHoratiu Vultur 	.adjfine	= lan8841_ptp_adjfine,
4516e4ed8ba0SHoratiu Vultur 	.verify         = lan8841_ptp_verify,
4517e4ed8ba0SHoratiu Vultur 	.enable         = lan8841_ptp_enable,
4518cc755495SHoratiu Vultur 	.do_aux_work	= lan8841_ptp_do_aux_work,
4519e4ed8ba0SHoratiu Vultur 	.n_per_out      = LAN8841_PTP_GPIO_NUM,
4520fac63186SHoratiu Vultur 	.n_ext_ts       = LAN8841_PTP_GPIO_NUM,
4521e4ed8ba0SHoratiu Vultur 	.n_pins         = LAN8841_PTP_GPIO_NUM,
4522cafc3662SHoratiu Vultur };
4523cafc3662SHoratiu Vultur 
4524a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER 3
4525a8f1a19dSHoratiu Vultur #define LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER_STRAP_RGMII_EN BIT(0)
4526a8f1a19dSHoratiu Vultur 
4527a8f1a19dSHoratiu Vultur static int lan8841_probe(struct phy_device *phydev)
4528a8f1a19dSHoratiu Vultur {
4529cafc3662SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv;
4530cafc3662SHoratiu Vultur 	struct kszphy_priv *priv;
4531a8f1a19dSHoratiu Vultur 	int err;
4532a8f1a19dSHoratiu Vultur 
4533a8f1a19dSHoratiu Vultur 	err = kszphy_probe(phydev);
4534a8f1a19dSHoratiu Vultur 	if (err)
4535a8f1a19dSHoratiu Vultur 		return err;
4536a8f1a19dSHoratiu Vultur 
4537a8f1a19dSHoratiu Vultur 	if (phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4538a8f1a19dSHoratiu Vultur 			 LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER) &
4539a8f1a19dSHoratiu Vultur 	    LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER_STRAP_RGMII_EN)
4540a8f1a19dSHoratiu Vultur 		phydev->interface = PHY_INTERFACE_MODE_RGMII_RXID;
4541a8f1a19dSHoratiu Vultur 
4542cafc3662SHoratiu Vultur 	/* Register the clock */
4543cafc3662SHoratiu Vultur 	if (!IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
4544cafc3662SHoratiu Vultur 		return 0;
4545cafc3662SHoratiu Vultur 
4546cafc3662SHoratiu Vultur 	priv = phydev->priv;
4547cafc3662SHoratiu Vultur 	ptp_priv = &priv->ptp_priv;
4548cafc3662SHoratiu Vultur 
4549e4ed8ba0SHoratiu Vultur 	ptp_priv->pin_config = devm_kcalloc(&phydev->mdio.dev,
4550e4ed8ba0SHoratiu Vultur 					    LAN8841_PTP_GPIO_NUM,
4551e4ed8ba0SHoratiu Vultur 					    sizeof(*ptp_priv->pin_config),
4552e4ed8ba0SHoratiu Vultur 					    GFP_KERNEL);
4553e4ed8ba0SHoratiu Vultur 	if (!ptp_priv->pin_config)
4554e4ed8ba0SHoratiu Vultur 		return -ENOMEM;
4555e4ed8ba0SHoratiu Vultur 
4556e4ed8ba0SHoratiu Vultur 	for (int i = 0; i < LAN8841_PTP_GPIO_NUM; ++i) {
4557e4ed8ba0SHoratiu Vultur 		struct ptp_pin_desc *p = &ptp_priv->pin_config[i];
4558e4ed8ba0SHoratiu Vultur 
4559e4ed8ba0SHoratiu Vultur 		snprintf(p->name, sizeof(p->name), "pin%d", i);
4560e4ed8ba0SHoratiu Vultur 		p->index = i;
4561e4ed8ba0SHoratiu Vultur 		p->func = PTP_PF_NONE;
4562e4ed8ba0SHoratiu Vultur 	}
4563e4ed8ba0SHoratiu Vultur 
4564cafc3662SHoratiu Vultur 	ptp_priv->ptp_clock_info = lan8841_ptp_clock_info;
4565e4ed8ba0SHoratiu Vultur 	ptp_priv->ptp_clock_info.pin_config = ptp_priv->pin_config;
4566cafc3662SHoratiu Vultur 	ptp_priv->ptp_clock = ptp_clock_register(&ptp_priv->ptp_clock_info,
4567cafc3662SHoratiu Vultur 						 &phydev->mdio.dev);
4568cafc3662SHoratiu Vultur 	if (IS_ERR(ptp_priv->ptp_clock)) {
4569cafc3662SHoratiu Vultur 		phydev_err(phydev, "ptp_clock_register failed: %lu\n",
4570cafc3662SHoratiu Vultur 			   PTR_ERR(ptp_priv->ptp_clock));
4571cafc3662SHoratiu Vultur 		return -EINVAL;
4572cafc3662SHoratiu Vultur 	}
4573cafc3662SHoratiu Vultur 
4574cafc3662SHoratiu Vultur 	if (!ptp_priv->ptp_clock)
4575cafc3662SHoratiu Vultur 		return 0;
4576cafc3662SHoratiu Vultur 
4577cafc3662SHoratiu Vultur 	/* Initialize the SW */
4578cafc3662SHoratiu Vultur 	skb_queue_head_init(&ptp_priv->tx_queue);
4579cafc3662SHoratiu Vultur 	ptp_priv->phydev = phydev;
4580cafc3662SHoratiu Vultur 	mutex_init(&ptp_priv->ptp_lock);
4581cc755495SHoratiu Vultur 	spin_lock_init(&ptp_priv->seconds_lock);
4582cafc3662SHoratiu Vultur 
4583cc755495SHoratiu Vultur 	ptp_priv->mii_ts.rxtstamp = lan8841_rxtstamp;
4584cafc3662SHoratiu Vultur 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
4585cafc3662SHoratiu Vultur 	ptp_priv->mii_ts.hwtstamp = lan8841_hwtstamp;
4586cafc3662SHoratiu Vultur 	ptp_priv->mii_ts.ts_info = lan8841_ts_info;
4587cafc3662SHoratiu Vultur 
4588cafc3662SHoratiu Vultur 	phydev->mii_ts = &ptp_priv->mii_ts;
4589cafc3662SHoratiu Vultur 
4590a8f1a19dSHoratiu Vultur 	return 0;
4591a8f1a19dSHoratiu Vultur }
4592a8f1a19dSHoratiu Vultur 
4593cc755495SHoratiu Vultur static int lan8841_suspend(struct phy_device *phydev)
4594cc755495SHoratiu Vultur {
4595cc755495SHoratiu Vultur 	struct kszphy_priv *priv = phydev->priv;
4596cc755495SHoratiu Vultur 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
4597cc755495SHoratiu Vultur 
4598cc755495SHoratiu Vultur 	ptp_cancel_worker_sync(ptp_priv->ptp_clock);
4599cc755495SHoratiu Vultur 
4600cc755495SHoratiu Vultur 	return genphy_suspend(phydev);
4601cc755495SHoratiu Vultur }
4602cc755495SHoratiu Vultur 
4603d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
4604d5bf9071SChristian Hohnstaedt {
460551f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
4606f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
460751f932c4SChoi, David 	.name		= "Micrel KS8737",
4608dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4609c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
461015f03ffeSFabio Estevam 	.probe		= kszphy_probe,
4611d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
4612c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
461359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
4614f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4615f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4616d5bf9071SChristian Hohnstaedt }, {
4617212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
4618212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
46197ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
4620dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4621e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
462263f44b2bSJohan Hovold 	.probe		= kszphy_probe,
4623d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
4624212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
462559ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
46262b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
46272b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
46282b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4629f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4630f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4631212ea99aSMarek Vasut }, {
4632b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
4633b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
4634b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
4635dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4636e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
463763f44b2bSJohan Hovold 	.probe		= kszphy_probe,
4638d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
4639b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
464059ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
46412b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
46422b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
46432b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4644f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4645f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4646b818d1a7SHector Palacios }, {
4647510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
4648f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4649510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
4650dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4651e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
4652e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
465377501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
465477501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
465551f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
465659ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
46572b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
46582b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
46592b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
46602641b62dSStefan Agner 	/* No suspend/resume callbacks because of errata DS80000700A,
46612641b62dSStefan Agner 	 * receiver error following software power down.
46622641b62dSStefan Agner 	 */
4663d5bf9071SChristian Hohnstaedt }, {
46644bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
4665f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
46664bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
4667dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4668e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
4669e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
4670e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
46714bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
467259ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
46732b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
46742b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
46752b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4676f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4677f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
46784bd7b512SSergei Shtylyov }, {
4679510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
4680dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4681e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
4682e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
468363f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
468451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
468559ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
46862b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
46872b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
46882b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
46898b95599cSMarek Vasut 	.match_phy_device = ksz8051_match_phy_device,
4690f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4691f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4692d5bf9071SChristian Hohnstaedt }, {
4693510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
4694510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
4695ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
4696dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4697e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
4698e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
4699e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
470051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
470159ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
47022b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
47032b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
47042b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4705f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4706f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4707d5bf9071SChristian Hohnstaedt }, {
47087ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
47097ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
4710f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
471149011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
4712dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
4713e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
4714e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
47157a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
4716764d31caSChristian Melki 	.soft_reset	= genphy_soft_reset,
4717f873f112SOleksij Rempel 	.config_aneg	= ksz8081_config_aneg,
4718f873f112SOleksij Rempel 	.read_status	= ksz8081_read_status,
47197ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
472059ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
47212b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
47222b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
47232b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4724836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
4725f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
472649011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
472749011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
47287ab59dc1SDavid J. Choi }, {
47297ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
47307ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
4731f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4732dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
47338e6004dfSFabio Estevam 	.probe		= kszphy_probe,
4734232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
47357ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
473659ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
47378e6004dfSFabio Estevam 	.suspend	= kszphy_suspend,
47388e6004dfSFabio Estevam 	.resume		= kszphy_resume,
47397ab59dc1SDavid J. Choi }, {
4740d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
474148d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
4742d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
4743dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
4744c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
4745bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
4746407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
4747954c3967SSean Cross 	.config_init	= ksz9021_config_init,
4748c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
474959ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
47502b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
47512b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
47522b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4753f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4754f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
4755c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
4756c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
475793272e07SJean-Christophe PLAGNIOL-VILLARD }, {
47587ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
4759f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
47607ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
476158389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
4762c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
4763bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
47643aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
47656e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
47661d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
4767d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
4768c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
476959ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
47702b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
47712b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
47722b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
4773f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4774f64f1482SXander Huff 	.resume		= kszphy_resume,
477558389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
477658389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
47777ab59dc1SDavid J. Choi }, {
47781623ad8eSDivya Koppera 	.phy_id		= PHY_ID_LAN8814,
47791623ad8eSDivya Koppera 	.phy_id_mask	= MICREL_PHY_ID_MASK,
47801623ad8eSDivya Koppera 	.name		= "Microchip INDY Gigabit Quad PHY",
478121b688daSDivya Koppera 	.flags          = PHY_POLL_CABLE_TEST,
47827467d716SHoratiu Vultur 	.config_init	= lan8814_config_init,
4783a516b7f7SDivya Koppera 	.driver_data	= &lan8814_type,
4784ece19502SDivya Koppera 	.probe		= lan8814_probe,
47851623ad8eSDivya Koppera 	.soft_reset	= genphy_soft_reset,
4786b814403aSHoratiu Vultur 	.read_status	= ksz9031_read_status,
47871623ad8eSDivya Koppera 	.get_sset_count	= kszphy_get_sset_count,
47881623ad8eSDivya Koppera 	.get_strings	= kszphy_get_strings,
47891623ad8eSDivya Koppera 	.get_stats	= kszphy_get_stats,
47901623ad8eSDivya Koppera 	.suspend	= genphy_suspend,
47911623ad8eSDivya Koppera 	.resume		= kszphy_resume,
4792b3ec7248SDivya Koppera 	.config_intr	= lan8814_config_intr,
4793b3ec7248SDivya Koppera 	.handle_interrupt = lan8814_handle_interrupt,
479421b688daSDivya Koppera 	.cable_test_start	= lan8814_cable_test_start,
479521b688daSDivya Koppera 	.cable_test_get_status	= ksz886x_cable_test_get_status,
47961623ad8eSDivya Koppera }, {
47977c2dcfa2SHoratiu Vultur 	.phy_id		= PHY_ID_LAN8804,
47987c2dcfa2SHoratiu Vultur 	.phy_id_mask	= MICREL_PHY_ID_MASK,
47997c2dcfa2SHoratiu Vultur 	.name		= "Microchip LAN966X Gigabit PHY",
48007c2dcfa2SHoratiu Vultur 	.config_init	= lan8804_config_init,
48017c2dcfa2SHoratiu Vultur 	.driver_data	= &ksz9021_type,
48027c2dcfa2SHoratiu Vultur 	.probe		= kszphy_probe,
48037c2dcfa2SHoratiu Vultur 	.soft_reset	= genphy_soft_reset,
48047c2dcfa2SHoratiu Vultur 	.read_status	= ksz9031_read_status,
48057c2dcfa2SHoratiu Vultur 	.get_sset_count	= kszphy_get_sset_count,
48067c2dcfa2SHoratiu Vultur 	.get_strings	= kszphy_get_strings,
48077c2dcfa2SHoratiu Vultur 	.get_stats	= kszphy_get_stats,
48087c2dcfa2SHoratiu Vultur 	.suspend	= genphy_suspend,
48097c2dcfa2SHoratiu Vultur 	.resume		= kszphy_resume,
4810b324c6e5SHoratiu Vultur 	.config_intr	= lan8804_config_intr,
4811b324c6e5SHoratiu Vultur 	.handle_interrupt = lan8804_handle_interrupt,
48127c2dcfa2SHoratiu Vultur }, {
4813a8f1a19dSHoratiu Vultur 	.phy_id		= PHY_ID_LAN8841,
4814a8f1a19dSHoratiu Vultur 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4815a8f1a19dSHoratiu Vultur 	.name		= "Microchip LAN8841 Gigabit PHY",
4816a136391aSHoratiu Vultur 	.flags		= PHY_POLL_CABLE_TEST,
4817a8f1a19dSHoratiu Vultur 	.driver_data	= &lan8841_type,
4818a8f1a19dSHoratiu Vultur 	.config_init	= lan8841_config_init,
4819a8f1a19dSHoratiu Vultur 	.probe		= lan8841_probe,
4820a8f1a19dSHoratiu Vultur 	.soft_reset	= genphy_soft_reset,
4821a8f1a19dSHoratiu Vultur 	.config_intr	= lan8841_config_intr,
4822a8f1a19dSHoratiu Vultur 	.handle_interrupt = lan8841_handle_interrupt,
4823a8f1a19dSHoratiu Vultur 	.get_sset_count = kszphy_get_sset_count,
4824a8f1a19dSHoratiu Vultur 	.get_strings	= kszphy_get_strings,
4825a8f1a19dSHoratiu Vultur 	.get_stats	= kszphy_get_stats,
4826cc755495SHoratiu Vultur 	.suspend	= lan8841_suspend,
4827a8f1a19dSHoratiu Vultur 	.resume		= genphy_resume,
4828a136391aSHoratiu Vultur 	.cable_test_start	= lan8814_cable_test_start,
4829a136391aSHoratiu Vultur 	.cable_test_get_status	= ksz886x_cable_test_get_status,
4830a8f1a19dSHoratiu Vultur }, {
4831bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
4832bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4833bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
4834dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
483558389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
4836a8f1a19dSHoratiu Vultur 	.driver_data	= &ksz9131_type,
4837bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
48387770a438SClaudiu Beznea 	.soft_reset	= genphy_soft_reset,
4839bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
4840bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
4841b64e6a87SRaju Lakkaraju 	.config_aneg	= ksz9131_config_aneg,
4842b64e6a87SRaju Lakkaraju 	.read_status	= ksz9131_read_status,
484359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
4844bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
4845bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
4846bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
4847f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
4848bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
484958389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
485058389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
4851f2e9d083SOleksij Rempel 	.get_features	= ksz9477_get_features,
4852bff5b4b3SYuiko Oshino }, {
485393272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
4854f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
485593272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
4856dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
485793272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
485893272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
485993272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
48601a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
48611a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
48627ab59dc1SDavid J. Choi }, {
48637ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
4864f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4865ab36a3a2SMarek Vasut 	.name		= "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch",
486621b688daSDivya Koppera 	.driver_data	= &ksz886x_type,
4867dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
486849011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
48697ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
487052939393SOleksij Rempel 	.config_aneg	= ksz886x_config_aneg,
487152939393SOleksij Rempel 	.read_status	= ksz886x_read_status,
48721a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
48731a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
487449011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
487549011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
48769d162ed6SSean Nyekjaer }, {
48771d951ba3SMarek Vasut 	.name		= "Micrel KSZ87XX Switch",
4878dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
48799d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
48808b95599cSMarek Vasut 	.match_phy_device = ksz8795_match_phy_device,
48819d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
48829d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
4883fc3973a1SWoojung Huh }, {
4884fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
4885fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
4886fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
4887dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
488826dd2974SRobert Hancock 	.config_init	= ksz9477_config_init,
4889db45c76bSArun Ramadoss 	.config_intr	= kszphy_config_intr,
4890db45c76bSArun Ramadoss 	.handle_interrupt = kszphy_handle_interrupt,
4891fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
4892fc3973a1SWoojung Huh 	.resume		= genphy_resume,
489348fb1994SOleksij Rempel 	.get_features	= ksz9477_get_features,
4894d5bf9071SChristian Hohnstaedt } };
4895d0507009SDavid J. Choi 
489650fd7150SJohan Hovold module_phy_driver(ksphy_driver);
4897d0507009SDavid J. Choi 
4898d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
4899d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
4900d0507009SDavid J. Choi MODULE_LICENSE("GPL");
490152a60ed2SDavid S. Miller 
4902cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
490348d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
4904f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
4905bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
4906ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
4907f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
4908212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
4909b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
4910f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
4911f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
4912f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
4913f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
4914f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
4915f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
49161623ad8eSDivya Koppera 	{ PHY_ID_LAN8814, MICREL_PHY_ID_MASK },
49177c2dcfa2SHoratiu Vultur 	{ PHY_ID_LAN8804, MICREL_PHY_ID_MASK },
4918a8f1a19dSHoratiu Vultur 	{ PHY_ID_LAN8841, MICREL_PHY_ID_MASK },
491952a60ed2SDavid S. Miller 	{ }
492052a60ed2SDavid S. Miller };
492152a60ed2SDavid S. Miller 
492252a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
4923