xref: /openbmc/linux/drivers/net/phy/micrel.c (revision c846a2b7bd0e6900a726afb7c0a066f3a93617cf)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10d0507009SDavid J. Choi  *
11d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
12d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
13d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
14d0507009SDavid J. Choi  * option) any later version.
15d0507009SDavid J. Choi  *
167ab59dc1SDavid J. Choi  * Support : Micrel Phys:
177ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
187ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
197ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
207ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
217ab59dc1SDavid J. Choi  *			   ksz8061,
227ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
23fc3973a1SWoojung Huh  *			 ksz9477
24d0507009SDavid J. Choi  */
25d0507009SDavid J. Choi 
26d0507009SDavid J. Choi #include <linux/kernel.h>
27d0507009SDavid J. Choi #include <linux/module.h>
28d0507009SDavid J. Choi #include <linux/phy.h>
29d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
30954c3967SSean Cross #include <linux/of.h>
311fadee0cSSascha Hauer #include <linux/clk.h>
32d0507009SDavid J. Choi 
33212ea99aSMarek Vasut /* Operation Mode Strap Override */
34212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3500aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
362b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3700aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3800aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
39212ea99aSMarek Vasut 
4051f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4151f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4200aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4700aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4800aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4900aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
5051f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5151f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5251f932c4SChoi, David 
535a16778eSJohan Hovold /* PHY Control 1 */
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
555a16778eSJohan Hovold 
565a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
575a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
585a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5951f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
6000aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
6163f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
6251f932c4SChoi, David 
63954c3967SSean Cross /* Write/read to/from extended registers */
64954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
65954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
66954c3967SSean Cross 
67954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
68954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
69954c3967SSean Cross 
70954c3967SSean Cross /* Extended registers */
71954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
72954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
73954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
74954c3967SSean Cross 
75954c3967SSean Cross #define PS_TO_REG				200
76954c3967SSean Cross 
772b2427d0SAndrew Lunn struct kszphy_hw_stat {
782b2427d0SAndrew Lunn 	const char *string;
792b2427d0SAndrew Lunn 	u8 reg;
802b2427d0SAndrew Lunn 	u8 bits;
812b2427d0SAndrew Lunn };
822b2427d0SAndrew Lunn 
832b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
842b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
852b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
862b2427d0SAndrew Lunn };
872b2427d0SAndrew Lunn 
88e6a423a8SJohan Hovold struct kszphy_type {
89e6a423a8SJohan Hovold 	u32 led_mode_reg;
90c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
910f95903eSJohan Hovold 	bool has_broadcast_disable;
922b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9363f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
94e6a423a8SJohan Hovold };
95e6a423a8SJohan Hovold 
96e6a423a8SJohan Hovold struct kszphy_priv {
97e6a423a8SJohan Hovold 	const struct kszphy_type *type;
98e7a792e9SJohan Hovold 	int led_mode;
9963f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
10063f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
1012b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
102e6a423a8SJohan Hovold };
103e6a423a8SJohan Hovold 
104e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
105e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
106d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1072b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10863f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
109e6a423a8SJohan Hovold };
110e6a423a8SJohan Hovold 
111e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
112e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
113e6a423a8SJohan Hovold };
114e6a423a8SJohan Hovold 
115e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
116e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1172b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
118e6a423a8SJohan Hovold };
119e6a423a8SJohan Hovold 
120e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
121e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1220f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1232b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12486dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
125e6a423a8SJohan Hovold };
126e6a423a8SJohan Hovold 
127c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
128c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
129c6f9575cSJohan Hovold };
130c6f9575cSJohan Hovold 
131c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
132c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
133c6f9575cSJohan Hovold };
134c6f9575cSJohan Hovold 
135954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
136954c3967SSean Cross 				u32 regnum, u16 val)
137954c3967SSean Cross {
138954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
139954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
140954c3967SSean Cross }
141954c3967SSean Cross 
142954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
143954c3967SSean Cross 				u32 regnum)
144954c3967SSean Cross {
145954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
146954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
147954c3967SSean Cross }
148954c3967SSean Cross 
14951f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
15051f932c4SChoi, David {
15151f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
15251f932c4SChoi, David 	int rc;
15351f932c4SChoi, David 
15451f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15551f932c4SChoi, David 
15651f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15751f932c4SChoi, David }
15851f932c4SChoi, David 
15951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
16051f932c4SChoi, David {
161c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
162c6f9575cSJohan Hovold 	int temp;
163c6f9575cSJohan Hovold 	u16 mask;
164c6f9575cSJohan Hovold 
165c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
166c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
167c6f9575cSJohan Hovold 	else
168c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16951f932c4SChoi, David 
17051f932c4SChoi, David 	/* set the interrupt pin active low */
17151f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1725bb8fc0dSJohan Hovold 	if (temp < 0)
1735bb8fc0dSJohan Hovold 		return temp;
174c6f9575cSJohan Hovold 	temp &= ~mask;
17551f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17651f932c4SChoi, David 
177c6f9575cSJohan Hovold 	/* enable / disable interrupts */
178c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
179c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
180c6f9575cSJohan Hovold 	else
181c6f9575cSJohan Hovold 		temp = 0;
18251f932c4SChoi, David 
183c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18451f932c4SChoi, David }
185d0507009SDavid J. Choi 
18663f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18763f44b2bSJohan Hovold {
18863f44b2bSJohan Hovold 	int ctrl;
18963f44b2bSJohan Hovold 
19063f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
19163f44b2bSJohan Hovold 	if (ctrl < 0)
19263f44b2bSJohan Hovold 		return ctrl;
19363f44b2bSJohan Hovold 
19463f44b2bSJohan Hovold 	if (val)
19563f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19663f44b2bSJohan Hovold 	else
19763f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19863f44b2bSJohan Hovold 
19963f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
20063f44b2bSJohan Hovold }
20163f44b2bSJohan Hovold 
202e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20320d8435aSBen Dooks {
2045a16778eSJohan Hovold 	int rc, temp, shift;
2058620546cSJohan Hovold 
2065a16778eSJohan Hovold 	switch (reg) {
2075a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2085a16778eSJohan Hovold 		shift = 14;
2095a16778eSJohan Hovold 		break;
2105a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2115a16778eSJohan Hovold 		shift = 4;
2125a16778eSJohan Hovold 		break;
2135a16778eSJohan Hovold 	default:
2145a16778eSJohan Hovold 		return -EINVAL;
2155a16778eSJohan Hovold 	}
2165a16778eSJohan Hovold 
21720d8435aSBen Dooks 	temp = phy_read(phydev, reg);
218b7035860SJohan Hovold 	if (temp < 0) {
219b7035860SJohan Hovold 		rc = temp;
220b7035860SJohan Hovold 		goto out;
221b7035860SJohan Hovold 	}
22220d8435aSBen Dooks 
22328bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22420d8435aSBen Dooks 	temp |= val << shift;
22520d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
226b7035860SJohan Hovold out:
227b7035860SJohan Hovold 	if (rc < 0)
22872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22920d8435aSBen Dooks 
230b7035860SJohan Hovold 	return rc;
23120d8435aSBen Dooks }
23220d8435aSBen Dooks 
233bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
234bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
235bde15129SJohan Hovold  */
236bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
237bde15129SJohan Hovold {
238bde15129SJohan Hovold 	int ret;
239bde15129SJohan Hovold 
240bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
241bde15129SJohan Hovold 	if (ret < 0)
242bde15129SJohan Hovold 		goto out;
243bde15129SJohan Hovold 
244bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
245bde15129SJohan Hovold out:
246bde15129SJohan Hovold 	if (ret)
24772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
248bde15129SJohan Hovold 
249bde15129SJohan Hovold 	return ret;
250bde15129SJohan Hovold }
251bde15129SJohan Hovold 
2522b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2532b0ba96cSSylvain Rochet {
2542b0ba96cSSylvain Rochet 	int ret;
2552b0ba96cSSylvain Rochet 
2562b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2572b0ba96cSSylvain Rochet 	if (ret < 0)
2582b0ba96cSSylvain Rochet 		goto out;
2592b0ba96cSSylvain Rochet 
2602b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2612b0ba96cSSylvain Rochet 		return 0;
2622b0ba96cSSylvain Rochet 
2632b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2642b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2652b0ba96cSSylvain Rochet out:
2662b0ba96cSSylvain Rochet 	if (ret)
26772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2682b0ba96cSSylvain Rochet 
2692b0ba96cSSylvain Rochet 	return ret;
2702b0ba96cSSylvain Rochet }
2712b0ba96cSSylvain Rochet 
27279e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
27379e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
27479e498a9SLeonard Crestez {
27579e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
27679e498a9SLeonard Crestez 	int ret;
27779e498a9SLeonard Crestez 
27879e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
27979e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
28079e498a9SLeonard Crestez 		if (ret) {
28179e498a9SLeonard Crestez 			phydev_err(phydev,
28279e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
28379e498a9SLeonard Crestez 			return ret;
28479e498a9SLeonard Crestez 		}
28579e498a9SLeonard Crestez 	}
28679e498a9SLeonard Crestez 
28779e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
28879e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
28979e498a9SLeonard Crestez 
29079e498a9SLeonard Crestez 	return 0;
29179e498a9SLeonard Crestez }
29279e498a9SLeonard Crestez 
293d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
294d0507009SDavid J. Choi {
295e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
296e6a423a8SJohan Hovold 	const struct kszphy_type *type;
297d0507009SDavid J. Choi 
298e6a423a8SJohan Hovold 	if (!priv)
299e6a423a8SJohan Hovold 		return 0;
300e6a423a8SJohan Hovold 
301e6a423a8SJohan Hovold 	type = priv->type;
302e6a423a8SJohan Hovold 
3030f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3040f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3050f95903eSJohan Hovold 
3062b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3072b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3082b0ba96cSSylvain Rochet 
30979e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
31020d8435aSBen Dooks }
31120d8435aSBen Dooks 
31277501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
31377501a79SPhilipp Zabel {
31477501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
31577501a79SPhilipp Zabel 
31677501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
31777501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
31877501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
319ffa54a23SKirill Esipov 		phydev->supported &= SUPPORTED_100baseT_Full |
32077501a79SPhilipp Zabel 				     SUPPORTED_100baseT_Half;
321ffa54a23SKirill Esipov 		phydev->supported |= SUPPORTED_FIBRE;
322ffa54a23SKirill Esipov 		phydev->advertising &= ADVERTISED_100baseT_Full |
32377501a79SPhilipp Zabel 				       ADVERTISED_100baseT_Half;
324ffa54a23SKirill Esipov 		phydev->advertising |= ADVERTISED_FIBRE;
32577501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
32677501a79SPhilipp Zabel 	}
32777501a79SPhilipp Zabel 
32877501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
32977501a79SPhilipp Zabel }
33077501a79SPhilipp Zabel 
33177501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
33277501a79SPhilipp Zabel {
33377501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
33477501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
33577501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
33677501a79SPhilipp Zabel 		return 0;
33777501a79SPhilipp Zabel 	}
33877501a79SPhilipp Zabel 
33977501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
34077501a79SPhilipp Zabel }
34177501a79SPhilipp Zabel 
342954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
3433c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
3443c9a9f7fSJaeden Amero 				       u16 reg,
3453c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
3463c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
347954c3967SSean Cross {
348954c3967SSean Cross 	int val1 = -1;
349954c3967SSean Cross 	int val2 = -2;
350954c3967SSean Cross 	int val3 = -3;
351954c3967SSean Cross 	int val4 = -4;
352954c3967SSean Cross 	int newval;
353954c3967SSean Cross 	int matches = 0;
354954c3967SSean Cross 
355954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
356954c3967SSean Cross 		matches++;
357954c3967SSean Cross 
358954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
359954c3967SSean Cross 		matches++;
360954c3967SSean Cross 
361954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
362954c3967SSean Cross 		matches++;
363954c3967SSean Cross 
364954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
365954c3967SSean Cross 		matches++;
366954c3967SSean Cross 
367954c3967SSean Cross 	if (!matches)
368954c3967SSean Cross 		return 0;
369954c3967SSean Cross 
370954c3967SSean Cross 	if (matches < 4)
371954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
372954c3967SSean Cross 	else
373954c3967SSean Cross 		newval = 0;
374954c3967SSean Cross 
375954c3967SSean Cross 	if (val1 != -1)
376954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
377954c3967SSean Cross 
3786a119745SHubert Chaumette 	if (val2 != -2)
379954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
380954c3967SSean Cross 
3816a119745SHubert Chaumette 	if (val3 != -3)
382954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
383954c3967SSean Cross 
3846a119745SHubert Chaumette 	if (val4 != -4)
385954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
386954c3967SSean Cross 
387954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
388954c3967SSean Cross }
389954c3967SSean Cross 
390954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
391954c3967SSean Cross {
392e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
3933c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
394651df218SAndrew Lunn 	const struct device *dev_walker;
395954c3967SSean Cross 
396651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
397651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
398651df218SAndrew Lunn 	 * find a device with an OF node.
399651df218SAndrew Lunn 	 */
400e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
401651df218SAndrew Lunn 	do {
402651df218SAndrew Lunn 		of_node = dev_walker->of_node;
403651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
404651df218SAndrew Lunn 
405651df218SAndrew Lunn 	} while (!of_node && dev_walker);
406954c3967SSean Cross 
407954c3967SSean Cross 	if (of_node) {
408954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
409954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
410954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
411954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
412954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
413954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
414954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
415954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
416954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
417954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
418954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
419954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
420954c3967SSean Cross 	}
421954c3967SSean Cross 	return 0;
422954c3967SSean Cross }
423954c3967SSean Cross 
4246e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
4256e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
4266e4b8273SHubert Chaumette #define OP_DATA				1
4276e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4286e4b8273SHubert Chaumette 
4296e4b8273SHubert Chaumette /* Extended registers */
4306270e1aeSJaeden Amero /* MMD Address 0x0 */
4316270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4326270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4336270e1aeSJaeden Amero 
434ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4356e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4366e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4376e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4386e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4396e4b8273SHubert Chaumette 
440af70c1f9SMike Looijmans /* MMD Address 0x1C */
441af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
442af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
443af70c1f9SMike Looijmans 
4446e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
4456e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
4466e4b8273SHubert Chaumette {
4476e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4486e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4496e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4506e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
4516e4b8273SHubert Chaumette }
4526e4b8273SHubert Chaumette 
4536e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
4546e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
4556e4b8273SHubert Chaumette {
4566e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4576e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4586e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4596e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
4606e4b8273SHubert Chaumette }
4616e4b8273SHubert Chaumette 
4626e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4633c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4646e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4653c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
4666e4b8273SHubert Chaumette {
4676e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4686e4b8273SHubert Chaumette 	int matches = 0;
4696e4b8273SHubert Chaumette 	u16 mask;
4706e4b8273SHubert Chaumette 	u16 maxval;
4716e4b8273SHubert Chaumette 	u16 newval;
4726e4b8273SHubert Chaumette 	int i;
4736e4b8273SHubert Chaumette 
4746e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4756e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4766e4b8273SHubert Chaumette 			matches++;
4776e4b8273SHubert Chaumette 
4786e4b8273SHubert Chaumette 	if (!matches)
4796e4b8273SHubert Chaumette 		return 0;
4806e4b8273SHubert Chaumette 
4816e4b8273SHubert Chaumette 	if (matches < numfields)
4826e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
4836e4b8273SHubert Chaumette 	else
4846e4b8273SHubert Chaumette 		newval = 0;
4856e4b8273SHubert Chaumette 
4866e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
4876e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4886e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
4896e4b8273SHubert Chaumette 			mask = 0xffff;
4906e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
4916e4b8273SHubert Chaumette 			newval = (newval & mask) |
4926e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
4936e4b8273SHubert Chaumette 					<< (field_sz * i));
4946e4b8273SHubert Chaumette 		}
4956e4b8273SHubert Chaumette 
4966e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
4976e4b8273SHubert Chaumette }
4986e4b8273SHubert Chaumette 
499a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
5006270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
5016270e1aeSJaeden Amero {
5026270e1aeSJaeden Amero 	int result;
5036270e1aeSJaeden Amero 
5046270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
5056270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
506a0da456bSMax Uvarov 	if (result)
507a0da456bSMax Uvarov 		return result;
508a0da456bSMax Uvarov 
5096270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
5106270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
5116270e1aeSJaeden Amero 	if (result)
5126270e1aeSJaeden Amero 		return result;
5136270e1aeSJaeden Amero 
5146270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5156270e1aeSJaeden Amero }
5166270e1aeSJaeden Amero 
517af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
518af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
519af70c1f9SMike Looijmans {
520af70c1f9SMike Looijmans 	int reg;
521af70c1f9SMike Looijmans 
522af70c1f9SMike Looijmans 	reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
523af70c1f9SMike Looijmans 	if (reg < 0)
524af70c1f9SMike Looijmans 		return reg;
525af70c1f9SMike Looijmans 	return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
526af70c1f9SMike Looijmans 				      reg | MII_KSZ9031RN_EDPD_ENABLE);
527af70c1f9SMike Looijmans }
528af70c1f9SMike Looijmans 
5296e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5306e4b8273SHubert Chaumette {
531e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5323c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5333c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5343c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5356e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5366e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5376e4b8273SHubert Chaumette 	};
5383c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5396e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5406e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5416e4b8273SHubert Chaumette 	};
5423c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
543b4c19f71SRoosen Henri 	const struct device *dev_walker;
544af70c1f9SMike Looijmans 	int result;
545af70c1f9SMike Looijmans 
546af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
547af70c1f9SMike Looijmans 	if (result < 0)
548af70c1f9SMike Looijmans 		return result;
5496e4b8273SHubert Chaumette 
550b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
551b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
552b4c19f71SRoosen Henri 	 * find a device with an OF node.
553b4c19f71SRoosen Henri 	 */
5549d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
555b4c19f71SRoosen Henri 	do {
556b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
557b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
558b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5596e4b8273SHubert Chaumette 
5606e4b8273SHubert Chaumette 	if (of_node) {
5616e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5626e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
5636e4b8273SHubert Chaumette 				clk_skews, 2);
5646e4b8273SHubert Chaumette 
5656e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5666e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
5676e4b8273SHubert Chaumette 				control_skews, 2);
5686e4b8273SHubert Chaumette 
5696e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5706e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
5716e4b8273SHubert Chaumette 				rx_data_skews, 4);
5726e4b8273SHubert Chaumette 
5736e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5746e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
5756e4b8273SHubert Chaumette 				tx_data_skews, 4);
5766e4b8273SHubert Chaumette 	}
5776270e1aeSJaeden Amero 
5786270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
5796e4b8273SHubert Chaumette }
5806e4b8273SHubert Chaumette 
58193272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
58200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
58300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
58432d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
58593272e07SJean-Christophe PLAGNIOL-VILLARD {
58693272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
58793272e07SJean-Christophe PLAGNIOL-VILLARD 
58893272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
58993272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
59093272e07SJean-Christophe PLAGNIOL-VILLARD 
59193272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
59293272e07SJean-Christophe PLAGNIOL-VILLARD 
59393272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
59493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
59593272e07SJean-Christophe PLAGNIOL-VILLARD 	else
59693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
59793272e07SJean-Christophe PLAGNIOL-VILLARD 
59893272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
59993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
60093272e07SJean-Christophe PLAGNIOL-VILLARD 	else
60193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
60293272e07SJean-Christophe PLAGNIOL-VILLARD 
60393272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
60493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
60593272e07SJean-Christophe PLAGNIOL-VILLARD 
60693272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
60793272e07SJean-Christophe PLAGNIOL-VILLARD }
60893272e07SJean-Christophe PLAGNIOL-VILLARD 
609d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
610d2fd719bSNathan Sullivan {
611d2fd719bSNathan Sullivan 	int err;
612d2fd719bSNathan Sullivan 	int regval;
613d2fd719bSNathan Sullivan 
614d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
615d2fd719bSNathan Sullivan 	if (err)
616d2fd719bSNathan Sullivan 		return err;
617d2fd719bSNathan Sullivan 
618d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
619d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
620d2fd719bSNathan Sullivan 	 */
621d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
622d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
623d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
624d2fd719bSNathan Sullivan 		phydev->link = 0;
625b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
626b866203dSZach Brown 			phydev->drv->config_intr(phydev);
627c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
628d2fd719bSNathan Sullivan 	}
629d2fd719bSNathan Sullivan 
630d2fd719bSNathan Sullivan 	return 0;
631d2fd719bSNathan Sullivan }
632d2fd719bSNathan Sullivan 
63393272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
63493272e07SJean-Christophe PLAGNIOL-VILLARD {
63593272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
63693272e07SJean-Christophe PLAGNIOL-VILLARD }
63793272e07SJean-Christophe PLAGNIOL-VILLARD 
6382b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
6392b2427d0SAndrew Lunn {
6402b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
6412b2427d0SAndrew Lunn }
6422b2427d0SAndrew Lunn 
6432b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
6442b2427d0SAndrew Lunn {
6452b2427d0SAndrew Lunn 	int i;
6462b2427d0SAndrew Lunn 
6472b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
64855f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
6492b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
6502b2427d0SAndrew Lunn 	}
6512b2427d0SAndrew Lunn }
6522b2427d0SAndrew Lunn 
6532b2427d0SAndrew Lunn #ifndef UINT64_MAX
6542b2427d0SAndrew Lunn #define UINT64_MAX              (u64)(~((u64)0))
6552b2427d0SAndrew Lunn #endif
6562b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
6572b2427d0SAndrew Lunn {
6582b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
6592b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
660321b4d4bSAndrew Lunn 	int val;
661321b4d4bSAndrew Lunn 	u64 ret;
6622b2427d0SAndrew Lunn 
6632b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
6642b2427d0SAndrew Lunn 	if (val < 0) {
665321b4d4bSAndrew Lunn 		ret = UINT64_MAX;
6662b2427d0SAndrew Lunn 	} else {
6672b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
6682b2427d0SAndrew Lunn 		priv->stats[i] += val;
669321b4d4bSAndrew Lunn 		ret = priv->stats[i];
6702b2427d0SAndrew Lunn 	}
6712b2427d0SAndrew Lunn 
672321b4d4bSAndrew Lunn 	return ret;
6732b2427d0SAndrew Lunn }
6742b2427d0SAndrew Lunn 
6752b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
6762b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
6772b2427d0SAndrew Lunn {
6782b2427d0SAndrew Lunn 	int i;
6792b2427d0SAndrew Lunn 
6802b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
6812b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
6822b2427d0SAndrew Lunn }
6832b2427d0SAndrew Lunn 
684836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
685836384d2SWenyou Yang {
686836384d2SWenyou Yang 	/* Disable PHY Interrupts */
687836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
688836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
689836384d2SWenyou Yang 		if (phydev->drv->config_intr)
690836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
691836384d2SWenyou Yang 	}
692836384d2SWenyou Yang 
693836384d2SWenyou Yang 	return genphy_suspend(phydev);
694836384d2SWenyou Yang }
695836384d2SWenyou Yang 
696f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
697f5aba91dSAlexandre Belloni {
69879e498a9SLeonard Crestez 	int ret;
69979e498a9SLeonard Crestez 
700836384d2SWenyou Yang 	genphy_resume(phydev);
701f5aba91dSAlexandre Belloni 
70279e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
70379e498a9SLeonard Crestez 	if (ret)
70479e498a9SLeonard Crestez 		return ret;
70579e498a9SLeonard Crestez 
706836384d2SWenyou Yang 	/* Enable PHY Interrupts */
707836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
708836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
709836384d2SWenyou Yang 		if (phydev->drv->config_intr)
710836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
711836384d2SWenyou Yang 	}
712f5aba91dSAlexandre Belloni 
713f5aba91dSAlexandre Belloni 	return 0;
714f5aba91dSAlexandre Belloni }
715f5aba91dSAlexandre Belloni 
716e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
717e6a423a8SJohan Hovold {
718e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
719e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
720e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
72163f44b2bSJohan Hovold 	struct clk *clk;
722e7a792e9SJohan Hovold 	int ret;
723e6a423a8SJohan Hovold 
724e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
725e6a423a8SJohan Hovold 	if (!priv)
726e6a423a8SJohan Hovold 		return -ENOMEM;
727e6a423a8SJohan Hovold 
728e6a423a8SJohan Hovold 	phydev->priv = priv;
729e6a423a8SJohan Hovold 
730e6a423a8SJohan Hovold 	priv->type = type;
731e6a423a8SJohan Hovold 
732e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
733e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
734e7a792e9SJohan Hovold 				&priv->led_mode);
735e7a792e9SJohan Hovold 		if (ret)
736e7a792e9SJohan Hovold 			priv->led_mode = -1;
737e7a792e9SJohan Hovold 
738e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
73972ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
740e7a792e9SJohan Hovold 				   priv->led_mode);
741e7a792e9SJohan Hovold 			priv->led_mode = -1;
742e7a792e9SJohan Hovold 		}
743e7a792e9SJohan Hovold 	} else {
744e7a792e9SJohan Hovold 		priv->led_mode = -1;
745e7a792e9SJohan Hovold 	}
746e7a792e9SJohan Hovold 
747e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
748bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
749bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
7501fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
75186dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
7521fadee0cSSascha Hauer 
75363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
75486dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
75586dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
75663f44b2bSJohan Hovold 
7571fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
75886dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
7591fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
76086dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
7611fadee0cSSascha Hauer 		} else {
76272ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
76372ba48beSAndrew Lunn 				   rate);
7641fadee0cSSascha Hauer 			return -EINVAL;
7651fadee0cSSascha Hauer 		}
7661fadee0cSSascha Hauer 	}
7671fadee0cSSascha Hauer 
76863f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
76963f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
77063f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
77163f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
77263f44b2bSJohan Hovold 	}
77363f44b2bSJohan Hovold 
77463f44b2bSJohan Hovold 	return 0;
7751fadee0cSSascha Hauer }
7761fadee0cSSascha Hauer 
777d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
778d5bf9071SChristian Hohnstaedt {
77951f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
780f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
78151f932c4SChoi, David 	.name		= "Micrel KS8737",
782529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
7831b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
784c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
785d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
78651f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
787c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
7881a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7891a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
790d5bf9071SChristian Hohnstaedt }, {
791212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
792212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
7937ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
794529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
7951b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
796e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
79763f44b2bSJohan Hovold 	.probe		= kszphy_probe,
798d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
799212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
800212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
8012b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8022b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8032b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8041a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8051a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
806212ea99aSMarek Vasut }, {
807b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
808b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
809b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
810529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8111b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
812e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
81363f44b2bSJohan Hovold 	.probe		= kszphy_probe,
814d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
815b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
816b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
8172b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8182b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8192b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8201a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8211a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
822b818d1a7SHector Palacios }, {
823510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
824f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
825510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
826529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8271b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
828e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
829e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
83077501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
83177501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
83251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
83351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8342b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8352b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8362b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8371a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8381a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
839d5bf9071SChristian Hohnstaedt }, {
8404bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
841f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
8424bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
843529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8441b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
845e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
846e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
847e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
8484bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
8494bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
8502b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8512b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8522b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8534bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
8544bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
8554bd7b512SSergei Shtylyov }, {
856510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
857f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
858510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
859529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8601b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
861e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
862e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
86363f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
86451f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
86551f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8662b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8672b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8682b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8691a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8701a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
871d5bf9071SChristian Hohnstaedt }, {
872510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
873510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
874ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
875529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8761b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
877e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
878e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
879e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
88051f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
88151f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
8822b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8832b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
8842b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8851a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8861a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
887d5bf9071SChristian Hohnstaedt }, {
8887ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
8897ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
890f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
891529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
8921b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
893e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
894e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
8950f95903eSJohan Hovold 	.config_init	= kszphy_config_init,
8967ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
8977ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
8982b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
8992b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9002b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
901836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
902f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
9037ab59dc1SDavid J. Choi }, {
9047ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
9057ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
906f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
907529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9081b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9097ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
9107ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
9117ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
9121a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9131a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9147ab59dc1SDavid J. Choi }, {
915d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
91648d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
917d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
918529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
9191b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
920c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
921bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
922954c3967SSean Cross 	.config_init	= ksz9021_config_init,
92351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
924c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9252b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9262b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9272b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9281a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9291a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
930*c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
931*c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
93293272e07SJean-Christophe PLAGNIOL-VILLARD }, {
9337ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
934f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9357ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
936529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
9371b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
938c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
939bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
9406e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
941d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
9427ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
943c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9442b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9452b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9462b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9471a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
948f64f1482SXander Huff 	.resume		= kszphy_resume,
9497ab59dc1SDavid J. Choi }, {
95093272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
951f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
95293272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
95393272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
95493272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
95593272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
9561a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9571a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9587ab59dc1SDavid J. Choi }, {
9597ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
960f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9617ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
962529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
9631b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9647ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
9651a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9661a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9679d162ed6SSean Nyekjaer }, {
9689d162ed6SSean Nyekjaer 	.phy_id		= PHY_ID_KSZ8795,
9699d162ed6SSean Nyekjaer 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9709d162ed6SSean Nyekjaer 	.name		= "Micrel KSZ8795",
971cf626c3bSSean Nyekjaer 	.features	= PHY_BASIC_FEATURES,
9721b86f702SAndrew Lunn 	.flags		= PHY_HAS_INTERRUPT,
9739d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
9749d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
9759d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
9769d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
9779d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
978fc3973a1SWoojung Huh }, {
979fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
980fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
981fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
982fc3973a1SWoojung Huh 	.features	= PHY_GBIT_FEATURES,
983fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
984fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
985fc3973a1SWoojung Huh 	.resume		= genphy_resume,
986d5bf9071SChristian Hohnstaedt } };
987d0507009SDavid J. Choi 
98850fd7150SJohan Hovold module_phy_driver(ksphy_driver);
989d0507009SDavid J. Choi 
990d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
991d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
992d0507009SDavid J. Choi MODULE_LICENSE("GPL");
99352a60ed2SDavid S. Miller 
994cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
99548d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
996f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
997ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
998f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
999212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1000b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1001f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1002f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1003f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1004f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1005f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1006f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
100752a60ed2SDavid S. Miller 	{ }
100852a60ed2SDavid S. Miller };
100952a60ed2SDavid S. Miller 
101052a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1011