xref: /openbmc/linux/drivers/net/phy/micrel.c (revision bde151296a27c8ffaf000bb92ae6b318b8b3e0ec)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
291fadee0cSSascha Hauer #include <linux/clk.h>
30d0507009SDavid J. Choi 
31212ea99aSMarek Vasut /* Operation Mode Strap Override */
32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3300aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
36212ea99aSMarek Vasut 
3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3851f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3900aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4000aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4100aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4751f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4851f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4951f932c4SChoi, David 
5051f932c4SChoi, David /* general PHY control reg in vendor specific block. */
5151f932c4SChoi, David #define	MII_KSZPHY_CTRL			0x1F
5251f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5300aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
5400aee095SJohan Hovold #define KSZ9021_CTRL_INT_ACTIVE_HIGH		BIT(14)
5500aee095SJohan Hovold #define KS8737_CTRL_INT_ACTIVE_HIGH		BIT(14)
5600aee095SJohan Hovold #define KSZ8051_RMII_50MHZ_CLK			BIT(7)
5751f932c4SChoi, David 
58954c3967SSean Cross /* Write/read to/from extended registers */
59954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
60954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
61954c3967SSean Cross 
62954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
63954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
64954c3967SSean Cross 
65954c3967SSean Cross /* Extended registers */
66954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
67954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
68954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
69954c3967SSean Cross 
70954c3967SSean Cross #define PS_TO_REG				200
71954c3967SSean Cross 
72b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev)
73b6bb4dfcSHector Palacios {
74b6bb4dfcSHector Palacios 	int regval;
75b6bb4dfcSHector Palacios 
761fadee0cSSascha Hauer 	if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) {
77b6bb4dfcSHector Palacios 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
781fadee0cSSascha Hauer 		if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK)
79b6bb4dfcSHector Palacios 			regval |= KSZ8051_RMII_50MHZ_CLK;
801fadee0cSSascha Hauer 		else
811fadee0cSSascha Hauer 			regval &= ~KSZ8051_RMII_50MHZ_CLK;
82b6bb4dfcSHector Palacios 		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
83b6bb4dfcSHector Palacios 	}
84b6bb4dfcSHector Palacios 	return 0;
85b6bb4dfcSHector Palacios }
86b6bb4dfcSHector Palacios 
87954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
88954c3967SSean Cross 				u32 regnum, u16 val)
89954c3967SSean Cross {
90954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
91954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
92954c3967SSean Cross }
93954c3967SSean Cross 
94954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
95954c3967SSean Cross 				u32 regnum)
96954c3967SSean Cross {
97954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
98954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
99954c3967SSean Cross }
100954c3967SSean Cross 
10151f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
10251f932c4SChoi, David {
10351f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
10451f932c4SChoi, David 	int rc;
10551f932c4SChoi, David 
10651f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
10751f932c4SChoi, David 
10851f932c4SChoi, David 	return (rc < 0) ? rc : 0;
10951f932c4SChoi, David }
11051f932c4SChoi, David 
11151f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
11251f932c4SChoi, David {
11351f932c4SChoi, David 	int temp;
11451f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
11551f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
11651f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
11751f932c4SChoi, David }
11851f932c4SChoi, David 
11951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
12051f932c4SChoi, David {
12151f932c4SChoi, David 	int temp, rc;
12251f932c4SChoi, David 
12351f932c4SChoi, David 	/* set the interrupt pin active low */
12451f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1255bb8fc0dSJohan Hovold 	if (temp < 0)
1265bb8fc0dSJohan Hovold 		return temp;
12751f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
12851f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
12951f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
13051f932c4SChoi, David 	return rc < 0 ? rc : 0;
13151f932c4SChoi, David }
13251f932c4SChoi, David 
13351f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
13451f932c4SChoi, David {
13551f932c4SChoi, David 	int temp, rc;
13651f932c4SChoi, David 
13751f932c4SChoi, David 	/* set the interrupt pin active low */
13851f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1395bb8fc0dSJohan Hovold 	if (temp < 0)
1405bb8fc0dSJohan Hovold 		return temp;
14151f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
14251f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
14351f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
14451f932c4SChoi, David 	return rc < 0 ? rc : 0;
14551f932c4SChoi, David }
14651f932c4SChoi, David 
14751f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
14851f932c4SChoi, David {
14951f932c4SChoi, David 	int temp, rc;
15051f932c4SChoi, David 
15151f932c4SChoi, David 	/* set the interrupt pin active low */
15251f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1535bb8fc0dSJohan Hovold 	if (temp < 0)
1545bb8fc0dSJohan Hovold 		return temp;
15551f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
15651f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
15751f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
15851f932c4SChoi, David 	return rc < 0 ? rc : 0;
15951f932c4SChoi, David }
160d0507009SDavid J. Choi 
16120d8435aSBen Dooks static int kszphy_setup_led(struct phy_device *phydev,
16220d8435aSBen Dooks 			    unsigned int reg, unsigned int shift)
16320d8435aSBen Dooks {
16420d8435aSBen Dooks 
16520d8435aSBen Dooks 	struct device *dev = &phydev->dev;
16620d8435aSBen Dooks 	struct device_node *of_node = dev->of_node;
16720d8435aSBen Dooks 	int rc, temp;
16820d8435aSBen Dooks 	u32 val;
16920d8435aSBen Dooks 
17020d8435aSBen Dooks 	if (!of_node && dev->parent->of_node)
17120d8435aSBen Dooks 		of_node = dev->parent->of_node;
17220d8435aSBen Dooks 
17320d8435aSBen Dooks 	if (of_property_read_u32(of_node, "micrel,led-mode", &val))
17420d8435aSBen Dooks 		return 0;
17520d8435aSBen Dooks 
17620d8435aSBen Dooks 	temp = phy_read(phydev, reg);
17720d8435aSBen Dooks 	if (temp < 0)
17820d8435aSBen Dooks 		return temp;
17920d8435aSBen Dooks 
18028bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
18120d8435aSBen Dooks 	temp |= val << shift;
18220d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
18320d8435aSBen Dooks 
18420d8435aSBen Dooks 	return rc < 0 ? rc : 0;
18520d8435aSBen Dooks }
18620d8435aSBen Dooks 
187*bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
188*bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
189*bde15129SJohan Hovold  */
190*bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
191*bde15129SJohan Hovold {
192*bde15129SJohan Hovold 	int ret;
193*bde15129SJohan Hovold 
194*bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
195*bde15129SJohan Hovold 	if (ret < 0)
196*bde15129SJohan Hovold 		goto out;
197*bde15129SJohan Hovold 
198*bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
199*bde15129SJohan Hovold out:
200*bde15129SJohan Hovold 	if (ret)
201*bde15129SJohan Hovold 		dev_err(&phydev->dev, "failed to disable broadcast address\n");
202*bde15129SJohan Hovold 
203*bde15129SJohan Hovold 	return ret;
204*bde15129SJohan Hovold }
205*bde15129SJohan Hovold 
206d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
207d0507009SDavid J. Choi {
208d0507009SDavid J. Choi 	return 0;
209d0507009SDavid J. Choi }
210d0507009SDavid J. Choi 
21120d8435aSBen Dooks static int kszphy_config_init_led8041(struct phy_device *phydev)
21220d8435aSBen Dooks {
21320d8435aSBen Dooks 	/* single led control, register 0x1e bits 15..14 */
21420d8435aSBen Dooks 	return kszphy_setup_led(phydev, 0x1e, 14);
21520d8435aSBen Dooks }
21620d8435aSBen Dooks 
217212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
218212ea99aSMarek Vasut {
21920d8435aSBen Dooks 	int rc;
22020d8435aSBen Dooks 
22120d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
22220d8435aSBen Dooks 	if (rc)
22320d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
22420d8435aSBen Dooks 
225b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
226b838b4acSBruno Thomsen 	if (rc < 0)
227b838b4acSBruno Thomsen 		return rc;
228*bde15129SJohan Hovold 
229*bde15129SJohan Hovold 	rc = kszphy_broadcast_disable(phydev);
230*bde15129SJohan Hovold 
231b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
232212ea99aSMarek Vasut }
233212ea99aSMarek Vasut 
234d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
235d606ef3fSBaruch Siach {
236b6bb4dfcSHector Palacios 	int rc;
237d606ef3fSBaruch Siach 
23820d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
23920d8435aSBen Dooks 	if (rc)
24020d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
24120d8435aSBen Dooks 
242b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
243b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
244d606ef3fSBaruch Siach }
245d606ef3fSBaruch Siach 
246954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
247954c3967SSean Cross 				       struct device_node *of_node, u16 reg,
248954c3967SSean Cross 				       char *field1, char *field2,
249954c3967SSean Cross 				       char *field3, char *field4)
250954c3967SSean Cross {
251954c3967SSean Cross 	int val1 = -1;
252954c3967SSean Cross 	int val2 = -2;
253954c3967SSean Cross 	int val3 = -3;
254954c3967SSean Cross 	int val4 = -4;
255954c3967SSean Cross 	int newval;
256954c3967SSean Cross 	int matches = 0;
257954c3967SSean Cross 
258954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
259954c3967SSean Cross 		matches++;
260954c3967SSean Cross 
261954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
262954c3967SSean Cross 		matches++;
263954c3967SSean Cross 
264954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
265954c3967SSean Cross 		matches++;
266954c3967SSean Cross 
267954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
268954c3967SSean Cross 		matches++;
269954c3967SSean Cross 
270954c3967SSean Cross 	if (!matches)
271954c3967SSean Cross 		return 0;
272954c3967SSean Cross 
273954c3967SSean Cross 	if (matches < 4)
274954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
275954c3967SSean Cross 	else
276954c3967SSean Cross 		newval = 0;
277954c3967SSean Cross 
278954c3967SSean Cross 	if (val1 != -1)
279954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
280954c3967SSean Cross 
2816a119745SHubert Chaumette 	if (val2 != -2)
282954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
283954c3967SSean Cross 
2846a119745SHubert Chaumette 	if (val3 != -3)
285954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
286954c3967SSean Cross 
2876a119745SHubert Chaumette 	if (val4 != -4)
288954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
289954c3967SSean Cross 
290954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
291954c3967SSean Cross }
292954c3967SSean Cross 
293954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
294954c3967SSean Cross {
295954c3967SSean Cross 	struct device *dev = &phydev->dev;
296954c3967SSean Cross 	struct device_node *of_node = dev->of_node;
297954c3967SSean Cross 
298954c3967SSean Cross 	if (!of_node && dev->parent->of_node)
299954c3967SSean Cross 		of_node = dev->parent->of_node;
300954c3967SSean Cross 
301954c3967SSean Cross 	if (of_node) {
302954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
303954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
304954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
305954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
306954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
307954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
308954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
309954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
310954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
311954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
312954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
313954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
314954c3967SSean Cross 	}
315954c3967SSean Cross 	return 0;
316954c3967SSean Cross }
317954c3967SSean Cross 
3186e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
3196e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
3206e4b8273SHubert Chaumette #define OP_DATA				1
3216e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
3226e4b8273SHubert Chaumette 
3236e4b8273SHubert Chaumette /* Extended registers */
3246e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
3256e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
3266e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
3276e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
3286e4b8273SHubert Chaumette 
3296e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
3306e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
3316e4b8273SHubert Chaumette {
3326e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3336e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3346e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3356e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
3366e4b8273SHubert Chaumette }
3376e4b8273SHubert Chaumette 
3386e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
3396e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
3406e4b8273SHubert Chaumette {
3416e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3426e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3436e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3446e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
3456e4b8273SHubert Chaumette }
3466e4b8273SHubert Chaumette 
3476e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
3486e4b8273SHubert Chaumette 				       struct device_node *of_node,
3496e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
3506e4b8273SHubert Chaumette 				       char *field[], u8 numfields)
3516e4b8273SHubert Chaumette {
3526e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
3536e4b8273SHubert Chaumette 	int matches = 0;
3546e4b8273SHubert Chaumette 	u16 mask;
3556e4b8273SHubert Chaumette 	u16 maxval;
3566e4b8273SHubert Chaumette 	u16 newval;
3576e4b8273SHubert Chaumette 	int i;
3586e4b8273SHubert Chaumette 
3596e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3606e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
3616e4b8273SHubert Chaumette 			matches++;
3626e4b8273SHubert Chaumette 
3636e4b8273SHubert Chaumette 	if (!matches)
3646e4b8273SHubert Chaumette 		return 0;
3656e4b8273SHubert Chaumette 
3666e4b8273SHubert Chaumette 	if (matches < numfields)
3676e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
3686e4b8273SHubert Chaumette 	else
3696e4b8273SHubert Chaumette 		newval = 0;
3706e4b8273SHubert Chaumette 
3716e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
3726e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3736e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
3746e4b8273SHubert Chaumette 			mask = 0xffff;
3756e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
3766e4b8273SHubert Chaumette 			newval = (newval & mask) |
3776e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
3786e4b8273SHubert Chaumette 					<< (field_sz * i));
3796e4b8273SHubert Chaumette 		}
3806e4b8273SHubert Chaumette 
3816e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
3826e4b8273SHubert Chaumette }
3836e4b8273SHubert Chaumette 
3846e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
3856e4b8273SHubert Chaumette {
3866e4b8273SHubert Chaumette 	struct device *dev = &phydev->dev;
3876e4b8273SHubert Chaumette 	struct device_node *of_node = dev->of_node;
3886e4b8273SHubert Chaumette 	char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
3896e4b8273SHubert Chaumette 	char *rx_data_skews[4] = {
3906e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
3916e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
3926e4b8273SHubert Chaumette 	};
3936e4b8273SHubert Chaumette 	char *tx_data_skews[4] = {
3946e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
3956e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
3966e4b8273SHubert Chaumette 	};
3976e4b8273SHubert Chaumette 	char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
3986e4b8273SHubert Chaumette 
3996e4b8273SHubert Chaumette 	if (!of_node && dev->parent->of_node)
4006e4b8273SHubert Chaumette 		of_node = dev->parent->of_node;
4016e4b8273SHubert Chaumette 
4026e4b8273SHubert Chaumette 	if (of_node) {
4036e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4046e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
4056e4b8273SHubert Chaumette 				clk_skews, 2);
4066e4b8273SHubert Chaumette 
4076e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4086e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
4096e4b8273SHubert Chaumette 				control_skews, 2);
4106e4b8273SHubert Chaumette 
4116e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4126e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
4136e4b8273SHubert Chaumette 				rx_data_skews, 4);
4146e4b8273SHubert Chaumette 
4156e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4166e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
4176e4b8273SHubert Chaumette 				tx_data_skews, 4);
4186e4b8273SHubert Chaumette 	}
4196e4b8273SHubert Chaumette 	return 0;
4206e4b8273SHubert Chaumette }
4216e4b8273SHubert Chaumette 
42293272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
42300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
42400aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
42532d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
42693272e07SJean-Christophe PLAGNIOL-VILLARD {
42793272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
42893272e07SJean-Christophe PLAGNIOL-VILLARD 
42993272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
43093272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
43193272e07SJean-Christophe PLAGNIOL-VILLARD 
43293272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
43393272e07SJean-Christophe PLAGNIOL-VILLARD 
43493272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
43593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
43693272e07SJean-Christophe PLAGNIOL-VILLARD 	else
43793272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
43893272e07SJean-Christophe PLAGNIOL-VILLARD 
43993272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
44093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
44193272e07SJean-Christophe PLAGNIOL-VILLARD 	else
44293272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
44393272e07SJean-Christophe PLAGNIOL-VILLARD 
44493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
44593272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
44693272e07SJean-Christophe PLAGNIOL-VILLARD 
44793272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
44893272e07SJean-Christophe PLAGNIOL-VILLARD }
44993272e07SJean-Christophe PLAGNIOL-VILLARD 
45093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
45193272e07SJean-Christophe PLAGNIOL-VILLARD {
45293272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
45393272e07SJean-Christophe PLAGNIOL-VILLARD }
45493272e07SJean-Christophe PLAGNIOL-VILLARD 
45519936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the
45619936942SVince Bridgers  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
45719936942SVince Bridgers  * MMD extended PHY registers.
45819936942SVince Bridgers  */
45919936942SVince Bridgers static int
46019936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
46119936942SVince Bridgers 		      int regnum)
46219936942SVince Bridgers {
46319936942SVince Bridgers 	return -1;
46419936942SVince Bridgers }
46519936942SVince Bridgers 
46619936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support
46719936942SVince Bridgers  * standard IEEE MMD extended PHY registers.
46819936942SVince Bridgers  */
46919936942SVince Bridgers static void
47019936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
47119936942SVince Bridgers 		      int regnum, u32 val)
47219936942SVince Bridgers {
47319936942SVince Bridgers }
47419936942SVince Bridgers 
4751fadee0cSSascha Hauer static int ksz8021_probe(struct phy_device *phydev)
4761fadee0cSSascha Hauer {
4771fadee0cSSascha Hauer 	struct clk *clk;
4781fadee0cSSascha Hauer 
4791fadee0cSSascha Hauer 	clk = devm_clk_get(&phydev->dev, "rmii-ref");
4801fadee0cSSascha Hauer 	if (!IS_ERR(clk)) {
4811fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
4821fadee0cSSascha Hauer 
4831fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
4841fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_25MHZ_CLK;
4851fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
4861fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_50MHZ_CLK;
4871fadee0cSSascha Hauer 		} else {
4881fadee0cSSascha Hauer 			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
4891fadee0cSSascha Hauer 			return -EINVAL;
4901fadee0cSSascha Hauer 		}
4911fadee0cSSascha Hauer 	}
4921fadee0cSSascha Hauer 
4931fadee0cSSascha Hauer 	return 0;
4941fadee0cSSascha Hauer }
4951fadee0cSSascha Hauer 
496d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
497d5bf9071SChristian Hohnstaedt {
49851f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
499d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
50051f932c4SChoi, David 	.name		= "Micrel KS8737",
50151f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
50251f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
503d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
504d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
505d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
50651f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
50751f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
5081a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5091a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
510d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
511d5bf9071SChristian Hohnstaedt }, {
512212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
513212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
5147ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
515212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
516212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
517212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5181fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
519212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
520212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
521212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
522212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
523212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
5241a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5251a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
526212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
527212ea99aSMarek Vasut }, {
528b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
529b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
530b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
531b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
532b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
533b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5341fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
535b818d1a7SHector Palacios 	.config_init	= ksz8021_config_init,
536b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
537b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
538b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
539b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
5401a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5411a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
542b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
543b818d1a7SHector Palacios }, {
544510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
545d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
546510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
54751f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
54851f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
54951f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
55020d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
551d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
552d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
55351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
55451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5551a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5561a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
55751f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
558d5bf9071SChristian Hohnstaedt }, {
5594bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
5604bd7b512SSergei Shtylyov 	.phy_id_mask	= 0x00fffff0,
5614bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
5624bd7b512SSergei Shtylyov 	.features	= PHY_BASIC_FEATURES |
5634bd7b512SSergei Shtylyov 			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
5644bd7b512SSergei Shtylyov 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
56520d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
5664bd7b512SSergei Shtylyov 	.config_aneg	= genphy_config_aneg,
5674bd7b512SSergei Shtylyov 	.read_status	= genphy_read_status,
5684bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
5694bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
5704bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
5714bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
5724bd7b512SSergei Shtylyov 	.driver		= { .owner = THIS_MODULE,},
5734bd7b512SSergei Shtylyov }, {
574510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
57551f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
576510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
57751f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
57851f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
57951f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
580d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
58151f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
58251f932c4SChoi, David 	.read_status	= genphy_read_status,
58351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
58451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5851a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5861a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
58751f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
588d5bf9071SChristian Hohnstaedt }, {
589510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
590510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
59148d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
59251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
59351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
59420d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
59551f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
59651f932c4SChoi, David 	.read_status	= genphy_read_status,
59751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
59851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5991a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6001a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
601d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
602d5bf9071SChristian Hohnstaedt }, {
6037ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
6047ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
6057ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6067ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6077ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6087ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
6097ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6107ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6117ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6127ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
6131a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6141a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6157ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
6167ab59dc1SDavid J. Choi }, {
6177ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
6187ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
6197ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6207ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6217ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6227ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
6237ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6247ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6257ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6267ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
6271a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6281a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6297ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
6307ab59dc1SDavid J. Choi }, {
631d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
63248d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
633d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
63432fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
63551f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
636954c3967SSean Cross 	.config_init	= ksz9021_config_init,
637d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
638d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
63951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
64051f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
6411a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6421a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
64319936942SVince Bridgers 	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
64419936942SVince Bridgers 	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
645d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
64693272e07SJean-Christophe PLAGNIOL-VILLARD }, {
6477ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
6487ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6497ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
65095e8b103SMike Looijmans 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
6517ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6526e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
6537ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6547ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6557ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6567ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
6571a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6581a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6597ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
6607ab59dc1SDavid J. Choi }, {
66193272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
66293272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
66393272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
66493272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
66593272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
66693272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
66793272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
66893272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
6691a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6701a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
67193272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
6727ab59dc1SDavid J. Choi }, {
6737ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
6747ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6757ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
6767ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6777ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6787ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
6797ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6807ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6811a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6821a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6837ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
684d5bf9071SChristian Hohnstaedt } };
685d0507009SDavid J. Choi 
68650fd7150SJohan Hovold module_phy_driver(ksphy_driver);
687d0507009SDavid J. Choi 
688d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
689d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
690d0507009SDavid J. Choi MODULE_LICENSE("GPL");
69152a60ed2SDavid S. Miller 
692cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
69348d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
6947ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
695510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
69651f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
697212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
698b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
699510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
700510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
7017ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
7027ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
70393272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
7047ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
70552a60ed2SDavid S. Miller 	{ }
70652a60ed2SDavid S. Miller };
70752a60ed2SDavid S. Miller 
70852a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
709