1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+ 2d0507009SDavid J. Choi /* 3d0507009SDavid J. Choi * drivers/net/phy/micrel.c 4d0507009SDavid J. Choi * 5d0507009SDavid J. Choi * Driver for Micrel PHYs 6d0507009SDavid J. Choi * 7d0507009SDavid J. Choi * Author: David J. Choi 8d0507009SDavid J. Choi * 97ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 10ee0dc2fbSJohan Hovold * Copyright (c) 2014 Johan Hovold <johan@kernel.org> 11d0507009SDavid J. Choi * 127ab59dc1SDavid J. Choi * Support : Micrel Phys: 13bff5b4b3SYuiko Oshino * Giga phys: ksz9021, ksz9031, ksz9131 147ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 157ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 167ab59dc1SDavid J. Choi * ksz8081, ksz8091, 177ab59dc1SDavid J. Choi * ksz8061, 187ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 19fc3973a1SWoojung Huh * ksz9477 20d0507009SDavid J. Choi */ 21d0507009SDavid J. Choi 22d0507009SDavid J. Choi #include <linux/kernel.h> 23d0507009SDavid J. Choi #include <linux/module.h> 24d0507009SDavid J. Choi #include <linux/phy.h> 25d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 26954c3967SSean Cross #include <linux/of.h> 271fadee0cSSascha Hauer #include <linux/clk.h> 28d0507009SDavid J. Choi 29212ea99aSMarek Vasut /* Operation Mode Strap Override */ 30212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 317a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST BIT(15) 3200aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 332b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON BIT(5) 3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 36212ea99aSMarek Vasut 3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 3851f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 3900aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4000aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4100aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4200aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 4300aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 4400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 4500aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 4600aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 4751f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 4851f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 4951f932c4SChoi, David 505a16778eSJohan Hovold /* PHY Control 1 */ 515a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 525a16778eSJohan Hovold 535a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 545a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 555a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 5651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 5700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 5863f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL BIT(7) 5951f932c4SChoi, David 60954c3967SSean Cross /* Write/read to/from extended registers */ 61954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 62954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 63954c3967SSean Cross 64954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 65954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 66954c3967SSean Cross 67954c3967SSean Cross /* Extended registers */ 68954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 69954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 70954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 71954c3967SSean Cross 72954c3967SSean Cross #define PS_TO_REG 200 73954c3967SSean Cross 742b2427d0SAndrew Lunn struct kszphy_hw_stat { 752b2427d0SAndrew Lunn const char *string; 762b2427d0SAndrew Lunn u8 reg; 772b2427d0SAndrew Lunn u8 bits; 782b2427d0SAndrew Lunn }; 792b2427d0SAndrew Lunn 802b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = { 812b2427d0SAndrew Lunn { "phy_receive_errors", 21, 16}, 822b2427d0SAndrew Lunn { "phy_idle_errors", 10, 8 }, 832b2427d0SAndrew Lunn }; 842b2427d0SAndrew Lunn 85e6a423a8SJohan Hovold struct kszphy_type { 86e6a423a8SJohan Hovold u32 led_mode_reg; 87c6f9575cSJohan Hovold u16 interrupt_level_mask; 880f95903eSJohan Hovold bool has_broadcast_disable; 892b0ba96cSSylvain Rochet bool has_nand_tree_disable; 9063f44b2bSJohan Hovold bool has_rmii_ref_clk_sel; 91e6a423a8SJohan Hovold }; 92e6a423a8SJohan Hovold 93e6a423a8SJohan Hovold struct kszphy_priv { 94e6a423a8SJohan Hovold const struct kszphy_type *type; 95e7a792e9SJohan Hovold int led_mode; 9663f44b2bSJohan Hovold bool rmii_ref_clk_sel; 9763f44b2bSJohan Hovold bool rmii_ref_clk_sel_val; 982b2427d0SAndrew Lunn u64 stats[ARRAY_SIZE(kszphy_hw_stats)]; 99e6a423a8SJohan Hovold }; 100e6a423a8SJohan Hovold 101e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 102e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 103d0e1df9cSJohan Hovold .has_broadcast_disable = true, 1042b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 10563f44b2bSJohan Hovold .has_rmii_ref_clk_sel = true, 106e6a423a8SJohan Hovold }; 107e6a423a8SJohan Hovold 108e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 109e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 110e6a423a8SJohan Hovold }; 111e6a423a8SJohan Hovold 112e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 113e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 1142b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 115e6a423a8SJohan Hovold }; 116e6a423a8SJohan Hovold 117e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 118e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 1190f95903eSJohan Hovold .has_broadcast_disable = true, 1202b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 12186dc1342SJohan Hovold .has_rmii_ref_clk_sel = true, 122e6a423a8SJohan Hovold }; 123e6a423a8SJohan Hovold 124c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = { 125c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 126c6f9575cSJohan Hovold }; 127c6f9575cSJohan Hovold 128c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = { 129c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 130c6f9575cSJohan Hovold }; 131c6f9575cSJohan Hovold 132954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 133954c3967SSean Cross u32 regnum, u16 val) 134954c3967SSean Cross { 135954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 136954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 137954c3967SSean Cross } 138954c3967SSean Cross 139954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 140954c3967SSean Cross u32 regnum) 141954c3967SSean Cross { 142954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 143954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 144954c3967SSean Cross } 145954c3967SSean Cross 14651f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 14751f932c4SChoi, David { 14851f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 14951f932c4SChoi, David int rc; 15051f932c4SChoi, David 15151f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 15251f932c4SChoi, David 15351f932c4SChoi, David return (rc < 0) ? rc : 0; 15451f932c4SChoi, David } 15551f932c4SChoi, David 15651f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 15751f932c4SChoi, David { 158c6f9575cSJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 159c6f9575cSJohan Hovold int temp; 160c6f9575cSJohan Hovold u16 mask; 161c6f9575cSJohan Hovold 162c6f9575cSJohan Hovold if (type && type->interrupt_level_mask) 163c6f9575cSJohan Hovold mask = type->interrupt_level_mask; 164c6f9575cSJohan Hovold else 165c6f9575cSJohan Hovold mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; 16651f932c4SChoi, David 16751f932c4SChoi, David /* set the interrupt pin active low */ 16851f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1695bb8fc0dSJohan Hovold if (temp < 0) 1705bb8fc0dSJohan Hovold return temp; 171c6f9575cSJohan Hovold temp &= ~mask; 17251f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 17351f932c4SChoi, David 174c6f9575cSJohan Hovold /* enable / disable interrupts */ 175c6f9575cSJohan Hovold if (phydev->interrupts == PHY_INTERRUPT_ENABLED) 176c6f9575cSJohan Hovold temp = KSZPHY_INTCS_ALL; 177c6f9575cSJohan Hovold else 178c6f9575cSJohan Hovold temp = 0; 17951f932c4SChoi, David 180c6f9575cSJohan Hovold return phy_write(phydev, MII_KSZPHY_INTCS, temp); 18151f932c4SChoi, David } 182d0507009SDavid J. Choi 18363f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) 18463f44b2bSJohan Hovold { 18563f44b2bSJohan Hovold int ctrl; 18663f44b2bSJohan Hovold 18763f44b2bSJohan Hovold ctrl = phy_read(phydev, MII_KSZPHY_CTRL); 18863f44b2bSJohan Hovold if (ctrl < 0) 18963f44b2bSJohan Hovold return ctrl; 19063f44b2bSJohan Hovold 19163f44b2bSJohan Hovold if (val) 19263f44b2bSJohan Hovold ctrl |= KSZPHY_RMII_REF_CLK_SEL; 19363f44b2bSJohan Hovold else 19463f44b2bSJohan Hovold ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; 19563f44b2bSJohan Hovold 19663f44b2bSJohan Hovold return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); 19763f44b2bSJohan Hovold } 19863f44b2bSJohan Hovold 199e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 20020d8435aSBen Dooks { 2015a16778eSJohan Hovold int rc, temp, shift; 2028620546cSJohan Hovold 2035a16778eSJohan Hovold switch (reg) { 2045a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 2055a16778eSJohan Hovold shift = 14; 2065a16778eSJohan Hovold break; 2075a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 2085a16778eSJohan Hovold shift = 4; 2095a16778eSJohan Hovold break; 2105a16778eSJohan Hovold default: 2115a16778eSJohan Hovold return -EINVAL; 2125a16778eSJohan Hovold } 2135a16778eSJohan Hovold 21420d8435aSBen Dooks temp = phy_read(phydev, reg); 215b7035860SJohan Hovold if (temp < 0) { 216b7035860SJohan Hovold rc = temp; 217b7035860SJohan Hovold goto out; 218b7035860SJohan Hovold } 21920d8435aSBen Dooks 22028bdc499SSergei Shtylyov temp &= ~(3 << shift); 22120d8435aSBen Dooks temp |= val << shift; 22220d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 223b7035860SJohan Hovold out: 224b7035860SJohan Hovold if (rc < 0) 22572ba48beSAndrew Lunn phydev_err(phydev, "failed to set led mode\n"); 22620d8435aSBen Dooks 227b7035860SJohan Hovold return rc; 22820d8435aSBen Dooks } 22920d8435aSBen Dooks 230bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 231bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 232bde15129SJohan Hovold */ 233bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 234bde15129SJohan Hovold { 235bde15129SJohan Hovold int ret; 236bde15129SJohan Hovold 237bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 238bde15129SJohan Hovold if (ret < 0) 239bde15129SJohan Hovold goto out; 240bde15129SJohan Hovold 241bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 242bde15129SJohan Hovold out: 243bde15129SJohan Hovold if (ret) 24472ba48beSAndrew Lunn phydev_err(phydev, "failed to disable broadcast address\n"); 245bde15129SJohan Hovold 246bde15129SJohan Hovold return ret; 247bde15129SJohan Hovold } 248bde15129SJohan Hovold 2492b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev) 2502b0ba96cSSylvain Rochet { 2512b0ba96cSSylvain Rochet int ret; 2522b0ba96cSSylvain Rochet 2532b0ba96cSSylvain Rochet ret = phy_read(phydev, MII_KSZPHY_OMSO); 2542b0ba96cSSylvain Rochet if (ret < 0) 2552b0ba96cSSylvain Rochet goto out; 2562b0ba96cSSylvain Rochet 2572b0ba96cSSylvain Rochet if (!(ret & KSZPHY_OMSO_NAND_TREE_ON)) 2582b0ba96cSSylvain Rochet return 0; 2592b0ba96cSSylvain Rochet 2602b0ba96cSSylvain Rochet ret = phy_write(phydev, MII_KSZPHY_OMSO, 2612b0ba96cSSylvain Rochet ret & ~KSZPHY_OMSO_NAND_TREE_ON); 2622b0ba96cSSylvain Rochet out: 2632b0ba96cSSylvain Rochet if (ret) 26472ba48beSAndrew Lunn phydev_err(phydev, "failed to disable NAND tree mode\n"); 2652b0ba96cSSylvain Rochet 2662b0ba96cSSylvain Rochet return ret; 2672b0ba96cSSylvain Rochet } 2682b0ba96cSSylvain Rochet 26979e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */ 27079e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev) 27179e498a9SLeonard Crestez { 27279e498a9SLeonard Crestez struct kszphy_priv *priv = phydev->priv; 27379e498a9SLeonard Crestez int ret; 27479e498a9SLeonard Crestez 27579e498a9SLeonard Crestez if (priv->rmii_ref_clk_sel) { 27679e498a9SLeonard Crestez ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); 27779e498a9SLeonard Crestez if (ret) { 27879e498a9SLeonard Crestez phydev_err(phydev, 27979e498a9SLeonard Crestez "failed to set rmii reference clock\n"); 28079e498a9SLeonard Crestez return ret; 28179e498a9SLeonard Crestez } 28279e498a9SLeonard Crestez } 28379e498a9SLeonard Crestez 28479e498a9SLeonard Crestez if (priv->led_mode >= 0) 28579e498a9SLeonard Crestez kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode); 28679e498a9SLeonard Crestez 28779e498a9SLeonard Crestez return 0; 28879e498a9SLeonard Crestez } 28979e498a9SLeonard Crestez 290d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 291d0507009SDavid J. Choi { 292e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 293e6a423a8SJohan Hovold const struct kszphy_type *type; 294d0507009SDavid J. Choi 295e6a423a8SJohan Hovold if (!priv) 296e6a423a8SJohan Hovold return 0; 297e6a423a8SJohan Hovold 298e6a423a8SJohan Hovold type = priv->type; 299e6a423a8SJohan Hovold 3000f95903eSJohan Hovold if (type->has_broadcast_disable) 3010f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 3020f95903eSJohan Hovold 3032b0ba96cSSylvain Rochet if (type->has_nand_tree_disable) 3042b0ba96cSSylvain Rochet kszphy_nand_tree_disable(phydev); 3052b0ba96cSSylvain Rochet 30679e498a9SLeonard Crestez return kszphy_config_reset(phydev); 30720d8435aSBen Dooks } 30820d8435aSBen Dooks 30977501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev) 31077501a79SPhilipp Zabel { 3113c1bcc86SAndrew Lunn __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 3123c1bcc86SAndrew Lunn 31377501a79SPhilipp Zabel struct device_node *of_node = phydev->mdio.dev.of_node; 31477501a79SPhilipp Zabel 31577501a79SPhilipp Zabel /* Limit supported and advertised modes in fiber mode */ 31677501a79SPhilipp Zabel if (of_property_read_bool(of_node, "micrel,fiber-mode")) { 31777501a79SPhilipp Zabel phydev->dev_flags |= MICREL_PHY_FXEN; 3183c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask); 3193c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask); 3203c1bcc86SAndrew Lunn 3213c1bcc86SAndrew Lunn linkmode_and(phydev->supported, phydev->supported, mask); 3223c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 3233c1bcc86SAndrew Lunn phydev->supported); 3243c1bcc86SAndrew Lunn linkmode_and(phydev->advertising, phydev->advertising, mask); 3253c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 3263c1bcc86SAndrew Lunn phydev->advertising); 32777501a79SPhilipp Zabel phydev->autoneg = AUTONEG_DISABLE; 32877501a79SPhilipp Zabel } 32977501a79SPhilipp Zabel 33077501a79SPhilipp Zabel return kszphy_config_init(phydev); 33177501a79SPhilipp Zabel } 33277501a79SPhilipp Zabel 33377501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev) 33477501a79SPhilipp Zabel { 33577501a79SPhilipp Zabel /* Skip auto-negotiation in fiber mode */ 33677501a79SPhilipp Zabel if (phydev->dev_flags & MICREL_PHY_FXEN) { 33777501a79SPhilipp Zabel phydev->speed = SPEED_100; 33877501a79SPhilipp Zabel return 0; 33977501a79SPhilipp Zabel } 34077501a79SPhilipp Zabel 34177501a79SPhilipp Zabel return genphy_config_aneg(phydev); 34277501a79SPhilipp Zabel } 34377501a79SPhilipp Zabel 3448b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev, 3458b95599cSMarek Vasut const u32 ksz_phy_id) 3468b95599cSMarek Vasut { 3478b95599cSMarek Vasut int ret; 3488b95599cSMarek Vasut 3498b95599cSMarek Vasut if ((phydev->phy_id & MICREL_PHY_ID_MASK) != ksz_phy_id) 3508b95599cSMarek Vasut return 0; 3518b95599cSMarek Vasut 3528b95599cSMarek Vasut ret = phy_read(phydev, MII_BMSR); 3538b95599cSMarek Vasut if (ret < 0) 3548b95599cSMarek Vasut return ret; 3558b95599cSMarek Vasut 3568b95599cSMarek Vasut /* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same 3578b95599cSMarek Vasut * exact PHY ID. However, they can be told apart by the extended 3588b95599cSMarek Vasut * capability registers presence. The KSZ8051 PHY has them while 3598b95599cSMarek Vasut * the switch does not. 3608b95599cSMarek Vasut */ 3618b95599cSMarek Vasut ret &= BMSR_ERCAP; 3628b95599cSMarek Vasut if (ksz_phy_id == PHY_ID_KSZ8051) 3638b95599cSMarek Vasut return ret; 3648b95599cSMarek Vasut else 3658b95599cSMarek Vasut return !ret; 3668b95599cSMarek Vasut } 3678b95599cSMarek Vasut 3688b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev) 3698b95599cSMarek Vasut { 3708b95599cSMarek Vasut return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8051); 3718b95599cSMarek Vasut } 3728b95599cSMarek Vasut 3737a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev) 3747a1d8390SAntoine Tenart { 3757a1d8390SAntoine Tenart /* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line 3767a1d8390SAntoine Tenart * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a 3777a1d8390SAntoine Tenart * pull-down is missing, the factory test mode should be cleared by 3787a1d8390SAntoine Tenart * manually writing a 0. 3797a1d8390SAntoine Tenart */ 3807a1d8390SAntoine Tenart phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST); 3817a1d8390SAntoine Tenart 3827a1d8390SAntoine Tenart return kszphy_config_init(phydev); 3837a1d8390SAntoine Tenart } 3847a1d8390SAntoine Tenart 385232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev) 386232ba3a5SRajasingh Thavamani { 387232ba3a5SRajasingh Thavamani int ret; 388232ba3a5SRajasingh Thavamani 389232ba3a5SRajasingh Thavamani ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A); 390232ba3a5SRajasingh Thavamani if (ret) 391232ba3a5SRajasingh Thavamani return ret; 392232ba3a5SRajasingh Thavamani 393232ba3a5SRajasingh Thavamani return kszphy_config_init(phydev); 394232ba3a5SRajasingh Thavamani } 395232ba3a5SRajasingh Thavamani 3968b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev) 3978b95599cSMarek Vasut { 3981d951ba3SMarek Vasut return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ87XX); 3998b95599cSMarek Vasut } 4008b95599cSMarek Vasut 401954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 4023c9a9f7fSJaeden Amero const struct device_node *of_node, 4033c9a9f7fSJaeden Amero u16 reg, 4043c9a9f7fSJaeden Amero const char *field1, const char *field2, 4053c9a9f7fSJaeden Amero const char *field3, const char *field4) 406954c3967SSean Cross { 407954c3967SSean Cross int val1 = -1; 408954c3967SSean Cross int val2 = -2; 409954c3967SSean Cross int val3 = -3; 410954c3967SSean Cross int val4 = -4; 411954c3967SSean Cross int newval; 412954c3967SSean Cross int matches = 0; 413954c3967SSean Cross 414954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 415954c3967SSean Cross matches++; 416954c3967SSean Cross 417954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 418954c3967SSean Cross matches++; 419954c3967SSean Cross 420954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 421954c3967SSean Cross matches++; 422954c3967SSean Cross 423954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 424954c3967SSean Cross matches++; 425954c3967SSean Cross 426954c3967SSean Cross if (!matches) 427954c3967SSean Cross return 0; 428954c3967SSean Cross 429954c3967SSean Cross if (matches < 4) 430954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 431954c3967SSean Cross else 432954c3967SSean Cross newval = 0; 433954c3967SSean Cross 434954c3967SSean Cross if (val1 != -1) 435954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 436954c3967SSean Cross 4376a119745SHubert Chaumette if (val2 != -2) 438954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 439954c3967SSean Cross 4406a119745SHubert Chaumette if (val3 != -3) 441954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 442954c3967SSean Cross 4436a119745SHubert Chaumette if (val4 != -4) 444954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 445954c3967SSean Cross 446954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 447954c3967SSean Cross } 448954c3967SSean Cross 449954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 450954c3967SSean Cross { 451e5a03bfdSAndrew Lunn const struct device *dev = &phydev->mdio.dev; 4523c9a9f7fSJaeden Amero const struct device_node *of_node = dev->of_node; 453651df218SAndrew Lunn const struct device *dev_walker; 454954c3967SSean Cross 455651df218SAndrew Lunn /* The Micrel driver has a deprecated option to place phy OF 456651df218SAndrew Lunn * properties in the MAC node. Walk up the tree of devices to 457651df218SAndrew Lunn * find a device with an OF node. 458651df218SAndrew Lunn */ 459e5a03bfdSAndrew Lunn dev_walker = &phydev->mdio.dev; 460651df218SAndrew Lunn do { 461651df218SAndrew Lunn of_node = dev_walker->of_node; 462651df218SAndrew Lunn dev_walker = dev_walker->parent; 463651df218SAndrew Lunn 464651df218SAndrew Lunn } while (!of_node && dev_walker); 465954c3967SSean Cross 466954c3967SSean Cross if (of_node) { 467954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 468954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 469954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 470954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 471954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 472954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 473954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 474954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 475954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 476954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 477954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 478954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 479954c3967SSean Cross } 480954c3967SSean Cross return 0; 481954c3967SSean Cross } 482954c3967SSean Cross 4836e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 4846e4b8273SHubert Chaumette 4856e4b8273SHubert Chaumette /* Extended registers */ 4866270e1aeSJaeden Amero /* MMD Address 0x0 */ 4876270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO 3 4886270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI 4 4896270e1aeSJaeden Amero 490ae6c97bbSJaeden Amero /* MMD Address 0x2 */ 4916e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 4926e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 4936e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 4946e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 4956e4b8273SHubert Chaumette 496af70c1f9SMike Looijmans /* MMD Address 0x1C */ 497af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD 0x23 498af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE BIT(0) 499af70c1f9SMike Looijmans 5006e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 5013c9a9f7fSJaeden Amero const struct device_node *of_node, 5026e4b8273SHubert Chaumette u16 reg, size_t field_sz, 5033c9a9f7fSJaeden Amero const char *field[], u8 numfields) 5046e4b8273SHubert Chaumette { 5056e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 5066e4b8273SHubert Chaumette int matches = 0; 5076e4b8273SHubert Chaumette u16 mask; 5086e4b8273SHubert Chaumette u16 maxval; 5096e4b8273SHubert Chaumette u16 newval; 5106e4b8273SHubert Chaumette int i; 5116e4b8273SHubert Chaumette 5126e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 5136e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 5146e4b8273SHubert Chaumette matches++; 5156e4b8273SHubert Chaumette 5166e4b8273SHubert Chaumette if (!matches) 5176e4b8273SHubert Chaumette return 0; 5186e4b8273SHubert Chaumette 5196e4b8273SHubert Chaumette if (matches < numfields) 5209b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 5216e4b8273SHubert Chaumette else 5226e4b8273SHubert Chaumette newval = 0; 5236e4b8273SHubert Chaumette 5246e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 5256e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 5266e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 5276e4b8273SHubert Chaumette mask = 0xffff; 5286e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 5296e4b8273SHubert Chaumette newval = (newval & mask) | 5306e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 5316e4b8273SHubert Chaumette << (field_sz * i)); 5326e4b8273SHubert Chaumette } 5336e4b8273SHubert Chaumette 5349b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 5356e4b8273SHubert Chaumette } 5366e4b8273SHubert Chaumette 537a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */ 5386270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev) 5396270e1aeSJaeden Amero { 5406270e1aeSJaeden Amero int result; 5416270e1aeSJaeden Amero 5429b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI, 5439b420effSHeiner Kallweit 0x0006); 544a0da456bSMax Uvarov if (result) 545a0da456bSMax Uvarov return result; 546a0da456bSMax Uvarov 5479b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO, 5489b420effSHeiner Kallweit 0x1A80); 5496270e1aeSJaeden Amero if (result) 5506270e1aeSJaeden Amero return result; 5516270e1aeSJaeden Amero 5526270e1aeSJaeden Amero return genphy_restart_aneg(phydev); 5536270e1aeSJaeden Amero } 5546270e1aeSJaeden Amero 555af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */ 556af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev) 557af70c1f9SMike Looijmans { 558af70c1f9SMike Looijmans int reg; 559af70c1f9SMike Looijmans 5609b420effSHeiner Kallweit reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD); 561af70c1f9SMike Looijmans if (reg < 0) 562af70c1f9SMike Looijmans return reg; 5639b420effSHeiner Kallweit return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD, 564af70c1f9SMike Looijmans reg | MII_KSZ9031RN_EDPD_ENABLE); 565af70c1f9SMike Looijmans } 566af70c1f9SMike Looijmans 5676e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 5686e4b8273SHubert Chaumette { 569e5a03bfdSAndrew Lunn const struct device *dev = &phydev->mdio.dev; 5703c9a9f7fSJaeden Amero const struct device_node *of_node = dev->of_node; 5713c9a9f7fSJaeden Amero static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 5723c9a9f7fSJaeden Amero static const char *rx_data_skews[4] = { 5736e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 5746e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 5756e4b8273SHubert Chaumette }; 5763c9a9f7fSJaeden Amero static const char *tx_data_skews[4] = { 5776e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 5786e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 5796e4b8273SHubert Chaumette }; 5803c9a9f7fSJaeden Amero static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 581b4c19f71SRoosen Henri const struct device *dev_walker; 582af70c1f9SMike Looijmans int result; 583af70c1f9SMike Looijmans 584af70c1f9SMike Looijmans result = ksz9031_enable_edpd(phydev); 585af70c1f9SMike Looijmans if (result < 0) 586af70c1f9SMike Looijmans return result; 5876e4b8273SHubert Chaumette 588b4c19f71SRoosen Henri /* The Micrel driver has a deprecated option to place phy OF 589b4c19f71SRoosen Henri * properties in the MAC node. Walk up the tree of devices to 590b4c19f71SRoosen Henri * find a device with an OF node. 591b4c19f71SRoosen Henri */ 5929d367eddSDavid S. Miller dev_walker = &phydev->mdio.dev; 593b4c19f71SRoosen Henri do { 594b4c19f71SRoosen Henri of_node = dev_walker->of_node; 595b4c19f71SRoosen Henri dev_walker = dev_walker->parent; 596b4c19f71SRoosen Henri } while (!of_node && dev_walker); 5976e4b8273SHubert Chaumette 5986e4b8273SHubert Chaumette if (of_node) { 5996e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 6006e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 6016e4b8273SHubert Chaumette clk_skews, 2); 6026e4b8273SHubert Chaumette 6036e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 6046e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 6056e4b8273SHubert Chaumette control_skews, 2); 6066e4b8273SHubert Chaumette 6076e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 6086e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 6096e4b8273SHubert Chaumette rx_data_skews, 4); 6106e4b8273SHubert Chaumette 6116e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 6126e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 6136e4b8273SHubert Chaumette tx_data_skews, 4); 614e1b505a6SMarkus Niebel 615e1b505a6SMarkus Niebel /* Silicon Errata Sheet (DS80000691D or DS80000692D): 616e1b505a6SMarkus Niebel * When the device links in the 1000BASE-T slave mode only, 617e1b505a6SMarkus Niebel * the optional 125MHz reference output clock (CLK125_NDO) 618e1b505a6SMarkus Niebel * has wide duty cycle variation. 619e1b505a6SMarkus Niebel * 620e1b505a6SMarkus Niebel * The optional CLK125_NDO clock does not meet the RGMII 621e1b505a6SMarkus Niebel * 45/55 percent (min/max) duty cycle requirement and therefore 622e1b505a6SMarkus Niebel * cannot be used directly by the MAC side for clocking 623e1b505a6SMarkus Niebel * applications that have setup/hold time requirements on 624e1b505a6SMarkus Niebel * rising and falling clock edges. 625e1b505a6SMarkus Niebel * 626e1b505a6SMarkus Niebel * Workaround: 627e1b505a6SMarkus Niebel * Force the phy to be the master to receive a stable clock 628e1b505a6SMarkus Niebel * which meets the duty cycle requirement. 629e1b505a6SMarkus Niebel */ 630e1b505a6SMarkus Niebel if (of_property_read_bool(of_node, "micrel,force-master")) { 631e1b505a6SMarkus Niebel result = phy_read(phydev, MII_CTRL1000); 632e1b505a6SMarkus Niebel if (result < 0) 633e1b505a6SMarkus Niebel goto err_force_master; 634e1b505a6SMarkus Niebel 635e1b505a6SMarkus Niebel /* enable master mode, config & prefer master */ 636e1b505a6SMarkus Niebel result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER; 637e1b505a6SMarkus Niebel result = phy_write(phydev, MII_CTRL1000, result); 638e1b505a6SMarkus Niebel if (result < 0) 639e1b505a6SMarkus Niebel goto err_force_master; 640e1b505a6SMarkus Niebel } 6416e4b8273SHubert Chaumette } 6426270e1aeSJaeden Amero 6436270e1aeSJaeden Amero return ksz9031_center_flp_timing(phydev); 644e1b505a6SMarkus Niebel 645e1b505a6SMarkus Niebel err_force_master: 646e1b505a6SMarkus Niebel phydev_err(phydev, "failed to force the phy to master mode\n"); 647e1b505a6SMarkus Niebel return result; 6486e4b8273SHubert Chaumette } 6496e4b8273SHubert Chaumette 650bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX 2400 651bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX 800 652bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET 700 653bff5b4b3SYuiko Oshino #define KSZ9131_STEP 100 654bff5b4b3SYuiko Oshino 655bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev, 656bff5b4b3SYuiko Oshino struct device_node *of_node, 657bff5b4b3SYuiko Oshino u16 reg, size_t field_sz, 658bff5b4b3SYuiko Oshino char *field[], u8 numfields) 659bff5b4b3SYuiko Oshino { 660bff5b4b3SYuiko Oshino int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET), 661bff5b4b3SYuiko Oshino -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)}; 662bff5b4b3SYuiko Oshino int skewval, skewmax = 0; 663bff5b4b3SYuiko Oshino int matches = 0; 664bff5b4b3SYuiko Oshino u16 maxval; 665bff5b4b3SYuiko Oshino u16 newval; 666bff5b4b3SYuiko Oshino u16 mask; 667bff5b4b3SYuiko Oshino int i; 668bff5b4b3SYuiko Oshino 669bff5b4b3SYuiko Oshino /* psec properties in dts should mean x pico seconds */ 670bff5b4b3SYuiko Oshino if (field_sz == 5) 671bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_5BIT_MAX; 672bff5b4b3SYuiko Oshino else 673bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_4BIT_MAX; 674bff5b4b3SYuiko Oshino 675bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 676bff5b4b3SYuiko Oshino if (!of_property_read_s32(of_node, field[i], &skewval)) { 677bff5b4b3SYuiko Oshino if (skewval < -KSZ9131_OFFSET) 678bff5b4b3SYuiko Oshino skewval = -KSZ9131_OFFSET; 679bff5b4b3SYuiko Oshino else if (skewval > skewmax) 680bff5b4b3SYuiko Oshino skewval = skewmax; 681bff5b4b3SYuiko Oshino 682bff5b4b3SYuiko Oshino val[i] = skewval + KSZ9131_OFFSET; 683bff5b4b3SYuiko Oshino matches++; 684bff5b4b3SYuiko Oshino } 685bff5b4b3SYuiko Oshino 686bff5b4b3SYuiko Oshino if (!matches) 687bff5b4b3SYuiko Oshino return 0; 688bff5b4b3SYuiko Oshino 689bff5b4b3SYuiko Oshino if (matches < numfields) 6909b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 691bff5b4b3SYuiko Oshino else 692bff5b4b3SYuiko Oshino newval = 0; 693bff5b4b3SYuiko Oshino 694bff5b4b3SYuiko Oshino maxval = (field_sz == 4) ? 0xf : 0x1f; 695bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 696bff5b4b3SYuiko Oshino if (val[i] != -(i + 1 + KSZ9131_OFFSET)) { 697bff5b4b3SYuiko Oshino mask = 0xffff; 698bff5b4b3SYuiko Oshino mask ^= maxval << (field_sz * i); 699bff5b4b3SYuiko Oshino newval = (newval & mask) | 700bff5b4b3SYuiko Oshino (((val[i] / KSZ9131_STEP) & maxval) 701bff5b4b3SYuiko Oshino << (field_sz * i)); 702bff5b4b3SYuiko Oshino } 703bff5b4b3SYuiko Oshino 7049b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 705bff5b4b3SYuiko Oshino } 706bff5b4b3SYuiko Oshino 707*bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG 2 708*bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL 76 709*bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL 77 710*bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS BIT_MASK(12) 711*bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY 0 712*bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY BIT(12) 713*bd734a74SPhilippe Schenker 714*bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev) 715*bd734a74SPhilippe Schenker { 716*bd734a74SPhilippe Schenker u16 rxcdll_val, txcdll_val; 717*bd734a74SPhilippe Schenker int ret; 718*bd734a74SPhilippe Schenker 719*bd734a74SPhilippe Schenker switch (phydev->interface) { 720*bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII: 721*bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 722*bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 723*bd734a74SPhilippe Schenker break; 724*bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_ID: 725*bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 726*bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 727*bd734a74SPhilippe Schenker break; 728*bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_RXID: 729*bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 730*bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 731*bd734a74SPhilippe Schenker break; 732*bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_TXID: 733*bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 734*bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 735*bd734a74SPhilippe Schenker break; 736*bd734a74SPhilippe Schenker default: 737*bd734a74SPhilippe Schenker return 0; 738*bd734a74SPhilippe Schenker } 739*bd734a74SPhilippe Schenker 740*bd734a74SPhilippe Schenker ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 741*bd734a74SPhilippe Schenker KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 742*bd734a74SPhilippe Schenker rxcdll_val); 743*bd734a74SPhilippe Schenker if (ret < 0) 744*bd734a74SPhilippe Schenker return ret; 745*bd734a74SPhilippe Schenker 746*bd734a74SPhilippe Schenker return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 747*bd734a74SPhilippe Schenker KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 748*bd734a74SPhilippe Schenker txcdll_val); 749*bd734a74SPhilippe Schenker } 750*bd734a74SPhilippe Schenker 751bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev) 752bff5b4b3SYuiko Oshino { 753bff5b4b3SYuiko Oshino const struct device *dev = &phydev->mdio.dev; 754bff5b4b3SYuiko Oshino struct device_node *of_node = dev->of_node; 755bff5b4b3SYuiko Oshino char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"}; 756bff5b4b3SYuiko Oshino char *rx_data_skews[4] = { 757bff5b4b3SYuiko Oshino "rxd0-skew-psec", "rxd1-skew-psec", 758bff5b4b3SYuiko Oshino "rxd2-skew-psec", "rxd3-skew-psec" 759bff5b4b3SYuiko Oshino }; 760bff5b4b3SYuiko Oshino char *tx_data_skews[4] = { 761bff5b4b3SYuiko Oshino "txd0-skew-psec", "txd1-skew-psec", 762bff5b4b3SYuiko Oshino "txd2-skew-psec", "txd3-skew-psec" 763bff5b4b3SYuiko Oshino }; 764bff5b4b3SYuiko Oshino char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"}; 765bff5b4b3SYuiko Oshino const struct device *dev_walker; 766bff5b4b3SYuiko Oshino int ret; 767bff5b4b3SYuiko Oshino 768bff5b4b3SYuiko Oshino dev_walker = &phydev->mdio.dev; 769bff5b4b3SYuiko Oshino do { 770bff5b4b3SYuiko Oshino of_node = dev_walker->of_node; 771bff5b4b3SYuiko Oshino dev_walker = dev_walker->parent; 772bff5b4b3SYuiko Oshino } while (!of_node && dev_walker); 773bff5b4b3SYuiko Oshino 774bff5b4b3SYuiko Oshino if (!of_node) 775bff5b4b3SYuiko Oshino return 0; 776bff5b4b3SYuiko Oshino 777*bd734a74SPhilippe Schenker if (phy_interface_is_rgmii(phydev)) { 778*bd734a74SPhilippe Schenker ret = ksz9131_config_rgmii_delay(phydev); 779*bd734a74SPhilippe Schenker if (ret < 0) 780*bd734a74SPhilippe Schenker return ret; 781*bd734a74SPhilippe Schenker } 782*bd734a74SPhilippe Schenker 783bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 784bff5b4b3SYuiko Oshino MII_KSZ9031RN_CLK_PAD_SKEW, 5, 785bff5b4b3SYuiko Oshino clk_skews, 2); 786bff5b4b3SYuiko Oshino if (ret < 0) 787bff5b4b3SYuiko Oshino return ret; 788bff5b4b3SYuiko Oshino 789bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 790bff5b4b3SYuiko Oshino MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 791bff5b4b3SYuiko Oshino control_skews, 2); 792bff5b4b3SYuiko Oshino if (ret < 0) 793bff5b4b3SYuiko Oshino return ret; 794bff5b4b3SYuiko Oshino 795bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 796bff5b4b3SYuiko Oshino MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 797bff5b4b3SYuiko Oshino rx_data_skews, 4); 798bff5b4b3SYuiko Oshino if (ret < 0) 799bff5b4b3SYuiko Oshino return ret; 800bff5b4b3SYuiko Oshino 801bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 802bff5b4b3SYuiko Oshino MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 803bff5b4b3SYuiko Oshino tx_data_skews, 4); 804bff5b4b3SYuiko Oshino if (ret < 0) 805bff5b4b3SYuiko Oshino return ret; 806bff5b4b3SYuiko Oshino 807bff5b4b3SYuiko Oshino return 0; 808bff5b4b3SYuiko Oshino } 809bff5b4b3SYuiko Oshino 81093272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 81100aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 81200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 81332d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 81493272e07SJean-Christophe PLAGNIOL-VILLARD { 81593272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 81693272e07SJean-Christophe PLAGNIOL-VILLARD 81793272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 81893272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 81993272e07SJean-Christophe PLAGNIOL-VILLARD 82093272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 82193272e07SJean-Christophe PLAGNIOL-VILLARD 82293272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 82393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 82493272e07SJean-Christophe PLAGNIOL-VILLARD else 82593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 82693272e07SJean-Christophe PLAGNIOL-VILLARD 82793272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 82893272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 82993272e07SJean-Christophe PLAGNIOL-VILLARD else 83093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 83193272e07SJean-Christophe PLAGNIOL-VILLARD 83293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 83393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 83493272e07SJean-Christophe PLAGNIOL-VILLARD 83593272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 83693272e07SJean-Christophe PLAGNIOL-VILLARD } 83793272e07SJean-Christophe PLAGNIOL-VILLARD 8383aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev) 8393aed3e2aSAntoine Tenart { 8403aed3e2aSAntoine Tenart int ret; 8413aed3e2aSAntoine Tenart 8423aed3e2aSAntoine Tenart ret = genphy_read_abilities(phydev); 8433aed3e2aSAntoine Tenart if (ret < 0) 8443aed3e2aSAntoine Tenart return ret; 8453aed3e2aSAntoine Tenart 8463aed3e2aSAntoine Tenart /* Silicon Errata Sheet (DS80000691D or DS80000692D): 8473aed3e2aSAntoine Tenart * Whenever the device's Asymmetric Pause capability is set to 1, 8483aed3e2aSAntoine Tenart * link-up may fail after a link-up to link-down transition. 8493aed3e2aSAntoine Tenart * 850407d8098SHans Andersson * The Errata Sheet is for ksz9031, but ksz9021 has the same issue 851407d8098SHans Andersson * 8523aed3e2aSAntoine Tenart * Workaround: 8533aed3e2aSAntoine Tenart * Do not enable the Asymmetric Pause capability bit. 8543aed3e2aSAntoine Tenart */ 8553aed3e2aSAntoine Tenart linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported); 8563aed3e2aSAntoine Tenart 8573aed3e2aSAntoine Tenart /* We force setting the Pause capability as the core will force the 8583aed3e2aSAntoine Tenart * Asymmetric Pause capability to 1 otherwise. 8593aed3e2aSAntoine Tenart */ 8603aed3e2aSAntoine Tenart linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported); 8613aed3e2aSAntoine Tenart 8623aed3e2aSAntoine Tenart return 0; 8633aed3e2aSAntoine Tenart } 8643aed3e2aSAntoine Tenart 865d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev) 866d2fd719bSNathan Sullivan { 867d2fd719bSNathan Sullivan int err; 868d2fd719bSNathan Sullivan int regval; 869d2fd719bSNathan Sullivan 870d2fd719bSNathan Sullivan err = genphy_read_status(phydev); 871d2fd719bSNathan Sullivan if (err) 872d2fd719bSNathan Sullivan return err; 873d2fd719bSNathan Sullivan 874d2fd719bSNathan Sullivan /* Make sure the PHY is not broken. Read idle error count, 875d2fd719bSNathan Sullivan * and reset the PHY if it is maxed out. 876d2fd719bSNathan Sullivan */ 877d2fd719bSNathan Sullivan regval = phy_read(phydev, MII_STAT1000); 878d2fd719bSNathan Sullivan if ((regval & 0xFF) == 0xFF) { 879d2fd719bSNathan Sullivan phy_init_hw(phydev); 880d2fd719bSNathan Sullivan phydev->link = 0; 881b866203dSZach Brown if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) 882b866203dSZach Brown phydev->drv->config_intr(phydev); 883c1a8d0a3SGrygorii Strashko return genphy_config_aneg(phydev); 884d2fd719bSNathan Sullivan } 885d2fd719bSNathan Sullivan 886d2fd719bSNathan Sullivan return 0; 887d2fd719bSNathan Sullivan } 888d2fd719bSNathan Sullivan 88993272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 89093272e07SJean-Christophe PLAGNIOL-VILLARD { 89193272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 89293272e07SJean-Christophe PLAGNIOL-VILLARD } 89393272e07SJean-Christophe PLAGNIOL-VILLARD 8942b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev) 8952b2427d0SAndrew Lunn { 8962b2427d0SAndrew Lunn return ARRAY_SIZE(kszphy_hw_stats); 8972b2427d0SAndrew Lunn } 8982b2427d0SAndrew Lunn 8992b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data) 9002b2427d0SAndrew Lunn { 9012b2427d0SAndrew Lunn int i; 9022b2427d0SAndrew Lunn 9032b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) { 90455f53567SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 9052b2427d0SAndrew Lunn kszphy_hw_stats[i].string, ETH_GSTRING_LEN); 9062b2427d0SAndrew Lunn } 9072b2427d0SAndrew Lunn } 9082b2427d0SAndrew Lunn 9092b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i) 9102b2427d0SAndrew Lunn { 9112b2427d0SAndrew Lunn struct kszphy_hw_stat stat = kszphy_hw_stats[i]; 9122b2427d0SAndrew Lunn struct kszphy_priv *priv = phydev->priv; 913321b4d4bSAndrew Lunn int val; 914321b4d4bSAndrew Lunn u64 ret; 9152b2427d0SAndrew Lunn 9162b2427d0SAndrew Lunn val = phy_read(phydev, stat.reg); 9172b2427d0SAndrew Lunn if (val < 0) { 9186c3442f5SJisheng Zhang ret = U64_MAX; 9192b2427d0SAndrew Lunn } else { 9202b2427d0SAndrew Lunn val = val & ((1 << stat.bits) - 1); 9212b2427d0SAndrew Lunn priv->stats[i] += val; 922321b4d4bSAndrew Lunn ret = priv->stats[i]; 9232b2427d0SAndrew Lunn } 9242b2427d0SAndrew Lunn 925321b4d4bSAndrew Lunn return ret; 9262b2427d0SAndrew Lunn } 9272b2427d0SAndrew Lunn 9282b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev, 9292b2427d0SAndrew Lunn struct ethtool_stats *stats, u64 *data) 9302b2427d0SAndrew Lunn { 9312b2427d0SAndrew Lunn int i; 9322b2427d0SAndrew Lunn 9332b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) 9342b2427d0SAndrew Lunn data[i] = kszphy_get_stat(phydev, i); 9352b2427d0SAndrew Lunn } 9362b2427d0SAndrew Lunn 937836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev) 938836384d2SWenyou Yang { 939836384d2SWenyou Yang /* Disable PHY Interrupts */ 940836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 941836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_DISABLED; 942836384d2SWenyou Yang if (phydev->drv->config_intr) 943836384d2SWenyou Yang phydev->drv->config_intr(phydev); 944836384d2SWenyou Yang } 945836384d2SWenyou Yang 946836384d2SWenyou Yang return genphy_suspend(phydev); 947836384d2SWenyou Yang } 948836384d2SWenyou Yang 949f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev) 950f5aba91dSAlexandre Belloni { 95179e498a9SLeonard Crestez int ret; 95279e498a9SLeonard Crestez 953836384d2SWenyou Yang genphy_resume(phydev); 954f5aba91dSAlexandre Belloni 95579e498a9SLeonard Crestez ret = kszphy_config_reset(phydev); 95679e498a9SLeonard Crestez if (ret) 95779e498a9SLeonard Crestez return ret; 95879e498a9SLeonard Crestez 959836384d2SWenyou Yang /* Enable PHY Interrupts */ 960836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 961836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_ENABLED; 962836384d2SWenyou Yang if (phydev->drv->config_intr) 963836384d2SWenyou Yang phydev->drv->config_intr(phydev); 964836384d2SWenyou Yang } 965f5aba91dSAlexandre Belloni 966f5aba91dSAlexandre Belloni return 0; 967f5aba91dSAlexandre Belloni } 968f5aba91dSAlexandre Belloni 969e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 970e6a423a8SJohan Hovold { 971e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 972e5a03bfdSAndrew Lunn const struct device_node *np = phydev->mdio.dev.of_node; 973e6a423a8SJohan Hovold struct kszphy_priv *priv; 97463f44b2bSJohan Hovold struct clk *clk; 975e7a792e9SJohan Hovold int ret; 976e6a423a8SJohan Hovold 977e5a03bfdSAndrew Lunn priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 978e6a423a8SJohan Hovold if (!priv) 979e6a423a8SJohan Hovold return -ENOMEM; 980e6a423a8SJohan Hovold 981e6a423a8SJohan Hovold phydev->priv = priv; 982e6a423a8SJohan Hovold 983e6a423a8SJohan Hovold priv->type = type; 984e6a423a8SJohan Hovold 985e7a792e9SJohan Hovold if (type->led_mode_reg) { 986e7a792e9SJohan Hovold ret = of_property_read_u32(np, "micrel,led-mode", 987e7a792e9SJohan Hovold &priv->led_mode); 988e7a792e9SJohan Hovold if (ret) 989e7a792e9SJohan Hovold priv->led_mode = -1; 990e7a792e9SJohan Hovold 991e7a792e9SJohan Hovold if (priv->led_mode > 3) { 99272ba48beSAndrew Lunn phydev_err(phydev, "invalid led mode: 0x%02x\n", 993e7a792e9SJohan Hovold priv->led_mode); 994e7a792e9SJohan Hovold priv->led_mode = -1; 995e7a792e9SJohan Hovold } 996e7a792e9SJohan Hovold } else { 997e7a792e9SJohan Hovold priv->led_mode = -1; 998e7a792e9SJohan Hovold } 999e7a792e9SJohan Hovold 1000e5a03bfdSAndrew Lunn clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref"); 1001bced8701SNiklas Cassel /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */ 1002bced8701SNiklas Cassel if (!IS_ERR_OR_NULL(clk)) { 10031fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 100486dc1342SJohan Hovold bool rmii_ref_clk_sel_25_mhz; 10051fadee0cSSascha Hauer 100663f44b2bSJohan Hovold priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; 100786dc1342SJohan Hovold rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, 100886dc1342SJohan Hovold "micrel,rmii-reference-clock-select-25-mhz"); 100963f44b2bSJohan Hovold 10101fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 101186dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; 10121fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 101386dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; 10141fadee0cSSascha Hauer } else { 101572ba48beSAndrew Lunn phydev_err(phydev, "Clock rate out of range: %ld\n", 101672ba48beSAndrew Lunn rate); 10171fadee0cSSascha Hauer return -EINVAL; 10181fadee0cSSascha Hauer } 10191fadee0cSSascha Hauer } 10201fadee0cSSascha Hauer 102163f44b2bSJohan Hovold /* Support legacy board-file configuration */ 102263f44b2bSJohan Hovold if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 102363f44b2bSJohan Hovold priv->rmii_ref_clk_sel = true; 102463f44b2bSJohan Hovold priv->rmii_ref_clk_sel_val = true; 102563f44b2bSJohan Hovold } 102663f44b2bSJohan Hovold 102763f44b2bSJohan Hovold return 0; 10281fadee0cSSascha Hauer } 10291fadee0cSSascha Hauer 1030d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 1031d5bf9071SChristian Hohnstaedt { 103251f932c4SChoi, David .phy_id = PHY_ID_KS8737, 1033f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 103451f932c4SChoi, David .name = "Micrel KS8737", 1035dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1036c6f9575cSJohan Hovold .driver_data = &ks8737_type, 1037d0507009SDavid J. Choi .config_init = kszphy_config_init, 103851f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 1039c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 10401a5465f5SPatrice Vilchez .suspend = genphy_suspend, 10411a5465f5SPatrice Vilchez .resume = genphy_resume, 1042d5bf9071SChristian Hohnstaedt }, { 1043212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 1044212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 10457ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 1046dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1047e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 104863f44b2bSJohan Hovold .probe = kszphy_probe, 1049d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 1050212ea99aSMarek Vasut .ack_interrupt = kszphy_ack_interrupt, 1051212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 10522b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 10532b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 10542b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 10551a5465f5SPatrice Vilchez .suspend = genphy_suspend, 10561a5465f5SPatrice Vilchez .resume = genphy_resume, 1057212ea99aSMarek Vasut }, { 1058b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 1059b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 1060b818d1a7SHector Palacios .name = "Micrel KSZ8031", 1061dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1062e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 106363f44b2bSJohan Hovold .probe = kszphy_probe, 1064d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 1065b818d1a7SHector Palacios .ack_interrupt = kszphy_ack_interrupt, 1066b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 10672b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 10682b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 10692b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 10701a5465f5SPatrice Vilchez .suspend = genphy_suspend, 10711a5465f5SPatrice Vilchez .resume = genphy_resume, 1072b818d1a7SHector Palacios }, { 1073510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 1074f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1075510d573fSMarek Vasut .name = "Micrel KSZ8041", 1076dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1077e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1078e6a423a8SJohan Hovold .probe = kszphy_probe, 107977501a79SPhilipp Zabel .config_init = ksz8041_config_init, 108077501a79SPhilipp Zabel .config_aneg = ksz8041_config_aneg, 108151f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 108251f932c4SChoi, David .config_intr = kszphy_config_intr, 10832b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 10842b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 10852b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 10861a5465f5SPatrice Vilchez .suspend = genphy_suspend, 10871a5465f5SPatrice Vilchez .resume = genphy_resume, 1088d5bf9071SChristian Hohnstaedt }, { 10894bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 1090f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 10914bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 1092dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1093e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1094e6a423a8SJohan Hovold .probe = kszphy_probe, 1095e6a423a8SJohan Hovold .config_init = kszphy_config_init, 10964bd7b512SSergei Shtylyov .ack_interrupt = kszphy_ack_interrupt, 10974bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 10982b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 10992b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11002b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 11014bd7b512SSergei Shtylyov .suspend = genphy_suspend, 11024bd7b512SSergei Shtylyov .resume = genphy_resume, 11034bd7b512SSergei Shtylyov }, { 1104510d573fSMarek Vasut .name = "Micrel KSZ8051", 1105dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1106e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 1107e6a423a8SJohan Hovold .probe = kszphy_probe, 110863f44b2bSJohan Hovold .config_init = kszphy_config_init, 110951f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 111051f932c4SChoi, David .config_intr = kszphy_config_intr, 11112b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 11122b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11132b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 11148b95599cSMarek Vasut .match_phy_device = ksz8051_match_phy_device, 11151a5465f5SPatrice Vilchez .suspend = genphy_suspend, 11161a5465f5SPatrice Vilchez .resume = genphy_resume, 1117d5bf9071SChristian Hohnstaedt }, { 1118510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 1119510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 1120ecd5a323SAlexander Stein .phy_id_mask = 0x00fffffc, 1121dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1122e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1123e6a423a8SJohan Hovold .probe = kszphy_probe, 1124e6a423a8SJohan Hovold .config_init = kszphy_config_init, 112551f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 112651f932c4SChoi, David .config_intr = kszphy_config_intr, 11272b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 11282b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11292b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 11301a5465f5SPatrice Vilchez .suspend = genphy_suspend, 11311a5465f5SPatrice Vilchez .resume = genphy_resume, 1132d5bf9071SChristian Hohnstaedt }, { 11337ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 11347ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 1135f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1136dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1137e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 1138e6a423a8SJohan Hovold .probe = kszphy_probe, 11397a1d8390SAntoine Tenart .config_init = ksz8081_config_init, 11407ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 11417ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 11422b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 11432b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11442b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 1145836384d2SWenyou Yang .suspend = kszphy_suspend, 1146f5aba91dSAlexandre Belloni .resume = kszphy_resume, 11477ab59dc1SDavid J. Choi }, { 11487ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 11497ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 1150f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1151dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1152232ba3a5SRajasingh Thavamani .config_init = ksz8061_config_init, 11537ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 11547ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 11551a5465f5SPatrice Vilchez .suspend = genphy_suspend, 11561a5465f5SPatrice Vilchez .resume = genphy_resume, 11577ab59dc1SDavid J. Choi }, { 1158d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 115948d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 1160d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 1161dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1162c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 1163bfe72442SGrygorii Strashko .probe = kszphy_probe, 1164407d8098SHans Andersson .get_features = ksz9031_get_features, 1165954c3967SSean Cross .config_init = ksz9021_config_init, 116651f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 1167c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 11682b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 11692b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11702b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 11711a5465f5SPatrice Vilchez .suspend = genphy_suspend, 11721a5465f5SPatrice Vilchez .resume = genphy_resume, 1173c846a2b7SKevin Hao .read_mmd = genphy_read_mmd_unsupported, 1174c846a2b7SKevin Hao .write_mmd = genphy_write_mmd_unsupported, 117593272e07SJean-Christophe PLAGNIOL-VILLARD }, { 11767ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 1177f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 11787ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 1179c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 1180bfe72442SGrygorii Strashko .probe = kszphy_probe, 11813aed3e2aSAntoine Tenart .get_features = ksz9031_get_features, 11826e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 11831d16073aSHeiner Kallweit .soft_reset = genphy_soft_reset, 1184d2fd719bSNathan Sullivan .read_status = ksz9031_read_status, 11857ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 1186c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 11872b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 11882b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11892b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 11901a5465f5SPatrice Vilchez .suspend = genphy_suspend, 1191f64f1482SXander Huff .resume = kszphy_resume, 11927ab59dc1SDavid J. Choi }, { 1193bff5b4b3SYuiko Oshino .phy_id = PHY_ID_KSZ9131, 1194bff5b4b3SYuiko Oshino .phy_id_mask = MICREL_PHY_ID_MASK, 1195bff5b4b3SYuiko Oshino .name = "Microchip KSZ9131 Gigabit PHY", 1196dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1197bff5b4b3SYuiko Oshino .driver_data = &ksz9021_type, 1198bff5b4b3SYuiko Oshino .probe = kszphy_probe, 1199bff5b4b3SYuiko Oshino .config_init = ksz9131_config_init, 1200bff5b4b3SYuiko Oshino .read_status = ksz9031_read_status, 1201bff5b4b3SYuiko Oshino .ack_interrupt = kszphy_ack_interrupt, 1202bff5b4b3SYuiko Oshino .config_intr = kszphy_config_intr, 1203bff5b4b3SYuiko Oshino .get_sset_count = kszphy_get_sset_count, 1204bff5b4b3SYuiko Oshino .get_strings = kszphy_get_strings, 1205bff5b4b3SYuiko Oshino .get_stats = kszphy_get_stats, 1206bff5b4b3SYuiko Oshino .suspend = genphy_suspend, 1207bff5b4b3SYuiko Oshino .resume = kszphy_resume, 1208bff5b4b3SYuiko Oshino }, { 120993272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 1210f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 121193272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 1212dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 121393272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 121493272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 121593272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 12161a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12171a5465f5SPatrice Vilchez .resume = genphy_resume, 12187ab59dc1SDavid J. Choi }, { 12197ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 1220f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 12217ab59dc1SDavid J. Choi .name = "Micrel KSZ886X Switch", 1222dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 12237ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 12241a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12251a5465f5SPatrice Vilchez .resume = genphy_resume, 12269d162ed6SSean Nyekjaer }, { 12271d951ba3SMarek Vasut .name = "Micrel KSZ87XX Switch", 1228dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 12299d162ed6SSean Nyekjaer .config_init = kszphy_config_init, 12309d162ed6SSean Nyekjaer .config_aneg = ksz8873mll_config_aneg, 12319d162ed6SSean Nyekjaer .read_status = ksz8873mll_read_status, 12328b95599cSMarek Vasut .match_phy_device = ksz8795_match_phy_device, 12339d162ed6SSean Nyekjaer .suspend = genphy_suspend, 12349d162ed6SSean Nyekjaer .resume = genphy_resume, 1235fc3973a1SWoojung Huh }, { 1236fc3973a1SWoojung Huh .phy_id = PHY_ID_KSZ9477, 1237fc3973a1SWoojung Huh .phy_id_mask = MICREL_PHY_ID_MASK, 1238fc3973a1SWoojung Huh .name = "Microchip KSZ9477", 1239dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1240fc3973a1SWoojung Huh .config_init = kszphy_config_init, 1241fc3973a1SWoojung Huh .suspend = genphy_suspend, 1242fc3973a1SWoojung Huh .resume = genphy_resume, 1243d5bf9071SChristian Hohnstaedt } }; 1244d0507009SDavid J. Choi 124550fd7150SJohan Hovold module_phy_driver(ksphy_driver); 1246d0507009SDavid J. Choi 1247d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 1248d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 1249d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 125052a60ed2SDavid S. Miller 1251cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 125248d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 1253f893a99eSFabio Estevam { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK }, 1254bff5b4b3SYuiko Oshino { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK }, 1255ecd5a323SAlexander Stein { PHY_ID_KSZ8001, 0x00fffffc }, 1256f893a99eSFabio Estevam { PHY_ID_KS8737, MICREL_PHY_ID_MASK }, 1257212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 1258b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 1259f893a99eSFabio Estevam { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK }, 1260f893a99eSFabio Estevam { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK }, 1261f893a99eSFabio Estevam { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK }, 1262f893a99eSFabio Estevam { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK }, 1263f893a99eSFabio Estevam { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK }, 1264f893a99eSFabio Estevam { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK }, 126552a60ed2SDavid S. Miller { } 126652a60ed2SDavid S. Miller }; 126752a60ed2SDavid S. Miller 126852a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 1269