1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+ 2d0507009SDavid J. Choi /* 3d0507009SDavid J. Choi * drivers/net/phy/micrel.c 4d0507009SDavid J. Choi * 5d0507009SDavid J. Choi * Driver for Micrel PHYs 6d0507009SDavid J. Choi * 7d0507009SDavid J. Choi * Author: David J. Choi 8d0507009SDavid J. Choi * 97ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 10ee0dc2fbSJohan Hovold * Copyright (c) 2014 Johan Hovold <johan@kernel.org> 11d0507009SDavid J. Choi * 127ab59dc1SDavid J. Choi * Support : Micrel Phys: 13bff5b4b3SYuiko Oshino * Giga phys: ksz9021, ksz9031, ksz9131 147ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 157ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 167ab59dc1SDavid J. Choi * ksz8081, ksz8091, 177ab59dc1SDavid J. Choi * ksz8061, 187ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 19fc3973a1SWoojung Huh * ksz9477 20d0507009SDavid J. Choi */ 21d0507009SDavid J. Choi 22*bcf3440cSOleksij Rempel #include <linux/bitfield.h> 23d0507009SDavid J. Choi #include <linux/kernel.h> 24d0507009SDavid J. Choi #include <linux/module.h> 25d0507009SDavid J. Choi #include <linux/phy.h> 26d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 27954c3967SSean Cross #include <linux/of.h> 281fadee0cSSascha Hauer #include <linux/clk.h> 296110dff7SOleksij Rempel #include <linux/delay.h> 30d0507009SDavid J. Choi 31212ea99aSMarek Vasut /* Operation Mode Strap Override */ 32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 337a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST BIT(15) 3400aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 352b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON BIT(5) 3600aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 3700aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 38212ea99aSMarek Vasut 3951f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 4051f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 4100aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4200aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4300aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4400aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 4500aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 4600aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 4700aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 4800aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 4951f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 5051f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 5151f932c4SChoi, David 525a16778eSJohan Hovold /* PHY Control 1 */ 535a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 545a16778eSJohan Hovold 555a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 565a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 575a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 5851f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 5900aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 6063f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL BIT(7) 6151f932c4SChoi, David 62954c3967SSean Cross /* Write/read to/from extended registers */ 63954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 64954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 65954c3967SSean Cross 66954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 67954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 68954c3967SSean Cross 69954c3967SSean Cross /* Extended registers */ 70954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 71954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 72954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 73954c3967SSean Cross 74954c3967SSean Cross #define PS_TO_REG 200 75954c3967SSean Cross 762b2427d0SAndrew Lunn struct kszphy_hw_stat { 772b2427d0SAndrew Lunn const char *string; 782b2427d0SAndrew Lunn u8 reg; 792b2427d0SAndrew Lunn u8 bits; 802b2427d0SAndrew Lunn }; 812b2427d0SAndrew Lunn 822b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = { 832b2427d0SAndrew Lunn { "phy_receive_errors", 21, 16}, 842b2427d0SAndrew Lunn { "phy_idle_errors", 10, 8 }, 852b2427d0SAndrew Lunn }; 862b2427d0SAndrew Lunn 87e6a423a8SJohan Hovold struct kszphy_type { 88e6a423a8SJohan Hovold u32 led_mode_reg; 89c6f9575cSJohan Hovold u16 interrupt_level_mask; 900f95903eSJohan Hovold bool has_broadcast_disable; 912b0ba96cSSylvain Rochet bool has_nand_tree_disable; 9263f44b2bSJohan Hovold bool has_rmii_ref_clk_sel; 93e6a423a8SJohan Hovold }; 94e6a423a8SJohan Hovold 95e6a423a8SJohan Hovold struct kszphy_priv { 96e6a423a8SJohan Hovold const struct kszphy_type *type; 97e7a792e9SJohan Hovold int led_mode; 9863f44b2bSJohan Hovold bool rmii_ref_clk_sel; 9963f44b2bSJohan Hovold bool rmii_ref_clk_sel_val; 1002b2427d0SAndrew Lunn u64 stats[ARRAY_SIZE(kszphy_hw_stats)]; 101e6a423a8SJohan Hovold }; 102e6a423a8SJohan Hovold 103e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 104e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 105d0e1df9cSJohan Hovold .has_broadcast_disable = true, 1062b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 10763f44b2bSJohan Hovold .has_rmii_ref_clk_sel = true, 108e6a423a8SJohan Hovold }; 109e6a423a8SJohan Hovold 110e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 111e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 112e6a423a8SJohan Hovold }; 113e6a423a8SJohan Hovold 114e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 115e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 1162b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 117e6a423a8SJohan Hovold }; 118e6a423a8SJohan Hovold 119e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 120e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 1210f95903eSJohan Hovold .has_broadcast_disable = true, 1222b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 12386dc1342SJohan Hovold .has_rmii_ref_clk_sel = true, 124e6a423a8SJohan Hovold }; 125e6a423a8SJohan Hovold 126c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = { 127c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 128c6f9575cSJohan Hovold }; 129c6f9575cSJohan Hovold 130c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = { 131c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 132c6f9575cSJohan Hovold }; 133c6f9575cSJohan Hovold 134954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 135954c3967SSean Cross u32 regnum, u16 val) 136954c3967SSean Cross { 137954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 138954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 139954c3967SSean Cross } 140954c3967SSean Cross 141954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 142954c3967SSean Cross u32 regnum) 143954c3967SSean Cross { 144954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 145954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 146954c3967SSean Cross } 147954c3967SSean Cross 14851f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 14951f932c4SChoi, David { 15051f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 15151f932c4SChoi, David int rc; 15251f932c4SChoi, David 15351f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 15451f932c4SChoi, David 15551f932c4SChoi, David return (rc < 0) ? rc : 0; 15651f932c4SChoi, David } 15751f932c4SChoi, David 15851f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 15951f932c4SChoi, David { 160c6f9575cSJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 161c6f9575cSJohan Hovold int temp; 162c6f9575cSJohan Hovold u16 mask; 163c6f9575cSJohan Hovold 164c6f9575cSJohan Hovold if (type && type->interrupt_level_mask) 165c6f9575cSJohan Hovold mask = type->interrupt_level_mask; 166c6f9575cSJohan Hovold else 167c6f9575cSJohan Hovold mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; 16851f932c4SChoi, David 16951f932c4SChoi, David /* set the interrupt pin active low */ 17051f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1715bb8fc0dSJohan Hovold if (temp < 0) 1725bb8fc0dSJohan Hovold return temp; 173c6f9575cSJohan Hovold temp &= ~mask; 17451f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 17551f932c4SChoi, David 176c6f9575cSJohan Hovold /* enable / disable interrupts */ 177c6f9575cSJohan Hovold if (phydev->interrupts == PHY_INTERRUPT_ENABLED) 178c6f9575cSJohan Hovold temp = KSZPHY_INTCS_ALL; 179c6f9575cSJohan Hovold else 180c6f9575cSJohan Hovold temp = 0; 18151f932c4SChoi, David 182c6f9575cSJohan Hovold return phy_write(phydev, MII_KSZPHY_INTCS, temp); 18351f932c4SChoi, David } 184d0507009SDavid J. Choi 18563f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) 18663f44b2bSJohan Hovold { 18763f44b2bSJohan Hovold int ctrl; 18863f44b2bSJohan Hovold 18963f44b2bSJohan Hovold ctrl = phy_read(phydev, MII_KSZPHY_CTRL); 19063f44b2bSJohan Hovold if (ctrl < 0) 19163f44b2bSJohan Hovold return ctrl; 19263f44b2bSJohan Hovold 19363f44b2bSJohan Hovold if (val) 19463f44b2bSJohan Hovold ctrl |= KSZPHY_RMII_REF_CLK_SEL; 19563f44b2bSJohan Hovold else 19663f44b2bSJohan Hovold ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; 19763f44b2bSJohan Hovold 19863f44b2bSJohan Hovold return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); 19963f44b2bSJohan Hovold } 20063f44b2bSJohan Hovold 201e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 20220d8435aSBen Dooks { 2035a16778eSJohan Hovold int rc, temp, shift; 2048620546cSJohan Hovold 2055a16778eSJohan Hovold switch (reg) { 2065a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 2075a16778eSJohan Hovold shift = 14; 2085a16778eSJohan Hovold break; 2095a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 2105a16778eSJohan Hovold shift = 4; 2115a16778eSJohan Hovold break; 2125a16778eSJohan Hovold default: 2135a16778eSJohan Hovold return -EINVAL; 2145a16778eSJohan Hovold } 2155a16778eSJohan Hovold 21620d8435aSBen Dooks temp = phy_read(phydev, reg); 217b7035860SJohan Hovold if (temp < 0) { 218b7035860SJohan Hovold rc = temp; 219b7035860SJohan Hovold goto out; 220b7035860SJohan Hovold } 22120d8435aSBen Dooks 22228bdc499SSergei Shtylyov temp &= ~(3 << shift); 22320d8435aSBen Dooks temp |= val << shift; 22420d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 225b7035860SJohan Hovold out: 226b7035860SJohan Hovold if (rc < 0) 22772ba48beSAndrew Lunn phydev_err(phydev, "failed to set led mode\n"); 22820d8435aSBen Dooks 229b7035860SJohan Hovold return rc; 23020d8435aSBen Dooks } 23120d8435aSBen Dooks 232bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 233bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 234bde15129SJohan Hovold */ 235bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 236bde15129SJohan Hovold { 237bde15129SJohan Hovold int ret; 238bde15129SJohan Hovold 239bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 240bde15129SJohan Hovold if (ret < 0) 241bde15129SJohan Hovold goto out; 242bde15129SJohan Hovold 243bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 244bde15129SJohan Hovold out: 245bde15129SJohan Hovold if (ret) 24672ba48beSAndrew Lunn phydev_err(phydev, "failed to disable broadcast address\n"); 247bde15129SJohan Hovold 248bde15129SJohan Hovold return ret; 249bde15129SJohan Hovold } 250bde15129SJohan Hovold 2512b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev) 2522b0ba96cSSylvain Rochet { 2532b0ba96cSSylvain Rochet int ret; 2542b0ba96cSSylvain Rochet 2552b0ba96cSSylvain Rochet ret = phy_read(phydev, MII_KSZPHY_OMSO); 2562b0ba96cSSylvain Rochet if (ret < 0) 2572b0ba96cSSylvain Rochet goto out; 2582b0ba96cSSylvain Rochet 2592b0ba96cSSylvain Rochet if (!(ret & KSZPHY_OMSO_NAND_TREE_ON)) 2602b0ba96cSSylvain Rochet return 0; 2612b0ba96cSSylvain Rochet 2622b0ba96cSSylvain Rochet ret = phy_write(phydev, MII_KSZPHY_OMSO, 2632b0ba96cSSylvain Rochet ret & ~KSZPHY_OMSO_NAND_TREE_ON); 2642b0ba96cSSylvain Rochet out: 2652b0ba96cSSylvain Rochet if (ret) 26672ba48beSAndrew Lunn phydev_err(phydev, "failed to disable NAND tree mode\n"); 2672b0ba96cSSylvain Rochet 2682b0ba96cSSylvain Rochet return ret; 2692b0ba96cSSylvain Rochet } 2702b0ba96cSSylvain Rochet 27179e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */ 27279e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev) 27379e498a9SLeonard Crestez { 27479e498a9SLeonard Crestez struct kszphy_priv *priv = phydev->priv; 27579e498a9SLeonard Crestez int ret; 27679e498a9SLeonard Crestez 27779e498a9SLeonard Crestez if (priv->rmii_ref_clk_sel) { 27879e498a9SLeonard Crestez ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); 27979e498a9SLeonard Crestez if (ret) { 28079e498a9SLeonard Crestez phydev_err(phydev, 28179e498a9SLeonard Crestez "failed to set rmii reference clock\n"); 28279e498a9SLeonard Crestez return ret; 28379e498a9SLeonard Crestez } 28479e498a9SLeonard Crestez } 28579e498a9SLeonard Crestez 28679e498a9SLeonard Crestez if (priv->led_mode >= 0) 28779e498a9SLeonard Crestez kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode); 28879e498a9SLeonard Crestez 28979e498a9SLeonard Crestez return 0; 29079e498a9SLeonard Crestez } 29179e498a9SLeonard Crestez 292d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 293d0507009SDavid J. Choi { 294e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 295e6a423a8SJohan Hovold const struct kszphy_type *type; 296d0507009SDavid J. Choi 297e6a423a8SJohan Hovold if (!priv) 298e6a423a8SJohan Hovold return 0; 299e6a423a8SJohan Hovold 300e6a423a8SJohan Hovold type = priv->type; 301e6a423a8SJohan Hovold 3020f95903eSJohan Hovold if (type->has_broadcast_disable) 3030f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 3040f95903eSJohan Hovold 3052b0ba96cSSylvain Rochet if (type->has_nand_tree_disable) 3062b0ba96cSSylvain Rochet kszphy_nand_tree_disable(phydev); 3072b0ba96cSSylvain Rochet 30879e498a9SLeonard Crestez return kszphy_config_reset(phydev); 30920d8435aSBen Dooks } 31020d8435aSBen Dooks 31177501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev) 31277501a79SPhilipp Zabel { 3133c1bcc86SAndrew Lunn __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 3143c1bcc86SAndrew Lunn 31577501a79SPhilipp Zabel struct device_node *of_node = phydev->mdio.dev.of_node; 31677501a79SPhilipp Zabel 31777501a79SPhilipp Zabel /* Limit supported and advertised modes in fiber mode */ 31877501a79SPhilipp Zabel if (of_property_read_bool(of_node, "micrel,fiber-mode")) { 31977501a79SPhilipp Zabel phydev->dev_flags |= MICREL_PHY_FXEN; 3203c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask); 3213c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask); 3223c1bcc86SAndrew Lunn 3233c1bcc86SAndrew Lunn linkmode_and(phydev->supported, phydev->supported, mask); 3243c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 3253c1bcc86SAndrew Lunn phydev->supported); 3263c1bcc86SAndrew Lunn linkmode_and(phydev->advertising, phydev->advertising, mask); 3273c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 3283c1bcc86SAndrew Lunn phydev->advertising); 32977501a79SPhilipp Zabel phydev->autoneg = AUTONEG_DISABLE; 33077501a79SPhilipp Zabel } 33177501a79SPhilipp Zabel 33277501a79SPhilipp Zabel return kszphy_config_init(phydev); 33377501a79SPhilipp Zabel } 33477501a79SPhilipp Zabel 33577501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev) 33677501a79SPhilipp Zabel { 33777501a79SPhilipp Zabel /* Skip auto-negotiation in fiber mode */ 33877501a79SPhilipp Zabel if (phydev->dev_flags & MICREL_PHY_FXEN) { 33977501a79SPhilipp Zabel phydev->speed = SPEED_100; 34077501a79SPhilipp Zabel return 0; 34177501a79SPhilipp Zabel } 34277501a79SPhilipp Zabel 34377501a79SPhilipp Zabel return genphy_config_aneg(phydev); 34477501a79SPhilipp Zabel } 34577501a79SPhilipp Zabel 3468b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev, 3478b95599cSMarek Vasut const u32 ksz_phy_id) 3488b95599cSMarek Vasut { 3498b95599cSMarek Vasut int ret; 3508b95599cSMarek Vasut 3518b95599cSMarek Vasut if ((phydev->phy_id & MICREL_PHY_ID_MASK) != ksz_phy_id) 3528b95599cSMarek Vasut return 0; 3538b95599cSMarek Vasut 3548b95599cSMarek Vasut ret = phy_read(phydev, MII_BMSR); 3558b95599cSMarek Vasut if (ret < 0) 3568b95599cSMarek Vasut return ret; 3578b95599cSMarek Vasut 3588b95599cSMarek Vasut /* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same 3598b95599cSMarek Vasut * exact PHY ID. However, they can be told apart by the extended 3608b95599cSMarek Vasut * capability registers presence. The KSZ8051 PHY has them while 3618b95599cSMarek Vasut * the switch does not. 3628b95599cSMarek Vasut */ 3638b95599cSMarek Vasut ret &= BMSR_ERCAP; 3648b95599cSMarek Vasut if (ksz_phy_id == PHY_ID_KSZ8051) 3658b95599cSMarek Vasut return ret; 3668b95599cSMarek Vasut else 3678b95599cSMarek Vasut return !ret; 3688b95599cSMarek Vasut } 3698b95599cSMarek Vasut 3708b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev) 3718b95599cSMarek Vasut { 3728b95599cSMarek Vasut return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8051); 3738b95599cSMarek Vasut } 3748b95599cSMarek Vasut 3757a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev) 3767a1d8390SAntoine Tenart { 3777a1d8390SAntoine Tenart /* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line 3787a1d8390SAntoine Tenart * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a 3797a1d8390SAntoine Tenart * pull-down is missing, the factory test mode should be cleared by 3807a1d8390SAntoine Tenart * manually writing a 0. 3817a1d8390SAntoine Tenart */ 3827a1d8390SAntoine Tenart phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST); 3837a1d8390SAntoine Tenart 3847a1d8390SAntoine Tenart return kszphy_config_init(phydev); 3857a1d8390SAntoine Tenart } 3867a1d8390SAntoine Tenart 387232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev) 388232ba3a5SRajasingh Thavamani { 389232ba3a5SRajasingh Thavamani int ret; 390232ba3a5SRajasingh Thavamani 391232ba3a5SRajasingh Thavamani ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A); 392232ba3a5SRajasingh Thavamani if (ret) 393232ba3a5SRajasingh Thavamani return ret; 394232ba3a5SRajasingh Thavamani 395232ba3a5SRajasingh Thavamani return kszphy_config_init(phydev); 396232ba3a5SRajasingh Thavamani } 397232ba3a5SRajasingh Thavamani 3988b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev) 3998b95599cSMarek Vasut { 4001d951ba3SMarek Vasut return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ87XX); 4018b95599cSMarek Vasut } 4028b95599cSMarek Vasut 403954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 4043c9a9f7fSJaeden Amero const struct device_node *of_node, 4053c9a9f7fSJaeden Amero u16 reg, 4063c9a9f7fSJaeden Amero const char *field1, const char *field2, 4073c9a9f7fSJaeden Amero const char *field3, const char *field4) 408954c3967SSean Cross { 409954c3967SSean Cross int val1 = -1; 410954c3967SSean Cross int val2 = -2; 411954c3967SSean Cross int val3 = -3; 412954c3967SSean Cross int val4 = -4; 413954c3967SSean Cross int newval; 414954c3967SSean Cross int matches = 0; 415954c3967SSean Cross 416954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 417954c3967SSean Cross matches++; 418954c3967SSean Cross 419954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 420954c3967SSean Cross matches++; 421954c3967SSean Cross 422954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 423954c3967SSean Cross matches++; 424954c3967SSean Cross 425954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 426954c3967SSean Cross matches++; 427954c3967SSean Cross 428954c3967SSean Cross if (!matches) 429954c3967SSean Cross return 0; 430954c3967SSean Cross 431954c3967SSean Cross if (matches < 4) 432954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 433954c3967SSean Cross else 434954c3967SSean Cross newval = 0; 435954c3967SSean Cross 436954c3967SSean Cross if (val1 != -1) 437954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 438954c3967SSean Cross 4396a119745SHubert Chaumette if (val2 != -2) 440954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 441954c3967SSean Cross 4426a119745SHubert Chaumette if (val3 != -3) 443954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 444954c3967SSean Cross 4456a119745SHubert Chaumette if (val4 != -4) 446954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 447954c3967SSean Cross 448954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 449954c3967SSean Cross } 450954c3967SSean Cross 451954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 452954c3967SSean Cross { 453e5a03bfdSAndrew Lunn const struct device *dev = &phydev->mdio.dev; 4543c9a9f7fSJaeden Amero const struct device_node *of_node = dev->of_node; 455651df218SAndrew Lunn const struct device *dev_walker; 456954c3967SSean Cross 457651df218SAndrew Lunn /* The Micrel driver has a deprecated option to place phy OF 458651df218SAndrew Lunn * properties in the MAC node. Walk up the tree of devices to 459651df218SAndrew Lunn * find a device with an OF node. 460651df218SAndrew Lunn */ 461e5a03bfdSAndrew Lunn dev_walker = &phydev->mdio.dev; 462651df218SAndrew Lunn do { 463651df218SAndrew Lunn of_node = dev_walker->of_node; 464651df218SAndrew Lunn dev_walker = dev_walker->parent; 465651df218SAndrew Lunn 466651df218SAndrew Lunn } while (!of_node && dev_walker); 467954c3967SSean Cross 468954c3967SSean Cross if (of_node) { 469954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 470954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 471954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 472954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 473954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 474954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 475954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 476954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 477954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 478954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 479954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 480954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 481954c3967SSean Cross } 482954c3967SSean Cross return 0; 483954c3967SSean Cross } 484954c3967SSean Cross 4856e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 4866e4b8273SHubert Chaumette 4876e4b8273SHubert Chaumette /* Extended registers */ 4886270e1aeSJaeden Amero /* MMD Address 0x0 */ 4896270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO 3 4906270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI 4 4916270e1aeSJaeden Amero 492ae6c97bbSJaeden Amero /* MMD Address 0x2 */ 4936e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 494*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M GENMASK(7, 4) 495*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M GENMASK(3, 0) 496*bcf3440cSOleksij Rempel 4976e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 498*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3 GENMASK(15, 12) 499*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2 GENMASK(11, 8) 500*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1 GENMASK(7, 4) 501*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0 GENMASK(3, 0) 502*bcf3440cSOleksij Rempel 5036e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 504*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3 GENMASK(15, 12) 505*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2 GENMASK(11, 8) 506*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1 GENMASK(7, 4) 507*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0 GENMASK(3, 0) 508*bcf3440cSOleksij Rempel 5096e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 510*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK GENMASK(9, 5) 511*bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK GENMASK(4, 0) 512*bcf3440cSOleksij Rempel 513*bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To 514*bcf3440cSOleksij Rempel * provide different RGMII options we need to configure delay offset 515*bcf3440cSOleksij Rempel * for each pad relative to build in delay. 516*bcf3440cSOleksij Rempel */ 517*bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of 518*bcf3440cSOleksij Rempel * 1.80ns 519*bcf3440cSOleksij Rempel */ 520*bcf3440cSOleksij Rempel #define RX_ID 0x7 521*bcf3440cSOleksij Rempel #define RX_CLK_ID 0x19 522*bcf3440cSOleksij Rempel 523*bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the 524*bcf3440cSOleksij Rempel * internal 1.2ns delay. 525*bcf3440cSOleksij Rempel */ 526*bcf3440cSOleksij Rempel #define RX_ND 0xc 527*bcf3440cSOleksij Rempel #define RX_CLK_ND 0x0 528*bcf3440cSOleksij Rempel 529*bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */ 530*bcf3440cSOleksij Rempel #define TX_ID 0x0 531*bcf3440cSOleksij Rempel #define TX_CLK_ID 0x1f 532*bcf3440cSOleksij Rempel 533*bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns 534*bcf3440cSOleksij Rempel * dealy 535*bcf3440cSOleksij Rempel */ 536*bcf3440cSOleksij Rempel #define TX_ND 0x7 537*bcf3440cSOleksij Rempel #define TX_CLK_ND 0xf 5386e4b8273SHubert Chaumette 539af70c1f9SMike Looijmans /* MMD Address 0x1C */ 540af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD 0x23 541af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE BIT(0) 542af70c1f9SMike Looijmans 5436e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 5443c9a9f7fSJaeden Amero const struct device_node *of_node, 5456e4b8273SHubert Chaumette u16 reg, size_t field_sz, 546*bcf3440cSOleksij Rempel const char *field[], u8 numfields, 547*bcf3440cSOleksij Rempel bool *update) 5486e4b8273SHubert Chaumette { 5496e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 5506e4b8273SHubert Chaumette int matches = 0; 5516e4b8273SHubert Chaumette u16 mask; 5526e4b8273SHubert Chaumette u16 maxval; 5536e4b8273SHubert Chaumette u16 newval; 5546e4b8273SHubert Chaumette int i; 5556e4b8273SHubert Chaumette 5566e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 5576e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 5586e4b8273SHubert Chaumette matches++; 5596e4b8273SHubert Chaumette 5606e4b8273SHubert Chaumette if (!matches) 5616e4b8273SHubert Chaumette return 0; 5626e4b8273SHubert Chaumette 563*bcf3440cSOleksij Rempel *update |= true; 564*bcf3440cSOleksij Rempel 5656e4b8273SHubert Chaumette if (matches < numfields) 5669b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 5676e4b8273SHubert Chaumette else 5686e4b8273SHubert Chaumette newval = 0; 5696e4b8273SHubert Chaumette 5706e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 5716e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 5726e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 5736e4b8273SHubert Chaumette mask = 0xffff; 5746e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 5756e4b8273SHubert Chaumette newval = (newval & mask) | 5766e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 5776e4b8273SHubert Chaumette << (field_sz * i)); 5786e4b8273SHubert Chaumette } 5796e4b8273SHubert Chaumette 5809b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 5816e4b8273SHubert Chaumette } 5826e4b8273SHubert Chaumette 583a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */ 5846270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev) 5856270e1aeSJaeden Amero { 5866270e1aeSJaeden Amero int result; 5876270e1aeSJaeden Amero 5889b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI, 5899b420effSHeiner Kallweit 0x0006); 590a0da456bSMax Uvarov if (result) 591a0da456bSMax Uvarov return result; 592a0da456bSMax Uvarov 5939b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO, 5949b420effSHeiner Kallweit 0x1A80); 5956270e1aeSJaeden Amero if (result) 5966270e1aeSJaeden Amero return result; 5976270e1aeSJaeden Amero 5986270e1aeSJaeden Amero return genphy_restart_aneg(phydev); 5996270e1aeSJaeden Amero } 6006270e1aeSJaeden Amero 601af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */ 602af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev) 603af70c1f9SMike Looijmans { 604af70c1f9SMike Looijmans int reg; 605af70c1f9SMike Looijmans 6069b420effSHeiner Kallweit reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD); 607af70c1f9SMike Looijmans if (reg < 0) 608af70c1f9SMike Looijmans return reg; 6099b420effSHeiner Kallweit return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD, 610af70c1f9SMike Looijmans reg | MII_KSZ9031RN_EDPD_ENABLE); 611af70c1f9SMike Looijmans } 612af70c1f9SMike Looijmans 613*bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev) 614*bcf3440cSOleksij Rempel { 615*bcf3440cSOleksij Rempel u16 rx, tx, rx_clk, tx_clk; 616*bcf3440cSOleksij Rempel int ret; 617*bcf3440cSOleksij Rempel 618*bcf3440cSOleksij Rempel switch (phydev->interface) { 619*bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII: 620*bcf3440cSOleksij Rempel tx = TX_ND; 621*bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 622*bcf3440cSOleksij Rempel rx = RX_ND; 623*bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 624*bcf3440cSOleksij Rempel break; 625*bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_ID: 626*bcf3440cSOleksij Rempel tx = TX_ID; 627*bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 628*bcf3440cSOleksij Rempel rx = RX_ID; 629*bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 630*bcf3440cSOleksij Rempel break; 631*bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_RXID: 632*bcf3440cSOleksij Rempel tx = TX_ND; 633*bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 634*bcf3440cSOleksij Rempel rx = RX_ID; 635*bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 636*bcf3440cSOleksij Rempel break; 637*bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_TXID: 638*bcf3440cSOleksij Rempel tx = TX_ID; 639*bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 640*bcf3440cSOleksij Rempel rx = RX_ND; 641*bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 642*bcf3440cSOleksij Rempel break; 643*bcf3440cSOleksij Rempel default: 644*bcf3440cSOleksij Rempel return 0; 645*bcf3440cSOleksij Rempel } 646*bcf3440cSOleksij Rempel 647*bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW, 648*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) | 649*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx)); 650*bcf3440cSOleksij Rempel if (ret < 0) 651*bcf3440cSOleksij Rempel return ret; 652*bcf3440cSOleksij Rempel 653*bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW, 654*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD3, rx) | 655*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD2, rx) | 656*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD1, rx) | 657*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD0, rx)); 658*bcf3440cSOleksij Rempel if (ret < 0) 659*bcf3440cSOleksij Rempel return ret; 660*bcf3440cSOleksij Rempel 661*bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW, 662*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD3, tx) | 663*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD2, tx) | 664*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD1, tx) | 665*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD0, tx)); 666*bcf3440cSOleksij Rempel if (ret < 0) 667*bcf3440cSOleksij Rempel return ret; 668*bcf3440cSOleksij Rempel 669*bcf3440cSOleksij Rempel return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW, 670*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) | 671*bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk)); 672*bcf3440cSOleksij Rempel } 673*bcf3440cSOleksij Rempel 6746e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 6756e4b8273SHubert Chaumette { 676e5a03bfdSAndrew Lunn const struct device *dev = &phydev->mdio.dev; 6773c9a9f7fSJaeden Amero const struct device_node *of_node = dev->of_node; 6783c9a9f7fSJaeden Amero static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 6793c9a9f7fSJaeden Amero static const char *rx_data_skews[4] = { 6806e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 6816e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 6826e4b8273SHubert Chaumette }; 6833c9a9f7fSJaeden Amero static const char *tx_data_skews[4] = { 6846e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 6856e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 6866e4b8273SHubert Chaumette }; 6873c9a9f7fSJaeden Amero static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 688b4c19f71SRoosen Henri const struct device *dev_walker; 689af70c1f9SMike Looijmans int result; 690af70c1f9SMike Looijmans 691af70c1f9SMike Looijmans result = ksz9031_enable_edpd(phydev); 692af70c1f9SMike Looijmans if (result < 0) 693af70c1f9SMike Looijmans return result; 6946e4b8273SHubert Chaumette 695b4c19f71SRoosen Henri /* The Micrel driver has a deprecated option to place phy OF 696b4c19f71SRoosen Henri * properties in the MAC node. Walk up the tree of devices to 697b4c19f71SRoosen Henri * find a device with an OF node. 698b4c19f71SRoosen Henri */ 6999d367eddSDavid S. Miller dev_walker = &phydev->mdio.dev; 700b4c19f71SRoosen Henri do { 701b4c19f71SRoosen Henri of_node = dev_walker->of_node; 702b4c19f71SRoosen Henri dev_walker = dev_walker->parent; 703b4c19f71SRoosen Henri } while (!of_node && dev_walker); 7046e4b8273SHubert Chaumette 7056e4b8273SHubert Chaumette if (of_node) { 706*bcf3440cSOleksij Rempel bool update = false; 707*bcf3440cSOleksij Rempel 708*bcf3440cSOleksij Rempel if (phy_interface_is_rgmii(phydev)) { 709*bcf3440cSOleksij Rempel result = ksz9031_config_rgmii_delay(phydev); 710*bcf3440cSOleksij Rempel if (result < 0) 711*bcf3440cSOleksij Rempel return result; 712*bcf3440cSOleksij Rempel } 713*bcf3440cSOleksij Rempel 7146e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7156e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 716*bcf3440cSOleksij Rempel clk_skews, 2, &update); 7176e4b8273SHubert Chaumette 7186e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7196e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 720*bcf3440cSOleksij Rempel control_skews, 2, &update); 7216e4b8273SHubert Chaumette 7226e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7236e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 724*bcf3440cSOleksij Rempel rx_data_skews, 4, &update); 7256e4b8273SHubert Chaumette 7266e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7276e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 728*bcf3440cSOleksij Rempel tx_data_skews, 4, &update); 729*bcf3440cSOleksij Rempel 730*bcf3440cSOleksij Rempel if (update && phydev->interface != PHY_INTERFACE_MODE_RGMII) 731*bcf3440cSOleksij Rempel phydev_warn(phydev, 732*bcf3440cSOleksij Rempel "*-skew-ps values should be used only with phy-mode = \"rgmii\"\n"); 733e1b505a6SMarkus Niebel 734e1b505a6SMarkus Niebel /* Silicon Errata Sheet (DS80000691D or DS80000692D): 735e1b505a6SMarkus Niebel * When the device links in the 1000BASE-T slave mode only, 736e1b505a6SMarkus Niebel * the optional 125MHz reference output clock (CLK125_NDO) 737e1b505a6SMarkus Niebel * has wide duty cycle variation. 738e1b505a6SMarkus Niebel * 739e1b505a6SMarkus Niebel * The optional CLK125_NDO clock does not meet the RGMII 740e1b505a6SMarkus Niebel * 45/55 percent (min/max) duty cycle requirement and therefore 741e1b505a6SMarkus Niebel * cannot be used directly by the MAC side for clocking 742e1b505a6SMarkus Niebel * applications that have setup/hold time requirements on 743e1b505a6SMarkus Niebel * rising and falling clock edges. 744e1b505a6SMarkus Niebel * 745e1b505a6SMarkus Niebel * Workaround: 746e1b505a6SMarkus Niebel * Force the phy to be the master to receive a stable clock 747e1b505a6SMarkus Niebel * which meets the duty cycle requirement. 748e1b505a6SMarkus Niebel */ 749e1b505a6SMarkus Niebel if (of_property_read_bool(of_node, "micrel,force-master")) { 750e1b505a6SMarkus Niebel result = phy_read(phydev, MII_CTRL1000); 751e1b505a6SMarkus Niebel if (result < 0) 752e1b505a6SMarkus Niebel goto err_force_master; 753e1b505a6SMarkus Niebel 754e1b505a6SMarkus Niebel /* enable master mode, config & prefer master */ 755e1b505a6SMarkus Niebel result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER; 756e1b505a6SMarkus Niebel result = phy_write(phydev, MII_CTRL1000, result); 757e1b505a6SMarkus Niebel if (result < 0) 758e1b505a6SMarkus Niebel goto err_force_master; 759e1b505a6SMarkus Niebel } 7606e4b8273SHubert Chaumette } 7616270e1aeSJaeden Amero 7626270e1aeSJaeden Amero return ksz9031_center_flp_timing(phydev); 763e1b505a6SMarkus Niebel 764e1b505a6SMarkus Niebel err_force_master: 765e1b505a6SMarkus Niebel phydev_err(phydev, "failed to force the phy to master mode\n"); 766e1b505a6SMarkus Niebel return result; 7676e4b8273SHubert Chaumette } 7686e4b8273SHubert Chaumette 769bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX 2400 770bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX 800 771bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET 700 772bff5b4b3SYuiko Oshino #define KSZ9131_STEP 100 773bff5b4b3SYuiko Oshino 774bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev, 775bff5b4b3SYuiko Oshino struct device_node *of_node, 776bff5b4b3SYuiko Oshino u16 reg, size_t field_sz, 777bff5b4b3SYuiko Oshino char *field[], u8 numfields) 778bff5b4b3SYuiko Oshino { 779bff5b4b3SYuiko Oshino int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET), 780bff5b4b3SYuiko Oshino -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)}; 781bff5b4b3SYuiko Oshino int skewval, skewmax = 0; 782bff5b4b3SYuiko Oshino int matches = 0; 783bff5b4b3SYuiko Oshino u16 maxval; 784bff5b4b3SYuiko Oshino u16 newval; 785bff5b4b3SYuiko Oshino u16 mask; 786bff5b4b3SYuiko Oshino int i; 787bff5b4b3SYuiko Oshino 788bff5b4b3SYuiko Oshino /* psec properties in dts should mean x pico seconds */ 789bff5b4b3SYuiko Oshino if (field_sz == 5) 790bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_5BIT_MAX; 791bff5b4b3SYuiko Oshino else 792bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_4BIT_MAX; 793bff5b4b3SYuiko Oshino 794bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 795bff5b4b3SYuiko Oshino if (!of_property_read_s32(of_node, field[i], &skewval)) { 796bff5b4b3SYuiko Oshino if (skewval < -KSZ9131_OFFSET) 797bff5b4b3SYuiko Oshino skewval = -KSZ9131_OFFSET; 798bff5b4b3SYuiko Oshino else if (skewval > skewmax) 799bff5b4b3SYuiko Oshino skewval = skewmax; 800bff5b4b3SYuiko Oshino 801bff5b4b3SYuiko Oshino val[i] = skewval + KSZ9131_OFFSET; 802bff5b4b3SYuiko Oshino matches++; 803bff5b4b3SYuiko Oshino } 804bff5b4b3SYuiko Oshino 805bff5b4b3SYuiko Oshino if (!matches) 806bff5b4b3SYuiko Oshino return 0; 807bff5b4b3SYuiko Oshino 808bff5b4b3SYuiko Oshino if (matches < numfields) 8099b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 810bff5b4b3SYuiko Oshino else 811bff5b4b3SYuiko Oshino newval = 0; 812bff5b4b3SYuiko Oshino 813bff5b4b3SYuiko Oshino maxval = (field_sz == 4) ? 0xf : 0x1f; 814bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 815bff5b4b3SYuiko Oshino if (val[i] != -(i + 1 + KSZ9131_OFFSET)) { 816bff5b4b3SYuiko Oshino mask = 0xffff; 817bff5b4b3SYuiko Oshino mask ^= maxval << (field_sz * i); 818bff5b4b3SYuiko Oshino newval = (newval & mask) | 819bff5b4b3SYuiko Oshino (((val[i] / KSZ9131_STEP) & maxval) 820bff5b4b3SYuiko Oshino << (field_sz * i)); 821bff5b4b3SYuiko Oshino } 822bff5b4b3SYuiko Oshino 8239b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 824bff5b4b3SYuiko Oshino } 825bff5b4b3SYuiko Oshino 826bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG 2 827bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL 76 828bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL 77 829bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS BIT_MASK(12) 830bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY 0 831bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY BIT(12) 832bd734a74SPhilippe Schenker 833bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev) 834bd734a74SPhilippe Schenker { 835bd734a74SPhilippe Schenker u16 rxcdll_val, txcdll_val; 836bd734a74SPhilippe Schenker int ret; 837bd734a74SPhilippe Schenker 838bd734a74SPhilippe Schenker switch (phydev->interface) { 839bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII: 840bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 841bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 842bd734a74SPhilippe Schenker break; 843bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_ID: 844bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 845bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 846bd734a74SPhilippe Schenker break; 847bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_RXID: 848bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 849bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 850bd734a74SPhilippe Schenker break; 851bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_TXID: 852bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 853bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 854bd734a74SPhilippe Schenker break; 855bd734a74SPhilippe Schenker default: 856bd734a74SPhilippe Schenker return 0; 857bd734a74SPhilippe Schenker } 858bd734a74SPhilippe Schenker 859bd734a74SPhilippe Schenker ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 860bd734a74SPhilippe Schenker KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 861bd734a74SPhilippe Schenker rxcdll_val); 862bd734a74SPhilippe Schenker if (ret < 0) 863bd734a74SPhilippe Schenker return ret; 864bd734a74SPhilippe Schenker 865bd734a74SPhilippe Schenker return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 866bd734a74SPhilippe Schenker KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 867bd734a74SPhilippe Schenker txcdll_val); 868bd734a74SPhilippe Schenker } 869bd734a74SPhilippe Schenker 870bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev) 871bff5b4b3SYuiko Oshino { 872bff5b4b3SYuiko Oshino const struct device *dev = &phydev->mdio.dev; 873bff5b4b3SYuiko Oshino struct device_node *of_node = dev->of_node; 874bff5b4b3SYuiko Oshino char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"}; 875bff5b4b3SYuiko Oshino char *rx_data_skews[4] = { 876bff5b4b3SYuiko Oshino "rxd0-skew-psec", "rxd1-skew-psec", 877bff5b4b3SYuiko Oshino "rxd2-skew-psec", "rxd3-skew-psec" 878bff5b4b3SYuiko Oshino }; 879bff5b4b3SYuiko Oshino char *tx_data_skews[4] = { 880bff5b4b3SYuiko Oshino "txd0-skew-psec", "txd1-skew-psec", 881bff5b4b3SYuiko Oshino "txd2-skew-psec", "txd3-skew-psec" 882bff5b4b3SYuiko Oshino }; 883bff5b4b3SYuiko Oshino char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"}; 884bff5b4b3SYuiko Oshino const struct device *dev_walker; 885bff5b4b3SYuiko Oshino int ret; 886bff5b4b3SYuiko Oshino 887bff5b4b3SYuiko Oshino dev_walker = &phydev->mdio.dev; 888bff5b4b3SYuiko Oshino do { 889bff5b4b3SYuiko Oshino of_node = dev_walker->of_node; 890bff5b4b3SYuiko Oshino dev_walker = dev_walker->parent; 891bff5b4b3SYuiko Oshino } while (!of_node && dev_walker); 892bff5b4b3SYuiko Oshino 893bff5b4b3SYuiko Oshino if (!of_node) 894bff5b4b3SYuiko Oshino return 0; 895bff5b4b3SYuiko Oshino 896bd734a74SPhilippe Schenker if (phy_interface_is_rgmii(phydev)) { 897bd734a74SPhilippe Schenker ret = ksz9131_config_rgmii_delay(phydev); 898bd734a74SPhilippe Schenker if (ret < 0) 899bd734a74SPhilippe Schenker return ret; 900bd734a74SPhilippe Schenker } 901bd734a74SPhilippe Schenker 902bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 903bff5b4b3SYuiko Oshino MII_KSZ9031RN_CLK_PAD_SKEW, 5, 904bff5b4b3SYuiko Oshino clk_skews, 2); 905bff5b4b3SYuiko Oshino if (ret < 0) 906bff5b4b3SYuiko Oshino return ret; 907bff5b4b3SYuiko Oshino 908bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 909bff5b4b3SYuiko Oshino MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 910bff5b4b3SYuiko Oshino control_skews, 2); 911bff5b4b3SYuiko Oshino if (ret < 0) 912bff5b4b3SYuiko Oshino return ret; 913bff5b4b3SYuiko Oshino 914bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 915bff5b4b3SYuiko Oshino MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 916bff5b4b3SYuiko Oshino rx_data_skews, 4); 917bff5b4b3SYuiko Oshino if (ret < 0) 918bff5b4b3SYuiko Oshino return ret; 919bff5b4b3SYuiko Oshino 920bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 921bff5b4b3SYuiko Oshino MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 922bff5b4b3SYuiko Oshino tx_data_skews, 4); 923bff5b4b3SYuiko Oshino if (ret < 0) 924bff5b4b3SYuiko Oshino return ret; 925bff5b4b3SYuiko Oshino 926bff5b4b3SYuiko Oshino return 0; 927bff5b4b3SYuiko Oshino } 928bff5b4b3SYuiko Oshino 92993272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 93000aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 93100aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 93232d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 93393272e07SJean-Christophe PLAGNIOL-VILLARD { 93493272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 93593272e07SJean-Christophe PLAGNIOL-VILLARD 93693272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 93793272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 93893272e07SJean-Christophe PLAGNIOL-VILLARD 93993272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 94093272e07SJean-Christophe PLAGNIOL-VILLARD 94193272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 94293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 94393272e07SJean-Christophe PLAGNIOL-VILLARD else 94493272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 94593272e07SJean-Christophe PLAGNIOL-VILLARD 94693272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 94793272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 94893272e07SJean-Christophe PLAGNIOL-VILLARD else 94993272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 95093272e07SJean-Christophe PLAGNIOL-VILLARD 95193272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 95293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 95393272e07SJean-Christophe PLAGNIOL-VILLARD 95493272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 95593272e07SJean-Christophe PLAGNIOL-VILLARD } 95693272e07SJean-Christophe PLAGNIOL-VILLARD 9573aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev) 9583aed3e2aSAntoine Tenart { 9593aed3e2aSAntoine Tenart int ret; 9603aed3e2aSAntoine Tenart 9613aed3e2aSAntoine Tenart ret = genphy_read_abilities(phydev); 9623aed3e2aSAntoine Tenart if (ret < 0) 9633aed3e2aSAntoine Tenart return ret; 9643aed3e2aSAntoine Tenart 9653aed3e2aSAntoine Tenart /* Silicon Errata Sheet (DS80000691D or DS80000692D): 9663aed3e2aSAntoine Tenart * Whenever the device's Asymmetric Pause capability is set to 1, 9673aed3e2aSAntoine Tenart * link-up may fail after a link-up to link-down transition. 9683aed3e2aSAntoine Tenart * 969407d8098SHans Andersson * The Errata Sheet is for ksz9031, but ksz9021 has the same issue 970407d8098SHans Andersson * 9713aed3e2aSAntoine Tenart * Workaround: 9723aed3e2aSAntoine Tenart * Do not enable the Asymmetric Pause capability bit. 9733aed3e2aSAntoine Tenart */ 9743aed3e2aSAntoine Tenart linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported); 9753aed3e2aSAntoine Tenart 9763aed3e2aSAntoine Tenart /* We force setting the Pause capability as the core will force the 9773aed3e2aSAntoine Tenart * Asymmetric Pause capability to 1 otherwise. 9783aed3e2aSAntoine Tenart */ 9793aed3e2aSAntoine Tenart linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported); 9803aed3e2aSAntoine Tenart 9813aed3e2aSAntoine Tenart return 0; 9823aed3e2aSAntoine Tenart } 9833aed3e2aSAntoine Tenart 984d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev) 985d2fd719bSNathan Sullivan { 986d2fd719bSNathan Sullivan int err; 987d2fd719bSNathan Sullivan int regval; 988d2fd719bSNathan Sullivan 989d2fd719bSNathan Sullivan err = genphy_read_status(phydev); 990d2fd719bSNathan Sullivan if (err) 991d2fd719bSNathan Sullivan return err; 992d2fd719bSNathan Sullivan 993d2fd719bSNathan Sullivan /* Make sure the PHY is not broken. Read idle error count, 994d2fd719bSNathan Sullivan * and reset the PHY if it is maxed out. 995d2fd719bSNathan Sullivan */ 996d2fd719bSNathan Sullivan regval = phy_read(phydev, MII_STAT1000); 997d2fd719bSNathan Sullivan if ((regval & 0xFF) == 0xFF) { 998d2fd719bSNathan Sullivan phy_init_hw(phydev); 999d2fd719bSNathan Sullivan phydev->link = 0; 1000b866203dSZach Brown if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) 1001b866203dSZach Brown phydev->drv->config_intr(phydev); 1002c1a8d0a3SGrygorii Strashko return genphy_config_aneg(phydev); 1003d2fd719bSNathan Sullivan } 1004d2fd719bSNathan Sullivan 1005d2fd719bSNathan Sullivan return 0; 1006d2fd719bSNathan Sullivan } 1007d2fd719bSNathan Sullivan 100893272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 100993272e07SJean-Christophe PLAGNIOL-VILLARD { 101093272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 101193272e07SJean-Christophe PLAGNIOL-VILLARD } 101293272e07SJean-Christophe PLAGNIOL-VILLARD 10132b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev) 10142b2427d0SAndrew Lunn { 10152b2427d0SAndrew Lunn return ARRAY_SIZE(kszphy_hw_stats); 10162b2427d0SAndrew Lunn } 10172b2427d0SAndrew Lunn 10182b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data) 10192b2427d0SAndrew Lunn { 10202b2427d0SAndrew Lunn int i; 10212b2427d0SAndrew Lunn 10222b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) { 102355f53567SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 10242b2427d0SAndrew Lunn kszphy_hw_stats[i].string, ETH_GSTRING_LEN); 10252b2427d0SAndrew Lunn } 10262b2427d0SAndrew Lunn } 10272b2427d0SAndrew Lunn 10282b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i) 10292b2427d0SAndrew Lunn { 10302b2427d0SAndrew Lunn struct kszphy_hw_stat stat = kszphy_hw_stats[i]; 10312b2427d0SAndrew Lunn struct kszphy_priv *priv = phydev->priv; 1032321b4d4bSAndrew Lunn int val; 1033321b4d4bSAndrew Lunn u64 ret; 10342b2427d0SAndrew Lunn 10352b2427d0SAndrew Lunn val = phy_read(phydev, stat.reg); 10362b2427d0SAndrew Lunn if (val < 0) { 10376c3442f5SJisheng Zhang ret = U64_MAX; 10382b2427d0SAndrew Lunn } else { 10392b2427d0SAndrew Lunn val = val & ((1 << stat.bits) - 1); 10402b2427d0SAndrew Lunn priv->stats[i] += val; 1041321b4d4bSAndrew Lunn ret = priv->stats[i]; 10422b2427d0SAndrew Lunn } 10432b2427d0SAndrew Lunn 1044321b4d4bSAndrew Lunn return ret; 10452b2427d0SAndrew Lunn } 10462b2427d0SAndrew Lunn 10472b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev, 10482b2427d0SAndrew Lunn struct ethtool_stats *stats, u64 *data) 10492b2427d0SAndrew Lunn { 10502b2427d0SAndrew Lunn int i; 10512b2427d0SAndrew Lunn 10522b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) 10532b2427d0SAndrew Lunn data[i] = kszphy_get_stat(phydev, i); 10542b2427d0SAndrew Lunn } 10552b2427d0SAndrew Lunn 1056836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev) 1057836384d2SWenyou Yang { 1058836384d2SWenyou Yang /* Disable PHY Interrupts */ 1059836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1060836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_DISABLED; 1061836384d2SWenyou Yang if (phydev->drv->config_intr) 1062836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1063836384d2SWenyou Yang } 1064836384d2SWenyou Yang 1065836384d2SWenyou Yang return genphy_suspend(phydev); 1066836384d2SWenyou Yang } 1067836384d2SWenyou Yang 1068f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev) 1069f5aba91dSAlexandre Belloni { 107079e498a9SLeonard Crestez int ret; 107179e498a9SLeonard Crestez 1072836384d2SWenyou Yang genphy_resume(phydev); 1073f5aba91dSAlexandre Belloni 10746110dff7SOleksij Rempel /* After switching from power-down to normal mode, an internal global 10756110dff7SOleksij Rempel * reset is automatically generated. Wait a minimum of 1 ms before 10766110dff7SOleksij Rempel * read/write access to the PHY registers. 10776110dff7SOleksij Rempel */ 10786110dff7SOleksij Rempel usleep_range(1000, 2000); 10796110dff7SOleksij Rempel 108079e498a9SLeonard Crestez ret = kszphy_config_reset(phydev); 108179e498a9SLeonard Crestez if (ret) 108279e498a9SLeonard Crestez return ret; 108379e498a9SLeonard Crestez 1084836384d2SWenyou Yang /* Enable PHY Interrupts */ 1085836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1086836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_ENABLED; 1087836384d2SWenyou Yang if (phydev->drv->config_intr) 1088836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1089836384d2SWenyou Yang } 1090f5aba91dSAlexandre Belloni 1091f5aba91dSAlexandre Belloni return 0; 1092f5aba91dSAlexandre Belloni } 1093f5aba91dSAlexandre Belloni 1094e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 1095e6a423a8SJohan Hovold { 1096e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 1097e5a03bfdSAndrew Lunn const struct device_node *np = phydev->mdio.dev.of_node; 1098e6a423a8SJohan Hovold struct kszphy_priv *priv; 109963f44b2bSJohan Hovold struct clk *clk; 1100e7a792e9SJohan Hovold int ret; 1101e6a423a8SJohan Hovold 1102e5a03bfdSAndrew Lunn priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 1103e6a423a8SJohan Hovold if (!priv) 1104e6a423a8SJohan Hovold return -ENOMEM; 1105e6a423a8SJohan Hovold 1106e6a423a8SJohan Hovold phydev->priv = priv; 1107e6a423a8SJohan Hovold 1108e6a423a8SJohan Hovold priv->type = type; 1109e6a423a8SJohan Hovold 1110e7a792e9SJohan Hovold if (type->led_mode_reg) { 1111e7a792e9SJohan Hovold ret = of_property_read_u32(np, "micrel,led-mode", 1112e7a792e9SJohan Hovold &priv->led_mode); 1113e7a792e9SJohan Hovold if (ret) 1114e7a792e9SJohan Hovold priv->led_mode = -1; 1115e7a792e9SJohan Hovold 1116e7a792e9SJohan Hovold if (priv->led_mode > 3) { 111772ba48beSAndrew Lunn phydev_err(phydev, "invalid led mode: 0x%02x\n", 1118e7a792e9SJohan Hovold priv->led_mode); 1119e7a792e9SJohan Hovold priv->led_mode = -1; 1120e7a792e9SJohan Hovold } 1121e7a792e9SJohan Hovold } else { 1122e7a792e9SJohan Hovold priv->led_mode = -1; 1123e7a792e9SJohan Hovold } 1124e7a792e9SJohan Hovold 1125e5a03bfdSAndrew Lunn clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref"); 1126bced8701SNiklas Cassel /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */ 1127bced8701SNiklas Cassel if (!IS_ERR_OR_NULL(clk)) { 11281fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 112986dc1342SJohan Hovold bool rmii_ref_clk_sel_25_mhz; 11301fadee0cSSascha Hauer 113163f44b2bSJohan Hovold priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; 113286dc1342SJohan Hovold rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, 113386dc1342SJohan Hovold "micrel,rmii-reference-clock-select-25-mhz"); 113463f44b2bSJohan Hovold 11351fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 113686dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; 11371fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 113886dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; 11391fadee0cSSascha Hauer } else { 114072ba48beSAndrew Lunn phydev_err(phydev, "Clock rate out of range: %ld\n", 114172ba48beSAndrew Lunn rate); 11421fadee0cSSascha Hauer return -EINVAL; 11431fadee0cSSascha Hauer } 11441fadee0cSSascha Hauer } 11451fadee0cSSascha Hauer 114663f44b2bSJohan Hovold /* Support legacy board-file configuration */ 114763f44b2bSJohan Hovold if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 114863f44b2bSJohan Hovold priv->rmii_ref_clk_sel = true; 114963f44b2bSJohan Hovold priv->rmii_ref_clk_sel_val = true; 115063f44b2bSJohan Hovold } 115163f44b2bSJohan Hovold 115263f44b2bSJohan Hovold return 0; 11531fadee0cSSascha Hauer } 11541fadee0cSSascha Hauer 1155d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 1156d5bf9071SChristian Hohnstaedt { 115751f932c4SChoi, David .phy_id = PHY_ID_KS8737, 1158f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 115951f932c4SChoi, David .name = "Micrel KS8737", 1160dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1161c6f9575cSJohan Hovold .driver_data = &ks8737_type, 1162d0507009SDavid J. Choi .config_init = kszphy_config_init, 116351f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 1164c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 11651a5465f5SPatrice Vilchez .suspend = genphy_suspend, 11661a5465f5SPatrice Vilchez .resume = genphy_resume, 1167d5bf9071SChristian Hohnstaedt }, { 1168212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 1169212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 11707ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 1171dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1172e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 117363f44b2bSJohan Hovold .probe = kszphy_probe, 1174d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 1175212ea99aSMarek Vasut .ack_interrupt = kszphy_ack_interrupt, 1176212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 11772b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 11782b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11792b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 11801a5465f5SPatrice Vilchez .suspend = genphy_suspend, 11811a5465f5SPatrice Vilchez .resume = genphy_resume, 1182212ea99aSMarek Vasut }, { 1183b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 1184b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 1185b818d1a7SHector Palacios .name = "Micrel KSZ8031", 1186dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1187e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 118863f44b2bSJohan Hovold .probe = kszphy_probe, 1189d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 1190b818d1a7SHector Palacios .ack_interrupt = kszphy_ack_interrupt, 1191b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 11922b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 11932b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 11942b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 11951a5465f5SPatrice Vilchez .suspend = genphy_suspend, 11961a5465f5SPatrice Vilchez .resume = genphy_resume, 1197b818d1a7SHector Palacios }, { 1198510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 1199f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1200510d573fSMarek Vasut .name = "Micrel KSZ8041", 1201dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1202e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1203e6a423a8SJohan Hovold .probe = kszphy_probe, 120477501a79SPhilipp Zabel .config_init = ksz8041_config_init, 120577501a79SPhilipp Zabel .config_aneg = ksz8041_config_aneg, 120651f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 120751f932c4SChoi, David .config_intr = kszphy_config_intr, 12082b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12092b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12102b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12111a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12121a5465f5SPatrice Vilchez .resume = genphy_resume, 1213d5bf9071SChristian Hohnstaedt }, { 12144bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 1215f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 12164bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 1217dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1218e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1219e6a423a8SJohan Hovold .probe = kszphy_probe, 1220e6a423a8SJohan Hovold .config_init = kszphy_config_init, 12214bd7b512SSergei Shtylyov .ack_interrupt = kszphy_ack_interrupt, 12224bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 12232b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12242b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12252b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12264bd7b512SSergei Shtylyov .suspend = genphy_suspend, 12274bd7b512SSergei Shtylyov .resume = genphy_resume, 12284bd7b512SSergei Shtylyov }, { 1229510d573fSMarek Vasut .name = "Micrel KSZ8051", 1230dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1231e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 1232e6a423a8SJohan Hovold .probe = kszphy_probe, 123363f44b2bSJohan Hovold .config_init = kszphy_config_init, 123451f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 123551f932c4SChoi, David .config_intr = kszphy_config_intr, 12362b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12372b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12382b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12398b95599cSMarek Vasut .match_phy_device = ksz8051_match_phy_device, 12401a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12411a5465f5SPatrice Vilchez .resume = genphy_resume, 1242d5bf9071SChristian Hohnstaedt }, { 1243510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 1244510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 1245ecd5a323SAlexander Stein .phy_id_mask = 0x00fffffc, 1246dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1247e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1248e6a423a8SJohan Hovold .probe = kszphy_probe, 1249e6a423a8SJohan Hovold .config_init = kszphy_config_init, 125051f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 125151f932c4SChoi, David .config_intr = kszphy_config_intr, 12522b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12532b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12542b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12551a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12561a5465f5SPatrice Vilchez .resume = genphy_resume, 1257d5bf9071SChristian Hohnstaedt }, { 12587ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 12597ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 1260f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1261dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1262e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 1263e6a423a8SJohan Hovold .probe = kszphy_probe, 12647a1d8390SAntoine Tenart .config_init = ksz8081_config_init, 12657ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 12667ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 12672b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12682b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12692b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 1270836384d2SWenyou Yang .suspend = kszphy_suspend, 1271f5aba91dSAlexandre Belloni .resume = kszphy_resume, 12727ab59dc1SDavid J. Choi }, { 12737ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 12747ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 1275f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1276dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1277232ba3a5SRajasingh Thavamani .config_init = ksz8061_config_init, 12787ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 12797ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 12801a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12811a5465f5SPatrice Vilchez .resume = genphy_resume, 12827ab59dc1SDavid J. Choi }, { 1283d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 128448d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 1285d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 1286dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1287c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 1288bfe72442SGrygorii Strashko .probe = kszphy_probe, 1289407d8098SHans Andersson .get_features = ksz9031_get_features, 1290954c3967SSean Cross .config_init = ksz9021_config_init, 129151f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 1292c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 12932b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12942b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12952b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12961a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12971a5465f5SPatrice Vilchez .resume = genphy_resume, 1298c846a2b7SKevin Hao .read_mmd = genphy_read_mmd_unsupported, 1299c846a2b7SKevin Hao .write_mmd = genphy_write_mmd_unsupported, 130093272e07SJean-Christophe PLAGNIOL-VILLARD }, { 13017ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 1302f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 13037ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 1304c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 1305bfe72442SGrygorii Strashko .probe = kszphy_probe, 13063aed3e2aSAntoine Tenart .get_features = ksz9031_get_features, 13076e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 13081d16073aSHeiner Kallweit .soft_reset = genphy_soft_reset, 1309d2fd719bSNathan Sullivan .read_status = ksz9031_read_status, 13107ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 1311c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 13122b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 13132b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 13142b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 13151a5465f5SPatrice Vilchez .suspend = genphy_suspend, 1316f64f1482SXander Huff .resume = kszphy_resume, 13177ab59dc1SDavid J. Choi }, { 1318bff5b4b3SYuiko Oshino .phy_id = PHY_ID_KSZ9131, 1319bff5b4b3SYuiko Oshino .phy_id_mask = MICREL_PHY_ID_MASK, 1320bff5b4b3SYuiko Oshino .name = "Microchip KSZ9131 Gigabit PHY", 1321dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1322bff5b4b3SYuiko Oshino .driver_data = &ksz9021_type, 1323bff5b4b3SYuiko Oshino .probe = kszphy_probe, 1324bff5b4b3SYuiko Oshino .config_init = ksz9131_config_init, 132568dac3ebSAtsushi Nemoto .read_status = genphy_read_status, 1326bff5b4b3SYuiko Oshino .ack_interrupt = kszphy_ack_interrupt, 1327bff5b4b3SYuiko Oshino .config_intr = kszphy_config_intr, 1328bff5b4b3SYuiko Oshino .get_sset_count = kszphy_get_sset_count, 1329bff5b4b3SYuiko Oshino .get_strings = kszphy_get_strings, 1330bff5b4b3SYuiko Oshino .get_stats = kszphy_get_stats, 1331bff5b4b3SYuiko Oshino .suspend = genphy_suspend, 1332bff5b4b3SYuiko Oshino .resume = kszphy_resume, 1333bff5b4b3SYuiko Oshino }, { 133493272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 1335f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 133693272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 1337dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 133893272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 133993272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 134093272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 13411a5465f5SPatrice Vilchez .suspend = genphy_suspend, 13421a5465f5SPatrice Vilchez .resume = genphy_resume, 13437ab59dc1SDavid J. Choi }, { 13447ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 1345f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 13467ab59dc1SDavid J. Choi .name = "Micrel KSZ886X Switch", 1347dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 13487ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 13491a5465f5SPatrice Vilchez .suspend = genphy_suspend, 13501a5465f5SPatrice Vilchez .resume = genphy_resume, 13519d162ed6SSean Nyekjaer }, { 13521d951ba3SMarek Vasut .name = "Micrel KSZ87XX Switch", 1353dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 13549d162ed6SSean Nyekjaer .config_init = kszphy_config_init, 13559d162ed6SSean Nyekjaer .config_aneg = ksz8873mll_config_aneg, 13569d162ed6SSean Nyekjaer .read_status = ksz8873mll_read_status, 13578b95599cSMarek Vasut .match_phy_device = ksz8795_match_phy_device, 13589d162ed6SSean Nyekjaer .suspend = genphy_suspend, 13599d162ed6SSean Nyekjaer .resume = genphy_resume, 1360fc3973a1SWoojung Huh }, { 1361fc3973a1SWoojung Huh .phy_id = PHY_ID_KSZ9477, 1362fc3973a1SWoojung Huh .phy_id_mask = MICREL_PHY_ID_MASK, 1363fc3973a1SWoojung Huh .name = "Microchip KSZ9477", 1364dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1365fc3973a1SWoojung Huh .config_init = kszphy_config_init, 1366fc3973a1SWoojung Huh .suspend = genphy_suspend, 1367fc3973a1SWoojung Huh .resume = genphy_resume, 1368d5bf9071SChristian Hohnstaedt } }; 1369d0507009SDavid J. Choi 137050fd7150SJohan Hovold module_phy_driver(ksphy_driver); 1371d0507009SDavid J. Choi 1372d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 1373d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 1374d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 137552a60ed2SDavid S. Miller 1376cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 137748d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 1378f893a99eSFabio Estevam { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK }, 1379bff5b4b3SYuiko Oshino { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK }, 1380ecd5a323SAlexander Stein { PHY_ID_KSZ8001, 0x00fffffc }, 1381f893a99eSFabio Estevam { PHY_ID_KS8737, MICREL_PHY_ID_MASK }, 1382212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 1383b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 1384f893a99eSFabio Estevam { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK }, 1385f893a99eSFabio Estevam { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK }, 1386f893a99eSFabio Estevam { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK }, 1387f893a99eSFabio Estevam { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK }, 1388f893a99eSFabio Estevam { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK }, 1389f893a99eSFabio Estevam { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK }, 139052a60ed2SDavid S. Miller { } 139152a60ed2SDavid S. Miller }; 139252a60ed2SDavid S. Miller 139352a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 1394