1d0507009SDavid J. Choi /* 2d0507009SDavid J. Choi * drivers/net/phy/micrel.c 3d0507009SDavid J. Choi * 4d0507009SDavid J. Choi * Driver for Micrel PHYs 5d0507009SDavid J. Choi * 6d0507009SDavid J. Choi * Author: David J. Choi 7d0507009SDavid J. Choi * 87ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 9d0507009SDavid J. Choi * 10d0507009SDavid J. Choi * This program is free software; you can redistribute it and/or modify it 11d0507009SDavid J. Choi * under the terms of the GNU General Public License as published by the 12d0507009SDavid J. Choi * Free Software Foundation; either version 2 of the License, or (at your 13d0507009SDavid J. Choi * option) any later version. 14d0507009SDavid J. Choi * 157ab59dc1SDavid J. Choi * Support : Micrel Phys: 167ab59dc1SDavid J. Choi * Giga phys: ksz9021, ksz9031 177ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 187ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 197ab59dc1SDavid J. Choi * ksz8081, ksz8091, 207ab59dc1SDavid J. Choi * ksz8061, 217ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 22d0507009SDavid J. Choi */ 23d0507009SDavid J. Choi 24d0507009SDavid J. Choi #include <linux/kernel.h> 25d0507009SDavid J. Choi #include <linux/module.h> 26d0507009SDavid J. Choi #include <linux/phy.h> 27d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 28d0507009SDavid J. Choi 29212ea99aSMarek Vasut /* Operation Mode Strap Override */ 30212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 31212ea99aSMarek Vasut #define KSZPHY_OMSO_B_CAST_OFF (1 << 9) 32212ea99aSMarek Vasut #define KSZPHY_OMSO_RMII_OVERRIDE (1 << 1) 33212ea99aSMarek Vasut #define KSZPHY_OMSO_MII_OVERRIDE (1 << 0) 34212ea99aSMarek Vasut 3551f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 3651f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 3751f932c4SChoi, David #define KSZPHY_INTCS_JABBER (1 << 15) 3851f932c4SChoi, David #define KSZPHY_INTCS_RECEIVE_ERR (1 << 14) 3951f932c4SChoi, David #define KSZPHY_INTCS_PAGE_RECEIVE (1 << 13) 4051f932c4SChoi, David #define KSZPHY_INTCS_PARELLEL (1 << 12) 4151f932c4SChoi, David #define KSZPHY_INTCS_LINK_PARTNER_ACK (1 << 11) 4251f932c4SChoi, David #define KSZPHY_INTCS_LINK_DOWN (1 << 10) 4351f932c4SChoi, David #define KSZPHY_INTCS_REMOTE_FAULT (1 << 9) 4451f932c4SChoi, David #define KSZPHY_INTCS_LINK_UP (1 << 8) 4551f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 4651f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 4751f932c4SChoi, David 4851f932c4SChoi, David /* general PHY control reg in vendor specific block. */ 4951f932c4SChoi, David #define MII_KSZPHY_CTRL 0x1F 5051f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 5151f932c4SChoi, David #define KSZPHY_CTRL_INT_ACTIVE_HIGH (1 << 9) 5251f932c4SChoi, David #define KSZ9021_CTRL_INT_ACTIVE_HIGH (1 << 14) 5351f932c4SChoi, David #define KS8737_CTRL_INT_ACTIVE_HIGH (1 << 14) 54d606ef3fSBaruch Siach #define KSZ8051_RMII_50MHZ_CLK (1 << 7) 5551f932c4SChoi, David 5651f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 5751f932c4SChoi, David { 5851f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 5951f932c4SChoi, David int rc; 6051f932c4SChoi, David 6151f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 6251f932c4SChoi, David 6351f932c4SChoi, David return (rc < 0) ? rc : 0; 6451f932c4SChoi, David } 6551f932c4SChoi, David 6651f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev) 6751f932c4SChoi, David { 6851f932c4SChoi, David int temp; 6951f932c4SChoi, David temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ? 7051f932c4SChoi, David KSZPHY_INTCS_ALL : 0; 7151f932c4SChoi, David return phy_write(phydev, MII_KSZPHY_INTCS, temp); 7251f932c4SChoi, David } 7351f932c4SChoi, David 7451f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 7551f932c4SChoi, David { 7651f932c4SChoi, David int temp, rc; 7751f932c4SChoi, David 7851f932c4SChoi, David /* set the interrupt pin active low */ 7951f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 8051f932c4SChoi, David temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH; 8151f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 8251f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 8351f932c4SChoi, David return rc < 0 ? rc : 0; 8451f932c4SChoi, David } 8551f932c4SChoi, David 8651f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev) 8751f932c4SChoi, David { 8851f932c4SChoi, David int temp, rc; 8951f932c4SChoi, David 9051f932c4SChoi, David /* set the interrupt pin active low */ 9151f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 9251f932c4SChoi, David temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH; 9351f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 9451f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 9551f932c4SChoi, David return rc < 0 ? rc : 0; 9651f932c4SChoi, David } 9751f932c4SChoi, David 9851f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev) 9951f932c4SChoi, David { 10051f932c4SChoi, David int temp, rc; 10151f932c4SChoi, David 10251f932c4SChoi, David /* set the interrupt pin active low */ 10351f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 10451f932c4SChoi, David temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH; 10551f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 10651f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 10751f932c4SChoi, David return rc < 0 ? rc : 0; 10851f932c4SChoi, David } 109d0507009SDavid J. Choi 110d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 111d0507009SDavid J. Choi { 112d0507009SDavid J. Choi return 0; 113d0507009SDavid J. Choi } 114d0507009SDavid J. Choi 115212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev) 116212ea99aSMarek Vasut { 117212ea99aSMarek Vasut const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE; 118212ea99aSMarek Vasut phy_write(phydev, MII_KSZPHY_OMSO, val); 119212ea99aSMarek Vasut return 0; 120212ea99aSMarek Vasut } 121212ea99aSMarek Vasut 122d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev) 123d606ef3fSBaruch Siach { 124d606ef3fSBaruch Siach int regval; 125d606ef3fSBaruch Siach 126d606ef3fSBaruch Siach if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 127d606ef3fSBaruch Siach regval = phy_read(phydev, MII_KSZPHY_CTRL); 128d606ef3fSBaruch Siach regval |= KSZ8051_RMII_50MHZ_CLK; 129d606ef3fSBaruch Siach phy_write(phydev, MII_KSZPHY_CTRL, regval); 130d606ef3fSBaruch Siach } 131d606ef3fSBaruch Siach 132d606ef3fSBaruch Siach return 0; 133d606ef3fSBaruch Siach } 134d606ef3fSBaruch Siach 13593272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 13693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX (1 << 6) 13793272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED (1 << 4) 13893272e07SJean-Christophe PLAGNIOL-VILLARD int ksz8873mll_read_status(struct phy_device *phydev) 13993272e07SJean-Christophe PLAGNIOL-VILLARD { 14093272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 14193272e07SJean-Christophe PLAGNIOL-VILLARD 14293272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 14393272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 14493272e07SJean-Christophe PLAGNIOL-VILLARD 14593272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 14693272e07SJean-Christophe PLAGNIOL-VILLARD 14793272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 14893272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 14993272e07SJean-Christophe PLAGNIOL-VILLARD else 15093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 15193272e07SJean-Christophe PLAGNIOL-VILLARD 15293272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 15393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 15493272e07SJean-Christophe PLAGNIOL-VILLARD else 15593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 15693272e07SJean-Christophe PLAGNIOL-VILLARD 15793272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 15893272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 15993272e07SJean-Christophe PLAGNIOL-VILLARD 16093272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 16193272e07SJean-Christophe PLAGNIOL-VILLARD } 16293272e07SJean-Christophe PLAGNIOL-VILLARD 16393272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 16493272e07SJean-Christophe PLAGNIOL-VILLARD { 16593272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 16693272e07SJean-Christophe PLAGNIOL-VILLARD } 16793272e07SJean-Christophe PLAGNIOL-VILLARD 168d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 169d5bf9071SChristian Hohnstaedt { 17051f932c4SChoi, David .phy_id = PHY_ID_KS8737, 171d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 17251f932c4SChoi, David .name = "Micrel KS8737", 17351f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 17451f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 175d0507009SDavid J. Choi .config_init = kszphy_config_init, 176d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 177d0507009SDavid J. Choi .read_status = genphy_read_status, 17851f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 17951f932c4SChoi, David .config_intr = ks8737_config_intr, 180d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 181d5bf9071SChristian Hohnstaedt }, { 182212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 183212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 1847ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 185212ea99aSMarek Vasut .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 186212ea99aSMarek Vasut SUPPORTED_Asym_Pause), 187212ea99aSMarek Vasut .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 188212ea99aSMarek Vasut .config_init = ksz8021_config_init, 189212ea99aSMarek Vasut .config_aneg = genphy_config_aneg, 190212ea99aSMarek Vasut .read_status = genphy_read_status, 191212ea99aSMarek Vasut .ack_interrupt = kszphy_ack_interrupt, 192212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 193212ea99aSMarek Vasut .driver = { .owner = THIS_MODULE,}, 194212ea99aSMarek Vasut }, { 195*b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 196*b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 197*b818d1a7SHector Palacios .name = "Micrel KSZ8031", 198*b818d1a7SHector Palacios .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 199*b818d1a7SHector Palacios SUPPORTED_Asym_Pause), 200*b818d1a7SHector Palacios .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 201*b818d1a7SHector Palacios .config_init = ksz8021_config_init, 202*b818d1a7SHector Palacios .config_aneg = genphy_config_aneg, 203*b818d1a7SHector Palacios .read_status = genphy_read_status, 204*b818d1a7SHector Palacios .ack_interrupt = kszphy_ack_interrupt, 205*b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 206*b818d1a7SHector Palacios .driver = { .owner = THIS_MODULE,}, 207*b818d1a7SHector Palacios }, { 208510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 209d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 210510d573fSMarek Vasut .name = "Micrel KSZ8041", 21151f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 21251f932c4SChoi, David | SUPPORTED_Asym_Pause), 21351f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 214d0507009SDavid J. Choi .config_init = kszphy_config_init, 215d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 216d0507009SDavid J. Choi .read_status = genphy_read_status, 21751f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 21851f932c4SChoi, David .config_intr = kszphy_config_intr, 21951f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 220d5bf9071SChristian Hohnstaedt }, { 221510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8051, 22251f932c4SChoi, David .phy_id_mask = 0x00fffff0, 223510d573fSMarek Vasut .name = "Micrel KSZ8051", 22451f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 22551f932c4SChoi, David | SUPPORTED_Asym_Pause), 22651f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 227d606ef3fSBaruch Siach .config_init = ks8051_config_init, 22851f932c4SChoi, David .config_aneg = genphy_config_aneg, 22951f932c4SChoi, David .read_status = genphy_read_status, 23051f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 23151f932c4SChoi, David .config_intr = kszphy_config_intr, 23251f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 233d5bf9071SChristian Hohnstaedt }, { 234510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 235510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 23648d7d0adSJason Wang .phy_id_mask = 0x00ffffff, 23751f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 23851f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 23951f932c4SChoi, David .config_init = kszphy_config_init, 24051f932c4SChoi, David .config_aneg = genphy_config_aneg, 24151f932c4SChoi, David .read_status = genphy_read_status, 24251f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 24351f932c4SChoi, David .config_intr = kszphy_config_intr, 244d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 245d5bf9071SChristian Hohnstaedt }, { 2467ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 2477ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 2487ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 2497ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 2507ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 2517ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 2527ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 2537ab59dc1SDavid J. Choi .read_status = genphy_read_status, 2547ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 2557ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 2567ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 2577ab59dc1SDavid J. Choi }, { 2587ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 2597ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 2607ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 2617ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 2627ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 2637ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 2647ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 2657ab59dc1SDavid J. Choi .read_status = genphy_read_status, 2667ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 2677ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 2687ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 2697ab59dc1SDavid J. Choi }, { 270d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 27148d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 272d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 27332fcafbcSVlastimil Kosar .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 27451f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 275d0507009SDavid J. Choi .config_init = kszphy_config_init, 276d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 277d0507009SDavid J. Choi .read_status = genphy_read_status, 27851f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 27951f932c4SChoi, David .config_intr = ksz9021_config_intr, 280d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 28193272e07SJean-Christophe PLAGNIOL-VILLARD }, { 2827ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 2837ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 2847ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 2857ab59dc1SDavid J. Choi .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause 2867ab59dc1SDavid J. Choi | SUPPORTED_Asym_Pause), 2877ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 2887ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 2897ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 2907ab59dc1SDavid J. Choi .read_status = genphy_read_status, 2917ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 2927ab59dc1SDavid J. Choi .config_intr = ksz9021_config_intr, 2937ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 2947ab59dc1SDavid J. Choi }, { 29593272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 29693272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id_mask = 0x00fffff0, 29793272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 29893272e07SJean-Christophe PLAGNIOL-VILLARD .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause), 29993272e07SJean-Christophe PLAGNIOL-VILLARD .flags = PHY_HAS_MAGICANEG, 30093272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 30193272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 30293272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 30393272e07SJean-Christophe PLAGNIOL-VILLARD .driver = { .owner = THIS_MODULE, }, 3047ab59dc1SDavid J. Choi }, { 3057ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 3067ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 3077ab59dc1SDavid J. Choi .name = "Micrel KSZ886X Switch", 3087ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 3097ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 3107ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 3117ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 3127ab59dc1SDavid J. Choi .read_status = genphy_read_status, 3137ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 314d5bf9071SChristian Hohnstaedt } }; 315d0507009SDavid J. Choi 316d0507009SDavid J. Choi static int __init ksphy_init(void) 317d0507009SDavid J. Choi { 318d5bf9071SChristian Hohnstaedt return phy_drivers_register(ksphy_driver, 319d5bf9071SChristian Hohnstaedt ARRAY_SIZE(ksphy_driver)); 320d0507009SDavid J. Choi } 321d0507009SDavid J. Choi 322d0507009SDavid J. Choi static void __exit ksphy_exit(void) 323d0507009SDavid J. Choi { 324d5bf9071SChristian Hohnstaedt phy_drivers_unregister(ksphy_driver, 325d5bf9071SChristian Hohnstaedt ARRAY_SIZE(ksphy_driver)); 326d0507009SDavid J. Choi } 327d0507009SDavid J. Choi 328d0507009SDavid J. Choi module_init(ksphy_init); 329d0507009SDavid J. Choi module_exit(ksphy_exit); 330d0507009SDavid J. Choi 331d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 332d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 333d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 33452a60ed2SDavid S. Miller 335cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 33648d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 3377ab59dc1SDavid J. Choi { PHY_ID_KSZ9031, 0x00fffff0 }, 338510d573fSMarek Vasut { PHY_ID_KSZ8001, 0x00ffffff }, 33951f932c4SChoi, David { PHY_ID_KS8737, 0x00fffff0 }, 340212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 341*b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 342510d573fSMarek Vasut { PHY_ID_KSZ8041, 0x00fffff0 }, 343510d573fSMarek Vasut { PHY_ID_KSZ8051, 0x00fffff0 }, 3447ab59dc1SDavid J. Choi { PHY_ID_KSZ8061, 0x00fffff0 }, 3457ab59dc1SDavid J. Choi { PHY_ID_KSZ8081, 0x00fffff0 }, 34693272e07SJean-Christophe PLAGNIOL-VILLARD { PHY_ID_KSZ8873MLL, 0x00fffff0 }, 3477ab59dc1SDavid J. Choi { PHY_ID_KSZ886X, 0x00fffff0 }, 34852a60ed2SDavid S. Miller { } 34952a60ed2SDavid S. Miller }; 35052a60ed2SDavid S. Miller 35152a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 352