xref: /openbmc/linux/drivers/net/phy/micrel.c (revision b6bb4dfcb1803765e7d12a9807a8d4650545199a)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28d0507009SDavid J. Choi 
29212ea99aSMarek Vasut /* Operation Mode Strap Override */
30212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
31212ea99aSMarek Vasut #define KSZPHY_OMSO_B_CAST_OFF			(1 << 9)
32212ea99aSMarek Vasut #define KSZPHY_OMSO_RMII_OVERRIDE		(1 << 1)
33212ea99aSMarek Vasut #define KSZPHY_OMSO_MII_OVERRIDE		(1 << 0)
34212ea99aSMarek Vasut 
3551f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3651f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3751f932c4SChoi, David #define	KSZPHY_INTCS_JABBER			(1 << 15)
3851f932c4SChoi, David #define	KSZPHY_INTCS_RECEIVE_ERR		(1 << 14)
3951f932c4SChoi, David #define	KSZPHY_INTCS_PAGE_RECEIVE		(1 << 13)
4051f932c4SChoi, David #define	KSZPHY_INTCS_PARELLEL			(1 << 12)
4151f932c4SChoi, David #define	KSZPHY_INTCS_LINK_PARTNER_ACK		(1 << 11)
4251f932c4SChoi, David #define	KSZPHY_INTCS_LINK_DOWN			(1 << 10)
4351f932c4SChoi, David #define	KSZPHY_INTCS_REMOTE_FAULT		(1 << 9)
4451f932c4SChoi, David #define	KSZPHY_INTCS_LINK_UP			(1 << 8)
4551f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4651f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4751f932c4SChoi, David 
4851f932c4SChoi, David /* general PHY control reg in vendor specific block. */
4951f932c4SChoi, David #define	MII_KSZPHY_CTRL			0x1F
5051f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5151f932c4SChoi, David #define KSZPHY_CTRL_INT_ACTIVE_HIGH		(1 << 9)
5251f932c4SChoi, David #define KSZ9021_CTRL_INT_ACTIVE_HIGH		(1 << 14)
5351f932c4SChoi, David #define KS8737_CTRL_INT_ACTIVE_HIGH		(1 << 14)
54d606ef3fSBaruch Siach #define KSZ8051_RMII_50MHZ_CLK			(1 << 7)
5551f932c4SChoi, David 
56*b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev)
57*b6bb4dfcSHector Palacios {
58*b6bb4dfcSHector Palacios 	int regval;
59*b6bb4dfcSHector Palacios 
60*b6bb4dfcSHector Palacios 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
61*b6bb4dfcSHector Palacios 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
62*b6bb4dfcSHector Palacios 		regval |= KSZ8051_RMII_50MHZ_CLK;
63*b6bb4dfcSHector Palacios 		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
64*b6bb4dfcSHector Palacios 	}
65*b6bb4dfcSHector Palacios 	return 0;
66*b6bb4dfcSHector Palacios }
67*b6bb4dfcSHector Palacios 
6851f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
6951f932c4SChoi, David {
7051f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
7151f932c4SChoi, David 	int rc;
7251f932c4SChoi, David 
7351f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
7451f932c4SChoi, David 
7551f932c4SChoi, David 	return (rc < 0) ? rc : 0;
7651f932c4SChoi, David }
7751f932c4SChoi, David 
7851f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
7951f932c4SChoi, David {
8051f932c4SChoi, David 	int temp;
8151f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
8251f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
8351f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
8451f932c4SChoi, David }
8551f932c4SChoi, David 
8651f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
8751f932c4SChoi, David {
8851f932c4SChoi, David 	int temp, rc;
8951f932c4SChoi, David 
9051f932c4SChoi, David 	/* set the interrupt pin active low */
9151f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
9251f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
9351f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
9451f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
9551f932c4SChoi, David 	return rc < 0 ? rc : 0;
9651f932c4SChoi, David }
9751f932c4SChoi, David 
9851f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
9951f932c4SChoi, David {
10051f932c4SChoi, David 	int temp, rc;
10151f932c4SChoi, David 
10251f932c4SChoi, David 	/* set the interrupt pin active low */
10351f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
10451f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
10551f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
10651f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
10751f932c4SChoi, David 	return rc < 0 ? rc : 0;
10851f932c4SChoi, David }
10951f932c4SChoi, David 
11051f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
11151f932c4SChoi, David {
11251f932c4SChoi, David 	int temp, rc;
11351f932c4SChoi, David 
11451f932c4SChoi, David 	/* set the interrupt pin active low */
11551f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
11651f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
11751f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
11851f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
11951f932c4SChoi, David 	return rc < 0 ? rc : 0;
12051f932c4SChoi, David }
121d0507009SDavid J. Choi 
122d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
123d0507009SDavid J. Choi {
124d0507009SDavid J. Choi 	return 0;
125d0507009SDavid J. Choi }
126d0507009SDavid J. Choi 
127212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
128212ea99aSMarek Vasut {
129*b6bb4dfcSHector Palacios 	int rc;
130212ea99aSMarek Vasut 	const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
131212ea99aSMarek Vasut 	phy_write(phydev, MII_KSZPHY_OMSO, val);
132*b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
133*b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
134212ea99aSMarek Vasut }
135212ea99aSMarek Vasut 
136d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
137d606ef3fSBaruch Siach {
138*b6bb4dfcSHector Palacios 	int rc;
139d606ef3fSBaruch Siach 
140*b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
141*b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
142d606ef3fSBaruch Siach }
143d606ef3fSBaruch Siach 
14493272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
14593272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	(1 << 6)
14693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	(1 << 4)
14793272e07SJean-Christophe PLAGNIOL-VILLARD int ksz8873mll_read_status(struct phy_device *phydev)
14893272e07SJean-Christophe PLAGNIOL-VILLARD {
14993272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
15093272e07SJean-Christophe PLAGNIOL-VILLARD 
15193272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
15293272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
15393272e07SJean-Christophe PLAGNIOL-VILLARD 
15493272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
15593272e07SJean-Christophe PLAGNIOL-VILLARD 
15693272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
15793272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
15893272e07SJean-Christophe PLAGNIOL-VILLARD 	else
15993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
16093272e07SJean-Christophe PLAGNIOL-VILLARD 
16193272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
16293272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
16393272e07SJean-Christophe PLAGNIOL-VILLARD 	else
16493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
16593272e07SJean-Christophe PLAGNIOL-VILLARD 
16693272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
16793272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
16893272e07SJean-Christophe PLAGNIOL-VILLARD 
16993272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
17093272e07SJean-Christophe PLAGNIOL-VILLARD }
17193272e07SJean-Christophe PLAGNIOL-VILLARD 
17293272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
17393272e07SJean-Christophe PLAGNIOL-VILLARD {
17493272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
17593272e07SJean-Christophe PLAGNIOL-VILLARD }
17693272e07SJean-Christophe PLAGNIOL-VILLARD 
177d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
178d5bf9071SChristian Hohnstaedt {
17951f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
180d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
18151f932c4SChoi, David 	.name		= "Micrel KS8737",
18251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
18351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
184d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
185d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
186d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
18751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
18851f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
189d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
190d5bf9071SChristian Hohnstaedt }, {
191212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
192212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
1937ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
194212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
195212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
196212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
197212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
198212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
199212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
200212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
201212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
202212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
203212ea99aSMarek Vasut }, {
204b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
205b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
206b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
207b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
208b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
209b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
210b818d1a7SHector Palacios 	.config_init	= ksz8021_config_init,
211b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
212b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
213b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
214b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
215b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
216b818d1a7SHector Palacios }, {
217510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
218d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
219510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
22051f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
22151f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
22251f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
223d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
224d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
225d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
22651f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
22751f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
22851f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
229d5bf9071SChristian Hohnstaedt }, {
230510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
23151f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
232510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
23351f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
23451f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
23551f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
236d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
23751f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
23851f932c4SChoi, David 	.read_status	= genphy_read_status,
23951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
24051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
24151f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
242d5bf9071SChristian Hohnstaedt }, {
243510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
244510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
24548d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
24651f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
24751f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
24851f932c4SChoi, David 	.config_init	= kszphy_config_init,
24951f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
25051f932c4SChoi, David 	.read_status	= genphy_read_status,
25151f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
25251f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
253d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
254d5bf9071SChristian Hohnstaedt }, {
2557ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
2567ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
2577ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
2587ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
2597ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
2607ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
2617ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
2627ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
2637ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
2647ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
2657ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
2667ab59dc1SDavid J. Choi }, {
2677ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
2687ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
2697ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
2707ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
2717ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
2727ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
2737ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
2747ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
2757ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
2767ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
2777ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
2787ab59dc1SDavid J. Choi }, {
279d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
28048d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
281d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
28232fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
28351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
284d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
285d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
286d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
28751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
28851f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
289d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
29093272e07SJean-Christophe PLAGNIOL-VILLARD }, {
2917ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
2927ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
2937ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
2947ab59dc1SDavid J. Choi 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause
2957ab59dc1SDavid J. Choi 				| SUPPORTED_Asym_Pause),
2967ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
2977ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
2987ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
2997ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
3007ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
3017ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
3027ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
3037ab59dc1SDavid J. Choi }, {
30493272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
30593272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
30693272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
30793272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
30893272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
30993272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
31093272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
31193272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
31293272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
3137ab59dc1SDavid J. Choi }, {
3147ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
3157ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
3167ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
3177ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
3187ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
3197ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
3207ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
3217ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
3227ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
323d5bf9071SChristian Hohnstaedt } };
324d0507009SDavid J. Choi 
325d0507009SDavid J. Choi static int __init ksphy_init(void)
326d0507009SDavid J. Choi {
327d5bf9071SChristian Hohnstaedt 	return phy_drivers_register(ksphy_driver,
328d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
329d0507009SDavid J. Choi }
330d0507009SDavid J. Choi 
331d0507009SDavid J. Choi static void __exit ksphy_exit(void)
332d0507009SDavid J. Choi {
333d5bf9071SChristian Hohnstaedt 	phy_drivers_unregister(ksphy_driver,
334d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
335d0507009SDavid J. Choi }
336d0507009SDavid J. Choi 
337d0507009SDavid J. Choi module_init(ksphy_init);
338d0507009SDavid J. Choi module_exit(ksphy_exit);
339d0507009SDavid J. Choi 
340d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
341d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
342d0507009SDavid J. Choi MODULE_LICENSE("GPL");
34352a60ed2SDavid S. Miller 
344cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
34548d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
3467ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
347510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
34851f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
349212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
350b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
351510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
352510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
3537ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
3547ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
35593272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
3567ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
35752a60ed2SDavid S. Miller 	{ }
35852a60ed2SDavid S. Miller };
35952a60ed2SDavid S. Miller 
36052a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
361