xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 95e8b10393f88a0db88d97e9d1953f01c854315a)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
29d0507009SDavid J. Choi 
30212ea99aSMarek Vasut /* Operation Mode Strap Override */
31212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
32212ea99aSMarek Vasut #define KSZPHY_OMSO_B_CAST_OFF			(1 << 9)
33212ea99aSMarek Vasut #define KSZPHY_OMSO_RMII_OVERRIDE		(1 << 1)
34212ea99aSMarek Vasut #define KSZPHY_OMSO_MII_OVERRIDE		(1 << 0)
35212ea99aSMarek Vasut 
3651f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3751f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3851f932c4SChoi, David #define	KSZPHY_INTCS_JABBER			(1 << 15)
3951f932c4SChoi, David #define	KSZPHY_INTCS_RECEIVE_ERR		(1 << 14)
4051f932c4SChoi, David #define	KSZPHY_INTCS_PAGE_RECEIVE		(1 << 13)
4151f932c4SChoi, David #define	KSZPHY_INTCS_PARELLEL			(1 << 12)
4251f932c4SChoi, David #define	KSZPHY_INTCS_LINK_PARTNER_ACK		(1 << 11)
4351f932c4SChoi, David #define	KSZPHY_INTCS_LINK_DOWN			(1 << 10)
4451f932c4SChoi, David #define	KSZPHY_INTCS_REMOTE_FAULT		(1 << 9)
4551f932c4SChoi, David #define	KSZPHY_INTCS_LINK_UP			(1 << 8)
4651f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4751f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4851f932c4SChoi, David 
4951f932c4SChoi, David /* general PHY control reg in vendor specific block. */
5051f932c4SChoi, David #define	MII_KSZPHY_CTRL			0x1F
5151f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5251f932c4SChoi, David #define KSZPHY_CTRL_INT_ACTIVE_HIGH		(1 << 9)
5351f932c4SChoi, David #define KSZ9021_CTRL_INT_ACTIVE_HIGH		(1 << 14)
5451f932c4SChoi, David #define KS8737_CTRL_INT_ACTIVE_HIGH		(1 << 14)
55d606ef3fSBaruch Siach #define KSZ8051_RMII_50MHZ_CLK			(1 << 7)
5651f932c4SChoi, David 
57954c3967SSean Cross /* Write/read to/from extended registers */
58954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
59954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
60954c3967SSean Cross 
61954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
62954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
63954c3967SSean Cross 
64954c3967SSean Cross /* Extended registers */
65954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
66954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
67954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
68954c3967SSean Cross 
69954c3967SSean Cross #define PS_TO_REG				200
70954c3967SSean Cross 
71b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev)
72b6bb4dfcSHector Palacios {
73b6bb4dfcSHector Palacios 	int regval;
74b6bb4dfcSHector Palacios 
75b6bb4dfcSHector Palacios 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
76b6bb4dfcSHector Palacios 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
77b6bb4dfcSHector Palacios 		regval |= KSZ8051_RMII_50MHZ_CLK;
78b6bb4dfcSHector Palacios 		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
79b6bb4dfcSHector Palacios 	}
80b6bb4dfcSHector Palacios 	return 0;
81b6bb4dfcSHector Palacios }
82b6bb4dfcSHector Palacios 
83954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
84954c3967SSean Cross 				u32 regnum, u16 val)
85954c3967SSean Cross {
86954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
87954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
88954c3967SSean Cross }
89954c3967SSean Cross 
90954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
91954c3967SSean Cross 				u32 regnum)
92954c3967SSean Cross {
93954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
94954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
95954c3967SSean Cross }
96954c3967SSean Cross 
9751f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
9851f932c4SChoi, David {
9951f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
10051f932c4SChoi, David 	int rc;
10151f932c4SChoi, David 
10251f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
10351f932c4SChoi, David 
10451f932c4SChoi, David 	return (rc < 0) ? rc : 0;
10551f932c4SChoi, David }
10651f932c4SChoi, David 
10751f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
10851f932c4SChoi, David {
10951f932c4SChoi, David 	int temp;
11051f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
11151f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
11251f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
11351f932c4SChoi, David }
11451f932c4SChoi, David 
11551f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
11651f932c4SChoi, David {
11751f932c4SChoi, David 	int temp, rc;
11851f932c4SChoi, David 
11951f932c4SChoi, David 	/* set the interrupt pin active low */
12051f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
12151f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
12251f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
12351f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
12451f932c4SChoi, David 	return rc < 0 ? rc : 0;
12551f932c4SChoi, David }
12651f932c4SChoi, David 
12751f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
12851f932c4SChoi, David {
12951f932c4SChoi, David 	int temp, rc;
13051f932c4SChoi, David 
13151f932c4SChoi, David 	/* set the interrupt pin active low */
13251f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
13351f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
13451f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
13551f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
13651f932c4SChoi, David 	return rc < 0 ? rc : 0;
13751f932c4SChoi, David }
13851f932c4SChoi, David 
13951f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
14051f932c4SChoi, David {
14151f932c4SChoi, David 	int temp, rc;
14251f932c4SChoi, David 
14351f932c4SChoi, David 	/* set the interrupt pin active low */
14451f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
14551f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
14651f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
14751f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
14851f932c4SChoi, David 	return rc < 0 ? rc : 0;
14951f932c4SChoi, David }
150d0507009SDavid J. Choi 
15120d8435aSBen Dooks static int kszphy_setup_led(struct phy_device *phydev,
15220d8435aSBen Dooks 			    unsigned int reg, unsigned int shift)
15320d8435aSBen Dooks {
15420d8435aSBen Dooks 
15520d8435aSBen Dooks 	struct device *dev = &phydev->dev;
15620d8435aSBen Dooks 	struct device_node *of_node = dev->of_node;
15720d8435aSBen Dooks 	int rc, temp;
15820d8435aSBen Dooks 	u32 val;
15920d8435aSBen Dooks 
16020d8435aSBen Dooks 	if (!of_node && dev->parent->of_node)
16120d8435aSBen Dooks 		of_node = dev->parent->of_node;
16220d8435aSBen Dooks 
16320d8435aSBen Dooks 	if (of_property_read_u32(of_node, "micrel,led-mode", &val))
16420d8435aSBen Dooks 		return 0;
16520d8435aSBen Dooks 
16620d8435aSBen Dooks 	temp = phy_read(phydev, reg);
16720d8435aSBen Dooks 	if (temp < 0)
16820d8435aSBen Dooks 		return temp;
16920d8435aSBen Dooks 
17028bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
17120d8435aSBen Dooks 	temp |= val << shift;
17220d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
17320d8435aSBen Dooks 
17420d8435aSBen Dooks 	return rc < 0 ? rc : 0;
17520d8435aSBen Dooks }
17620d8435aSBen Dooks 
177d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
178d0507009SDavid J. Choi {
179d0507009SDavid J. Choi 	return 0;
180d0507009SDavid J. Choi }
181d0507009SDavid J. Choi 
18220d8435aSBen Dooks static int kszphy_config_init_led8041(struct phy_device *phydev)
18320d8435aSBen Dooks {
18420d8435aSBen Dooks 	/* single led control, register 0x1e bits 15..14 */
18520d8435aSBen Dooks 	return kszphy_setup_led(phydev, 0x1e, 14);
18620d8435aSBen Dooks }
18720d8435aSBen Dooks 
188212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
189212ea99aSMarek Vasut {
190212ea99aSMarek Vasut 	const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
19120d8435aSBen Dooks 	int rc;
19220d8435aSBen Dooks 
19320d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
19420d8435aSBen Dooks 	if (rc)
19520d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
19620d8435aSBen Dooks 
197212ea99aSMarek Vasut 	phy_write(phydev, MII_KSZPHY_OMSO, val);
198b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
199b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
200212ea99aSMarek Vasut }
201212ea99aSMarek Vasut 
202d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
203d606ef3fSBaruch Siach {
204b6bb4dfcSHector Palacios 	int rc;
205d606ef3fSBaruch Siach 
20620d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
20720d8435aSBen Dooks 	if (rc)
20820d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
20920d8435aSBen Dooks 
210b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
211b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
212d606ef3fSBaruch Siach }
213d606ef3fSBaruch Siach 
214954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
215954c3967SSean Cross 				       struct device_node *of_node, u16 reg,
216954c3967SSean Cross 				       char *field1, char *field2,
217954c3967SSean Cross 				       char *field3, char *field4)
218954c3967SSean Cross {
219954c3967SSean Cross 	int val1 = -1;
220954c3967SSean Cross 	int val2 = -2;
221954c3967SSean Cross 	int val3 = -3;
222954c3967SSean Cross 	int val4 = -4;
223954c3967SSean Cross 	int newval;
224954c3967SSean Cross 	int matches = 0;
225954c3967SSean Cross 
226954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
227954c3967SSean Cross 		matches++;
228954c3967SSean Cross 
229954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
230954c3967SSean Cross 		matches++;
231954c3967SSean Cross 
232954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
233954c3967SSean Cross 		matches++;
234954c3967SSean Cross 
235954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
236954c3967SSean Cross 		matches++;
237954c3967SSean Cross 
238954c3967SSean Cross 	if (!matches)
239954c3967SSean Cross 		return 0;
240954c3967SSean Cross 
241954c3967SSean Cross 	if (matches < 4)
242954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
243954c3967SSean Cross 	else
244954c3967SSean Cross 		newval = 0;
245954c3967SSean Cross 
246954c3967SSean Cross 	if (val1 != -1)
247954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
248954c3967SSean Cross 
2496a119745SHubert Chaumette 	if (val2 != -2)
250954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
251954c3967SSean Cross 
2526a119745SHubert Chaumette 	if (val3 != -3)
253954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
254954c3967SSean Cross 
2556a119745SHubert Chaumette 	if (val4 != -4)
256954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
257954c3967SSean Cross 
258954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
259954c3967SSean Cross }
260954c3967SSean Cross 
261954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
262954c3967SSean Cross {
263954c3967SSean Cross 	struct device *dev = &phydev->dev;
264954c3967SSean Cross 	struct device_node *of_node = dev->of_node;
265954c3967SSean Cross 
266954c3967SSean Cross 	if (!of_node && dev->parent->of_node)
267954c3967SSean Cross 		of_node = dev->parent->of_node;
268954c3967SSean Cross 
269954c3967SSean Cross 	if (of_node) {
270954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
271954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
272954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
273954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
274954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
275954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
276954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
277954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
278954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
279954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
280954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
281954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
282954c3967SSean Cross 	}
283954c3967SSean Cross 	return 0;
284954c3967SSean Cross }
285954c3967SSean Cross 
2866e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
2876e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
2886e4b8273SHubert Chaumette #define OP_DATA				1
2896e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
2906e4b8273SHubert Chaumette 
2916e4b8273SHubert Chaumette /* Extended registers */
2926e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
2936e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
2946e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
2956e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
2966e4b8273SHubert Chaumette 
2976e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
2986e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
2996e4b8273SHubert Chaumette {
3006e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3016e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3026e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3036e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
3046e4b8273SHubert Chaumette }
3056e4b8273SHubert Chaumette 
3066e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
3076e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
3086e4b8273SHubert Chaumette {
3096e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3106e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3116e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3126e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
3136e4b8273SHubert Chaumette }
3146e4b8273SHubert Chaumette 
3156e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
3166e4b8273SHubert Chaumette 				       struct device_node *of_node,
3176e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
3186e4b8273SHubert Chaumette 				       char *field[], u8 numfields)
3196e4b8273SHubert Chaumette {
3206e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
3216e4b8273SHubert Chaumette 	int matches = 0;
3226e4b8273SHubert Chaumette 	u16 mask;
3236e4b8273SHubert Chaumette 	u16 maxval;
3246e4b8273SHubert Chaumette 	u16 newval;
3256e4b8273SHubert Chaumette 	int i;
3266e4b8273SHubert Chaumette 
3276e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3286e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
3296e4b8273SHubert Chaumette 			matches++;
3306e4b8273SHubert Chaumette 
3316e4b8273SHubert Chaumette 	if (!matches)
3326e4b8273SHubert Chaumette 		return 0;
3336e4b8273SHubert Chaumette 
3346e4b8273SHubert Chaumette 	if (matches < numfields)
3356e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
3366e4b8273SHubert Chaumette 	else
3376e4b8273SHubert Chaumette 		newval = 0;
3386e4b8273SHubert Chaumette 
3396e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
3406e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3416e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
3426e4b8273SHubert Chaumette 			mask = 0xffff;
3436e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
3446e4b8273SHubert Chaumette 			newval = (newval & mask) |
3456e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
3466e4b8273SHubert Chaumette 					<< (field_sz * i));
3476e4b8273SHubert Chaumette 		}
3486e4b8273SHubert Chaumette 
3496e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
3506e4b8273SHubert Chaumette }
3516e4b8273SHubert Chaumette 
3526e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
3536e4b8273SHubert Chaumette {
3546e4b8273SHubert Chaumette 	struct device *dev = &phydev->dev;
3556e4b8273SHubert Chaumette 	struct device_node *of_node = dev->of_node;
3566e4b8273SHubert Chaumette 	char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
3576e4b8273SHubert Chaumette 	char *rx_data_skews[4] = {
3586e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
3596e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
3606e4b8273SHubert Chaumette 	};
3616e4b8273SHubert Chaumette 	char *tx_data_skews[4] = {
3626e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
3636e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
3646e4b8273SHubert Chaumette 	};
3656e4b8273SHubert Chaumette 	char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
3666e4b8273SHubert Chaumette 
3676e4b8273SHubert Chaumette 	if (!of_node && dev->parent->of_node)
3686e4b8273SHubert Chaumette 		of_node = dev->parent->of_node;
3696e4b8273SHubert Chaumette 
3706e4b8273SHubert Chaumette 	if (of_node) {
3716e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3726e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
3736e4b8273SHubert Chaumette 				clk_skews, 2);
3746e4b8273SHubert Chaumette 
3756e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3766e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
3776e4b8273SHubert Chaumette 				control_skews, 2);
3786e4b8273SHubert Chaumette 
3796e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3806e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
3816e4b8273SHubert Chaumette 				rx_data_skews, 4);
3826e4b8273SHubert Chaumette 
3836e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3846e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
3856e4b8273SHubert Chaumette 				tx_data_skews, 4);
3866e4b8273SHubert Chaumette 	}
3876e4b8273SHubert Chaumette 	return 0;
3886e4b8273SHubert Chaumette }
3896e4b8273SHubert Chaumette 
39093272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
39193272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	(1 << 6)
39293272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	(1 << 4)
39332d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
39493272e07SJean-Christophe PLAGNIOL-VILLARD {
39593272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
39693272e07SJean-Christophe PLAGNIOL-VILLARD 
39793272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
39893272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
39993272e07SJean-Christophe PLAGNIOL-VILLARD 
40093272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
40193272e07SJean-Christophe PLAGNIOL-VILLARD 
40293272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
40393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
40493272e07SJean-Christophe PLAGNIOL-VILLARD 	else
40593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
40693272e07SJean-Christophe PLAGNIOL-VILLARD 
40793272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
40893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
40993272e07SJean-Christophe PLAGNIOL-VILLARD 	else
41093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
41193272e07SJean-Christophe PLAGNIOL-VILLARD 
41293272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
41393272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
41493272e07SJean-Christophe PLAGNIOL-VILLARD 
41593272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
41693272e07SJean-Christophe PLAGNIOL-VILLARD }
41793272e07SJean-Christophe PLAGNIOL-VILLARD 
41893272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
41993272e07SJean-Christophe PLAGNIOL-VILLARD {
42093272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
42193272e07SJean-Christophe PLAGNIOL-VILLARD }
42293272e07SJean-Christophe PLAGNIOL-VILLARD 
42319936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the
42419936942SVince Bridgers  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
42519936942SVince Bridgers  * MMD extended PHY registers.
42619936942SVince Bridgers  */
42719936942SVince Bridgers static int
42819936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
42919936942SVince Bridgers 		      int regnum)
43019936942SVince Bridgers {
43119936942SVince Bridgers 	return -1;
43219936942SVince Bridgers }
43319936942SVince Bridgers 
43419936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support
43519936942SVince Bridgers  * standard IEEE MMD extended PHY registers.
43619936942SVince Bridgers  */
43719936942SVince Bridgers static void
43819936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
43919936942SVince Bridgers 		      int regnum, u32 val)
44019936942SVince Bridgers {
44119936942SVince Bridgers }
44219936942SVince Bridgers 
443d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
444d5bf9071SChristian Hohnstaedt {
44551f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
446d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
44751f932c4SChoi, David 	.name		= "Micrel KS8737",
44851f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
44951f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
450d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
451d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
452d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
45351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
45451f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
4551a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
4561a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
457d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
458d5bf9071SChristian Hohnstaedt }, {
459212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
460212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
4617ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
462212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
463212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
464212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
465212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
466212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
467212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
468212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
469212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
4701a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
4711a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
472212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
473212ea99aSMarek Vasut }, {
474b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
475b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
476b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
477b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
478b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
479b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
480b818d1a7SHector Palacios 	.config_init	= ksz8021_config_init,
481b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
482b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
483b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
484b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
4851a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
4861a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
487b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
488b818d1a7SHector Palacios }, {
489510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
490d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
491510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
49251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
49351f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
49451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
49520d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
496d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
497d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
49851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
49951f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5001a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5011a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
50251f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
503d5bf9071SChristian Hohnstaedt }, {
5044bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
5054bd7b512SSergei Shtylyov 	.phy_id_mask	= 0x00fffff0,
5064bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
5074bd7b512SSergei Shtylyov 	.features	= PHY_BASIC_FEATURES |
5084bd7b512SSergei Shtylyov 			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
5094bd7b512SSergei Shtylyov 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
51020d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
5114bd7b512SSergei Shtylyov 	.config_aneg	= genphy_config_aneg,
5124bd7b512SSergei Shtylyov 	.read_status	= genphy_read_status,
5134bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
5144bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
5154bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
5164bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
5174bd7b512SSergei Shtylyov 	.driver		= { .owner = THIS_MODULE,},
5184bd7b512SSergei Shtylyov }, {
519510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
52051f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
521510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
52251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
52351f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
52451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
525d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
52651f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
52751f932c4SChoi, David 	.read_status	= genphy_read_status,
52851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
52951f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5301a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5311a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
53251f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
533d5bf9071SChristian Hohnstaedt }, {
534510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
535510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
53648d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
53751f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
53851f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
53920d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
54051f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
54151f932c4SChoi, David 	.read_status	= genphy_read_status,
54251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
54351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5441a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5451a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
546d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
547d5bf9071SChristian Hohnstaedt }, {
5487ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
5497ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
5507ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
5517ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
5527ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5537ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
5547ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
5557ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
5567ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
5577ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
5581a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5591a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
5607ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
5617ab59dc1SDavid J. Choi }, {
5627ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
5637ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
5647ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
5657ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
5667ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5677ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
5687ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
5697ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
5707ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
5717ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
5721a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5731a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
5747ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
5757ab59dc1SDavid J. Choi }, {
576d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
57748d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
578d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
57932fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
58051f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
581954c3967SSean Cross 	.config_init	= ksz9021_config_init,
582d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
583d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
58451f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
58551f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
5861a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5871a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
58819936942SVince Bridgers 	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
58919936942SVince Bridgers 	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
590d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
59193272e07SJean-Christophe PLAGNIOL-VILLARD }, {
5927ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
5937ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
5947ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
595*95e8b103SMike Looijmans 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
5967ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5976e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
5987ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
5997ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6007ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6017ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
6021a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6031a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6047ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
6057ab59dc1SDavid J. Choi }, {
60693272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
60793272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
60893272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
60993272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
61093272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
61193272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
61293272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
61393272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
6141a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6151a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
61693272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
6177ab59dc1SDavid J. Choi }, {
6187ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
6197ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6207ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
6217ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6227ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6237ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
6247ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6257ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6261a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6271a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6287ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
629d5bf9071SChristian Hohnstaedt } };
630d0507009SDavid J. Choi 
631d0507009SDavid J. Choi static int __init ksphy_init(void)
632d0507009SDavid J. Choi {
633d5bf9071SChristian Hohnstaedt 	return phy_drivers_register(ksphy_driver,
634d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
635d0507009SDavid J. Choi }
636d0507009SDavid J. Choi 
637d0507009SDavid J. Choi static void __exit ksphy_exit(void)
638d0507009SDavid J. Choi {
639d5bf9071SChristian Hohnstaedt 	phy_drivers_unregister(ksphy_driver,
640d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
641d0507009SDavid J. Choi }
642d0507009SDavid J. Choi 
643d0507009SDavid J. Choi module_init(ksphy_init);
644d0507009SDavid J. Choi module_exit(ksphy_exit);
645d0507009SDavid J. Choi 
646d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
647d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
648d0507009SDavid J. Choi MODULE_LICENSE("GPL");
64952a60ed2SDavid S. Miller 
650cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
65148d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
6527ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
653510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
65451f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
655212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
656b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
657510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
658510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
6597ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
6607ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
66193272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
6627ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
66352a60ed2SDavid S. Miller 	{ }
66452a60ed2SDavid S. Miller };
66552a60ed2SDavid S. Miller 
66652a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
667