xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 954c396756e3d31985f7bc6a414a988a4736a7d0)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28*954c3967SSean Cross #include <linux/of.h>
29d0507009SDavid J. Choi 
30212ea99aSMarek Vasut /* Operation Mode Strap Override */
31212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
32212ea99aSMarek Vasut #define KSZPHY_OMSO_B_CAST_OFF			(1 << 9)
33212ea99aSMarek Vasut #define KSZPHY_OMSO_RMII_OVERRIDE		(1 << 1)
34212ea99aSMarek Vasut #define KSZPHY_OMSO_MII_OVERRIDE		(1 << 0)
35212ea99aSMarek Vasut 
3651f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3751f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3851f932c4SChoi, David #define	KSZPHY_INTCS_JABBER			(1 << 15)
3951f932c4SChoi, David #define	KSZPHY_INTCS_RECEIVE_ERR		(1 << 14)
4051f932c4SChoi, David #define	KSZPHY_INTCS_PAGE_RECEIVE		(1 << 13)
4151f932c4SChoi, David #define	KSZPHY_INTCS_PARELLEL			(1 << 12)
4251f932c4SChoi, David #define	KSZPHY_INTCS_LINK_PARTNER_ACK		(1 << 11)
4351f932c4SChoi, David #define	KSZPHY_INTCS_LINK_DOWN			(1 << 10)
4451f932c4SChoi, David #define	KSZPHY_INTCS_REMOTE_FAULT		(1 << 9)
4551f932c4SChoi, David #define	KSZPHY_INTCS_LINK_UP			(1 << 8)
4651f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4751f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4851f932c4SChoi, David 
4951f932c4SChoi, David /* general PHY control reg in vendor specific block. */
5051f932c4SChoi, David #define	MII_KSZPHY_CTRL			0x1F
5151f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5251f932c4SChoi, David #define KSZPHY_CTRL_INT_ACTIVE_HIGH		(1 << 9)
5351f932c4SChoi, David #define KSZ9021_CTRL_INT_ACTIVE_HIGH		(1 << 14)
5451f932c4SChoi, David #define KS8737_CTRL_INT_ACTIVE_HIGH		(1 << 14)
55d606ef3fSBaruch Siach #define KSZ8051_RMII_50MHZ_CLK			(1 << 7)
5651f932c4SChoi, David 
57*954c3967SSean Cross /* Write/read to/from extended registers */
58*954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
59*954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
60*954c3967SSean Cross 
61*954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
62*954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
63*954c3967SSean Cross 
64*954c3967SSean Cross /* Extended registers */
65*954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
66*954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
67*954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
68*954c3967SSean Cross 
69*954c3967SSean Cross #define PS_TO_REG				200
70*954c3967SSean Cross 
71b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev)
72b6bb4dfcSHector Palacios {
73b6bb4dfcSHector Palacios 	int regval;
74b6bb4dfcSHector Palacios 
75b6bb4dfcSHector Palacios 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
76b6bb4dfcSHector Palacios 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
77b6bb4dfcSHector Palacios 		regval |= KSZ8051_RMII_50MHZ_CLK;
78b6bb4dfcSHector Palacios 		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
79b6bb4dfcSHector Palacios 	}
80b6bb4dfcSHector Palacios 	return 0;
81b6bb4dfcSHector Palacios }
82b6bb4dfcSHector Palacios 
83*954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
84*954c3967SSean Cross                                  u32 regnum, u16 val)
85*954c3967SSean Cross {
86*954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
87*954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
88*954c3967SSean Cross }
89*954c3967SSean Cross 
90*954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
91*954c3967SSean Cross                                  u32 regnum)
92*954c3967SSean Cross {
93*954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
94*954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
95*954c3967SSean Cross }
96*954c3967SSean Cross 
9751f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
9851f932c4SChoi, David {
9951f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
10051f932c4SChoi, David 	int rc;
10151f932c4SChoi, David 
10251f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
10351f932c4SChoi, David 
10451f932c4SChoi, David 	return (rc < 0) ? rc : 0;
10551f932c4SChoi, David }
10651f932c4SChoi, David 
10751f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
10851f932c4SChoi, David {
10951f932c4SChoi, David 	int temp;
11051f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
11151f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
11251f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
11351f932c4SChoi, David }
11451f932c4SChoi, David 
11551f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
11651f932c4SChoi, David {
11751f932c4SChoi, David 	int temp, rc;
11851f932c4SChoi, David 
11951f932c4SChoi, David 	/* set the interrupt pin active low */
12051f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
12151f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
12251f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
12351f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
12451f932c4SChoi, David 	return rc < 0 ? rc : 0;
12551f932c4SChoi, David }
12651f932c4SChoi, David 
12751f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
12851f932c4SChoi, David {
12951f932c4SChoi, David 	int temp, rc;
13051f932c4SChoi, David 
13151f932c4SChoi, David 	/* set the interrupt pin active low */
13251f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
13351f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
13451f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
13551f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
13651f932c4SChoi, David 	return rc < 0 ? rc : 0;
13751f932c4SChoi, David }
13851f932c4SChoi, David 
13951f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
14051f932c4SChoi, David {
14151f932c4SChoi, David 	int temp, rc;
14251f932c4SChoi, David 
14351f932c4SChoi, David 	/* set the interrupt pin active low */
14451f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
14551f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
14651f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
14751f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
14851f932c4SChoi, David 	return rc < 0 ? rc : 0;
14951f932c4SChoi, David }
150d0507009SDavid J. Choi 
151d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
152d0507009SDavid J. Choi {
153d0507009SDavid J. Choi 	return 0;
154d0507009SDavid J. Choi }
155d0507009SDavid J. Choi 
156212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
157212ea99aSMarek Vasut {
158b6bb4dfcSHector Palacios 	int rc;
159212ea99aSMarek Vasut 	const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
160212ea99aSMarek Vasut 	phy_write(phydev, MII_KSZPHY_OMSO, val);
161b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
162b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
163212ea99aSMarek Vasut }
164212ea99aSMarek Vasut 
165d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
166d606ef3fSBaruch Siach {
167b6bb4dfcSHector Palacios 	int rc;
168d606ef3fSBaruch Siach 
169b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
170b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
171d606ef3fSBaruch Siach }
172d606ef3fSBaruch Siach 
173*954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
174*954c3967SSean Cross 				       struct device_node *of_node, u16 reg,
175*954c3967SSean Cross 				       char *field1, char *field2,
176*954c3967SSean Cross 				       char *field3, char *field4)
177*954c3967SSean Cross {
178*954c3967SSean Cross 	int val1 = -1;
179*954c3967SSean Cross 	int val2 = -2;
180*954c3967SSean Cross 	int val3 = -3;
181*954c3967SSean Cross 	int val4 = -4;
182*954c3967SSean Cross 	int newval;
183*954c3967SSean Cross 	int matches = 0;
184*954c3967SSean Cross 
185*954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
186*954c3967SSean Cross 		matches++;
187*954c3967SSean Cross 
188*954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
189*954c3967SSean Cross 		matches++;
190*954c3967SSean Cross 
191*954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
192*954c3967SSean Cross 		matches++;
193*954c3967SSean Cross 
194*954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
195*954c3967SSean Cross 		matches++;
196*954c3967SSean Cross 
197*954c3967SSean Cross 	if (!matches)
198*954c3967SSean Cross 		return 0;
199*954c3967SSean Cross 
200*954c3967SSean Cross 	if (matches < 4)
201*954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
202*954c3967SSean Cross 	else
203*954c3967SSean Cross 		newval = 0;
204*954c3967SSean Cross 
205*954c3967SSean Cross 	if (val1 != -1)
206*954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
207*954c3967SSean Cross 
208*954c3967SSean Cross 	if (val2 != -1)
209*954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
210*954c3967SSean Cross 
211*954c3967SSean Cross 	if (val3 != -1)
212*954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
213*954c3967SSean Cross 
214*954c3967SSean Cross 	if (val4 != -1)
215*954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
216*954c3967SSean Cross 
217*954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
218*954c3967SSean Cross }
219*954c3967SSean Cross 
220*954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
221*954c3967SSean Cross {
222*954c3967SSean Cross 	struct device *dev = &phydev->dev;
223*954c3967SSean Cross 	struct device_node *of_node = dev->of_node;
224*954c3967SSean Cross 
225*954c3967SSean Cross 	if (!of_node && dev->parent->of_node)
226*954c3967SSean Cross 		of_node = dev->parent->of_node;
227*954c3967SSean Cross 
228*954c3967SSean Cross 	if (of_node) {
229*954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
230*954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
231*954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
232*954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
233*954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
234*954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
235*954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
236*954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
237*954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
238*954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
239*954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
240*954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
241*954c3967SSean Cross 	}
242*954c3967SSean Cross 	return 0;
243*954c3967SSean Cross }
244*954c3967SSean Cross 
24593272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
24693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	(1 << 6)
24793272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	(1 << 4)
24832d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
24993272e07SJean-Christophe PLAGNIOL-VILLARD {
25093272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
25193272e07SJean-Christophe PLAGNIOL-VILLARD 
25293272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
25393272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
25493272e07SJean-Christophe PLAGNIOL-VILLARD 
25593272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
25693272e07SJean-Christophe PLAGNIOL-VILLARD 
25793272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
25893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
25993272e07SJean-Christophe PLAGNIOL-VILLARD 	else
26093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
26193272e07SJean-Christophe PLAGNIOL-VILLARD 
26293272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
26393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
26493272e07SJean-Christophe PLAGNIOL-VILLARD 	else
26593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
26693272e07SJean-Christophe PLAGNIOL-VILLARD 
26793272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
26893272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
26993272e07SJean-Christophe PLAGNIOL-VILLARD 
27093272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
27193272e07SJean-Christophe PLAGNIOL-VILLARD }
27293272e07SJean-Christophe PLAGNIOL-VILLARD 
27393272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
27493272e07SJean-Christophe PLAGNIOL-VILLARD {
27593272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
27693272e07SJean-Christophe PLAGNIOL-VILLARD }
27793272e07SJean-Christophe PLAGNIOL-VILLARD 
278d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
279d5bf9071SChristian Hohnstaedt {
28051f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
281d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
28251f932c4SChoi, David 	.name		= "Micrel KS8737",
28351f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
28451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
285d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
286d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
287d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
28851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
28951f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
290d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
291d5bf9071SChristian Hohnstaedt }, {
292212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
293212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
2947ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
295212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
296212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
297212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
298212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
299212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
300212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
301212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
302212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
303212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
304212ea99aSMarek Vasut }, {
305b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
306b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
307b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
308b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
309b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
310b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
311b818d1a7SHector Palacios 	.config_init	= ksz8021_config_init,
312b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
313b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
314b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
315b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
316b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
317b818d1a7SHector Palacios }, {
318510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
319d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
320510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
32151f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
32251f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
32351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
324d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
325d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
326d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
32751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
32851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
32951f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
330d5bf9071SChristian Hohnstaedt }, {
331510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
33251f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
333510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
33451f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
33551f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
33651f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
337d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
33851f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
33951f932c4SChoi, David 	.read_status	= genphy_read_status,
34051f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
34151f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
34251f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
343d5bf9071SChristian Hohnstaedt }, {
344510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
345510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
34648d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
34751f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
34851f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
34951f932c4SChoi, David 	.config_init	= kszphy_config_init,
35051f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
35151f932c4SChoi, David 	.read_status	= genphy_read_status,
35251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
35351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
354d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
355d5bf9071SChristian Hohnstaedt }, {
3567ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
3577ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
3587ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
3597ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
3607ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
3617ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
3627ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
3637ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
3647ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
3657ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
3667ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
3677ab59dc1SDavid J. Choi }, {
3687ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
3697ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
3707ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
3717ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
3727ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
3737ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
3747ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
3757ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
3767ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
3777ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
3787ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
3797ab59dc1SDavid J. Choi }, {
380d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
38148d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
382d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
38332fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
38451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
385*954c3967SSean Cross 	.config_init	= ksz9021_config_init,
386d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
387d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
38851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
38951f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
390d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
39193272e07SJean-Christophe PLAGNIOL-VILLARD }, {
3927ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
3937ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
3947ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
3957ab59dc1SDavid J. Choi 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause
3967ab59dc1SDavid J. Choi 				| SUPPORTED_Asym_Pause),
3977ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
3987ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
3997ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
4007ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
4017ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
4027ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
4037ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
4047ab59dc1SDavid J. Choi }, {
40593272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
40693272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
40793272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
40893272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
40993272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
41093272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
41193272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
41293272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
41393272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
4147ab59dc1SDavid J. Choi }, {
4157ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
4167ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
4177ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
4187ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
4197ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
4207ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
4217ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
4227ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
4237ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
424d5bf9071SChristian Hohnstaedt } };
425d0507009SDavid J. Choi 
426d0507009SDavid J. Choi static int __init ksphy_init(void)
427d0507009SDavid J. Choi {
428d5bf9071SChristian Hohnstaedt 	return phy_drivers_register(ksphy_driver,
429d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
430d0507009SDavid J. Choi }
431d0507009SDavid J. Choi 
432d0507009SDavid J. Choi static void __exit ksphy_exit(void)
433d0507009SDavid J. Choi {
434d5bf9071SChristian Hohnstaedt 	phy_drivers_unregister(ksphy_driver,
435d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
436d0507009SDavid J. Choi }
437d0507009SDavid J. Choi 
438d0507009SDavid J. Choi module_init(ksphy_init);
439d0507009SDavid J. Choi module_exit(ksphy_exit);
440d0507009SDavid J. Choi 
441d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
442d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
443d0507009SDavid J. Choi MODULE_LICENSE("GPL");
44452a60ed2SDavid S. Miller 
445cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
44648d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
4477ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
448510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
44951f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
450212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
451b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
452510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
453510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
4547ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
4557ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
45693272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
4577ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
45852a60ed2SDavid S. Miller 	{ }
45952a60ed2SDavid S. Miller };
46052a60ed2SDavid S. Miller 
46152a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
462