xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 8b95599c55ed24b36cf44a4720067cfe67edbcb4)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22d0507009SDavid J. Choi #include <linux/kernel.h>
23d0507009SDavid J. Choi #include <linux/module.h>
24d0507009SDavid J. Choi #include <linux/phy.h>
25d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
26954c3967SSean Cross #include <linux/of.h>
271fadee0cSSascha Hauer #include <linux/clk.h>
28d0507009SDavid J. Choi 
29212ea99aSMarek Vasut /* Operation Mode Strap Override */
30212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
317a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
3200aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
332b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
36212ea99aSMarek Vasut 
3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3851f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3900aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4000aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4100aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4751f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4851f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4951f932c4SChoi, David 
505a16778eSJohan Hovold /* PHY Control 1 */
515a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
525a16778eSJohan Hovold 
535a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
555a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
5863f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
5951f932c4SChoi, David 
60954c3967SSean Cross /* Write/read to/from extended registers */
61954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
62954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
63954c3967SSean Cross 
64954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
65954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
66954c3967SSean Cross 
67954c3967SSean Cross /* Extended registers */
68954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
69954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
70954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
71954c3967SSean Cross 
72954c3967SSean Cross #define PS_TO_REG				200
73954c3967SSean Cross 
742b2427d0SAndrew Lunn struct kszphy_hw_stat {
752b2427d0SAndrew Lunn 	const char *string;
762b2427d0SAndrew Lunn 	u8 reg;
772b2427d0SAndrew Lunn 	u8 bits;
782b2427d0SAndrew Lunn };
792b2427d0SAndrew Lunn 
802b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
812b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
822b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
832b2427d0SAndrew Lunn };
842b2427d0SAndrew Lunn 
85e6a423a8SJohan Hovold struct kszphy_type {
86e6a423a8SJohan Hovold 	u32 led_mode_reg;
87c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
880f95903eSJohan Hovold 	bool has_broadcast_disable;
892b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9063f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
91e6a423a8SJohan Hovold };
92e6a423a8SJohan Hovold 
93e6a423a8SJohan Hovold struct kszphy_priv {
94e6a423a8SJohan Hovold 	const struct kszphy_type *type;
95e7a792e9SJohan Hovold 	int led_mode;
9663f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
9763f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
982b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
99e6a423a8SJohan Hovold };
100e6a423a8SJohan Hovold 
101e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
102e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
103d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1042b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10563f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
106e6a423a8SJohan Hovold };
107e6a423a8SJohan Hovold 
108e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
109e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
110e6a423a8SJohan Hovold };
111e6a423a8SJohan Hovold 
112e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
113e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1142b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
115e6a423a8SJohan Hovold };
116e6a423a8SJohan Hovold 
117e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
118e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1190f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1202b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12186dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
122e6a423a8SJohan Hovold };
123e6a423a8SJohan Hovold 
124c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
125c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
126c6f9575cSJohan Hovold };
127c6f9575cSJohan Hovold 
128c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
129c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
130c6f9575cSJohan Hovold };
131c6f9575cSJohan Hovold 
132954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
133954c3967SSean Cross 				u32 regnum, u16 val)
134954c3967SSean Cross {
135954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
136954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
137954c3967SSean Cross }
138954c3967SSean Cross 
139954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
140954c3967SSean Cross 				u32 regnum)
141954c3967SSean Cross {
142954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
143954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
144954c3967SSean Cross }
145954c3967SSean Cross 
14651f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
14751f932c4SChoi, David {
14851f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
14951f932c4SChoi, David 	int rc;
15051f932c4SChoi, David 
15151f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15251f932c4SChoi, David 
15351f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15451f932c4SChoi, David }
15551f932c4SChoi, David 
15651f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
15751f932c4SChoi, David {
158c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
159c6f9575cSJohan Hovold 	int temp;
160c6f9575cSJohan Hovold 	u16 mask;
161c6f9575cSJohan Hovold 
162c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
163c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
164c6f9575cSJohan Hovold 	else
165c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16651f932c4SChoi, David 
16751f932c4SChoi, David 	/* set the interrupt pin active low */
16851f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1695bb8fc0dSJohan Hovold 	if (temp < 0)
1705bb8fc0dSJohan Hovold 		return temp;
171c6f9575cSJohan Hovold 	temp &= ~mask;
17251f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17351f932c4SChoi, David 
174c6f9575cSJohan Hovold 	/* enable / disable interrupts */
175c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
176c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
177c6f9575cSJohan Hovold 	else
178c6f9575cSJohan Hovold 		temp = 0;
17951f932c4SChoi, David 
180c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18151f932c4SChoi, David }
182d0507009SDavid J. Choi 
18363f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18463f44b2bSJohan Hovold {
18563f44b2bSJohan Hovold 	int ctrl;
18663f44b2bSJohan Hovold 
18763f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
18863f44b2bSJohan Hovold 	if (ctrl < 0)
18963f44b2bSJohan Hovold 		return ctrl;
19063f44b2bSJohan Hovold 
19163f44b2bSJohan Hovold 	if (val)
19263f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19363f44b2bSJohan Hovold 	else
19463f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19563f44b2bSJohan Hovold 
19663f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
19763f44b2bSJohan Hovold }
19863f44b2bSJohan Hovold 
199e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20020d8435aSBen Dooks {
2015a16778eSJohan Hovold 	int rc, temp, shift;
2028620546cSJohan Hovold 
2035a16778eSJohan Hovold 	switch (reg) {
2045a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2055a16778eSJohan Hovold 		shift = 14;
2065a16778eSJohan Hovold 		break;
2075a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2085a16778eSJohan Hovold 		shift = 4;
2095a16778eSJohan Hovold 		break;
2105a16778eSJohan Hovold 	default:
2115a16778eSJohan Hovold 		return -EINVAL;
2125a16778eSJohan Hovold 	}
2135a16778eSJohan Hovold 
21420d8435aSBen Dooks 	temp = phy_read(phydev, reg);
215b7035860SJohan Hovold 	if (temp < 0) {
216b7035860SJohan Hovold 		rc = temp;
217b7035860SJohan Hovold 		goto out;
218b7035860SJohan Hovold 	}
21920d8435aSBen Dooks 
22028bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22120d8435aSBen Dooks 	temp |= val << shift;
22220d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
223b7035860SJohan Hovold out:
224b7035860SJohan Hovold 	if (rc < 0)
22572ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22620d8435aSBen Dooks 
227b7035860SJohan Hovold 	return rc;
22820d8435aSBen Dooks }
22920d8435aSBen Dooks 
230bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
231bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
232bde15129SJohan Hovold  */
233bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
234bde15129SJohan Hovold {
235bde15129SJohan Hovold 	int ret;
236bde15129SJohan Hovold 
237bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
238bde15129SJohan Hovold 	if (ret < 0)
239bde15129SJohan Hovold 		goto out;
240bde15129SJohan Hovold 
241bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
242bde15129SJohan Hovold out:
243bde15129SJohan Hovold 	if (ret)
24472ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
245bde15129SJohan Hovold 
246bde15129SJohan Hovold 	return ret;
247bde15129SJohan Hovold }
248bde15129SJohan Hovold 
2492b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2502b0ba96cSSylvain Rochet {
2512b0ba96cSSylvain Rochet 	int ret;
2522b0ba96cSSylvain Rochet 
2532b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2542b0ba96cSSylvain Rochet 	if (ret < 0)
2552b0ba96cSSylvain Rochet 		goto out;
2562b0ba96cSSylvain Rochet 
2572b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2582b0ba96cSSylvain Rochet 		return 0;
2592b0ba96cSSylvain Rochet 
2602b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2612b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2622b0ba96cSSylvain Rochet out:
2632b0ba96cSSylvain Rochet 	if (ret)
26472ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2652b0ba96cSSylvain Rochet 
2662b0ba96cSSylvain Rochet 	return ret;
2672b0ba96cSSylvain Rochet }
2682b0ba96cSSylvain Rochet 
26979e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
27079e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
27179e498a9SLeonard Crestez {
27279e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
27379e498a9SLeonard Crestez 	int ret;
27479e498a9SLeonard Crestez 
27579e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
27679e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
27779e498a9SLeonard Crestez 		if (ret) {
27879e498a9SLeonard Crestez 			phydev_err(phydev,
27979e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
28079e498a9SLeonard Crestez 			return ret;
28179e498a9SLeonard Crestez 		}
28279e498a9SLeonard Crestez 	}
28379e498a9SLeonard Crestez 
28479e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
28579e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
28679e498a9SLeonard Crestez 
28779e498a9SLeonard Crestez 	return 0;
28879e498a9SLeonard Crestez }
28979e498a9SLeonard Crestez 
290d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
291d0507009SDavid J. Choi {
292e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
293e6a423a8SJohan Hovold 	const struct kszphy_type *type;
294d0507009SDavid J. Choi 
295e6a423a8SJohan Hovold 	if (!priv)
296e6a423a8SJohan Hovold 		return 0;
297e6a423a8SJohan Hovold 
298e6a423a8SJohan Hovold 	type = priv->type;
299e6a423a8SJohan Hovold 
3000f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3010f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3020f95903eSJohan Hovold 
3032b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3042b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3052b0ba96cSSylvain Rochet 
30679e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
30720d8435aSBen Dooks }
30820d8435aSBen Dooks 
30977501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
31077501a79SPhilipp Zabel {
3113c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3123c1bcc86SAndrew Lunn 
31377501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
31477501a79SPhilipp Zabel 
31577501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
31677501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
31777501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
3183c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
3193c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
3203c1bcc86SAndrew Lunn 
3213c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
3223c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3233c1bcc86SAndrew Lunn 				 phydev->supported);
3243c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
3253c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3263c1bcc86SAndrew Lunn 				 phydev->advertising);
32777501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
32877501a79SPhilipp Zabel 	}
32977501a79SPhilipp Zabel 
33077501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
33177501a79SPhilipp Zabel }
33277501a79SPhilipp Zabel 
33377501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
33477501a79SPhilipp Zabel {
33577501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
33677501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
33777501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
33877501a79SPhilipp Zabel 		return 0;
33977501a79SPhilipp Zabel 	}
34077501a79SPhilipp Zabel 
34177501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
34277501a79SPhilipp Zabel }
34377501a79SPhilipp Zabel 
344*8b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
345*8b95599cSMarek Vasut 					    const u32 ksz_phy_id)
346*8b95599cSMarek Vasut {
347*8b95599cSMarek Vasut 	int ret;
348*8b95599cSMarek Vasut 
349*8b95599cSMarek Vasut 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) != ksz_phy_id)
350*8b95599cSMarek Vasut 		return 0;
351*8b95599cSMarek Vasut 
352*8b95599cSMarek Vasut 	ret = phy_read(phydev, MII_BMSR);
353*8b95599cSMarek Vasut 	if (ret < 0)
354*8b95599cSMarek Vasut 		return ret;
355*8b95599cSMarek Vasut 
356*8b95599cSMarek Vasut 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
357*8b95599cSMarek Vasut 	 * exact PHY ID. However, they can be told apart by the extended
358*8b95599cSMarek Vasut 	 * capability registers presence. The KSZ8051 PHY has them while
359*8b95599cSMarek Vasut 	 * the switch does not.
360*8b95599cSMarek Vasut 	 */
361*8b95599cSMarek Vasut 	ret &= BMSR_ERCAP;
362*8b95599cSMarek Vasut 	if (ksz_phy_id == PHY_ID_KSZ8051)
363*8b95599cSMarek Vasut 		return ret;
364*8b95599cSMarek Vasut 	else
365*8b95599cSMarek Vasut 		return !ret;
366*8b95599cSMarek Vasut }
367*8b95599cSMarek Vasut 
368*8b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev)
369*8b95599cSMarek Vasut {
370*8b95599cSMarek Vasut 	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8051);
371*8b95599cSMarek Vasut }
372*8b95599cSMarek Vasut 
3737a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
3747a1d8390SAntoine Tenart {
3757a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
3767a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
3777a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
3787a1d8390SAntoine Tenart 	 * manually writing a 0.
3797a1d8390SAntoine Tenart 	 */
3807a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
3817a1d8390SAntoine Tenart 
3827a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
3837a1d8390SAntoine Tenart }
3847a1d8390SAntoine Tenart 
385232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
386232ba3a5SRajasingh Thavamani {
387232ba3a5SRajasingh Thavamani 	int ret;
388232ba3a5SRajasingh Thavamani 
389232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
390232ba3a5SRajasingh Thavamani 	if (ret)
391232ba3a5SRajasingh Thavamani 		return ret;
392232ba3a5SRajasingh Thavamani 
393232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
394232ba3a5SRajasingh Thavamani }
395232ba3a5SRajasingh Thavamani 
396*8b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev)
397*8b95599cSMarek Vasut {
398*8b95599cSMarek Vasut 	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8795);
399*8b95599cSMarek Vasut }
400*8b95599cSMarek Vasut 
401954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
4023c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4033c9a9f7fSJaeden Amero 				       u16 reg,
4043c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
4053c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
406954c3967SSean Cross {
407954c3967SSean Cross 	int val1 = -1;
408954c3967SSean Cross 	int val2 = -2;
409954c3967SSean Cross 	int val3 = -3;
410954c3967SSean Cross 	int val4 = -4;
411954c3967SSean Cross 	int newval;
412954c3967SSean Cross 	int matches = 0;
413954c3967SSean Cross 
414954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
415954c3967SSean Cross 		matches++;
416954c3967SSean Cross 
417954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
418954c3967SSean Cross 		matches++;
419954c3967SSean Cross 
420954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
421954c3967SSean Cross 		matches++;
422954c3967SSean Cross 
423954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
424954c3967SSean Cross 		matches++;
425954c3967SSean Cross 
426954c3967SSean Cross 	if (!matches)
427954c3967SSean Cross 		return 0;
428954c3967SSean Cross 
429954c3967SSean Cross 	if (matches < 4)
430954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
431954c3967SSean Cross 	else
432954c3967SSean Cross 		newval = 0;
433954c3967SSean Cross 
434954c3967SSean Cross 	if (val1 != -1)
435954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
436954c3967SSean Cross 
4376a119745SHubert Chaumette 	if (val2 != -2)
438954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
439954c3967SSean Cross 
4406a119745SHubert Chaumette 	if (val3 != -3)
441954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
442954c3967SSean Cross 
4436a119745SHubert Chaumette 	if (val4 != -4)
444954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
445954c3967SSean Cross 
446954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
447954c3967SSean Cross }
448954c3967SSean Cross 
449954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
450954c3967SSean Cross {
451e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
4523c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
453651df218SAndrew Lunn 	const struct device *dev_walker;
454954c3967SSean Cross 
455651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
456651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
457651df218SAndrew Lunn 	 * find a device with an OF node.
458651df218SAndrew Lunn 	 */
459e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
460651df218SAndrew Lunn 	do {
461651df218SAndrew Lunn 		of_node = dev_walker->of_node;
462651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
463651df218SAndrew Lunn 
464651df218SAndrew Lunn 	} while (!of_node && dev_walker);
465954c3967SSean Cross 
466954c3967SSean Cross 	if (of_node) {
467954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
468954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
469954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
470954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
471954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
472954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
473954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
474954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
475954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
476954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
477954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
478954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
479954c3967SSean Cross 	}
480954c3967SSean Cross 	return 0;
481954c3967SSean Cross }
482954c3967SSean Cross 
4836e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4846e4b8273SHubert Chaumette 
4856e4b8273SHubert Chaumette /* Extended registers */
4866270e1aeSJaeden Amero /* MMD Address 0x0 */
4876270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4886270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4896270e1aeSJaeden Amero 
490ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4916e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4926e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4936e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4946e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4956e4b8273SHubert Chaumette 
496af70c1f9SMike Looijmans /* MMD Address 0x1C */
497af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
498af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
499af70c1f9SMike Looijmans 
5006e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
5013c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
5026e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
5033c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
5046e4b8273SHubert Chaumette {
5056e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
5066e4b8273SHubert Chaumette 	int matches = 0;
5076e4b8273SHubert Chaumette 	u16 mask;
5086e4b8273SHubert Chaumette 	u16 maxval;
5096e4b8273SHubert Chaumette 	u16 newval;
5106e4b8273SHubert Chaumette 	int i;
5116e4b8273SHubert Chaumette 
5126e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
5136e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
5146e4b8273SHubert Chaumette 			matches++;
5156e4b8273SHubert Chaumette 
5166e4b8273SHubert Chaumette 	if (!matches)
5176e4b8273SHubert Chaumette 		return 0;
5186e4b8273SHubert Chaumette 
5196e4b8273SHubert Chaumette 	if (matches < numfields)
5209b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
5216e4b8273SHubert Chaumette 	else
5226e4b8273SHubert Chaumette 		newval = 0;
5236e4b8273SHubert Chaumette 
5246e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
5256e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
5266e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
5276e4b8273SHubert Chaumette 			mask = 0xffff;
5286e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
5296e4b8273SHubert Chaumette 			newval = (newval & mask) |
5306e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
5316e4b8273SHubert Chaumette 					<< (field_sz * i));
5326e4b8273SHubert Chaumette 		}
5336e4b8273SHubert Chaumette 
5349b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
5356e4b8273SHubert Chaumette }
5366e4b8273SHubert Chaumette 
537a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
5386270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
5396270e1aeSJaeden Amero {
5406270e1aeSJaeden Amero 	int result;
5416270e1aeSJaeden Amero 
5429b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
5439b420effSHeiner Kallweit 			       0x0006);
544a0da456bSMax Uvarov 	if (result)
545a0da456bSMax Uvarov 		return result;
546a0da456bSMax Uvarov 
5479b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
5489b420effSHeiner Kallweit 			       0x1A80);
5496270e1aeSJaeden Amero 	if (result)
5506270e1aeSJaeden Amero 		return result;
5516270e1aeSJaeden Amero 
5526270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5536270e1aeSJaeden Amero }
5546270e1aeSJaeden Amero 
555af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
556af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
557af70c1f9SMike Looijmans {
558af70c1f9SMike Looijmans 	int reg;
559af70c1f9SMike Looijmans 
5609b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
561af70c1f9SMike Looijmans 	if (reg < 0)
562af70c1f9SMike Looijmans 		return reg;
5639b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
564af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
565af70c1f9SMike Looijmans }
566af70c1f9SMike Looijmans 
5676e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5686e4b8273SHubert Chaumette {
569e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5703c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5713c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5723c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5736e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5746e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5756e4b8273SHubert Chaumette 	};
5763c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5776e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5786e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5796e4b8273SHubert Chaumette 	};
5803c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
581b4c19f71SRoosen Henri 	const struct device *dev_walker;
582af70c1f9SMike Looijmans 	int result;
583af70c1f9SMike Looijmans 
584af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
585af70c1f9SMike Looijmans 	if (result < 0)
586af70c1f9SMike Looijmans 		return result;
5876e4b8273SHubert Chaumette 
588b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
589b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
590b4c19f71SRoosen Henri 	 * find a device with an OF node.
591b4c19f71SRoosen Henri 	 */
5929d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
593b4c19f71SRoosen Henri 	do {
594b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
595b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
596b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5976e4b8273SHubert Chaumette 
5986e4b8273SHubert Chaumette 	if (of_node) {
5996e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6006e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
6016e4b8273SHubert Chaumette 				clk_skews, 2);
6026e4b8273SHubert Chaumette 
6036e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6046e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
6056e4b8273SHubert Chaumette 				control_skews, 2);
6066e4b8273SHubert Chaumette 
6076e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6086e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
6096e4b8273SHubert Chaumette 				rx_data_skews, 4);
6106e4b8273SHubert Chaumette 
6116e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6126e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
6136e4b8273SHubert Chaumette 				tx_data_skews, 4);
614e1b505a6SMarkus Niebel 
615e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
616e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
617e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
618e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
619e1b505a6SMarkus Niebel 		 *
620e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
621e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
622e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
623e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
624e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
625e1b505a6SMarkus Niebel 		 *
626e1b505a6SMarkus Niebel 		 * Workaround:
627e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
628e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
629e1b505a6SMarkus Niebel 		 */
630e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
631e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
632e1b505a6SMarkus Niebel 			if (result < 0)
633e1b505a6SMarkus Niebel 				goto err_force_master;
634e1b505a6SMarkus Niebel 
635e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
636e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
637e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
638e1b505a6SMarkus Niebel 			if (result < 0)
639e1b505a6SMarkus Niebel 				goto err_force_master;
640e1b505a6SMarkus Niebel 		}
6416e4b8273SHubert Chaumette 	}
6426270e1aeSJaeden Amero 
6436270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
644e1b505a6SMarkus Niebel 
645e1b505a6SMarkus Niebel err_force_master:
646e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
647e1b505a6SMarkus Niebel 	return result;
6486e4b8273SHubert Chaumette }
6496e4b8273SHubert Chaumette 
650bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
651bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
652bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
653bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
654bff5b4b3SYuiko Oshino 
655bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
656bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
657bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
658bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
659bff5b4b3SYuiko Oshino {
660bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
661bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
662bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
663bff5b4b3SYuiko Oshino 	int matches = 0;
664bff5b4b3SYuiko Oshino 	u16 maxval;
665bff5b4b3SYuiko Oshino 	u16 newval;
666bff5b4b3SYuiko Oshino 	u16 mask;
667bff5b4b3SYuiko Oshino 	int i;
668bff5b4b3SYuiko Oshino 
669bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
670bff5b4b3SYuiko Oshino 	if (field_sz == 5)
671bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
672bff5b4b3SYuiko Oshino 	else
673bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
674bff5b4b3SYuiko Oshino 
675bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
676bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
677bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
678bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
679bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
680bff5b4b3SYuiko Oshino 				skewval = skewmax;
681bff5b4b3SYuiko Oshino 
682bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
683bff5b4b3SYuiko Oshino 			matches++;
684bff5b4b3SYuiko Oshino 		}
685bff5b4b3SYuiko Oshino 
686bff5b4b3SYuiko Oshino 	if (!matches)
687bff5b4b3SYuiko Oshino 		return 0;
688bff5b4b3SYuiko Oshino 
689bff5b4b3SYuiko Oshino 	if (matches < numfields)
6909b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
691bff5b4b3SYuiko Oshino 	else
692bff5b4b3SYuiko Oshino 		newval = 0;
693bff5b4b3SYuiko Oshino 
694bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
695bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
696bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
697bff5b4b3SYuiko Oshino 			mask = 0xffff;
698bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
699bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
700bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
701bff5b4b3SYuiko Oshino 					<< (field_sz * i));
702bff5b4b3SYuiko Oshino 		}
703bff5b4b3SYuiko Oshino 
7049b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
705bff5b4b3SYuiko Oshino }
706bff5b4b3SYuiko Oshino 
707bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
708bff5b4b3SYuiko Oshino {
709bff5b4b3SYuiko Oshino 	const struct device *dev = &phydev->mdio.dev;
710bff5b4b3SYuiko Oshino 	struct device_node *of_node = dev->of_node;
711bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
712bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
713bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
714bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
715bff5b4b3SYuiko Oshino 	};
716bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
717bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
718bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
719bff5b4b3SYuiko Oshino 	};
720bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
721bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
722bff5b4b3SYuiko Oshino 	int ret;
723bff5b4b3SYuiko Oshino 
724bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
725bff5b4b3SYuiko Oshino 	do {
726bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
727bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
728bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
729bff5b4b3SYuiko Oshino 
730bff5b4b3SYuiko Oshino 	if (!of_node)
731bff5b4b3SYuiko Oshino 		return 0;
732bff5b4b3SYuiko Oshino 
733bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
734bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
735bff5b4b3SYuiko Oshino 					  clk_skews, 2);
736bff5b4b3SYuiko Oshino 	if (ret < 0)
737bff5b4b3SYuiko Oshino 		return ret;
738bff5b4b3SYuiko Oshino 
739bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
740bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
741bff5b4b3SYuiko Oshino 					  control_skews, 2);
742bff5b4b3SYuiko Oshino 	if (ret < 0)
743bff5b4b3SYuiko Oshino 		return ret;
744bff5b4b3SYuiko Oshino 
745bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
746bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
747bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
748bff5b4b3SYuiko Oshino 	if (ret < 0)
749bff5b4b3SYuiko Oshino 		return ret;
750bff5b4b3SYuiko Oshino 
751bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
752bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
753bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
754bff5b4b3SYuiko Oshino 	if (ret < 0)
755bff5b4b3SYuiko Oshino 		return ret;
756bff5b4b3SYuiko Oshino 
757bff5b4b3SYuiko Oshino 	return 0;
758bff5b4b3SYuiko Oshino }
759bff5b4b3SYuiko Oshino 
76093272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
76100aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
76200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
76332d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
76493272e07SJean-Christophe PLAGNIOL-VILLARD {
76593272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
76693272e07SJean-Christophe PLAGNIOL-VILLARD 
76793272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
76893272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
76993272e07SJean-Christophe PLAGNIOL-VILLARD 
77093272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
77193272e07SJean-Christophe PLAGNIOL-VILLARD 
77293272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
77393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
77493272e07SJean-Christophe PLAGNIOL-VILLARD 	else
77593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
77693272e07SJean-Christophe PLAGNIOL-VILLARD 
77793272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
77893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
77993272e07SJean-Christophe PLAGNIOL-VILLARD 	else
78093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
78193272e07SJean-Christophe PLAGNIOL-VILLARD 
78293272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
78393272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
78493272e07SJean-Christophe PLAGNIOL-VILLARD 
78593272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
78693272e07SJean-Christophe PLAGNIOL-VILLARD }
78793272e07SJean-Christophe PLAGNIOL-VILLARD 
7883aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
7893aed3e2aSAntoine Tenart {
7903aed3e2aSAntoine Tenart 	int ret;
7913aed3e2aSAntoine Tenart 
7923aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
7933aed3e2aSAntoine Tenart 	if (ret < 0)
7943aed3e2aSAntoine Tenart 		return ret;
7953aed3e2aSAntoine Tenart 
7963aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
7973aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
7983aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
7993aed3e2aSAntoine Tenart 	 *
800407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
801407d8098SHans Andersson 	 *
8023aed3e2aSAntoine Tenart 	 * Workaround:
8033aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
8043aed3e2aSAntoine Tenart 	 */
8053aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
8063aed3e2aSAntoine Tenart 
8073aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
8083aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
8093aed3e2aSAntoine Tenart 	 */
8103aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
8113aed3e2aSAntoine Tenart 
8123aed3e2aSAntoine Tenart 	return 0;
8133aed3e2aSAntoine Tenart }
8143aed3e2aSAntoine Tenart 
815d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
816d2fd719bSNathan Sullivan {
817d2fd719bSNathan Sullivan 	int err;
818d2fd719bSNathan Sullivan 	int regval;
819d2fd719bSNathan Sullivan 
820d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
821d2fd719bSNathan Sullivan 	if (err)
822d2fd719bSNathan Sullivan 		return err;
823d2fd719bSNathan Sullivan 
824d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
825d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
826d2fd719bSNathan Sullivan 	 */
827d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
828d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
829d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
830d2fd719bSNathan Sullivan 		phydev->link = 0;
831b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
832b866203dSZach Brown 			phydev->drv->config_intr(phydev);
833c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
834d2fd719bSNathan Sullivan 	}
835d2fd719bSNathan Sullivan 
836d2fd719bSNathan Sullivan 	return 0;
837d2fd719bSNathan Sullivan }
838d2fd719bSNathan Sullivan 
83993272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
84093272e07SJean-Christophe PLAGNIOL-VILLARD {
84193272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
84293272e07SJean-Christophe PLAGNIOL-VILLARD }
84393272e07SJean-Christophe PLAGNIOL-VILLARD 
8442b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
8452b2427d0SAndrew Lunn {
8462b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
8472b2427d0SAndrew Lunn }
8482b2427d0SAndrew Lunn 
8492b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
8502b2427d0SAndrew Lunn {
8512b2427d0SAndrew Lunn 	int i;
8522b2427d0SAndrew Lunn 
8532b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
85455f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
8552b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
8562b2427d0SAndrew Lunn 	}
8572b2427d0SAndrew Lunn }
8582b2427d0SAndrew Lunn 
8592b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
8602b2427d0SAndrew Lunn {
8612b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
8622b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
863321b4d4bSAndrew Lunn 	int val;
864321b4d4bSAndrew Lunn 	u64 ret;
8652b2427d0SAndrew Lunn 
8662b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
8672b2427d0SAndrew Lunn 	if (val < 0) {
8686c3442f5SJisheng Zhang 		ret = U64_MAX;
8692b2427d0SAndrew Lunn 	} else {
8702b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
8712b2427d0SAndrew Lunn 		priv->stats[i] += val;
872321b4d4bSAndrew Lunn 		ret = priv->stats[i];
8732b2427d0SAndrew Lunn 	}
8742b2427d0SAndrew Lunn 
875321b4d4bSAndrew Lunn 	return ret;
8762b2427d0SAndrew Lunn }
8772b2427d0SAndrew Lunn 
8782b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
8792b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
8802b2427d0SAndrew Lunn {
8812b2427d0SAndrew Lunn 	int i;
8822b2427d0SAndrew Lunn 
8832b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
8842b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
8852b2427d0SAndrew Lunn }
8862b2427d0SAndrew Lunn 
887836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
888836384d2SWenyou Yang {
889836384d2SWenyou Yang 	/* Disable PHY Interrupts */
890836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
891836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
892836384d2SWenyou Yang 		if (phydev->drv->config_intr)
893836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
894836384d2SWenyou Yang 	}
895836384d2SWenyou Yang 
896836384d2SWenyou Yang 	return genphy_suspend(phydev);
897836384d2SWenyou Yang }
898836384d2SWenyou Yang 
899f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
900f5aba91dSAlexandre Belloni {
90179e498a9SLeonard Crestez 	int ret;
90279e498a9SLeonard Crestez 
903836384d2SWenyou Yang 	genphy_resume(phydev);
904f5aba91dSAlexandre Belloni 
90579e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
90679e498a9SLeonard Crestez 	if (ret)
90779e498a9SLeonard Crestez 		return ret;
90879e498a9SLeonard Crestez 
909836384d2SWenyou Yang 	/* Enable PHY Interrupts */
910836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
911836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
912836384d2SWenyou Yang 		if (phydev->drv->config_intr)
913836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
914836384d2SWenyou Yang 	}
915f5aba91dSAlexandre Belloni 
916f5aba91dSAlexandre Belloni 	return 0;
917f5aba91dSAlexandre Belloni }
918f5aba91dSAlexandre Belloni 
919e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
920e6a423a8SJohan Hovold {
921e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
922e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
923e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
92463f44b2bSJohan Hovold 	struct clk *clk;
925e7a792e9SJohan Hovold 	int ret;
926e6a423a8SJohan Hovold 
927e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
928e6a423a8SJohan Hovold 	if (!priv)
929e6a423a8SJohan Hovold 		return -ENOMEM;
930e6a423a8SJohan Hovold 
931e6a423a8SJohan Hovold 	phydev->priv = priv;
932e6a423a8SJohan Hovold 
933e6a423a8SJohan Hovold 	priv->type = type;
934e6a423a8SJohan Hovold 
935e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
936e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
937e7a792e9SJohan Hovold 				&priv->led_mode);
938e7a792e9SJohan Hovold 		if (ret)
939e7a792e9SJohan Hovold 			priv->led_mode = -1;
940e7a792e9SJohan Hovold 
941e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
94272ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
943e7a792e9SJohan Hovold 				   priv->led_mode);
944e7a792e9SJohan Hovold 			priv->led_mode = -1;
945e7a792e9SJohan Hovold 		}
946e7a792e9SJohan Hovold 	} else {
947e7a792e9SJohan Hovold 		priv->led_mode = -1;
948e7a792e9SJohan Hovold 	}
949e7a792e9SJohan Hovold 
950e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
951bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
952bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
9531fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
95486dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
9551fadee0cSSascha Hauer 
95663f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
95786dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
95886dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
95963f44b2bSJohan Hovold 
9601fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
96186dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
9621fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
96386dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
9641fadee0cSSascha Hauer 		} else {
96572ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
96672ba48beSAndrew Lunn 				   rate);
9671fadee0cSSascha Hauer 			return -EINVAL;
9681fadee0cSSascha Hauer 		}
9691fadee0cSSascha Hauer 	}
9701fadee0cSSascha Hauer 
97163f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
97263f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
97363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
97463f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
97563f44b2bSJohan Hovold 	}
97663f44b2bSJohan Hovold 
97763f44b2bSJohan Hovold 	return 0;
9781fadee0cSSascha Hauer }
9791fadee0cSSascha Hauer 
980d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
981d5bf9071SChristian Hohnstaedt {
98251f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
983f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
98451f932c4SChoi, David 	.name		= "Micrel KS8737",
985dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
986c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
987d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
98851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
989c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9901a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9911a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
992d5bf9071SChristian Hohnstaedt }, {
993212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
994212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
9957ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
996dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
997e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
99863f44b2bSJohan Hovold 	.probe		= kszphy_probe,
999d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
1000212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
1001212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
10022b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10032b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10042b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10051a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10061a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1007212ea99aSMarek Vasut }, {
1008b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
1009b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
1010b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
1011dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1012e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
101363f44b2bSJohan Hovold 	.probe		= kszphy_probe,
1014d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
1015b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
1016b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
10172b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10182b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10192b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10201a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10211a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1022b818d1a7SHector Palacios }, {
1023510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
1024f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1025510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
1026dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1027e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1028e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
102977501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
103077501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
103151f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
103251f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10332b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10342b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10352b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10361a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10371a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1038d5bf9071SChristian Hohnstaedt }, {
10394bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
1040f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10414bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
1042dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1043e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1044e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1045e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
10464bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
10474bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
10482b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10492b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10502b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10514bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
10524bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
10534bd7b512SSergei Shtylyov }, {
1054510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
1055dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1056e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
1057e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
105863f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
105951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
106051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10612b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10622b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10632b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
1064*8b95599cSMarek Vasut 	.match_phy_device = ksz8051_match_phy_device,
10651a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10661a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1067d5bf9071SChristian Hohnstaedt }, {
1068510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
1069510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
1070ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
1071dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1072e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1073e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1074e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
107551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
107651f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10772b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10782b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10792b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10801a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10811a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1082d5bf9071SChristian Hohnstaedt }, {
10837ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
10847ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
1085f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1086dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1087e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
1088e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
10897a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
10907ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
10917ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
10922b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10932b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10942b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
1095836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
1096f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
10977ab59dc1SDavid J. Choi }, {
10987ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
10997ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
1100f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1101dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1102232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
11037ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
11047ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
11051a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11061a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11077ab59dc1SDavid J. Choi }, {
1108d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
110948d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
1110d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
1111dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1112c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1113bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
1114407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
1115954c3967SSean Cross 	.config_init	= ksz9021_config_init,
111651f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1117c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
11182b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11192b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11202b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11211a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11221a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1123c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
1124c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
112593272e07SJean-Christophe PLAGNIOL-VILLARD }, {
11267ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
1127f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11287ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
1129c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1130bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
11313aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
11326e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
11331d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
1134d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
11357ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
1136c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
11372b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11382b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11392b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11401a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
1141f64f1482SXander Huff 	.resume		= kszphy_resume,
11427ab59dc1SDavid J. Choi }, {
1143bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
1144bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1145bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
1146dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1147bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
1148bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
1149bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
1150bff5b4b3SYuiko Oshino 	.read_status	= ksz9031_read_status,
1151bff5b4b3SYuiko Oshino 	.ack_interrupt	= kszphy_ack_interrupt,
1152bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
1153bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
1154bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
1155bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
1156bff5b4b3SYuiko Oshino 	.suspend	= genphy_suspend,
1157bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
1158bff5b4b3SYuiko Oshino }, {
115993272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
1160f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
116193272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
1162dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
116393272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
116493272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
116593272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
11661a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11671a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11687ab59dc1SDavid J. Choi }, {
11697ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
1170f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11717ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
1172dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
11737ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
11741a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11751a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11769d162ed6SSean Nyekjaer }, {
11779d162ed6SSean Nyekjaer 	.name		= "Micrel KSZ8795",
1178dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
11799d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
11809d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
11819d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
1182*8b95599cSMarek Vasut 	.match_phy_device = ksz8795_match_phy_device,
11839d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
11849d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1185fc3973a1SWoojung Huh }, {
1186fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1187fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1188fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1189dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1190fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1191fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1192fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1193d5bf9071SChristian Hohnstaedt } };
1194d0507009SDavid J. Choi 
119550fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1196d0507009SDavid J. Choi 
1197d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1198d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1199d0507009SDavid J. Choi MODULE_LICENSE("GPL");
120052a60ed2SDavid S. Miller 
1201cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
120248d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1203f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1204bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
1205ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1206f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1207212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1208b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1209f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1210f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1211f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1212f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1213f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1214f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
121552a60ed2SDavid S. Miller 	{ }
121652a60ed2SDavid S. Miller };
121752a60ed2SDavid S. Miller 
121852a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1219