1d0507009SDavid J. Choi /* 2d0507009SDavid J. Choi * drivers/net/phy/micrel.c 3d0507009SDavid J. Choi * 4d0507009SDavid J. Choi * Driver for Micrel PHYs 5d0507009SDavid J. Choi * 6d0507009SDavid J. Choi * Author: David J. Choi 7d0507009SDavid J. Choi * 87ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 9d0507009SDavid J. Choi * 10d0507009SDavid J. Choi * This program is free software; you can redistribute it and/or modify it 11d0507009SDavid J. Choi * under the terms of the GNU General Public License as published by the 12d0507009SDavid J. Choi * Free Software Foundation; either version 2 of the License, or (at your 13d0507009SDavid J. Choi * option) any later version. 14d0507009SDavid J. Choi * 157ab59dc1SDavid J. Choi * Support : Micrel Phys: 167ab59dc1SDavid J. Choi * Giga phys: ksz9021, ksz9031 177ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 187ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 197ab59dc1SDavid J. Choi * ksz8081, ksz8091, 207ab59dc1SDavid J. Choi * ksz8061, 217ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 22d0507009SDavid J. Choi */ 23d0507009SDavid J. Choi 24d0507009SDavid J. Choi #include <linux/kernel.h> 25d0507009SDavid J. Choi #include <linux/module.h> 26d0507009SDavid J. Choi #include <linux/phy.h> 27d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 28954c3967SSean Cross #include <linux/of.h> 291fadee0cSSascha Hauer #include <linux/clk.h> 30d0507009SDavid J. Choi 31212ea99aSMarek Vasut /* Operation Mode Strap Override */ 32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 3300aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 36212ea99aSMarek Vasut 3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 3851f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 3900aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4000aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4100aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4200aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 4300aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 4400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 4500aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 4600aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 4751f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 4851f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 4951f932c4SChoi, David 5051f932c4SChoi, David /* general PHY control reg in vendor specific block. */ 5151f932c4SChoi, David #define MII_KSZPHY_CTRL 0x1F 5251f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 5300aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 5400aee095SJohan Hovold #define KSZ9021_CTRL_INT_ACTIVE_HIGH BIT(14) 5500aee095SJohan Hovold #define KS8737_CTRL_INT_ACTIVE_HIGH BIT(14) 5600aee095SJohan Hovold #define KSZ8051_RMII_50MHZ_CLK BIT(7) 5751f932c4SChoi, David 58954c3967SSean Cross /* Write/read to/from extended registers */ 59954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 60954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 61954c3967SSean Cross 62954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 63954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 64954c3967SSean Cross 65954c3967SSean Cross /* Extended registers */ 66954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 67954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 68954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 69954c3967SSean Cross 70954c3967SSean Cross #define PS_TO_REG 200 71954c3967SSean Cross 72b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev) 73b6bb4dfcSHector Palacios { 74b6bb4dfcSHector Palacios int regval; 75b6bb4dfcSHector Palacios 761fadee0cSSascha Hauer if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) { 77b6bb4dfcSHector Palacios regval = phy_read(phydev, MII_KSZPHY_CTRL); 781fadee0cSSascha Hauer if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) 79b6bb4dfcSHector Palacios regval |= KSZ8051_RMII_50MHZ_CLK; 801fadee0cSSascha Hauer else 811fadee0cSSascha Hauer regval &= ~KSZ8051_RMII_50MHZ_CLK; 82b6bb4dfcSHector Palacios return phy_write(phydev, MII_KSZPHY_CTRL, regval); 83b6bb4dfcSHector Palacios } 84b6bb4dfcSHector Palacios return 0; 85b6bb4dfcSHector Palacios } 86b6bb4dfcSHector Palacios 87954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 88954c3967SSean Cross u32 regnum, u16 val) 89954c3967SSean Cross { 90954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 91954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 92954c3967SSean Cross } 93954c3967SSean Cross 94954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 95954c3967SSean Cross u32 regnum) 96954c3967SSean Cross { 97954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 98954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 99954c3967SSean Cross } 100954c3967SSean Cross 10151f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 10251f932c4SChoi, David { 10351f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 10451f932c4SChoi, David int rc; 10551f932c4SChoi, David 10651f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 10751f932c4SChoi, David 10851f932c4SChoi, David return (rc < 0) ? rc : 0; 10951f932c4SChoi, David } 11051f932c4SChoi, David 11151f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev) 11251f932c4SChoi, David { 11351f932c4SChoi, David int temp; 11451f932c4SChoi, David temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ? 11551f932c4SChoi, David KSZPHY_INTCS_ALL : 0; 11651f932c4SChoi, David return phy_write(phydev, MII_KSZPHY_INTCS, temp); 11751f932c4SChoi, David } 11851f932c4SChoi, David 11951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 12051f932c4SChoi, David { 12151f932c4SChoi, David int temp, rc; 12251f932c4SChoi, David 12351f932c4SChoi, David /* set the interrupt pin active low */ 12451f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1255bb8fc0dSJohan Hovold if (temp < 0) 1265bb8fc0dSJohan Hovold return temp; 12751f932c4SChoi, David temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH; 12851f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 12951f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 13051f932c4SChoi, David return rc < 0 ? rc : 0; 13151f932c4SChoi, David } 13251f932c4SChoi, David 13351f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev) 13451f932c4SChoi, David { 13551f932c4SChoi, David int temp, rc; 13651f932c4SChoi, David 13751f932c4SChoi, David /* set the interrupt pin active low */ 13851f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1395bb8fc0dSJohan Hovold if (temp < 0) 1405bb8fc0dSJohan Hovold return temp; 14151f932c4SChoi, David temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH; 14251f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 14351f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 14451f932c4SChoi, David return rc < 0 ? rc : 0; 14551f932c4SChoi, David } 14651f932c4SChoi, David 14751f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev) 14851f932c4SChoi, David { 14951f932c4SChoi, David int temp, rc; 15051f932c4SChoi, David 15151f932c4SChoi, David /* set the interrupt pin active low */ 15251f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1535bb8fc0dSJohan Hovold if (temp < 0) 1545bb8fc0dSJohan Hovold return temp; 15551f932c4SChoi, David temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH; 15651f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 15751f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 15851f932c4SChoi, David return rc < 0 ? rc : 0; 15951f932c4SChoi, David } 160d0507009SDavid J. Choi 16120d8435aSBen Dooks static int kszphy_setup_led(struct phy_device *phydev, 16220d8435aSBen Dooks unsigned int reg, unsigned int shift) 16320d8435aSBen Dooks { 16420d8435aSBen Dooks 16520d8435aSBen Dooks struct device *dev = &phydev->dev; 16620d8435aSBen Dooks struct device_node *of_node = dev->of_node; 16720d8435aSBen Dooks int rc, temp; 16820d8435aSBen Dooks u32 val; 16920d8435aSBen Dooks 17020d8435aSBen Dooks if (!of_node && dev->parent->of_node) 17120d8435aSBen Dooks of_node = dev->parent->of_node; 17220d8435aSBen Dooks 17320d8435aSBen Dooks if (of_property_read_u32(of_node, "micrel,led-mode", &val)) 17420d8435aSBen Dooks return 0; 17520d8435aSBen Dooks 176*8620546cSJohan Hovold if (val > 3) { 177*8620546cSJohan Hovold dev_err(&phydev->dev, "invalid led mode: 0x%02x\n", val); 178*8620546cSJohan Hovold return -EINVAL; 179*8620546cSJohan Hovold } 180*8620546cSJohan Hovold 18120d8435aSBen Dooks temp = phy_read(phydev, reg); 18220d8435aSBen Dooks if (temp < 0) 18320d8435aSBen Dooks return temp; 18420d8435aSBen Dooks 18528bdc499SSergei Shtylyov temp &= ~(3 << shift); 18620d8435aSBen Dooks temp |= val << shift; 18720d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 18820d8435aSBen Dooks 18920d8435aSBen Dooks return rc < 0 ? rc : 0; 19020d8435aSBen Dooks } 19120d8435aSBen Dooks 192bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 193bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 194bde15129SJohan Hovold */ 195bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 196bde15129SJohan Hovold { 197bde15129SJohan Hovold int ret; 198bde15129SJohan Hovold 199bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 200bde15129SJohan Hovold if (ret < 0) 201bde15129SJohan Hovold goto out; 202bde15129SJohan Hovold 203bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 204bde15129SJohan Hovold out: 205bde15129SJohan Hovold if (ret) 206bde15129SJohan Hovold dev_err(&phydev->dev, "failed to disable broadcast address\n"); 207bde15129SJohan Hovold 208bde15129SJohan Hovold return ret; 209bde15129SJohan Hovold } 210bde15129SJohan Hovold 211d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 212d0507009SDavid J. Choi { 213d0507009SDavid J. Choi return 0; 214d0507009SDavid J. Choi } 215d0507009SDavid J. Choi 21620d8435aSBen Dooks static int kszphy_config_init_led8041(struct phy_device *phydev) 21720d8435aSBen Dooks { 21820d8435aSBen Dooks /* single led control, register 0x1e bits 15..14 */ 21920d8435aSBen Dooks return kszphy_setup_led(phydev, 0x1e, 14); 22020d8435aSBen Dooks } 22120d8435aSBen Dooks 222212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev) 223212ea99aSMarek Vasut { 22420d8435aSBen Dooks int rc; 22520d8435aSBen Dooks 22620d8435aSBen Dooks rc = kszphy_setup_led(phydev, 0x1f, 4); 22720d8435aSBen Dooks if (rc) 22820d8435aSBen Dooks dev_err(&phydev->dev, "failed to set led mode\n"); 22920d8435aSBen Dooks 230b6bb4dfcSHector Palacios rc = ksz_config_flags(phydev); 231b838b4acSBruno Thomsen if (rc < 0) 232b838b4acSBruno Thomsen return rc; 233bde15129SJohan Hovold 234bde15129SJohan Hovold rc = kszphy_broadcast_disable(phydev); 235bde15129SJohan Hovold 236b6bb4dfcSHector Palacios return rc < 0 ? rc : 0; 237212ea99aSMarek Vasut } 238212ea99aSMarek Vasut 239d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev) 240d606ef3fSBaruch Siach { 241b6bb4dfcSHector Palacios int rc; 242d606ef3fSBaruch Siach 24320d8435aSBen Dooks rc = kszphy_setup_led(phydev, 0x1f, 4); 24420d8435aSBen Dooks if (rc) 24520d8435aSBen Dooks dev_err(&phydev->dev, "failed to set led mode\n"); 24620d8435aSBen Dooks 247b6bb4dfcSHector Palacios rc = ksz_config_flags(phydev); 248b6bb4dfcSHector Palacios return rc < 0 ? rc : 0; 249d606ef3fSBaruch Siach } 250d606ef3fSBaruch Siach 25157a38effSJohan Hovold static int ksz8081_config_init(struct phy_device *phydev) 25257a38effSJohan Hovold { 25357a38effSJohan Hovold kszphy_broadcast_disable(phydev); 25457a38effSJohan Hovold 25557a38effSJohan Hovold return 0; 25657a38effSJohan Hovold } 25757a38effSJohan Hovold 258954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 259954c3967SSean Cross struct device_node *of_node, u16 reg, 260954c3967SSean Cross char *field1, char *field2, 261954c3967SSean Cross char *field3, char *field4) 262954c3967SSean Cross { 263954c3967SSean Cross int val1 = -1; 264954c3967SSean Cross int val2 = -2; 265954c3967SSean Cross int val3 = -3; 266954c3967SSean Cross int val4 = -4; 267954c3967SSean Cross int newval; 268954c3967SSean Cross int matches = 0; 269954c3967SSean Cross 270954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 271954c3967SSean Cross matches++; 272954c3967SSean Cross 273954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 274954c3967SSean Cross matches++; 275954c3967SSean Cross 276954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 277954c3967SSean Cross matches++; 278954c3967SSean Cross 279954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 280954c3967SSean Cross matches++; 281954c3967SSean Cross 282954c3967SSean Cross if (!matches) 283954c3967SSean Cross return 0; 284954c3967SSean Cross 285954c3967SSean Cross if (matches < 4) 286954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 287954c3967SSean Cross else 288954c3967SSean Cross newval = 0; 289954c3967SSean Cross 290954c3967SSean Cross if (val1 != -1) 291954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 292954c3967SSean Cross 2936a119745SHubert Chaumette if (val2 != -2) 294954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 295954c3967SSean Cross 2966a119745SHubert Chaumette if (val3 != -3) 297954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 298954c3967SSean Cross 2996a119745SHubert Chaumette if (val4 != -4) 300954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 301954c3967SSean Cross 302954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 303954c3967SSean Cross } 304954c3967SSean Cross 305954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 306954c3967SSean Cross { 307954c3967SSean Cross struct device *dev = &phydev->dev; 308954c3967SSean Cross struct device_node *of_node = dev->of_node; 309954c3967SSean Cross 310954c3967SSean Cross if (!of_node && dev->parent->of_node) 311954c3967SSean Cross of_node = dev->parent->of_node; 312954c3967SSean Cross 313954c3967SSean Cross if (of_node) { 314954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 315954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 316954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 317954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 318954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 319954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 320954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 321954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 322954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 323954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 324954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 325954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 326954c3967SSean Cross } 327954c3967SSean Cross return 0; 328954c3967SSean Cross } 329954c3967SSean Cross 3306e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d 3316e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e 3326e4b8273SHubert Chaumette #define OP_DATA 1 3336e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 3346e4b8273SHubert Chaumette 3356e4b8273SHubert Chaumette /* Extended registers */ 3366e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 3376e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 3386e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 3396e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 3406e4b8273SHubert Chaumette 3416e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev, 3426e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum, u16 val) 3436e4b8273SHubert Chaumette { 3446e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3456e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3466e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3476e4b8273SHubert Chaumette return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val); 3486e4b8273SHubert Chaumette } 3496e4b8273SHubert Chaumette 3506e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev, 3516e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum) 3526e4b8273SHubert Chaumette { 3536e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3546e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3556e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3566e4b8273SHubert Chaumette return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG); 3576e4b8273SHubert Chaumette } 3586e4b8273SHubert Chaumette 3596e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 3606e4b8273SHubert Chaumette struct device_node *of_node, 3616e4b8273SHubert Chaumette u16 reg, size_t field_sz, 3626e4b8273SHubert Chaumette char *field[], u8 numfields) 3636e4b8273SHubert Chaumette { 3646e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 3656e4b8273SHubert Chaumette int matches = 0; 3666e4b8273SHubert Chaumette u16 mask; 3676e4b8273SHubert Chaumette u16 maxval; 3686e4b8273SHubert Chaumette u16 newval; 3696e4b8273SHubert Chaumette int i; 3706e4b8273SHubert Chaumette 3716e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 3726e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 3736e4b8273SHubert Chaumette matches++; 3746e4b8273SHubert Chaumette 3756e4b8273SHubert Chaumette if (!matches) 3766e4b8273SHubert Chaumette return 0; 3776e4b8273SHubert Chaumette 3786e4b8273SHubert Chaumette if (matches < numfields) 3796e4b8273SHubert Chaumette newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg); 3806e4b8273SHubert Chaumette else 3816e4b8273SHubert Chaumette newval = 0; 3826e4b8273SHubert Chaumette 3836e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 3846e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 3856e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 3866e4b8273SHubert Chaumette mask = 0xffff; 3876e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 3886e4b8273SHubert Chaumette newval = (newval & mask) | 3896e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 3906e4b8273SHubert Chaumette << (field_sz * i)); 3916e4b8273SHubert Chaumette } 3926e4b8273SHubert Chaumette 3936e4b8273SHubert Chaumette return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval); 3946e4b8273SHubert Chaumette } 3956e4b8273SHubert Chaumette 3966e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 3976e4b8273SHubert Chaumette { 3986e4b8273SHubert Chaumette struct device *dev = &phydev->dev; 3996e4b8273SHubert Chaumette struct device_node *of_node = dev->of_node; 4006e4b8273SHubert Chaumette char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 4016e4b8273SHubert Chaumette char *rx_data_skews[4] = { 4026e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 4036e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 4046e4b8273SHubert Chaumette }; 4056e4b8273SHubert Chaumette char *tx_data_skews[4] = { 4066e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 4076e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 4086e4b8273SHubert Chaumette }; 4096e4b8273SHubert Chaumette char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 4106e4b8273SHubert Chaumette 4116e4b8273SHubert Chaumette if (!of_node && dev->parent->of_node) 4126e4b8273SHubert Chaumette of_node = dev->parent->of_node; 4136e4b8273SHubert Chaumette 4146e4b8273SHubert Chaumette if (of_node) { 4156e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4166e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 4176e4b8273SHubert Chaumette clk_skews, 2); 4186e4b8273SHubert Chaumette 4196e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4206e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 4216e4b8273SHubert Chaumette control_skews, 2); 4226e4b8273SHubert Chaumette 4236e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4246e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 4256e4b8273SHubert Chaumette rx_data_skews, 4); 4266e4b8273SHubert Chaumette 4276e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4286e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 4296e4b8273SHubert Chaumette tx_data_skews, 4); 4306e4b8273SHubert Chaumette } 4316e4b8273SHubert Chaumette return 0; 4326e4b8273SHubert Chaumette } 4336e4b8273SHubert Chaumette 43493272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 43500aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 43600aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 43732d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 43893272e07SJean-Christophe PLAGNIOL-VILLARD { 43993272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 44093272e07SJean-Christophe PLAGNIOL-VILLARD 44193272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 44293272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 44393272e07SJean-Christophe PLAGNIOL-VILLARD 44493272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 44593272e07SJean-Christophe PLAGNIOL-VILLARD 44693272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 44793272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 44893272e07SJean-Christophe PLAGNIOL-VILLARD else 44993272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 45093272e07SJean-Christophe PLAGNIOL-VILLARD 45193272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 45293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 45393272e07SJean-Christophe PLAGNIOL-VILLARD else 45493272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 45593272e07SJean-Christophe PLAGNIOL-VILLARD 45693272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 45793272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 45893272e07SJean-Christophe PLAGNIOL-VILLARD 45993272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 46093272e07SJean-Christophe PLAGNIOL-VILLARD } 46193272e07SJean-Christophe PLAGNIOL-VILLARD 46293272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 46393272e07SJean-Christophe PLAGNIOL-VILLARD { 46493272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 46593272e07SJean-Christophe PLAGNIOL-VILLARD } 46693272e07SJean-Christophe PLAGNIOL-VILLARD 46719936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the 46819936942SVince Bridgers * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE 46919936942SVince Bridgers * MMD extended PHY registers. 47019936942SVince Bridgers */ 47119936942SVince Bridgers static int 47219936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 47319936942SVince Bridgers int regnum) 47419936942SVince Bridgers { 47519936942SVince Bridgers return -1; 47619936942SVince Bridgers } 47719936942SVince Bridgers 47819936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support 47919936942SVince Bridgers * standard IEEE MMD extended PHY registers. 48019936942SVince Bridgers */ 48119936942SVince Bridgers static void 48219936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 48319936942SVince Bridgers int regnum, u32 val) 48419936942SVince Bridgers { 48519936942SVince Bridgers } 48619936942SVince Bridgers 4871fadee0cSSascha Hauer static int ksz8021_probe(struct phy_device *phydev) 4881fadee0cSSascha Hauer { 4891fadee0cSSascha Hauer struct clk *clk; 4901fadee0cSSascha Hauer 4911fadee0cSSascha Hauer clk = devm_clk_get(&phydev->dev, "rmii-ref"); 4921fadee0cSSascha Hauer if (!IS_ERR(clk)) { 4931fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 4941fadee0cSSascha Hauer 4951fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 4961fadee0cSSascha Hauer phydev->dev_flags |= MICREL_PHY_25MHZ_CLK; 4971fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 4981fadee0cSSascha Hauer phydev->dev_flags |= MICREL_PHY_50MHZ_CLK; 4991fadee0cSSascha Hauer } else { 5001fadee0cSSascha Hauer dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate); 5011fadee0cSSascha Hauer return -EINVAL; 5021fadee0cSSascha Hauer } 5031fadee0cSSascha Hauer } 5041fadee0cSSascha Hauer 5051fadee0cSSascha Hauer return 0; 5061fadee0cSSascha Hauer } 5071fadee0cSSascha Hauer 508d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 509d5bf9071SChristian Hohnstaedt { 51051f932c4SChoi, David .phy_id = PHY_ID_KS8737, 511d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 51251f932c4SChoi, David .name = "Micrel KS8737", 51351f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 51451f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 515d0507009SDavid J. Choi .config_init = kszphy_config_init, 516d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 517d0507009SDavid J. Choi .read_status = genphy_read_status, 51851f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 51951f932c4SChoi, David .config_intr = ks8737_config_intr, 5201a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5211a5465f5SPatrice Vilchez .resume = genphy_resume, 522d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 523d5bf9071SChristian Hohnstaedt }, { 524212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 525212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 5267ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 527212ea99aSMarek Vasut .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 528212ea99aSMarek Vasut SUPPORTED_Asym_Pause), 529212ea99aSMarek Vasut .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 5301fadee0cSSascha Hauer .probe = ksz8021_probe, 531212ea99aSMarek Vasut .config_init = ksz8021_config_init, 532212ea99aSMarek Vasut .config_aneg = genphy_config_aneg, 533212ea99aSMarek Vasut .read_status = genphy_read_status, 534212ea99aSMarek Vasut .ack_interrupt = kszphy_ack_interrupt, 535212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 5361a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5371a5465f5SPatrice Vilchez .resume = genphy_resume, 538212ea99aSMarek Vasut .driver = { .owner = THIS_MODULE,}, 539212ea99aSMarek Vasut }, { 540b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 541b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 542b818d1a7SHector Palacios .name = "Micrel KSZ8031", 543b818d1a7SHector Palacios .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 544b818d1a7SHector Palacios SUPPORTED_Asym_Pause), 545b818d1a7SHector Palacios .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 5461fadee0cSSascha Hauer .probe = ksz8021_probe, 547b818d1a7SHector Palacios .config_init = ksz8021_config_init, 548b818d1a7SHector Palacios .config_aneg = genphy_config_aneg, 549b818d1a7SHector Palacios .read_status = genphy_read_status, 550b818d1a7SHector Palacios .ack_interrupt = kszphy_ack_interrupt, 551b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 5521a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5531a5465f5SPatrice Vilchez .resume = genphy_resume, 554b818d1a7SHector Palacios .driver = { .owner = THIS_MODULE,}, 555b818d1a7SHector Palacios }, { 556510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 557d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 558510d573fSMarek Vasut .name = "Micrel KSZ8041", 55951f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 56051f932c4SChoi, David | SUPPORTED_Asym_Pause), 56151f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 56220d8435aSBen Dooks .config_init = kszphy_config_init_led8041, 563d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 564d0507009SDavid J. Choi .read_status = genphy_read_status, 56551f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 56651f932c4SChoi, David .config_intr = kszphy_config_intr, 5671a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5681a5465f5SPatrice Vilchez .resume = genphy_resume, 56951f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 570d5bf9071SChristian Hohnstaedt }, { 5714bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 5724bd7b512SSergei Shtylyov .phy_id_mask = 0x00fffff0, 5734bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 5744bd7b512SSergei Shtylyov .features = PHY_BASIC_FEATURES | 5754bd7b512SSergei Shtylyov SUPPORTED_Pause | SUPPORTED_Asym_Pause, 5764bd7b512SSergei Shtylyov .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 57720d8435aSBen Dooks .config_init = kszphy_config_init_led8041, 5784bd7b512SSergei Shtylyov .config_aneg = genphy_config_aneg, 5794bd7b512SSergei Shtylyov .read_status = genphy_read_status, 5804bd7b512SSergei Shtylyov .ack_interrupt = kszphy_ack_interrupt, 5814bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 5824bd7b512SSergei Shtylyov .suspend = genphy_suspend, 5834bd7b512SSergei Shtylyov .resume = genphy_resume, 5844bd7b512SSergei Shtylyov .driver = { .owner = THIS_MODULE,}, 5854bd7b512SSergei Shtylyov }, { 586510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8051, 58751f932c4SChoi, David .phy_id_mask = 0x00fffff0, 588510d573fSMarek Vasut .name = "Micrel KSZ8051", 58951f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 59051f932c4SChoi, David | SUPPORTED_Asym_Pause), 59151f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 592d606ef3fSBaruch Siach .config_init = ks8051_config_init, 59351f932c4SChoi, David .config_aneg = genphy_config_aneg, 59451f932c4SChoi, David .read_status = genphy_read_status, 59551f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 59651f932c4SChoi, David .config_intr = kszphy_config_intr, 5971a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5981a5465f5SPatrice Vilchez .resume = genphy_resume, 59951f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 600d5bf9071SChristian Hohnstaedt }, { 601510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 602510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 60348d7d0adSJason Wang .phy_id_mask = 0x00ffffff, 60451f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 60551f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 60620d8435aSBen Dooks .config_init = kszphy_config_init_led8041, 60751f932c4SChoi, David .config_aneg = genphy_config_aneg, 60851f932c4SChoi, David .read_status = genphy_read_status, 60951f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 61051f932c4SChoi, David .config_intr = kszphy_config_intr, 6111a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6121a5465f5SPatrice Vilchez .resume = genphy_resume, 613d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 614d5bf9071SChristian Hohnstaedt }, { 6157ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 6167ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 6177ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6187ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 6197ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 62057a38effSJohan Hovold .config_init = ksz8081_config_init, 6217ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6227ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6237ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6247ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 6251a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6261a5465f5SPatrice Vilchez .resume = genphy_resume, 6277ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 6287ab59dc1SDavid J. Choi }, { 6297ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 6307ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 6317ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6327ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 6337ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 6347ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 6357ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6367ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6377ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6387ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 6391a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6401a5465f5SPatrice Vilchez .resume = genphy_resume, 6417ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 6427ab59dc1SDavid J. Choi }, { 643d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 64448d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 645d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 64632fcafbcSVlastimil Kosar .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 64751f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 648954c3967SSean Cross .config_init = ksz9021_config_init, 649d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 650d0507009SDavid J. Choi .read_status = genphy_read_status, 65151f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 65251f932c4SChoi, David .config_intr = ksz9021_config_intr, 6531a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6541a5465f5SPatrice Vilchez .resume = genphy_resume, 65519936942SVince Bridgers .read_mmd_indirect = ksz9021_rd_mmd_phyreg, 65619936942SVince Bridgers .write_mmd_indirect = ksz9021_wr_mmd_phyreg, 657d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 65893272e07SJean-Christophe PLAGNIOL-VILLARD }, { 6597ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 6607ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6617ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 66295e8b103SMike Looijmans .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 6637ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 6646e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 6657ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6667ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6677ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6687ab59dc1SDavid J. Choi .config_intr = ksz9021_config_intr, 6691a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6701a5465f5SPatrice Vilchez .resume = genphy_resume, 6717ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 6727ab59dc1SDavid J. Choi }, { 67393272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 67493272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id_mask = 0x00fffff0, 67593272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 67693272e07SJean-Christophe PLAGNIOL-VILLARD .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause), 67793272e07SJean-Christophe PLAGNIOL-VILLARD .flags = PHY_HAS_MAGICANEG, 67893272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 67993272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 68093272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 6811a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6821a5465f5SPatrice Vilchez .resume = genphy_resume, 68393272e07SJean-Christophe PLAGNIOL-VILLARD .driver = { .owner = THIS_MODULE, }, 6847ab59dc1SDavid J. Choi }, { 6857ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 6867ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6877ab59dc1SDavid J. Choi .name = "Micrel KSZ886X Switch", 6887ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 6897ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 6907ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 6917ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6927ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6931a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6941a5465f5SPatrice Vilchez .resume = genphy_resume, 6957ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 696d5bf9071SChristian Hohnstaedt } }; 697d0507009SDavid J. Choi 69850fd7150SJohan Hovold module_phy_driver(ksphy_driver); 699d0507009SDavid J. Choi 700d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 701d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 702d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 70352a60ed2SDavid S. Miller 704cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 70548d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 7067ab59dc1SDavid J. Choi { PHY_ID_KSZ9031, 0x00fffff0 }, 707510d573fSMarek Vasut { PHY_ID_KSZ8001, 0x00ffffff }, 70851f932c4SChoi, David { PHY_ID_KS8737, 0x00fffff0 }, 709212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 710b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 711510d573fSMarek Vasut { PHY_ID_KSZ8041, 0x00fffff0 }, 712510d573fSMarek Vasut { PHY_ID_KSZ8051, 0x00fffff0 }, 7137ab59dc1SDavid J. Choi { PHY_ID_KSZ8061, 0x00fffff0 }, 7147ab59dc1SDavid J. Choi { PHY_ID_KSZ8081, 0x00fffff0 }, 71593272e07SJean-Christophe PLAGNIOL-VILLARD { PHY_ID_KSZ8873MLL, 0x00fffff0 }, 7167ab59dc1SDavid J. Choi { PHY_ID_KSZ886X, 0x00fffff0 }, 71752a60ed2SDavid S. Miller { } 71852a60ed2SDavid S. Miller }; 71952a60ed2SDavid S. Miller 72052a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 721