1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+ 2d0507009SDavid J. Choi /* 3d0507009SDavid J. Choi * drivers/net/phy/micrel.c 4d0507009SDavid J. Choi * 5d0507009SDavid J. Choi * Driver for Micrel PHYs 6d0507009SDavid J. Choi * 7d0507009SDavid J. Choi * Author: David J. Choi 8d0507009SDavid J. Choi * 97ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 10ee0dc2fbSJohan Hovold * Copyright (c) 2014 Johan Hovold <johan@kernel.org> 11d0507009SDavid J. Choi * 127ab59dc1SDavid J. Choi * Support : Micrel Phys: 13bff5b4b3SYuiko Oshino * Giga phys: ksz9021, ksz9031, ksz9131 147ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 157ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 167ab59dc1SDavid J. Choi * ksz8081, ksz8091, 177ab59dc1SDavid J. Choi * ksz8061, 187ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 19fc3973a1SWoojung Huh * ksz9477 20d0507009SDavid J. Choi */ 21d0507009SDavid J. Choi 22bcf3440cSOleksij Rempel #include <linux/bitfield.h> 23d0507009SDavid J. Choi #include <linux/kernel.h> 24d0507009SDavid J. Choi #include <linux/module.h> 25d0507009SDavid J. Choi #include <linux/phy.h> 26d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 27954c3967SSean Cross #include <linux/of.h> 281fadee0cSSascha Hauer #include <linux/clk.h> 296110dff7SOleksij Rempel #include <linux/delay.h> 30d0507009SDavid J. Choi 31212ea99aSMarek Vasut /* Operation Mode Strap Override */ 32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 337a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST BIT(15) 3400aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 352b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON BIT(5) 3600aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 3700aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 38212ea99aSMarek Vasut 3951f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 4051f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 4100aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4200aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4300aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4400aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 4500aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 4600aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 4700aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 4800aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 4951f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 5051f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 5159ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS BIT(2) 5259ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS BIT(0) 5359ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS (KSZPHY_INTCS_LINK_DOWN_STATUS |\ 5459ca4e58SIoana Ciornei KSZPHY_INTCS_LINK_UP_STATUS) 5551f932c4SChoi, David 565a16778eSJohan Hovold /* PHY Control 1 */ 575a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 585a16778eSJohan Hovold 595a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 605a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 615a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 6251f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 6300aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 6463f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL BIT(7) 6551f932c4SChoi, David 66954c3967SSean Cross /* Write/read to/from extended registers */ 67954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 68954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 69954c3967SSean Cross 70954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 71954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 72954c3967SSean Cross 73954c3967SSean Cross /* Extended registers */ 74954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 75954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 76954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 77954c3967SSean Cross 78954c3967SSean Cross #define PS_TO_REG 200 79954c3967SSean Cross 802b2427d0SAndrew Lunn struct kszphy_hw_stat { 812b2427d0SAndrew Lunn const char *string; 822b2427d0SAndrew Lunn u8 reg; 832b2427d0SAndrew Lunn u8 bits; 842b2427d0SAndrew Lunn }; 852b2427d0SAndrew Lunn 862b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = { 872b2427d0SAndrew Lunn { "phy_receive_errors", 21, 16}, 882b2427d0SAndrew Lunn { "phy_idle_errors", 10, 8 }, 892b2427d0SAndrew Lunn }; 902b2427d0SAndrew Lunn 91e6a423a8SJohan Hovold struct kszphy_type { 92e6a423a8SJohan Hovold u32 led_mode_reg; 93c6f9575cSJohan Hovold u16 interrupt_level_mask; 940f95903eSJohan Hovold bool has_broadcast_disable; 952b0ba96cSSylvain Rochet bool has_nand_tree_disable; 9663f44b2bSJohan Hovold bool has_rmii_ref_clk_sel; 97e6a423a8SJohan Hovold }; 98e6a423a8SJohan Hovold 99e6a423a8SJohan Hovold struct kszphy_priv { 100e6a423a8SJohan Hovold const struct kszphy_type *type; 101e7a792e9SJohan Hovold int led_mode; 10263f44b2bSJohan Hovold bool rmii_ref_clk_sel; 10363f44b2bSJohan Hovold bool rmii_ref_clk_sel_val; 1042b2427d0SAndrew Lunn u64 stats[ARRAY_SIZE(kszphy_hw_stats)]; 105e6a423a8SJohan Hovold }; 106e6a423a8SJohan Hovold 107e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 108e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 109d0e1df9cSJohan Hovold .has_broadcast_disable = true, 1102b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 11163f44b2bSJohan Hovold .has_rmii_ref_clk_sel = true, 112e6a423a8SJohan Hovold }; 113e6a423a8SJohan Hovold 114e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 115e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 116e6a423a8SJohan Hovold }; 117e6a423a8SJohan Hovold 118e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 119e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 1202b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 121e6a423a8SJohan Hovold }; 122e6a423a8SJohan Hovold 123e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 124e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 1250f95903eSJohan Hovold .has_broadcast_disable = true, 1262b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 12786dc1342SJohan Hovold .has_rmii_ref_clk_sel = true, 128e6a423a8SJohan Hovold }; 129e6a423a8SJohan Hovold 130c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = { 131c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 132c6f9575cSJohan Hovold }; 133c6f9575cSJohan Hovold 134c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = { 135c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 136c6f9575cSJohan Hovold }; 137c6f9575cSJohan Hovold 138954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 139954c3967SSean Cross u32 regnum, u16 val) 140954c3967SSean Cross { 141954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 142954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 143954c3967SSean Cross } 144954c3967SSean Cross 145954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 146954c3967SSean Cross u32 regnum) 147954c3967SSean Cross { 148954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 149954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 150954c3967SSean Cross } 151954c3967SSean Cross 15251f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 15351f932c4SChoi, David { 15451f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 15551f932c4SChoi, David int rc; 15651f932c4SChoi, David 15751f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 15851f932c4SChoi, David 15951f932c4SChoi, David return (rc < 0) ? rc : 0; 16051f932c4SChoi, David } 16151f932c4SChoi, David 16251f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 16351f932c4SChoi, David { 164c6f9575cSJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 165c0c99d0cSIoana Ciornei int temp, err; 166c6f9575cSJohan Hovold u16 mask; 167c6f9575cSJohan Hovold 168c6f9575cSJohan Hovold if (type && type->interrupt_level_mask) 169c6f9575cSJohan Hovold mask = type->interrupt_level_mask; 170c6f9575cSJohan Hovold else 171c6f9575cSJohan Hovold mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; 17251f932c4SChoi, David 17351f932c4SChoi, David /* set the interrupt pin active low */ 17451f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1755bb8fc0dSJohan Hovold if (temp < 0) 1765bb8fc0dSJohan Hovold return temp; 177c6f9575cSJohan Hovold temp &= ~mask; 17851f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 17951f932c4SChoi, David 180c6f9575cSJohan Hovold /* enable / disable interrupts */ 181c0c99d0cSIoana Ciornei if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 182c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 183c0c99d0cSIoana Ciornei if (err) 184c0c99d0cSIoana Ciornei return err; 18551f932c4SChoi, David 186c0c99d0cSIoana Ciornei temp = KSZPHY_INTCS_ALL; 187c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 188c0c99d0cSIoana Ciornei } else { 189c0c99d0cSIoana Ciornei temp = 0; 190c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 191c0c99d0cSIoana Ciornei if (err) 192c0c99d0cSIoana Ciornei return err; 193c0c99d0cSIoana Ciornei 194c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 195c0c99d0cSIoana Ciornei } 196c0c99d0cSIoana Ciornei 197c0c99d0cSIoana Ciornei return err; 19851f932c4SChoi, David } 199d0507009SDavid J. Choi 20059ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev) 20159ca4e58SIoana Ciornei { 20259ca4e58SIoana Ciornei int irq_status; 20359ca4e58SIoana Ciornei 20459ca4e58SIoana Ciornei irq_status = phy_read(phydev, MII_KSZPHY_INTCS); 20559ca4e58SIoana Ciornei if (irq_status < 0) { 20659ca4e58SIoana Ciornei phy_error(phydev); 20759ca4e58SIoana Ciornei return IRQ_NONE; 20859ca4e58SIoana Ciornei } 20959ca4e58SIoana Ciornei 210fff4c746SOleksij Rempel if (!(irq_status & KSZPHY_INTCS_STATUS)) 21159ca4e58SIoana Ciornei return IRQ_NONE; 21259ca4e58SIoana Ciornei 21359ca4e58SIoana Ciornei phy_trigger_machine(phydev); 21459ca4e58SIoana Ciornei 21559ca4e58SIoana Ciornei return IRQ_HANDLED; 21659ca4e58SIoana Ciornei } 21759ca4e58SIoana Ciornei 21863f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) 21963f44b2bSJohan Hovold { 22063f44b2bSJohan Hovold int ctrl; 22163f44b2bSJohan Hovold 22263f44b2bSJohan Hovold ctrl = phy_read(phydev, MII_KSZPHY_CTRL); 22363f44b2bSJohan Hovold if (ctrl < 0) 22463f44b2bSJohan Hovold return ctrl; 22563f44b2bSJohan Hovold 22663f44b2bSJohan Hovold if (val) 22763f44b2bSJohan Hovold ctrl |= KSZPHY_RMII_REF_CLK_SEL; 22863f44b2bSJohan Hovold else 22963f44b2bSJohan Hovold ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; 23063f44b2bSJohan Hovold 23163f44b2bSJohan Hovold return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); 23263f44b2bSJohan Hovold } 23363f44b2bSJohan Hovold 234e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 23520d8435aSBen Dooks { 2365a16778eSJohan Hovold int rc, temp, shift; 2378620546cSJohan Hovold 2385a16778eSJohan Hovold switch (reg) { 2395a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 2405a16778eSJohan Hovold shift = 14; 2415a16778eSJohan Hovold break; 2425a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 2435a16778eSJohan Hovold shift = 4; 2445a16778eSJohan Hovold break; 2455a16778eSJohan Hovold default: 2465a16778eSJohan Hovold return -EINVAL; 2475a16778eSJohan Hovold } 2485a16778eSJohan Hovold 24920d8435aSBen Dooks temp = phy_read(phydev, reg); 250b7035860SJohan Hovold if (temp < 0) { 251b7035860SJohan Hovold rc = temp; 252b7035860SJohan Hovold goto out; 253b7035860SJohan Hovold } 25420d8435aSBen Dooks 25528bdc499SSergei Shtylyov temp &= ~(3 << shift); 25620d8435aSBen Dooks temp |= val << shift; 25720d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 258b7035860SJohan Hovold out: 259b7035860SJohan Hovold if (rc < 0) 26072ba48beSAndrew Lunn phydev_err(phydev, "failed to set led mode\n"); 26120d8435aSBen Dooks 262b7035860SJohan Hovold return rc; 26320d8435aSBen Dooks } 26420d8435aSBen Dooks 265bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 266bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 267bde15129SJohan Hovold */ 268bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 269bde15129SJohan Hovold { 270bde15129SJohan Hovold int ret; 271bde15129SJohan Hovold 272bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 273bde15129SJohan Hovold if (ret < 0) 274bde15129SJohan Hovold goto out; 275bde15129SJohan Hovold 276bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 277bde15129SJohan Hovold out: 278bde15129SJohan Hovold if (ret) 27972ba48beSAndrew Lunn phydev_err(phydev, "failed to disable broadcast address\n"); 280bde15129SJohan Hovold 281bde15129SJohan Hovold return ret; 282bde15129SJohan Hovold } 283bde15129SJohan Hovold 2842b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev) 2852b0ba96cSSylvain Rochet { 2862b0ba96cSSylvain Rochet int ret; 2872b0ba96cSSylvain Rochet 2882b0ba96cSSylvain Rochet ret = phy_read(phydev, MII_KSZPHY_OMSO); 2892b0ba96cSSylvain Rochet if (ret < 0) 2902b0ba96cSSylvain Rochet goto out; 2912b0ba96cSSylvain Rochet 2922b0ba96cSSylvain Rochet if (!(ret & KSZPHY_OMSO_NAND_TREE_ON)) 2932b0ba96cSSylvain Rochet return 0; 2942b0ba96cSSylvain Rochet 2952b0ba96cSSylvain Rochet ret = phy_write(phydev, MII_KSZPHY_OMSO, 2962b0ba96cSSylvain Rochet ret & ~KSZPHY_OMSO_NAND_TREE_ON); 2972b0ba96cSSylvain Rochet out: 2982b0ba96cSSylvain Rochet if (ret) 29972ba48beSAndrew Lunn phydev_err(phydev, "failed to disable NAND tree mode\n"); 3002b0ba96cSSylvain Rochet 3012b0ba96cSSylvain Rochet return ret; 3022b0ba96cSSylvain Rochet } 3032b0ba96cSSylvain Rochet 30479e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */ 30579e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev) 30679e498a9SLeonard Crestez { 30779e498a9SLeonard Crestez struct kszphy_priv *priv = phydev->priv; 30879e498a9SLeonard Crestez int ret; 30979e498a9SLeonard Crestez 31079e498a9SLeonard Crestez if (priv->rmii_ref_clk_sel) { 31179e498a9SLeonard Crestez ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); 31279e498a9SLeonard Crestez if (ret) { 31379e498a9SLeonard Crestez phydev_err(phydev, 31479e498a9SLeonard Crestez "failed to set rmii reference clock\n"); 31579e498a9SLeonard Crestez return ret; 31679e498a9SLeonard Crestez } 31779e498a9SLeonard Crestez } 31879e498a9SLeonard Crestez 31979e498a9SLeonard Crestez if (priv->led_mode >= 0) 32079e498a9SLeonard Crestez kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode); 32179e498a9SLeonard Crestez 32279e498a9SLeonard Crestez return 0; 32379e498a9SLeonard Crestez } 32479e498a9SLeonard Crestez 325d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 326d0507009SDavid J. Choi { 327e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 328e6a423a8SJohan Hovold const struct kszphy_type *type; 329d0507009SDavid J. Choi 330e6a423a8SJohan Hovold if (!priv) 331e6a423a8SJohan Hovold return 0; 332e6a423a8SJohan Hovold 333e6a423a8SJohan Hovold type = priv->type; 334e6a423a8SJohan Hovold 3350f95903eSJohan Hovold if (type->has_broadcast_disable) 3360f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 3370f95903eSJohan Hovold 3382b0ba96cSSylvain Rochet if (type->has_nand_tree_disable) 3392b0ba96cSSylvain Rochet kszphy_nand_tree_disable(phydev); 3402b0ba96cSSylvain Rochet 34179e498a9SLeonard Crestez return kszphy_config_reset(phydev); 34220d8435aSBen Dooks } 34320d8435aSBen Dooks 3444217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev) 3454217a64eSMichael Walle { 3464217a64eSMichael Walle struct device_node *of_node = phydev->mdio.dev.of_node; 3474217a64eSMichael Walle 3484217a64eSMichael Walle return of_property_read_bool(of_node, "micrel,fiber-mode"); 3494217a64eSMichael Walle } 3504217a64eSMichael Walle 35177501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev) 35277501a79SPhilipp Zabel { 3533c1bcc86SAndrew Lunn __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 3543c1bcc86SAndrew Lunn 35577501a79SPhilipp Zabel /* Limit supported and advertised modes in fiber mode */ 3564217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) { 35777501a79SPhilipp Zabel phydev->dev_flags |= MICREL_PHY_FXEN; 3583c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask); 3593c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask); 3603c1bcc86SAndrew Lunn 3613c1bcc86SAndrew Lunn linkmode_and(phydev->supported, phydev->supported, mask); 3623c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 3633c1bcc86SAndrew Lunn phydev->supported); 3643c1bcc86SAndrew Lunn linkmode_and(phydev->advertising, phydev->advertising, mask); 3653c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 3663c1bcc86SAndrew Lunn phydev->advertising); 36777501a79SPhilipp Zabel phydev->autoneg = AUTONEG_DISABLE; 36877501a79SPhilipp Zabel } 36977501a79SPhilipp Zabel 37077501a79SPhilipp Zabel return kszphy_config_init(phydev); 37177501a79SPhilipp Zabel } 37277501a79SPhilipp Zabel 37377501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev) 37477501a79SPhilipp Zabel { 37577501a79SPhilipp Zabel /* Skip auto-negotiation in fiber mode */ 37677501a79SPhilipp Zabel if (phydev->dev_flags & MICREL_PHY_FXEN) { 37777501a79SPhilipp Zabel phydev->speed = SPEED_100; 37877501a79SPhilipp Zabel return 0; 37977501a79SPhilipp Zabel } 38077501a79SPhilipp Zabel 38177501a79SPhilipp Zabel return genphy_config_aneg(phydev); 38277501a79SPhilipp Zabel } 38377501a79SPhilipp Zabel 3848b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev, 3858b95599cSMarek Vasut const u32 ksz_phy_id) 3868b95599cSMarek Vasut { 3878b95599cSMarek Vasut int ret; 3888b95599cSMarek Vasut 3898b95599cSMarek Vasut if ((phydev->phy_id & MICREL_PHY_ID_MASK) != ksz_phy_id) 3908b95599cSMarek Vasut return 0; 3918b95599cSMarek Vasut 3928b95599cSMarek Vasut ret = phy_read(phydev, MII_BMSR); 3938b95599cSMarek Vasut if (ret < 0) 3948b95599cSMarek Vasut return ret; 3958b95599cSMarek Vasut 3968b95599cSMarek Vasut /* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same 3978b95599cSMarek Vasut * exact PHY ID. However, they can be told apart by the extended 3988b95599cSMarek Vasut * capability registers presence. The KSZ8051 PHY has them while 3998b95599cSMarek Vasut * the switch does not. 4008b95599cSMarek Vasut */ 4018b95599cSMarek Vasut ret &= BMSR_ERCAP; 4028b95599cSMarek Vasut if (ksz_phy_id == PHY_ID_KSZ8051) 4038b95599cSMarek Vasut return ret; 4048b95599cSMarek Vasut else 4058b95599cSMarek Vasut return !ret; 4068b95599cSMarek Vasut } 4078b95599cSMarek Vasut 4088b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev) 4098b95599cSMarek Vasut { 4108b95599cSMarek Vasut return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8051); 4118b95599cSMarek Vasut } 4128b95599cSMarek Vasut 4137a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev) 4147a1d8390SAntoine Tenart { 4157a1d8390SAntoine Tenart /* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line 4167a1d8390SAntoine Tenart * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a 4177a1d8390SAntoine Tenart * pull-down is missing, the factory test mode should be cleared by 4187a1d8390SAntoine Tenart * manually writing a 0. 4197a1d8390SAntoine Tenart */ 4207a1d8390SAntoine Tenart phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST); 4217a1d8390SAntoine Tenart 4227a1d8390SAntoine Tenart return kszphy_config_init(phydev); 4237a1d8390SAntoine Tenart } 4247a1d8390SAntoine Tenart 425232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev) 426232ba3a5SRajasingh Thavamani { 427232ba3a5SRajasingh Thavamani int ret; 428232ba3a5SRajasingh Thavamani 429232ba3a5SRajasingh Thavamani ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A); 430232ba3a5SRajasingh Thavamani if (ret) 431232ba3a5SRajasingh Thavamani return ret; 432232ba3a5SRajasingh Thavamani 433232ba3a5SRajasingh Thavamani return kszphy_config_init(phydev); 434232ba3a5SRajasingh Thavamani } 435232ba3a5SRajasingh Thavamani 4368b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev) 4378b95599cSMarek Vasut { 4381d951ba3SMarek Vasut return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ87XX); 4398b95599cSMarek Vasut } 4408b95599cSMarek Vasut 441954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 4423c9a9f7fSJaeden Amero const struct device_node *of_node, 4433c9a9f7fSJaeden Amero u16 reg, 4443c9a9f7fSJaeden Amero const char *field1, const char *field2, 4453c9a9f7fSJaeden Amero const char *field3, const char *field4) 446954c3967SSean Cross { 447954c3967SSean Cross int val1 = -1; 448954c3967SSean Cross int val2 = -2; 449954c3967SSean Cross int val3 = -3; 450954c3967SSean Cross int val4 = -4; 451954c3967SSean Cross int newval; 452954c3967SSean Cross int matches = 0; 453954c3967SSean Cross 454954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 455954c3967SSean Cross matches++; 456954c3967SSean Cross 457954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 458954c3967SSean Cross matches++; 459954c3967SSean Cross 460954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 461954c3967SSean Cross matches++; 462954c3967SSean Cross 463954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 464954c3967SSean Cross matches++; 465954c3967SSean Cross 466954c3967SSean Cross if (!matches) 467954c3967SSean Cross return 0; 468954c3967SSean Cross 469954c3967SSean Cross if (matches < 4) 470954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 471954c3967SSean Cross else 472954c3967SSean Cross newval = 0; 473954c3967SSean Cross 474954c3967SSean Cross if (val1 != -1) 475954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 476954c3967SSean Cross 4776a119745SHubert Chaumette if (val2 != -2) 478954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 479954c3967SSean Cross 4806a119745SHubert Chaumette if (val3 != -3) 481954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 482954c3967SSean Cross 4836a119745SHubert Chaumette if (val4 != -4) 484954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 485954c3967SSean Cross 486954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 487954c3967SSean Cross } 488954c3967SSean Cross 489954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 490954c3967SSean Cross { 491e5a03bfdSAndrew Lunn const struct device *dev = &phydev->mdio.dev; 4923c9a9f7fSJaeden Amero const struct device_node *of_node = dev->of_node; 493651df218SAndrew Lunn const struct device *dev_walker; 494954c3967SSean Cross 495651df218SAndrew Lunn /* The Micrel driver has a deprecated option to place phy OF 496651df218SAndrew Lunn * properties in the MAC node. Walk up the tree of devices to 497651df218SAndrew Lunn * find a device with an OF node. 498651df218SAndrew Lunn */ 499e5a03bfdSAndrew Lunn dev_walker = &phydev->mdio.dev; 500651df218SAndrew Lunn do { 501651df218SAndrew Lunn of_node = dev_walker->of_node; 502651df218SAndrew Lunn dev_walker = dev_walker->parent; 503651df218SAndrew Lunn 504651df218SAndrew Lunn } while (!of_node && dev_walker); 505954c3967SSean Cross 506954c3967SSean Cross if (of_node) { 507954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 508954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 509954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 510954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 511954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 512954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 513954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 514954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 515954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 516954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 517954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 518954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 519954c3967SSean Cross } 520954c3967SSean Cross return 0; 521954c3967SSean Cross } 522954c3967SSean Cross 5236e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 5246e4b8273SHubert Chaumette 5256e4b8273SHubert Chaumette /* Extended registers */ 5266270e1aeSJaeden Amero /* MMD Address 0x0 */ 5276270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO 3 5286270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI 4 5296270e1aeSJaeden Amero 530ae6c97bbSJaeden Amero /* MMD Address 0x2 */ 5316e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 532bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M GENMASK(7, 4) 533bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M GENMASK(3, 0) 534bcf3440cSOleksij Rempel 5356e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 536bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3 GENMASK(15, 12) 537bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2 GENMASK(11, 8) 538bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1 GENMASK(7, 4) 539bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0 GENMASK(3, 0) 540bcf3440cSOleksij Rempel 5416e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 542bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3 GENMASK(15, 12) 543bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2 GENMASK(11, 8) 544bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1 GENMASK(7, 4) 545bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0 GENMASK(3, 0) 546bcf3440cSOleksij Rempel 5476e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 548bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK GENMASK(9, 5) 549bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK GENMASK(4, 0) 550bcf3440cSOleksij Rempel 551bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To 552bcf3440cSOleksij Rempel * provide different RGMII options we need to configure delay offset 553bcf3440cSOleksij Rempel * for each pad relative to build in delay. 554bcf3440cSOleksij Rempel */ 555bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of 556bcf3440cSOleksij Rempel * 1.80ns 557bcf3440cSOleksij Rempel */ 558bcf3440cSOleksij Rempel #define RX_ID 0x7 559bcf3440cSOleksij Rempel #define RX_CLK_ID 0x19 560bcf3440cSOleksij Rempel 561bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the 562bcf3440cSOleksij Rempel * internal 1.2ns delay. 563bcf3440cSOleksij Rempel */ 564bcf3440cSOleksij Rempel #define RX_ND 0xc 565bcf3440cSOleksij Rempel #define RX_CLK_ND 0x0 566bcf3440cSOleksij Rempel 567bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */ 568bcf3440cSOleksij Rempel #define TX_ID 0x0 569bcf3440cSOleksij Rempel #define TX_CLK_ID 0x1f 570bcf3440cSOleksij Rempel 571bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns 572bcf3440cSOleksij Rempel * dealy 573bcf3440cSOleksij Rempel */ 574bcf3440cSOleksij Rempel #define TX_ND 0x7 575bcf3440cSOleksij Rempel #define TX_CLK_ND 0xf 5766e4b8273SHubert Chaumette 577af70c1f9SMike Looijmans /* MMD Address 0x1C */ 578af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD 0x23 579af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE BIT(0) 580af70c1f9SMike Looijmans 5816e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 5823c9a9f7fSJaeden Amero const struct device_node *of_node, 5836e4b8273SHubert Chaumette u16 reg, size_t field_sz, 584bcf3440cSOleksij Rempel const char *field[], u8 numfields, 585bcf3440cSOleksij Rempel bool *update) 5866e4b8273SHubert Chaumette { 5876e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 5886e4b8273SHubert Chaumette int matches = 0; 5896e4b8273SHubert Chaumette u16 mask; 5906e4b8273SHubert Chaumette u16 maxval; 5916e4b8273SHubert Chaumette u16 newval; 5926e4b8273SHubert Chaumette int i; 5936e4b8273SHubert Chaumette 5946e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 5956e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 5966e4b8273SHubert Chaumette matches++; 5976e4b8273SHubert Chaumette 5986e4b8273SHubert Chaumette if (!matches) 5996e4b8273SHubert Chaumette return 0; 6006e4b8273SHubert Chaumette 601bcf3440cSOleksij Rempel *update |= true; 602bcf3440cSOleksij Rempel 6036e4b8273SHubert Chaumette if (matches < numfields) 6049b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 6056e4b8273SHubert Chaumette else 6066e4b8273SHubert Chaumette newval = 0; 6076e4b8273SHubert Chaumette 6086e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 6096e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 6106e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 6116e4b8273SHubert Chaumette mask = 0xffff; 6126e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 6136e4b8273SHubert Chaumette newval = (newval & mask) | 6146e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 6156e4b8273SHubert Chaumette << (field_sz * i)); 6166e4b8273SHubert Chaumette } 6176e4b8273SHubert Chaumette 6189b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 6196e4b8273SHubert Chaumette } 6206e4b8273SHubert Chaumette 621a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */ 6226270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev) 6236270e1aeSJaeden Amero { 6246270e1aeSJaeden Amero int result; 6256270e1aeSJaeden Amero 6269b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI, 6279b420effSHeiner Kallweit 0x0006); 628a0da456bSMax Uvarov if (result) 629a0da456bSMax Uvarov return result; 630a0da456bSMax Uvarov 6319b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO, 6329b420effSHeiner Kallweit 0x1A80); 6336270e1aeSJaeden Amero if (result) 6346270e1aeSJaeden Amero return result; 6356270e1aeSJaeden Amero 6366270e1aeSJaeden Amero return genphy_restart_aneg(phydev); 6376270e1aeSJaeden Amero } 6386270e1aeSJaeden Amero 639af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */ 640af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev) 641af70c1f9SMike Looijmans { 642af70c1f9SMike Looijmans int reg; 643af70c1f9SMike Looijmans 6449b420effSHeiner Kallweit reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD); 645af70c1f9SMike Looijmans if (reg < 0) 646af70c1f9SMike Looijmans return reg; 6479b420effSHeiner Kallweit return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD, 648af70c1f9SMike Looijmans reg | MII_KSZ9031RN_EDPD_ENABLE); 649af70c1f9SMike Looijmans } 650af70c1f9SMike Looijmans 651bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev) 652bcf3440cSOleksij Rempel { 653bcf3440cSOleksij Rempel u16 rx, tx, rx_clk, tx_clk; 654bcf3440cSOleksij Rempel int ret; 655bcf3440cSOleksij Rempel 656bcf3440cSOleksij Rempel switch (phydev->interface) { 657bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII: 658bcf3440cSOleksij Rempel tx = TX_ND; 659bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 660bcf3440cSOleksij Rempel rx = RX_ND; 661bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 662bcf3440cSOleksij Rempel break; 663bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_ID: 664bcf3440cSOleksij Rempel tx = TX_ID; 665bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 666bcf3440cSOleksij Rempel rx = RX_ID; 667bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 668bcf3440cSOleksij Rempel break; 669bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_RXID: 670bcf3440cSOleksij Rempel tx = TX_ND; 671bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 672bcf3440cSOleksij Rempel rx = RX_ID; 673bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 674bcf3440cSOleksij Rempel break; 675bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_TXID: 676bcf3440cSOleksij Rempel tx = TX_ID; 677bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 678bcf3440cSOleksij Rempel rx = RX_ND; 679bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 680bcf3440cSOleksij Rempel break; 681bcf3440cSOleksij Rempel default: 682bcf3440cSOleksij Rempel return 0; 683bcf3440cSOleksij Rempel } 684bcf3440cSOleksij Rempel 685bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW, 686bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) | 687bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx)); 688bcf3440cSOleksij Rempel if (ret < 0) 689bcf3440cSOleksij Rempel return ret; 690bcf3440cSOleksij Rempel 691bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW, 692bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD3, rx) | 693bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD2, rx) | 694bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD1, rx) | 695bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD0, rx)); 696bcf3440cSOleksij Rempel if (ret < 0) 697bcf3440cSOleksij Rempel return ret; 698bcf3440cSOleksij Rempel 699bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW, 700bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD3, tx) | 701bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD2, tx) | 702bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD1, tx) | 703bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD0, tx)); 704bcf3440cSOleksij Rempel if (ret < 0) 705bcf3440cSOleksij Rempel return ret; 706bcf3440cSOleksij Rempel 707bcf3440cSOleksij Rempel return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW, 708bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) | 709bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk)); 710bcf3440cSOleksij Rempel } 711bcf3440cSOleksij Rempel 7126e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 7136e4b8273SHubert Chaumette { 714e5a03bfdSAndrew Lunn const struct device *dev = &phydev->mdio.dev; 7153c9a9f7fSJaeden Amero const struct device_node *of_node = dev->of_node; 7163c9a9f7fSJaeden Amero static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 7173c9a9f7fSJaeden Amero static const char *rx_data_skews[4] = { 7186e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 7196e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 7206e4b8273SHubert Chaumette }; 7213c9a9f7fSJaeden Amero static const char *tx_data_skews[4] = { 7226e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 7236e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 7246e4b8273SHubert Chaumette }; 7253c9a9f7fSJaeden Amero static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 726b4c19f71SRoosen Henri const struct device *dev_walker; 727af70c1f9SMike Looijmans int result; 728af70c1f9SMike Looijmans 729af70c1f9SMike Looijmans result = ksz9031_enable_edpd(phydev); 730af70c1f9SMike Looijmans if (result < 0) 731af70c1f9SMike Looijmans return result; 7326e4b8273SHubert Chaumette 733b4c19f71SRoosen Henri /* The Micrel driver has a deprecated option to place phy OF 734b4c19f71SRoosen Henri * properties in the MAC node. Walk up the tree of devices to 735b4c19f71SRoosen Henri * find a device with an OF node. 736b4c19f71SRoosen Henri */ 7379d367eddSDavid S. Miller dev_walker = &phydev->mdio.dev; 738b4c19f71SRoosen Henri do { 739b4c19f71SRoosen Henri of_node = dev_walker->of_node; 740b4c19f71SRoosen Henri dev_walker = dev_walker->parent; 741b4c19f71SRoosen Henri } while (!of_node && dev_walker); 7426e4b8273SHubert Chaumette 7436e4b8273SHubert Chaumette if (of_node) { 744bcf3440cSOleksij Rempel bool update = false; 745bcf3440cSOleksij Rempel 746bcf3440cSOleksij Rempel if (phy_interface_is_rgmii(phydev)) { 747bcf3440cSOleksij Rempel result = ksz9031_config_rgmii_delay(phydev); 748bcf3440cSOleksij Rempel if (result < 0) 749bcf3440cSOleksij Rempel return result; 750bcf3440cSOleksij Rempel } 751bcf3440cSOleksij Rempel 7526e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7536e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 754bcf3440cSOleksij Rempel clk_skews, 2, &update); 7556e4b8273SHubert Chaumette 7566e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7576e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 758bcf3440cSOleksij Rempel control_skews, 2, &update); 7596e4b8273SHubert Chaumette 7606e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7616e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 762bcf3440cSOleksij Rempel rx_data_skews, 4, &update); 7636e4b8273SHubert Chaumette 7646e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 7656e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 766bcf3440cSOleksij Rempel tx_data_skews, 4, &update); 767bcf3440cSOleksij Rempel 768bcf3440cSOleksij Rempel if (update && phydev->interface != PHY_INTERFACE_MODE_RGMII) 769bcf3440cSOleksij Rempel phydev_warn(phydev, 770bcf3440cSOleksij Rempel "*-skew-ps values should be used only with phy-mode = \"rgmii\"\n"); 771e1b505a6SMarkus Niebel 772e1b505a6SMarkus Niebel /* Silicon Errata Sheet (DS80000691D or DS80000692D): 773e1b505a6SMarkus Niebel * When the device links in the 1000BASE-T slave mode only, 774e1b505a6SMarkus Niebel * the optional 125MHz reference output clock (CLK125_NDO) 775e1b505a6SMarkus Niebel * has wide duty cycle variation. 776e1b505a6SMarkus Niebel * 777e1b505a6SMarkus Niebel * The optional CLK125_NDO clock does not meet the RGMII 778e1b505a6SMarkus Niebel * 45/55 percent (min/max) duty cycle requirement and therefore 779e1b505a6SMarkus Niebel * cannot be used directly by the MAC side for clocking 780e1b505a6SMarkus Niebel * applications that have setup/hold time requirements on 781e1b505a6SMarkus Niebel * rising and falling clock edges. 782e1b505a6SMarkus Niebel * 783e1b505a6SMarkus Niebel * Workaround: 784e1b505a6SMarkus Niebel * Force the phy to be the master to receive a stable clock 785e1b505a6SMarkus Niebel * which meets the duty cycle requirement. 786e1b505a6SMarkus Niebel */ 787e1b505a6SMarkus Niebel if (of_property_read_bool(of_node, "micrel,force-master")) { 788e1b505a6SMarkus Niebel result = phy_read(phydev, MII_CTRL1000); 789e1b505a6SMarkus Niebel if (result < 0) 790e1b505a6SMarkus Niebel goto err_force_master; 791e1b505a6SMarkus Niebel 792e1b505a6SMarkus Niebel /* enable master mode, config & prefer master */ 793e1b505a6SMarkus Niebel result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER; 794e1b505a6SMarkus Niebel result = phy_write(phydev, MII_CTRL1000, result); 795e1b505a6SMarkus Niebel if (result < 0) 796e1b505a6SMarkus Niebel goto err_force_master; 797e1b505a6SMarkus Niebel } 7986e4b8273SHubert Chaumette } 7996270e1aeSJaeden Amero 8006270e1aeSJaeden Amero return ksz9031_center_flp_timing(phydev); 801e1b505a6SMarkus Niebel 802e1b505a6SMarkus Niebel err_force_master: 803e1b505a6SMarkus Niebel phydev_err(phydev, "failed to force the phy to master mode\n"); 804e1b505a6SMarkus Niebel return result; 8056e4b8273SHubert Chaumette } 8066e4b8273SHubert Chaumette 807bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX 2400 808bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX 800 809bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET 700 810bff5b4b3SYuiko Oshino #define KSZ9131_STEP 100 811bff5b4b3SYuiko Oshino 812bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev, 813bff5b4b3SYuiko Oshino struct device_node *of_node, 814bff5b4b3SYuiko Oshino u16 reg, size_t field_sz, 815bff5b4b3SYuiko Oshino char *field[], u8 numfields) 816bff5b4b3SYuiko Oshino { 817bff5b4b3SYuiko Oshino int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET), 818bff5b4b3SYuiko Oshino -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)}; 819bff5b4b3SYuiko Oshino int skewval, skewmax = 0; 820bff5b4b3SYuiko Oshino int matches = 0; 821bff5b4b3SYuiko Oshino u16 maxval; 822bff5b4b3SYuiko Oshino u16 newval; 823bff5b4b3SYuiko Oshino u16 mask; 824bff5b4b3SYuiko Oshino int i; 825bff5b4b3SYuiko Oshino 826bff5b4b3SYuiko Oshino /* psec properties in dts should mean x pico seconds */ 827bff5b4b3SYuiko Oshino if (field_sz == 5) 828bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_5BIT_MAX; 829bff5b4b3SYuiko Oshino else 830bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_4BIT_MAX; 831bff5b4b3SYuiko Oshino 832bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 833bff5b4b3SYuiko Oshino if (!of_property_read_s32(of_node, field[i], &skewval)) { 834bff5b4b3SYuiko Oshino if (skewval < -KSZ9131_OFFSET) 835bff5b4b3SYuiko Oshino skewval = -KSZ9131_OFFSET; 836bff5b4b3SYuiko Oshino else if (skewval > skewmax) 837bff5b4b3SYuiko Oshino skewval = skewmax; 838bff5b4b3SYuiko Oshino 839bff5b4b3SYuiko Oshino val[i] = skewval + KSZ9131_OFFSET; 840bff5b4b3SYuiko Oshino matches++; 841bff5b4b3SYuiko Oshino } 842bff5b4b3SYuiko Oshino 843bff5b4b3SYuiko Oshino if (!matches) 844bff5b4b3SYuiko Oshino return 0; 845bff5b4b3SYuiko Oshino 846bff5b4b3SYuiko Oshino if (matches < numfields) 8479b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 848bff5b4b3SYuiko Oshino else 849bff5b4b3SYuiko Oshino newval = 0; 850bff5b4b3SYuiko Oshino 851bff5b4b3SYuiko Oshino maxval = (field_sz == 4) ? 0xf : 0x1f; 852bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 853bff5b4b3SYuiko Oshino if (val[i] != -(i + 1 + KSZ9131_OFFSET)) { 854bff5b4b3SYuiko Oshino mask = 0xffff; 855bff5b4b3SYuiko Oshino mask ^= maxval << (field_sz * i); 856bff5b4b3SYuiko Oshino newval = (newval & mask) | 857bff5b4b3SYuiko Oshino (((val[i] / KSZ9131_STEP) & maxval) 858bff5b4b3SYuiko Oshino << (field_sz * i)); 859bff5b4b3SYuiko Oshino } 860bff5b4b3SYuiko Oshino 8619b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 862bff5b4b3SYuiko Oshino } 863bff5b4b3SYuiko Oshino 864bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG 2 865bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL 76 866bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL 77 867bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS BIT_MASK(12) 868bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY 0 869bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY BIT(12) 870bd734a74SPhilippe Schenker 871bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev) 872bd734a74SPhilippe Schenker { 873bd734a74SPhilippe Schenker u16 rxcdll_val, txcdll_val; 874bd734a74SPhilippe Schenker int ret; 875bd734a74SPhilippe Schenker 876bd734a74SPhilippe Schenker switch (phydev->interface) { 877bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII: 878bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 879bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 880bd734a74SPhilippe Schenker break; 881bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_ID: 882bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 883bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 884bd734a74SPhilippe Schenker break; 885bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_RXID: 886bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 887bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 888bd734a74SPhilippe Schenker break; 889bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_TXID: 890bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 891bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 892bd734a74SPhilippe Schenker break; 893bd734a74SPhilippe Schenker default: 894bd734a74SPhilippe Schenker return 0; 895bd734a74SPhilippe Schenker } 896bd734a74SPhilippe Schenker 897bd734a74SPhilippe Schenker ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 898bd734a74SPhilippe Schenker KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 899bd734a74SPhilippe Schenker rxcdll_val); 900bd734a74SPhilippe Schenker if (ret < 0) 901bd734a74SPhilippe Schenker return ret; 902bd734a74SPhilippe Schenker 903bd734a74SPhilippe Schenker return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 904bd734a74SPhilippe Schenker KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 905bd734a74SPhilippe Schenker txcdll_val); 906bd734a74SPhilippe Schenker } 907bd734a74SPhilippe Schenker 908bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev) 909bff5b4b3SYuiko Oshino { 910bff5b4b3SYuiko Oshino const struct device *dev = &phydev->mdio.dev; 911bff5b4b3SYuiko Oshino struct device_node *of_node = dev->of_node; 912bff5b4b3SYuiko Oshino char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"}; 913bff5b4b3SYuiko Oshino char *rx_data_skews[4] = { 914bff5b4b3SYuiko Oshino "rxd0-skew-psec", "rxd1-skew-psec", 915bff5b4b3SYuiko Oshino "rxd2-skew-psec", "rxd3-skew-psec" 916bff5b4b3SYuiko Oshino }; 917bff5b4b3SYuiko Oshino char *tx_data_skews[4] = { 918bff5b4b3SYuiko Oshino "txd0-skew-psec", "txd1-skew-psec", 919bff5b4b3SYuiko Oshino "txd2-skew-psec", "txd3-skew-psec" 920bff5b4b3SYuiko Oshino }; 921bff5b4b3SYuiko Oshino char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"}; 922bff5b4b3SYuiko Oshino const struct device *dev_walker; 923bff5b4b3SYuiko Oshino int ret; 924bff5b4b3SYuiko Oshino 925bff5b4b3SYuiko Oshino dev_walker = &phydev->mdio.dev; 926bff5b4b3SYuiko Oshino do { 927bff5b4b3SYuiko Oshino of_node = dev_walker->of_node; 928bff5b4b3SYuiko Oshino dev_walker = dev_walker->parent; 929bff5b4b3SYuiko Oshino } while (!of_node && dev_walker); 930bff5b4b3SYuiko Oshino 931bff5b4b3SYuiko Oshino if (!of_node) 932bff5b4b3SYuiko Oshino return 0; 933bff5b4b3SYuiko Oshino 934bd734a74SPhilippe Schenker if (phy_interface_is_rgmii(phydev)) { 935bd734a74SPhilippe Schenker ret = ksz9131_config_rgmii_delay(phydev); 936bd734a74SPhilippe Schenker if (ret < 0) 937bd734a74SPhilippe Schenker return ret; 938bd734a74SPhilippe Schenker } 939bd734a74SPhilippe Schenker 940bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 941bff5b4b3SYuiko Oshino MII_KSZ9031RN_CLK_PAD_SKEW, 5, 942bff5b4b3SYuiko Oshino clk_skews, 2); 943bff5b4b3SYuiko Oshino if (ret < 0) 944bff5b4b3SYuiko Oshino return ret; 945bff5b4b3SYuiko Oshino 946bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 947bff5b4b3SYuiko Oshino MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 948bff5b4b3SYuiko Oshino control_skews, 2); 949bff5b4b3SYuiko Oshino if (ret < 0) 950bff5b4b3SYuiko Oshino return ret; 951bff5b4b3SYuiko Oshino 952bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 953bff5b4b3SYuiko Oshino MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 954bff5b4b3SYuiko Oshino rx_data_skews, 4); 955bff5b4b3SYuiko Oshino if (ret < 0) 956bff5b4b3SYuiko Oshino return ret; 957bff5b4b3SYuiko Oshino 958bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 959bff5b4b3SYuiko Oshino MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 960bff5b4b3SYuiko Oshino tx_data_skews, 4); 961bff5b4b3SYuiko Oshino if (ret < 0) 962bff5b4b3SYuiko Oshino return ret; 963bff5b4b3SYuiko Oshino 964bff5b4b3SYuiko Oshino return 0; 965bff5b4b3SYuiko Oshino } 966bff5b4b3SYuiko Oshino 96793272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 96800aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 96900aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 97032d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 97193272e07SJean-Christophe PLAGNIOL-VILLARD { 97293272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 97393272e07SJean-Christophe PLAGNIOL-VILLARD 97493272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 97593272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 97693272e07SJean-Christophe PLAGNIOL-VILLARD 97793272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 97893272e07SJean-Christophe PLAGNIOL-VILLARD 97993272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 98093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 98193272e07SJean-Christophe PLAGNIOL-VILLARD else 98293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 98393272e07SJean-Christophe PLAGNIOL-VILLARD 98493272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 98593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 98693272e07SJean-Christophe PLAGNIOL-VILLARD else 98793272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 98893272e07SJean-Christophe PLAGNIOL-VILLARD 98993272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 99093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 99193272e07SJean-Christophe PLAGNIOL-VILLARD 99293272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 99393272e07SJean-Christophe PLAGNIOL-VILLARD } 99493272e07SJean-Christophe PLAGNIOL-VILLARD 9953aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev) 9963aed3e2aSAntoine Tenart { 9973aed3e2aSAntoine Tenart int ret; 9983aed3e2aSAntoine Tenart 9993aed3e2aSAntoine Tenart ret = genphy_read_abilities(phydev); 10003aed3e2aSAntoine Tenart if (ret < 0) 10013aed3e2aSAntoine Tenart return ret; 10023aed3e2aSAntoine Tenart 10033aed3e2aSAntoine Tenart /* Silicon Errata Sheet (DS80000691D or DS80000692D): 10043aed3e2aSAntoine Tenart * Whenever the device's Asymmetric Pause capability is set to 1, 10053aed3e2aSAntoine Tenart * link-up may fail after a link-up to link-down transition. 10063aed3e2aSAntoine Tenart * 1007407d8098SHans Andersson * The Errata Sheet is for ksz9031, but ksz9021 has the same issue 1008407d8098SHans Andersson * 10093aed3e2aSAntoine Tenart * Workaround: 10103aed3e2aSAntoine Tenart * Do not enable the Asymmetric Pause capability bit. 10113aed3e2aSAntoine Tenart */ 10123aed3e2aSAntoine Tenart linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported); 10133aed3e2aSAntoine Tenart 10143aed3e2aSAntoine Tenart /* We force setting the Pause capability as the core will force the 10153aed3e2aSAntoine Tenart * Asymmetric Pause capability to 1 otherwise. 10163aed3e2aSAntoine Tenart */ 10173aed3e2aSAntoine Tenart linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported); 10183aed3e2aSAntoine Tenart 10193aed3e2aSAntoine Tenart return 0; 10203aed3e2aSAntoine Tenart } 10213aed3e2aSAntoine Tenart 1022d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev) 1023d2fd719bSNathan Sullivan { 1024d2fd719bSNathan Sullivan int err; 1025d2fd719bSNathan Sullivan int regval; 1026d2fd719bSNathan Sullivan 1027d2fd719bSNathan Sullivan err = genphy_read_status(phydev); 1028d2fd719bSNathan Sullivan if (err) 1029d2fd719bSNathan Sullivan return err; 1030d2fd719bSNathan Sullivan 1031d2fd719bSNathan Sullivan /* Make sure the PHY is not broken. Read idle error count, 1032d2fd719bSNathan Sullivan * and reset the PHY if it is maxed out. 1033d2fd719bSNathan Sullivan */ 1034d2fd719bSNathan Sullivan regval = phy_read(phydev, MII_STAT1000); 1035d2fd719bSNathan Sullivan if ((regval & 0xFF) == 0xFF) { 1036d2fd719bSNathan Sullivan phy_init_hw(phydev); 1037d2fd719bSNathan Sullivan phydev->link = 0; 1038b866203dSZach Brown if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) 1039b866203dSZach Brown phydev->drv->config_intr(phydev); 1040c1a8d0a3SGrygorii Strashko return genphy_config_aneg(phydev); 1041d2fd719bSNathan Sullivan } 1042d2fd719bSNathan Sullivan 1043d2fd719bSNathan Sullivan return 0; 1044d2fd719bSNathan Sullivan } 1045d2fd719bSNathan Sullivan 104693272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 104793272e07SJean-Christophe PLAGNIOL-VILLARD { 104893272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 104993272e07SJean-Christophe PLAGNIOL-VILLARD } 105093272e07SJean-Christophe PLAGNIOL-VILLARD 10512b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev) 10522b2427d0SAndrew Lunn { 10532b2427d0SAndrew Lunn return ARRAY_SIZE(kszphy_hw_stats); 10542b2427d0SAndrew Lunn } 10552b2427d0SAndrew Lunn 10562b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data) 10572b2427d0SAndrew Lunn { 10582b2427d0SAndrew Lunn int i; 10592b2427d0SAndrew Lunn 10602b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) { 106155f53567SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 10622b2427d0SAndrew Lunn kszphy_hw_stats[i].string, ETH_GSTRING_LEN); 10632b2427d0SAndrew Lunn } 10642b2427d0SAndrew Lunn } 10652b2427d0SAndrew Lunn 10662b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i) 10672b2427d0SAndrew Lunn { 10682b2427d0SAndrew Lunn struct kszphy_hw_stat stat = kszphy_hw_stats[i]; 10692b2427d0SAndrew Lunn struct kszphy_priv *priv = phydev->priv; 1070321b4d4bSAndrew Lunn int val; 1071321b4d4bSAndrew Lunn u64 ret; 10722b2427d0SAndrew Lunn 10732b2427d0SAndrew Lunn val = phy_read(phydev, stat.reg); 10742b2427d0SAndrew Lunn if (val < 0) { 10756c3442f5SJisheng Zhang ret = U64_MAX; 10762b2427d0SAndrew Lunn } else { 10772b2427d0SAndrew Lunn val = val & ((1 << stat.bits) - 1); 10782b2427d0SAndrew Lunn priv->stats[i] += val; 1079321b4d4bSAndrew Lunn ret = priv->stats[i]; 10802b2427d0SAndrew Lunn } 10812b2427d0SAndrew Lunn 1082321b4d4bSAndrew Lunn return ret; 10832b2427d0SAndrew Lunn } 10842b2427d0SAndrew Lunn 10852b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev, 10862b2427d0SAndrew Lunn struct ethtool_stats *stats, u64 *data) 10872b2427d0SAndrew Lunn { 10882b2427d0SAndrew Lunn int i; 10892b2427d0SAndrew Lunn 10902b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) 10912b2427d0SAndrew Lunn data[i] = kszphy_get_stat(phydev, i); 10922b2427d0SAndrew Lunn } 10932b2427d0SAndrew Lunn 1094836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev) 1095836384d2SWenyou Yang { 1096836384d2SWenyou Yang /* Disable PHY Interrupts */ 1097836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1098836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_DISABLED; 1099836384d2SWenyou Yang if (phydev->drv->config_intr) 1100836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1101836384d2SWenyou Yang } 1102836384d2SWenyou Yang 1103836384d2SWenyou Yang return genphy_suspend(phydev); 1104836384d2SWenyou Yang } 1105836384d2SWenyou Yang 1106f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev) 1107f5aba91dSAlexandre Belloni { 110879e498a9SLeonard Crestez int ret; 110979e498a9SLeonard Crestez 1110836384d2SWenyou Yang genphy_resume(phydev); 1111f5aba91dSAlexandre Belloni 11126110dff7SOleksij Rempel /* After switching from power-down to normal mode, an internal global 11136110dff7SOleksij Rempel * reset is automatically generated. Wait a minimum of 1 ms before 11146110dff7SOleksij Rempel * read/write access to the PHY registers. 11156110dff7SOleksij Rempel */ 11166110dff7SOleksij Rempel usleep_range(1000, 2000); 11176110dff7SOleksij Rempel 111879e498a9SLeonard Crestez ret = kszphy_config_reset(phydev); 111979e498a9SLeonard Crestez if (ret) 112079e498a9SLeonard Crestez return ret; 112179e498a9SLeonard Crestez 1122836384d2SWenyou Yang /* Enable PHY Interrupts */ 1123836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1124836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_ENABLED; 1125836384d2SWenyou Yang if (phydev->drv->config_intr) 1126836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1127836384d2SWenyou Yang } 1128f5aba91dSAlexandre Belloni 1129f5aba91dSAlexandre Belloni return 0; 1130f5aba91dSAlexandre Belloni } 1131f5aba91dSAlexandre Belloni 1132e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 1133e6a423a8SJohan Hovold { 1134e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 1135e5a03bfdSAndrew Lunn const struct device_node *np = phydev->mdio.dev.of_node; 1136e6a423a8SJohan Hovold struct kszphy_priv *priv; 113763f44b2bSJohan Hovold struct clk *clk; 1138e7a792e9SJohan Hovold int ret; 1139e6a423a8SJohan Hovold 1140e5a03bfdSAndrew Lunn priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 1141e6a423a8SJohan Hovold if (!priv) 1142e6a423a8SJohan Hovold return -ENOMEM; 1143e6a423a8SJohan Hovold 1144e6a423a8SJohan Hovold phydev->priv = priv; 1145e6a423a8SJohan Hovold 1146e6a423a8SJohan Hovold priv->type = type; 1147e6a423a8SJohan Hovold 1148e7a792e9SJohan Hovold if (type->led_mode_reg) { 1149e7a792e9SJohan Hovold ret = of_property_read_u32(np, "micrel,led-mode", 1150e7a792e9SJohan Hovold &priv->led_mode); 1151e7a792e9SJohan Hovold if (ret) 1152e7a792e9SJohan Hovold priv->led_mode = -1; 1153e7a792e9SJohan Hovold 1154e7a792e9SJohan Hovold if (priv->led_mode > 3) { 115572ba48beSAndrew Lunn phydev_err(phydev, "invalid led mode: 0x%02x\n", 1156e7a792e9SJohan Hovold priv->led_mode); 1157e7a792e9SJohan Hovold priv->led_mode = -1; 1158e7a792e9SJohan Hovold } 1159e7a792e9SJohan Hovold } else { 1160e7a792e9SJohan Hovold priv->led_mode = -1; 1161e7a792e9SJohan Hovold } 1162e7a792e9SJohan Hovold 1163e5a03bfdSAndrew Lunn clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref"); 1164bced8701SNiklas Cassel /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */ 1165bced8701SNiklas Cassel if (!IS_ERR_OR_NULL(clk)) { 11661fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 116786dc1342SJohan Hovold bool rmii_ref_clk_sel_25_mhz; 11681fadee0cSSascha Hauer 116963f44b2bSJohan Hovold priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; 117086dc1342SJohan Hovold rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, 117186dc1342SJohan Hovold "micrel,rmii-reference-clock-select-25-mhz"); 117263f44b2bSJohan Hovold 11731fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 117486dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; 11751fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 117686dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; 11771fadee0cSSascha Hauer } else { 117872ba48beSAndrew Lunn phydev_err(phydev, "Clock rate out of range: %ld\n", 117972ba48beSAndrew Lunn rate); 11801fadee0cSSascha Hauer return -EINVAL; 11811fadee0cSSascha Hauer } 11821fadee0cSSascha Hauer } 11831fadee0cSSascha Hauer 11844217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) 11854217a64eSMichael Walle phydev->port = PORT_FIBRE; 11864217a64eSMichael Walle 118763f44b2bSJohan Hovold /* Support legacy board-file configuration */ 118863f44b2bSJohan Hovold if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 118963f44b2bSJohan Hovold priv->rmii_ref_clk_sel = true; 119063f44b2bSJohan Hovold priv->rmii_ref_clk_sel_val = true; 119163f44b2bSJohan Hovold } 119263f44b2bSJohan Hovold 119363f44b2bSJohan Hovold return 0; 11941fadee0cSSascha Hauer } 11951fadee0cSSascha Hauer 1196d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 1197d5bf9071SChristian Hohnstaedt { 119851f932c4SChoi, David .phy_id = PHY_ID_KS8737, 1199f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 120051f932c4SChoi, David .name = "Micrel KS8737", 1201dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1202c6f9575cSJohan Hovold .driver_data = &ks8737_type, 1203d0507009SDavid J. Choi .config_init = kszphy_config_init, 1204c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 120559ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 12061a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12071a5465f5SPatrice Vilchez .resume = genphy_resume, 1208d5bf9071SChristian Hohnstaedt }, { 1209212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 1210212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 12117ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 1212dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1213e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 121463f44b2bSJohan Hovold .probe = kszphy_probe, 1215d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 1216212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 121759ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 12182b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12192b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12202b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12211a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12221a5465f5SPatrice Vilchez .resume = genphy_resume, 1223212ea99aSMarek Vasut }, { 1224b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 1225b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 1226b818d1a7SHector Palacios .name = "Micrel KSZ8031", 1227dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1228e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 122963f44b2bSJohan Hovold .probe = kszphy_probe, 1230d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 1231b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 123259ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 12332b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12342b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12352b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12361a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12371a5465f5SPatrice Vilchez .resume = genphy_resume, 1238b818d1a7SHector Palacios }, { 1239510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 1240f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1241510d573fSMarek Vasut .name = "Micrel KSZ8041", 1242dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1243e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1244e6a423a8SJohan Hovold .probe = kszphy_probe, 124577501a79SPhilipp Zabel .config_init = ksz8041_config_init, 124677501a79SPhilipp Zabel .config_aneg = ksz8041_config_aneg, 124751f932c4SChoi, David .config_intr = kszphy_config_intr, 124859ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 12492b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12502b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12512b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12521a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12531a5465f5SPatrice Vilchez .resume = genphy_resume, 1254d5bf9071SChristian Hohnstaedt }, { 12554bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 1256f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 12574bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 1258dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1259e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1260e6a423a8SJohan Hovold .probe = kszphy_probe, 1261e6a423a8SJohan Hovold .config_init = kszphy_config_init, 12624bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 126359ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 12642b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12652b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12662b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12674bd7b512SSergei Shtylyov .suspend = genphy_suspend, 12684bd7b512SSergei Shtylyov .resume = genphy_resume, 12694bd7b512SSergei Shtylyov }, { 1270510d573fSMarek Vasut .name = "Micrel KSZ8051", 1271dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1272e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 1273e6a423a8SJohan Hovold .probe = kszphy_probe, 127463f44b2bSJohan Hovold .config_init = kszphy_config_init, 127551f932c4SChoi, David .config_intr = kszphy_config_intr, 127659ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 12772b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12782b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12792b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12808b95599cSMarek Vasut .match_phy_device = ksz8051_match_phy_device, 12811a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12821a5465f5SPatrice Vilchez .resume = genphy_resume, 1283d5bf9071SChristian Hohnstaedt }, { 1284510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 1285510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 1286ecd5a323SAlexander Stein .phy_id_mask = 0x00fffffc, 1287dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1288e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 1289e6a423a8SJohan Hovold .probe = kszphy_probe, 1290e6a423a8SJohan Hovold .config_init = kszphy_config_init, 129151f932c4SChoi, David .config_intr = kszphy_config_intr, 129259ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 12932b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 12942b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 12952b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 12961a5465f5SPatrice Vilchez .suspend = genphy_suspend, 12971a5465f5SPatrice Vilchez .resume = genphy_resume, 1298d5bf9071SChristian Hohnstaedt }, { 12997ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 13007ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 1301f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1302dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1303e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 1304e6a423a8SJohan Hovold .probe = kszphy_probe, 13057a1d8390SAntoine Tenart .config_init = ksz8081_config_init, 1306*764d31caSChristian Melki .soft_reset = genphy_soft_reset, 13077ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 130859ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 13092b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 13102b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 13112b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 1312836384d2SWenyou Yang .suspend = kszphy_suspend, 1313f5aba91dSAlexandre Belloni .resume = kszphy_resume, 13147ab59dc1SDavid J. Choi }, { 13157ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 13167ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 1317f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1318dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 1319232ba3a5SRajasingh Thavamani .config_init = ksz8061_config_init, 13207ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 132159ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 13221a5465f5SPatrice Vilchez .suspend = genphy_suspend, 13231a5465f5SPatrice Vilchez .resume = genphy_resume, 13247ab59dc1SDavid J. Choi }, { 1325d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 132648d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 1327d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 1328dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1329c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 1330bfe72442SGrygorii Strashko .probe = kszphy_probe, 1331407d8098SHans Andersson .get_features = ksz9031_get_features, 1332954c3967SSean Cross .config_init = ksz9021_config_init, 1333c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 133459ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 13352b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 13362b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 13372b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 13381a5465f5SPatrice Vilchez .suspend = genphy_suspend, 13391a5465f5SPatrice Vilchez .resume = genphy_resume, 1340c846a2b7SKevin Hao .read_mmd = genphy_read_mmd_unsupported, 1341c846a2b7SKevin Hao .write_mmd = genphy_write_mmd_unsupported, 134293272e07SJean-Christophe PLAGNIOL-VILLARD }, { 13437ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 1344f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 13457ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 1346c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 1347bfe72442SGrygorii Strashko .probe = kszphy_probe, 13483aed3e2aSAntoine Tenart .get_features = ksz9031_get_features, 13496e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 13501d16073aSHeiner Kallweit .soft_reset = genphy_soft_reset, 1351d2fd719bSNathan Sullivan .read_status = ksz9031_read_status, 1352c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 135359ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 13542b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 13552b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 13562b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 13571a5465f5SPatrice Vilchez .suspend = genphy_suspend, 1358f64f1482SXander Huff .resume = kszphy_resume, 13597ab59dc1SDavid J. Choi }, { 13601623ad8eSDivya Koppera .phy_id = PHY_ID_LAN8814, 13611623ad8eSDivya Koppera .phy_id_mask = MICREL_PHY_ID_MASK, 13621623ad8eSDivya Koppera .name = "Microchip INDY Gigabit Quad PHY", 13631623ad8eSDivya Koppera .driver_data = &ksz9021_type, 13641623ad8eSDivya Koppera .probe = kszphy_probe, 13651623ad8eSDivya Koppera .soft_reset = genphy_soft_reset, 13661623ad8eSDivya Koppera .read_status = ksz9031_read_status, 13671623ad8eSDivya Koppera .get_sset_count = kszphy_get_sset_count, 13681623ad8eSDivya Koppera .get_strings = kszphy_get_strings, 13691623ad8eSDivya Koppera .get_stats = kszphy_get_stats, 13701623ad8eSDivya Koppera .suspend = genphy_suspend, 13711623ad8eSDivya Koppera .resume = kszphy_resume, 13721623ad8eSDivya Koppera }, { 1373bff5b4b3SYuiko Oshino .phy_id = PHY_ID_KSZ9131, 1374bff5b4b3SYuiko Oshino .phy_id_mask = MICREL_PHY_ID_MASK, 1375bff5b4b3SYuiko Oshino .name = "Microchip KSZ9131 Gigabit PHY", 1376dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1377bff5b4b3SYuiko Oshino .driver_data = &ksz9021_type, 1378bff5b4b3SYuiko Oshino .probe = kszphy_probe, 1379bff5b4b3SYuiko Oshino .config_init = ksz9131_config_init, 1380bff5b4b3SYuiko Oshino .config_intr = kszphy_config_intr, 138159ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 1382bff5b4b3SYuiko Oshino .get_sset_count = kszphy_get_sset_count, 1383bff5b4b3SYuiko Oshino .get_strings = kszphy_get_strings, 1384bff5b4b3SYuiko Oshino .get_stats = kszphy_get_stats, 1385bff5b4b3SYuiko Oshino .suspend = genphy_suspend, 1386bff5b4b3SYuiko Oshino .resume = kszphy_resume, 1387bff5b4b3SYuiko Oshino }, { 138893272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 1389f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 139093272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 1391dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 139293272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 139393272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 139493272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 13951a5465f5SPatrice Vilchez .suspend = genphy_suspend, 13961a5465f5SPatrice Vilchez .resume = genphy_resume, 13977ab59dc1SDavid J. Choi }, { 13987ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 1399f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 1400ab36a3a2SMarek Vasut .name = "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch", 1401dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 14027ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 14031a5465f5SPatrice Vilchez .suspend = genphy_suspend, 14041a5465f5SPatrice Vilchez .resume = genphy_resume, 14059d162ed6SSean Nyekjaer }, { 14061d951ba3SMarek Vasut .name = "Micrel KSZ87XX Switch", 1407dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 14089d162ed6SSean Nyekjaer .config_init = kszphy_config_init, 14099d162ed6SSean Nyekjaer .config_aneg = ksz8873mll_config_aneg, 14109d162ed6SSean Nyekjaer .read_status = ksz8873mll_read_status, 14118b95599cSMarek Vasut .match_phy_device = ksz8795_match_phy_device, 14129d162ed6SSean Nyekjaer .suspend = genphy_suspend, 14139d162ed6SSean Nyekjaer .resume = genphy_resume, 1414fc3973a1SWoojung Huh }, { 1415fc3973a1SWoojung Huh .phy_id = PHY_ID_KSZ9477, 1416fc3973a1SWoojung Huh .phy_id_mask = MICREL_PHY_ID_MASK, 1417fc3973a1SWoojung Huh .name = "Microchip KSZ9477", 1418dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 1419fc3973a1SWoojung Huh .config_init = kszphy_config_init, 1420fc3973a1SWoojung Huh .suspend = genphy_suspend, 1421fc3973a1SWoojung Huh .resume = genphy_resume, 1422d5bf9071SChristian Hohnstaedt } }; 1423d0507009SDavid J. Choi 142450fd7150SJohan Hovold module_phy_driver(ksphy_driver); 1425d0507009SDavid J. Choi 1426d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 1427d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 1428d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 142952a60ed2SDavid S. Miller 1430cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 143148d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 1432f893a99eSFabio Estevam { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK }, 1433bff5b4b3SYuiko Oshino { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK }, 1434ecd5a323SAlexander Stein { PHY_ID_KSZ8001, 0x00fffffc }, 1435f893a99eSFabio Estevam { PHY_ID_KS8737, MICREL_PHY_ID_MASK }, 1436212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 1437b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 1438f893a99eSFabio Estevam { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK }, 1439f893a99eSFabio Estevam { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK }, 1440f893a99eSFabio Estevam { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK }, 1441f893a99eSFabio Estevam { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK }, 1442f893a99eSFabio Estevam { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK }, 1443f893a99eSFabio Estevam { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK }, 14441623ad8eSDivya Koppera { PHY_ID_LAN8814, MICREL_PHY_ID_MASK }, 144552a60ed2SDavid S. Miller { } 144652a60ed2SDavid S. Miller }; 144752a60ed2SDavid S. Miller 144852a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 1449