xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 6110dff776f7fa65c35850ef65b41d3b39e2fac2)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22d0507009SDavid J. Choi #include <linux/kernel.h>
23d0507009SDavid J. Choi #include <linux/module.h>
24d0507009SDavid J. Choi #include <linux/phy.h>
25d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
26954c3967SSean Cross #include <linux/of.h>
271fadee0cSSascha Hauer #include <linux/clk.h>
28*6110dff7SOleksij Rempel #include <linux/delay.h>
29d0507009SDavid J. Choi 
30212ea99aSMarek Vasut /* Operation Mode Strap Override */
31212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
327a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
3300aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
342b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3500aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3600aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
37212ea99aSMarek Vasut 
3851f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3951f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4000aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4100aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4700aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4851f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4951f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5051f932c4SChoi, David 
515a16778eSJohan Hovold /* PHY Control 1 */
525a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
535a16778eSJohan Hovold 
545a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
555a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
565a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5751f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5800aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
5963f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
6051f932c4SChoi, David 
61954c3967SSean Cross /* Write/read to/from extended registers */
62954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
63954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
64954c3967SSean Cross 
65954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
66954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
67954c3967SSean Cross 
68954c3967SSean Cross /* Extended registers */
69954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
70954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
71954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
72954c3967SSean Cross 
73954c3967SSean Cross #define PS_TO_REG				200
74954c3967SSean Cross 
752b2427d0SAndrew Lunn struct kszphy_hw_stat {
762b2427d0SAndrew Lunn 	const char *string;
772b2427d0SAndrew Lunn 	u8 reg;
782b2427d0SAndrew Lunn 	u8 bits;
792b2427d0SAndrew Lunn };
802b2427d0SAndrew Lunn 
812b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
822b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
832b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
842b2427d0SAndrew Lunn };
852b2427d0SAndrew Lunn 
86e6a423a8SJohan Hovold struct kszphy_type {
87e6a423a8SJohan Hovold 	u32 led_mode_reg;
88c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
890f95903eSJohan Hovold 	bool has_broadcast_disable;
902b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9163f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
92e6a423a8SJohan Hovold };
93e6a423a8SJohan Hovold 
94e6a423a8SJohan Hovold struct kszphy_priv {
95e6a423a8SJohan Hovold 	const struct kszphy_type *type;
96e7a792e9SJohan Hovold 	int led_mode;
9763f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
9863f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
992b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
100e6a423a8SJohan Hovold };
101e6a423a8SJohan Hovold 
102e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
103e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
104d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1052b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10663f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
107e6a423a8SJohan Hovold };
108e6a423a8SJohan Hovold 
109e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
110e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
111e6a423a8SJohan Hovold };
112e6a423a8SJohan Hovold 
113e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
114e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1152b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
116e6a423a8SJohan Hovold };
117e6a423a8SJohan Hovold 
118e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
119e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1200f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1212b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12286dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
123e6a423a8SJohan Hovold };
124e6a423a8SJohan Hovold 
125c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
126c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
127c6f9575cSJohan Hovold };
128c6f9575cSJohan Hovold 
129c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
130c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
131c6f9575cSJohan Hovold };
132c6f9575cSJohan Hovold 
133954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
134954c3967SSean Cross 				u32 regnum, u16 val)
135954c3967SSean Cross {
136954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
137954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
138954c3967SSean Cross }
139954c3967SSean Cross 
140954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
141954c3967SSean Cross 				u32 regnum)
142954c3967SSean Cross {
143954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
144954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
145954c3967SSean Cross }
146954c3967SSean Cross 
14751f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
14851f932c4SChoi, David {
14951f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
15051f932c4SChoi, David 	int rc;
15151f932c4SChoi, David 
15251f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15351f932c4SChoi, David 
15451f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15551f932c4SChoi, David }
15651f932c4SChoi, David 
15751f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
15851f932c4SChoi, David {
159c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
160c6f9575cSJohan Hovold 	int temp;
161c6f9575cSJohan Hovold 	u16 mask;
162c6f9575cSJohan Hovold 
163c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
164c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
165c6f9575cSJohan Hovold 	else
166c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16751f932c4SChoi, David 
16851f932c4SChoi, David 	/* set the interrupt pin active low */
16951f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1705bb8fc0dSJohan Hovold 	if (temp < 0)
1715bb8fc0dSJohan Hovold 		return temp;
172c6f9575cSJohan Hovold 	temp &= ~mask;
17351f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17451f932c4SChoi, David 
175c6f9575cSJohan Hovold 	/* enable / disable interrupts */
176c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
177c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
178c6f9575cSJohan Hovold 	else
179c6f9575cSJohan Hovold 		temp = 0;
18051f932c4SChoi, David 
181c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18251f932c4SChoi, David }
183d0507009SDavid J. Choi 
18463f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18563f44b2bSJohan Hovold {
18663f44b2bSJohan Hovold 	int ctrl;
18763f44b2bSJohan Hovold 
18863f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
18963f44b2bSJohan Hovold 	if (ctrl < 0)
19063f44b2bSJohan Hovold 		return ctrl;
19163f44b2bSJohan Hovold 
19263f44b2bSJohan Hovold 	if (val)
19363f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19463f44b2bSJohan Hovold 	else
19563f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19663f44b2bSJohan Hovold 
19763f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
19863f44b2bSJohan Hovold }
19963f44b2bSJohan Hovold 
200e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20120d8435aSBen Dooks {
2025a16778eSJohan Hovold 	int rc, temp, shift;
2038620546cSJohan Hovold 
2045a16778eSJohan Hovold 	switch (reg) {
2055a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2065a16778eSJohan Hovold 		shift = 14;
2075a16778eSJohan Hovold 		break;
2085a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2095a16778eSJohan Hovold 		shift = 4;
2105a16778eSJohan Hovold 		break;
2115a16778eSJohan Hovold 	default:
2125a16778eSJohan Hovold 		return -EINVAL;
2135a16778eSJohan Hovold 	}
2145a16778eSJohan Hovold 
21520d8435aSBen Dooks 	temp = phy_read(phydev, reg);
216b7035860SJohan Hovold 	if (temp < 0) {
217b7035860SJohan Hovold 		rc = temp;
218b7035860SJohan Hovold 		goto out;
219b7035860SJohan Hovold 	}
22020d8435aSBen Dooks 
22128bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22220d8435aSBen Dooks 	temp |= val << shift;
22320d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
224b7035860SJohan Hovold out:
225b7035860SJohan Hovold 	if (rc < 0)
22672ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22720d8435aSBen Dooks 
228b7035860SJohan Hovold 	return rc;
22920d8435aSBen Dooks }
23020d8435aSBen Dooks 
231bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
232bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
233bde15129SJohan Hovold  */
234bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
235bde15129SJohan Hovold {
236bde15129SJohan Hovold 	int ret;
237bde15129SJohan Hovold 
238bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
239bde15129SJohan Hovold 	if (ret < 0)
240bde15129SJohan Hovold 		goto out;
241bde15129SJohan Hovold 
242bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
243bde15129SJohan Hovold out:
244bde15129SJohan Hovold 	if (ret)
24572ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
246bde15129SJohan Hovold 
247bde15129SJohan Hovold 	return ret;
248bde15129SJohan Hovold }
249bde15129SJohan Hovold 
2502b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2512b0ba96cSSylvain Rochet {
2522b0ba96cSSylvain Rochet 	int ret;
2532b0ba96cSSylvain Rochet 
2542b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2552b0ba96cSSylvain Rochet 	if (ret < 0)
2562b0ba96cSSylvain Rochet 		goto out;
2572b0ba96cSSylvain Rochet 
2582b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2592b0ba96cSSylvain Rochet 		return 0;
2602b0ba96cSSylvain Rochet 
2612b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2622b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2632b0ba96cSSylvain Rochet out:
2642b0ba96cSSylvain Rochet 	if (ret)
26572ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2662b0ba96cSSylvain Rochet 
2672b0ba96cSSylvain Rochet 	return ret;
2682b0ba96cSSylvain Rochet }
2692b0ba96cSSylvain Rochet 
27079e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
27179e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
27279e498a9SLeonard Crestez {
27379e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
27479e498a9SLeonard Crestez 	int ret;
27579e498a9SLeonard Crestez 
27679e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
27779e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
27879e498a9SLeonard Crestez 		if (ret) {
27979e498a9SLeonard Crestez 			phydev_err(phydev,
28079e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
28179e498a9SLeonard Crestez 			return ret;
28279e498a9SLeonard Crestez 		}
28379e498a9SLeonard Crestez 	}
28479e498a9SLeonard Crestez 
28579e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
28679e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
28779e498a9SLeonard Crestez 
28879e498a9SLeonard Crestez 	return 0;
28979e498a9SLeonard Crestez }
29079e498a9SLeonard Crestez 
291d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
292d0507009SDavid J. Choi {
293e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
294e6a423a8SJohan Hovold 	const struct kszphy_type *type;
295d0507009SDavid J. Choi 
296e6a423a8SJohan Hovold 	if (!priv)
297e6a423a8SJohan Hovold 		return 0;
298e6a423a8SJohan Hovold 
299e6a423a8SJohan Hovold 	type = priv->type;
300e6a423a8SJohan Hovold 
3010f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3020f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3030f95903eSJohan Hovold 
3042b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3052b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3062b0ba96cSSylvain Rochet 
30779e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
30820d8435aSBen Dooks }
30920d8435aSBen Dooks 
31077501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
31177501a79SPhilipp Zabel {
3123c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3133c1bcc86SAndrew Lunn 
31477501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
31577501a79SPhilipp Zabel 
31677501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
31777501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
31877501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
3193c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
3203c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
3213c1bcc86SAndrew Lunn 
3223c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
3233c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3243c1bcc86SAndrew Lunn 				 phydev->supported);
3253c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
3263c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3273c1bcc86SAndrew Lunn 				 phydev->advertising);
32877501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
32977501a79SPhilipp Zabel 	}
33077501a79SPhilipp Zabel 
33177501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
33277501a79SPhilipp Zabel }
33377501a79SPhilipp Zabel 
33477501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
33577501a79SPhilipp Zabel {
33677501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
33777501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
33877501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
33977501a79SPhilipp Zabel 		return 0;
34077501a79SPhilipp Zabel 	}
34177501a79SPhilipp Zabel 
34277501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
34377501a79SPhilipp Zabel }
34477501a79SPhilipp Zabel 
3458b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
3468b95599cSMarek Vasut 					    const u32 ksz_phy_id)
3478b95599cSMarek Vasut {
3488b95599cSMarek Vasut 	int ret;
3498b95599cSMarek Vasut 
3508b95599cSMarek Vasut 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) != ksz_phy_id)
3518b95599cSMarek Vasut 		return 0;
3528b95599cSMarek Vasut 
3538b95599cSMarek Vasut 	ret = phy_read(phydev, MII_BMSR);
3548b95599cSMarek Vasut 	if (ret < 0)
3558b95599cSMarek Vasut 		return ret;
3568b95599cSMarek Vasut 
3578b95599cSMarek Vasut 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
3588b95599cSMarek Vasut 	 * exact PHY ID. However, they can be told apart by the extended
3598b95599cSMarek Vasut 	 * capability registers presence. The KSZ8051 PHY has them while
3608b95599cSMarek Vasut 	 * the switch does not.
3618b95599cSMarek Vasut 	 */
3628b95599cSMarek Vasut 	ret &= BMSR_ERCAP;
3638b95599cSMarek Vasut 	if (ksz_phy_id == PHY_ID_KSZ8051)
3648b95599cSMarek Vasut 		return ret;
3658b95599cSMarek Vasut 	else
3668b95599cSMarek Vasut 		return !ret;
3678b95599cSMarek Vasut }
3688b95599cSMarek Vasut 
3698b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev)
3708b95599cSMarek Vasut {
3718b95599cSMarek Vasut 	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8051);
3728b95599cSMarek Vasut }
3738b95599cSMarek Vasut 
3747a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
3757a1d8390SAntoine Tenart {
3767a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
3777a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
3787a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
3797a1d8390SAntoine Tenart 	 * manually writing a 0.
3807a1d8390SAntoine Tenart 	 */
3817a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
3827a1d8390SAntoine Tenart 
3837a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
3847a1d8390SAntoine Tenart }
3857a1d8390SAntoine Tenart 
386232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
387232ba3a5SRajasingh Thavamani {
388232ba3a5SRajasingh Thavamani 	int ret;
389232ba3a5SRajasingh Thavamani 
390232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
391232ba3a5SRajasingh Thavamani 	if (ret)
392232ba3a5SRajasingh Thavamani 		return ret;
393232ba3a5SRajasingh Thavamani 
394232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
395232ba3a5SRajasingh Thavamani }
396232ba3a5SRajasingh Thavamani 
3978b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev)
3988b95599cSMarek Vasut {
3991d951ba3SMarek Vasut 	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ87XX);
4008b95599cSMarek Vasut }
4018b95599cSMarek Vasut 
402954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
4033c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4043c9a9f7fSJaeden Amero 				       u16 reg,
4053c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
4063c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
407954c3967SSean Cross {
408954c3967SSean Cross 	int val1 = -1;
409954c3967SSean Cross 	int val2 = -2;
410954c3967SSean Cross 	int val3 = -3;
411954c3967SSean Cross 	int val4 = -4;
412954c3967SSean Cross 	int newval;
413954c3967SSean Cross 	int matches = 0;
414954c3967SSean Cross 
415954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
416954c3967SSean Cross 		matches++;
417954c3967SSean Cross 
418954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
419954c3967SSean Cross 		matches++;
420954c3967SSean Cross 
421954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
422954c3967SSean Cross 		matches++;
423954c3967SSean Cross 
424954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
425954c3967SSean Cross 		matches++;
426954c3967SSean Cross 
427954c3967SSean Cross 	if (!matches)
428954c3967SSean Cross 		return 0;
429954c3967SSean Cross 
430954c3967SSean Cross 	if (matches < 4)
431954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
432954c3967SSean Cross 	else
433954c3967SSean Cross 		newval = 0;
434954c3967SSean Cross 
435954c3967SSean Cross 	if (val1 != -1)
436954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
437954c3967SSean Cross 
4386a119745SHubert Chaumette 	if (val2 != -2)
439954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
440954c3967SSean Cross 
4416a119745SHubert Chaumette 	if (val3 != -3)
442954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
443954c3967SSean Cross 
4446a119745SHubert Chaumette 	if (val4 != -4)
445954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
446954c3967SSean Cross 
447954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
448954c3967SSean Cross }
449954c3967SSean Cross 
450954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
451954c3967SSean Cross {
452e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
4533c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
454651df218SAndrew Lunn 	const struct device *dev_walker;
455954c3967SSean Cross 
456651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
457651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
458651df218SAndrew Lunn 	 * find a device with an OF node.
459651df218SAndrew Lunn 	 */
460e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
461651df218SAndrew Lunn 	do {
462651df218SAndrew Lunn 		of_node = dev_walker->of_node;
463651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
464651df218SAndrew Lunn 
465651df218SAndrew Lunn 	} while (!of_node && dev_walker);
466954c3967SSean Cross 
467954c3967SSean Cross 	if (of_node) {
468954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
469954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
470954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
471954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
472954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
473954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
474954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
475954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
476954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
477954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
478954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
479954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
480954c3967SSean Cross 	}
481954c3967SSean Cross 	return 0;
482954c3967SSean Cross }
483954c3967SSean Cross 
4846e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4856e4b8273SHubert Chaumette 
4866e4b8273SHubert Chaumette /* Extended registers */
4876270e1aeSJaeden Amero /* MMD Address 0x0 */
4886270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4896270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4906270e1aeSJaeden Amero 
491ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4926e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4936e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4946e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4956e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4966e4b8273SHubert Chaumette 
497af70c1f9SMike Looijmans /* MMD Address 0x1C */
498af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
499af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
500af70c1f9SMike Looijmans 
5016e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
5023c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
5036e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
5043c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
5056e4b8273SHubert Chaumette {
5066e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
5076e4b8273SHubert Chaumette 	int matches = 0;
5086e4b8273SHubert Chaumette 	u16 mask;
5096e4b8273SHubert Chaumette 	u16 maxval;
5106e4b8273SHubert Chaumette 	u16 newval;
5116e4b8273SHubert Chaumette 	int i;
5126e4b8273SHubert Chaumette 
5136e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
5146e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
5156e4b8273SHubert Chaumette 			matches++;
5166e4b8273SHubert Chaumette 
5176e4b8273SHubert Chaumette 	if (!matches)
5186e4b8273SHubert Chaumette 		return 0;
5196e4b8273SHubert Chaumette 
5206e4b8273SHubert Chaumette 	if (matches < numfields)
5219b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
5226e4b8273SHubert Chaumette 	else
5236e4b8273SHubert Chaumette 		newval = 0;
5246e4b8273SHubert Chaumette 
5256e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
5266e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
5276e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
5286e4b8273SHubert Chaumette 			mask = 0xffff;
5296e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
5306e4b8273SHubert Chaumette 			newval = (newval & mask) |
5316e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
5326e4b8273SHubert Chaumette 					<< (field_sz * i));
5336e4b8273SHubert Chaumette 		}
5346e4b8273SHubert Chaumette 
5359b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
5366e4b8273SHubert Chaumette }
5376e4b8273SHubert Chaumette 
538a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
5396270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
5406270e1aeSJaeden Amero {
5416270e1aeSJaeden Amero 	int result;
5426270e1aeSJaeden Amero 
5439b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
5449b420effSHeiner Kallweit 			       0x0006);
545a0da456bSMax Uvarov 	if (result)
546a0da456bSMax Uvarov 		return result;
547a0da456bSMax Uvarov 
5489b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
5499b420effSHeiner Kallweit 			       0x1A80);
5506270e1aeSJaeden Amero 	if (result)
5516270e1aeSJaeden Amero 		return result;
5526270e1aeSJaeden Amero 
5536270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5546270e1aeSJaeden Amero }
5556270e1aeSJaeden Amero 
556af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
557af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
558af70c1f9SMike Looijmans {
559af70c1f9SMike Looijmans 	int reg;
560af70c1f9SMike Looijmans 
5619b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
562af70c1f9SMike Looijmans 	if (reg < 0)
563af70c1f9SMike Looijmans 		return reg;
5649b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
565af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
566af70c1f9SMike Looijmans }
567af70c1f9SMike Looijmans 
5686e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5696e4b8273SHubert Chaumette {
570e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5713c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5723c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5733c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5746e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5756e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5766e4b8273SHubert Chaumette 	};
5773c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5786e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5796e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5806e4b8273SHubert Chaumette 	};
5813c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
582b4c19f71SRoosen Henri 	const struct device *dev_walker;
583af70c1f9SMike Looijmans 	int result;
584af70c1f9SMike Looijmans 
585af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
586af70c1f9SMike Looijmans 	if (result < 0)
587af70c1f9SMike Looijmans 		return result;
5886e4b8273SHubert Chaumette 
589b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
590b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
591b4c19f71SRoosen Henri 	 * find a device with an OF node.
592b4c19f71SRoosen Henri 	 */
5939d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
594b4c19f71SRoosen Henri 	do {
595b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
596b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
597b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5986e4b8273SHubert Chaumette 
5996e4b8273SHubert Chaumette 	if (of_node) {
6006e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6016e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
6026e4b8273SHubert Chaumette 				clk_skews, 2);
6036e4b8273SHubert Chaumette 
6046e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6056e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
6066e4b8273SHubert Chaumette 				control_skews, 2);
6076e4b8273SHubert Chaumette 
6086e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6096e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
6106e4b8273SHubert Chaumette 				rx_data_skews, 4);
6116e4b8273SHubert Chaumette 
6126e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
6136e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
6146e4b8273SHubert Chaumette 				tx_data_skews, 4);
615e1b505a6SMarkus Niebel 
616e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
617e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
618e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
619e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
620e1b505a6SMarkus Niebel 		 *
621e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
622e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
623e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
624e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
625e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
626e1b505a6SMarkus Niebel 		 *
627e1b505a6SMarkus Niebel 		 * Workaround:
628e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
629e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
630e1b505a6SMarkus Niebel 		 */
631e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
632e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
633e1b505a6SMarkus Niebel 			if (result < 0)
634e1b505a6SMarkus Niebel 				goto err_force_master;
635e1b505a6SMarkus Niebel 
636e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
637e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
638e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
639e1b505a6SMarkus Niebel 			if (result < 0)
640e1b505a6SMarkus Niebel 				goto err_force_master;
641e1b505a6SMarkus Niebel 		}
6426e4b8273SHubert Chaumette 	}
6436270e1aeSJaeden Amero 
6446270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
645e1b505a6SMarkus Niebel 
646e1b505a6SMarkus Niebel err_force_master:
647e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
648e1b505a6SMarkus Niebel 	return result;
6496e4b8273SHubert Chaumette }
6506e4b8273SHubert Chaumette 
651bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
652bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
653bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
654bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
655bff5b4b3SYuiko Oshino 
656bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
657bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
658bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
659bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
660bff5b4b3SYuiko Oshino {
661bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
662bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
663bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
664bff5b4b3SYuiko Oshino 	int matches = 0;
665bff5b4b3SYuiko Oshino 	u16 maxval;
666bff5b4b3SYuiko Oshino 	u16 newval;
667bff5b4b3SYuiko Oshino 	u16 mask;
668bff5b4b3SYuiko Oshino 	int i;
669bff5b4b3SYuiko Oshino 
670bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
671bff5b4b3SYuiko Oshino 	if (field_sz == 5)
672bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
673bff5b4b3SYuiko Oshino 	else
674bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
675bff5b4b3SYuiko Oshino 
676bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
677bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
678bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
679bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
680bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
681bff5b4b3SYuiko Oshino 				skewval = skewmax;
682bff5b4b3SYuiko Oshino 
683bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
684bff5b4b3SYuiko Oshino 			matches++;
685bff5b4b3SYuiko Oshino 		}
686bff5b4b3SYuiko Oshino 
687bff5b4b3SYuiko Oshino 	if (!matches)
688bff5b4b3SYuiko Oshino 		return 0;
689bff5b4b3SYuiko Oshino 
690bff5b4b3SYuiko Oshino 	if (matches < numfields)
6919b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
692bff5b4b3SYuiko Oshino 	else
693bff5b4b3SYuiko Oshino 		newval = 0;
694bff5b4b3SYuiko Oshino 
695bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
696bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
697bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
698bff5b4b3SYuiko Oshino 			mask = 0xffff;
699bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
700bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
701bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
702bff5b4b3SYuiko Oshino 					<< (field_sz * i));
703bff5b4b3SYuiko Oshino 		}
704bff5b4b3SYuiko Oshino 
7059b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
706bff5b4b3SYuiko Oshino }
707bff5b4b3SYuiko Oshino 
708bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG	2
709bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL		76
710bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL		77
711bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS	BIT_MASK(12)
712bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY	0
713bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY	BIT(12)
714bd734a74SPhilippe Schenker 
715bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
716bd734a74SPhilippe Schenker {
717bd734a74SPhilippe Schenker 	u16 rxcdll_val, txcdll_val;
718bd734a74SPhilippe Schenker 	int ret;
719bd734a74SPhilippe Schenker 
720bd734a74SPhilippe Schenker 	switch (phydev->interface) {
721bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII:
722bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
723bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
724bd734a74SPhilippe Schenker 		break;
725bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_ID:
726bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
727bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
728bd734a74SPhilippe Schenker 		break;
729bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_RXID:
730bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
731bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
732bd734a74SPhilippe Schenker 		break;
733bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_TXID:
734bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
735bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
736bd734a74SPhilippe Schenker 		break;
737bd734a74SPhilippe Schenker 	default:
738bd734a74SPhilippe Schenker 		return 0;
739bd734a74SPhilippe Schenker 	}
740bd734a74SPhilippe Schenker 
741bd734a74SPhilippe Schenker 	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
742bd734a74SPhilippe Schenker 			     KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
743bd734a74SPhilippe Schenker 			     rxcdll_val);
744bd734a74SPhilippe Schenker 	if (ret < 0)
745bd734a74SPhilippe Schenker 		return ret;
746bd734a74SPhilippe Schenker 
747bd734a74SPhilippe Schenker 	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
748bd734a74SPhilippe Schenker 			      KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
749bd734a74SPhilippe Schenker 			      txcdll_val);
750bd734a74SPhilippe Schenker }
751bd734a74SPhilippe Schenker 
752bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
753bff5b4b3SYuiko Oshino {
754bff5b4b3SYuiko Oshino 	const struct device *dev = &phydev->mdio.dev;
755bff5b4b3SYuiko Oshino 	struct device_node *of_node = dev->of_node;
756bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
757bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
758bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
759bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
760bff5b4b3SYuiko Oshino 	};
761bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
762bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
763bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
764bff5b4b3SYuiko Oshino 	};
765bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
766bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
767bff5b4b3SYuiko Oshino 	int ret;
768bff5b4b3SYuiko Oshino 
769bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
770bff5b4b3SYuiko Oshino 	do {
771bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
772bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
773bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
774bff5b4b3SYuiko Oshino 
775bff5b4b3SYuiko Oshino 	if (!of_node)
776bff5b4b3SYuiko Oshino 		return 0;
777bff5b4b3SYuiko Oshino 
778bd734a74SPhilippe Schenker 	if (phy_interface_is_rgmii(phydev)) {
779bd734a74SPhilippe Schenker 		ret = ksz9131_config_rgmii_delay(phydev);
780bd734a74SPhilippe Schenker 		if (ret < 0)
781bd734a74SPhilippe Schenker 			return ret;
782bd734a74SPhilippe Schenker 	}
783bd734a74SPhilippe Schenker 
784bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
785bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
786bff5b4b3SYuiko Oshino 					  clk_skews, 2);
787bff5b4b3SYuiko Oshino 	if (ret < 0)
788bff5b4b3SYuiko Oshino 		return ret;
789bff5b4b3SYuiko Oshino 
790bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
791bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
792bff5b4b3SYuiko Oshino 					  control_skews, 2);
793bff5b4b3SYuiko Oshino 	if (ret < 0)
794bff5b4b3SYuiko Oshino 		return ret;
795bff5b4b3SYuiko Oshino 
796bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
797bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
798bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
799bff5b4b3SYuiko Oshino 	if (ret < 0)
800bff5b4b3SYuiko Oshino 		return ret;
801bff5b4b3SYuiko Oshino 
802bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
803bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
804bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
805bff5b4b3SYuiko Oshino 	if (ret < 0)
806bff5b4b3SYuiko Oshino 		return ret;
807bff5b4b3SYuiko Oshino 
808bff5b4b3SYuiko Oshino 	return 0;
809bff5b4b3SYuiko Oshino }
810bff5b4b3SYuiko Oshino 
81193272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
81200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
81300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
81432d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
81593272e07SJean-Christophe PLAGNIOL-VILLARD {
81693272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
81793272e07SJean-Christophe PLAGNIOL-VILLARD 
81893272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
81993272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
82093272e07SJean-Christophe PLAGNIOL-VILLARD 
82193272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
82293272e07SJean-Christophe PLAGNIOL-VILLARD 
82393272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
82493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
82593272e07SJean-Christophe PLAGNIOL-VILLARD 	else
82693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
82793272e07SJean-Christophe PLAGNIOL-VILLARD 
82893272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
82993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
83093272e07SJean-Christophe PLAGNIOL-VILLARD 	else
83193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
83293272e07SJean-Christophe PLAGNIOL-VILLARD 
83393272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
83493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
83593272e07SJean-Christophe PLAGNIOL-VILLARD 
83693272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
83793272e07SJean-Christophe PLAGNIOL-VILLARD }
83893272e07SJean-Christophe PLAGNIOL-VILLARD 
8393aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
8403aed3e2aSAntoine Tenart {
8413aed3e2aSAntoine Tenart 	int ret;
8423aed3e2aSAntoine Tenart 
8433aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
8443aed3e2aSAntoine Tenart 	if (ret < 0)
8453aed3e2aSAntoine Tenart 		return ret;
8463aed3e2aSAntoine Tenart 
8473aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
8483aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
8493aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
8503aed3e2aSAntoine Tenart 	 *
851407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
852407d8098SHans Andersson 	 *
8533aed3e2aSAntoine Tenart 	 * Workaround:
8543aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
8553aed3e2aSAntoine Tenart 	 */
8563aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
8573aed3e2aSAntoine Tenart 
8583aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
8593aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
8603aed3e2aSAntoine Tenart 	 */
8613aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
8623aed3e2aSAntoine Tenart 
8633aed3e2aSAntoine Tenart 	return 0;
8643aed3e2aSAntoine Tenart }
8653aed3e2aSAntoine Tenart 
866d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
867d2fd719bSNathan Sullivan {
868d2fd719bSNathan Sullivan 	int err;
869d2fd719bSNathan Sullivan 	int regval;
870d2fd719bSNathan Sullivan 
871d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
872d2fd719bSNathan Sullivan 	if (err)
873d2fd719bSNathan Sullivan 		return err;
874d2fd719bSNathan Sullivan 
875d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
876d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
877d2fd719bSNathan Sullivan 	 */
878d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
879d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
880d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
881d2fd719bSNathan Sullivan 		phydev->link = 0;
882b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
883b866203dSZach Brown 			phydev->drv->config_intr(phydev);
884c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
885d2fd719bSNathan Sullivan 	}
886d2fd719bSNathan Sullivan 
887d2fd719bSNathan Sullivan 	return 0;
888d2fd719bSNathan Sullivan }
889d2fd719bSNathan Sullivan 
89093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
89193272e07SJean-Christophe PLAGNIOL-VILLARD {
89293272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
89393272e07SJean-Christophe PLAGNIOL-VILLARD }
89493272e07SJean-Christophe PLAGNIOL-VILLARD 
8952b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
8962b2427d0SAndrew Lunn {
8972b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
8982b2427d0SAndrew Lunn }
8992b2427d0SAndrew Lunn 
9002b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
9012b2427d0SAndrew Lunn {
9022b2427d0SAndrew Lunn 	int i;
9032b2427d0SAndrew Lunn 
9042b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
90555f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
9062b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
9072b2427d0SAndrew Lunn 	}
9082b2427d0SAndrew Lunn }
9092b2427d0SAndrew Lunn 
9102b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
9112b2427d0SAndrew Lunn {
9122b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
9132b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
914321b4d4bSAndrew Lunn 	int val;
915321b4d4bSAndrew Lunn 	u64 ret;
9162b2427d0SAndrew Lunn 
9172b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
9182b2427d0SAndrew Lunn 	if (val < 0) {
9196c3442f5SJisheng Zhang 		ret = U64_MAX;
9202b2427d0SAndrew Lunn 	} else {
9212b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
9222b2427d0SAndrew Lunn 		priv->stats[i] += val;
923321b4d4bSAndrew Lunn 		ret = priv->stats[i];
9242b2427d0SAndrew Lunn 	}
9252b2427d0SAndrew Lunn 
926321b4d4bSAndrew Lunn 	return ret;
9272b2427d0SAndrew Lunn }
9282b2427d0SAndrew Lunn 
9292b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
9302b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
9312b2427d0SAndrew Lunn {
9322b2427d0SAndrew Lunn 	int i;
9332b2427d0SAndrew Lunn 
9342b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
9352b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
9362b2427d0SAndrew Lunn }
9372b2427d0SAndrew Lunn 
938836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
939836384d2SWenyou Yang {
940836384d2SWenyou Yang 	/* Disable PHY Interrupts */
941836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
942836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
943836384d2SWenyou Yang 		if (phydev->drv->config_intr)
944836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
945836384d2SWenyou Yang 	}
946836384d2SWenyou Yang 
947836384d2SWenyou Yang 	return genphy_suspend(phydev);
948836384d2SWenyou Yang }
949836384d2SWenyou Yang 
950f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
951f5aba91dSAlexandre Belloni {
95279e498a9SLeonard Crestez 	int ret;
95379e498a9SLeonard Crestez 
954836384d2SWenyou Yang 	genphy_resume(phydev);
955f5aba91dSAlexandre Belloni 
956*6110dff7SOleksij Rempel 	/* After switching from power-down to normal mode, an internal global
957*6110dff7SOleksij Rempel 	 * reset is automatically generated. Wait a minimum of 1 ms before
958*6110dff7SOleksij Rempel 	 * read/write access to the PHY registers.
959*6110dff7SOleksij Rempel 	 */
960*6110dff7SOleksij Rempel 	usleep_range(1000, 2000);
961*6110dff7SOleksij Rempel 
96279e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
96379e498a9SLeonard Crestez 	if (ret)
96479e498a9SLeonard Crestez 		return ret;
96579e498a9SLeonard Crestez 
966836384d2SWenyou Yang 	/* Enable PHY Interrupts */
967836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
968836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
969836384d2SWenyou Yang 		if (phydev->drv->config_intr)
970836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
971836384d2SWenyou Yang 	}
972f5aba91dSAlexandre Belloni 
973f5aba91dSAlexandre Belloni 	return 0;
974f5aba91dSAlexandre Belloni }
975f5aba91dSAlexandre Belloni 
976e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
977e6a423a8SJohan Hovold {
978e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
979e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
980e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
98163f44b2bSJohan Hovold 	struct clk *clk;
982e7a792e9SJohan Hovold 	int ret;
983e6a423a8SJohan Hovold 
984e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
985e6a423a8SJohan Hovold 	if (!priv)
986e6a423a8SJohan Hovold 		return -ENOMEM;
987e6a423a8SJohan Hovold 
988e6a423a8SJohan Hovold 	phydev->priv = priv;
989e6a423a8SJohan Hovold 
990e6a423a8SJohan Hovold 	priv->type = type;
991e6a423a8SJohan Hovold 
992e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
993e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
994e7a792e9SJohan Hovold 				&priv->led_mode);
995e7a792e9SJohan Hovold 		if (ret)
996e7a792e9SJohan Hovold 			priv->led_mode = -1;
997e7a792e9SJohan Hovold 
998e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
99972ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
1000e7a792e9SJohan Hovold 				   priv->led_mode);
1001e7a792e9SJohan Hovold 			priv->led_mode = -1;
1002e7a792e9SJohan Hovold 		}
1003e7a792e9SJohan Hovold 	} else {
1004e7a792e9SJohan Hovold 		priv->led_mode = -1;
1005e7a792e9SJohan Hovold 	}
1006e7a792e9SJohan Hovold 
1007e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
1008bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
1009bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
10101fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
101186dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
10121fadee0cSSascha Hauer 
101363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
101486dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
101586dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
101663f44b2bSJohan Hovold 
10171fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
101886dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
10191fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
102086dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
10211fadee0cSSascha Hauer 		} else {
102272ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
102372ba48beSAndrew Lunn 				   rate);
10241fadee0cSSascha Hauer 			return -EINVAL;
10251fadee0cSSascha Hauer 		}
10261fadee0cSSascha Hauer 	}
10271fadee0cSSascha Hauer 
102863f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
102963f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
103063f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
103163f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
103263f44b2bSJohan Hovold 	}
103363f44b2bSJohan Hovold 
103463f44b2bSJohan Hovold 	return 0;
10351fadee0cSSascha Hauer }
10361fadee0cSSascha Hauer 
1037d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
1038d5bf9071SChristian Hohnstaedt {
103951f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
1040f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
104151f932c4SChoi, David 	.name		= "Micrel KS8737",
1042dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1043c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
1044d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
104551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1046c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
10471a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10481a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1049d5bf9071SChristian Hohnstaedt }, {
1050212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
1051212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
10527ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
1053dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1054e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
105563f44b2bSJohan Hovold 	.probe		= kszphy_probe,
1056d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
1057212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
1058212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
10592b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10602b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10612b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10621a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10631a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1064212ea99aSMarek Vasut }, {
1065b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
1066b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
1067b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
1068dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1069e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
107063f44b2bSJohan Hovold 	.probe		= kszphy_probe,
1071d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
1072b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
1073b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
10742b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10752b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10762b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10771a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10781a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1079b818d1a7SHector Palacios }, {
1080510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
1081f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1082510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
1083dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1084e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1085e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
108677501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
108777501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
108851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
108951f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10902b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10912b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10922b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10931a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10941a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1095d5bf9071SChristian Hohnstaedt }, {
10964bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
1097f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10984bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
1099dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1100e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1101e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1102e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
11034bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
11044bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
11052b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11062b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11072b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11084bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
11094bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
11104bd7b512SSergei Shtylyov }, {
1111510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
1112dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1113e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
1114e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
111563f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
111651f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
111751f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
11182b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11192b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11202b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11218b95599cSMarek Vasut 	.match_phy_device = ksz8051_match_phy_device,
11221a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11231a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1124d5bf9071SChristian Hohnstaedt }, {
1125510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
1126510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
1127ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
1128dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1129e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1130e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1131e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
113251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
113351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
11342b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11352b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11362b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11371a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11381a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1139d5bf9071SChristian Hohnstaedt }, {
11407ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
11417ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
1142f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1143dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1144e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
1145e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
11467a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
11477ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
11487ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
11492b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11502b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11512b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
1152836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
1153f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
11547ab59dc1SDavid J. Choi }, {
11557ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
11567ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
1157f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1158dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1159232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
11607ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
11617ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
11621a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11631a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11647ab59dc1SDavid J. Choi }, {
1165d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
116648d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
1167d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
1168dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1169c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1170bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
1171407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
1172954c3967SSean Cross 	.config_init	= ksz9021_config_init,
117351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1174c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
11752b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11762b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11772b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11781a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11791a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1180c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
1181c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
118293272e07SJean-Christophe PLAGNIOL-VILLARD }, {
11837ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
1184f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11857ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
1186c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1187bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
11883aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
11896e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
11901d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
1191d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
11927ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
1193c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
11942b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11952b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11962b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11971a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
1198f64f1482SXander Huff 	.resume		= kszphy_resume,
11997ab59dc1SDavid J. Choi }, {
1200bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
1201bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1202bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
1203dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1204bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
1205bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
1206bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
1207bff5b4b3SYuiko Oshino 	.read_status	= ksz9031_read_status,
1208bff5b4b3SYuiko Oshino 	.ack_interrupt	= kszphy_ack_interrupt,
1209bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
1210bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
1211bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
1212bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
1213bff5b4b3SYuiko Oshino 	.suspend	= genphy_suspend,
1214bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
1215bff5b4b3SYuiko Oshino }, {
121693272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
1217f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
121893272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
1219dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
122093272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
122193272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
122293272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
12231a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
12241a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
12257ab59dc1SDavid J. Choi }, {
12267ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
1227f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
12287ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
1229dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
12307ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
12311a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
12321a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
12339d162ed6SSean Nyekjaer }, {
12341d951ba3SMarek Vasut 	.name		= "Micrel KSZ87XX Switch",
1235dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
12369d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
12379d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
12389d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
12398b95599cSMarek Vasut 	.match_phy_device = ksz8795_match_phy_device,
12409d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
12419d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1242fc3973a1SWoojung Huh }, {
1243fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1244fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1245fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1246dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1247fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1248fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1249fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1250d5bf9071SChristian Hohnstaedt } };
1251d0507009SDavid J. Choi 
125250fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1253d0507009SDavid J. Choi 
1254d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1255d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1256d0507009SDavid J. Choi MODULE_LICENSE("GPL");
125752a60ed2SDavid S. Miller 
1258cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
125948d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1260f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1261bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
1262ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1263f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1264212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1265b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1266f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1267f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1268f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1269f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1270f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1271f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
127252a60ed2SDavid S. Miller 	{ }
127352a60ed2SDavid S. Miller };
127452a60ed2SDavid S. Miller 
127552a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1276