1d0507009SDavid J. Choi /* 2d0507009SDavid J. Choi * drivers/net/phy/micrel.c 3d0507009SDavid J. Choi * 4d0507009SDavid J. Choi * Driver for Micrel PHYs 5d0507009SDavid J. Choi * 6d0507009SDavid J. Choi * Author: David J. Choi 7d0507009SDavid J. Choi * 87ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 9d0507009SDavid J. Choi * 10d0507009SDavid J. Choi * This program is free software; you can redistribute it and/or modify it 11d0507009SDavid J. Choi * under the terms of the GNU General Public License as published by the 12d0507009SDavid J. Choi * Free Software Foundation; either version 2 of the License, or (at your 13d0507009SDavid J. Choi * option) any later version. 14d0507009SDavid J. Choi * 157ab59dc1SDavid J. Choi * Support : Micrel Phys: 167ab59dc1SDavid J. Choi * Giga phys: ksz9021, ksz9031 177ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 187ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 197ab59dc1SDavid J. Choi * ksz8081, ksz8091, 207ab59dc1SDavid J. Choi * ksz8061, 217ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 22d0507009SDavid J. Choi */ 23d0507009SDavid J. Choi 24d0507009SDavid J. Choi #include <linux/kernel.h> 25d0507009SDavid J. Choi #include <linux/module.h> 26d0507009SDavid J. Choi #include <linux/phy.h> 27d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 28954c3967SSean Cross #include <linux/of.h> 291fadee0cSSascha Hauer #include <linux/clk.h> 30d0507009SDavid J. Choi 31212ea99aSMarek Vasut /* Operation Mode Strap Override */ 32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 3300aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 36212ea99aSMarek Vasut 3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 3851f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 3900aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4000aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4100aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4200aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 4300aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 4400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 4500aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 4600aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 4751f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 4851f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 4951f932c4SChoi, David 50*5a16778eSJohan Hovold /* PHY Control 1 */ 51*5a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 52*5a16778eSJohan Hovold 53*5a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 54*5a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 55*5a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 5651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 5700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 5800aee095SJohan Hovold #define KSZ9021_CTRL_INT_ACTIVE_HIGH BIT(14) 5900aee095SJohan Hovold #define KS8737_CTRL_INT_ACTIVE_HIGH BIT(14) 6000aee095SJohan Hovold #define KSZ8051_RMII_50MHZ_CLK BIT(7) 6151f932c4SChoi, David 62954c3967SSean Cross /* Write/read to/from extended registers */ 63954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 64954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 65954c3967SSean Cross 66954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 67954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 68954c3967SSean Cross 69954c3967SSean Cross /* Extended registers */ 70954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 71954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 72954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 73954c3967SSean Cross 74954c3967SSean Cross #define PS_TO_REG 200 75954c3967SSean Cross 76b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev) 77b6bb4dfcSHector Palacios { 78b6bb4dfcSHector Palacios int regval; 79b6bb4dfcSHector Palacios 801fadee0cSSascha Hauer if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) { 81b6bb4dfcSHector Palacios regval = phy_read(phydev, MII_KSZPHY_CTRL); 821fadee0cSSascha Hauer if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) 83b6bb4dfcSHector Palacios regval |= KSZ8051_RMII_50MHZ_CLK; 841fadee0cSSascha Hauer else 851fadee0cSSascha Hauer regval &= ~KSZ8051_RMII_50MHZ_CLK; 86b6bb4dfcSHector Palacios return phy_write(phydev, MII_KSZPHY_CTRL, regval); 87b6bb4dfcSHector Palacios } 88b6bb4dfcSHector Palacios return 0; 89b6bb4dfcSHector Palacios } 90b6bb4dfcSHector Palacios 91954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 92954c3967SSean Cross u32 regnum, u16 val) 93954c3967SSean Cross { 94954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 95954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 96954c3967SSean Cross } 97954c3967SSean Cross 98954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 99954c3967SSean Cross u32 regnum) 100954c3967SSean Cross { 101954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 102954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 103954c3967SSean Cross } 104954c3967SSean Cross 10551f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 10651f932c4SChoi, David { 10751f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 10851f932c4SChoi, David int rc; 10951f932c4SChoi, David 11051f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 11151f932c4SChoi, David 11251f932c4SChoi, David return (rc < 0) ? rc : 0; 11351f932c4SChoi, David } 11451f932c4SChoi, David 11551f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev) 11651f932c4SChoi, David { 11751f932c4SChoi, David int temp; 11851f932c4SChoi, David temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ? 11951f932c4SChoi, David KSZPHY_INTCS_ALL : 0; 12051f932c4SChoi, David return phy_write(phydev, MII_KSZPHY_INTCS, temp); 12151f932c4SChoi, David } 12251f932c4SChoi, David 12351f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 12451f932c4SChoi, David { 12551f932c4SChoi, David int temp, rc; 12651f932c4SChoi, David 12751f932c4SChoi, David /* set the interrupt pin active low */ 12851f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1295bb8fc0dSJohan Hovold if (temp < 0) 1305bb8fc0dSJohan Hovold return temp; 13151f932c4SChoi, David temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH; 13251f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 13351f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 13451f932c4SChoi, David return rc < 0 ? rc : 0; 13551f932c4SChoi, David } 13651f932c4SChoi, David 13751f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev) 13851f932c4SChoi, David { 13951f932c4SChoi, David int temp, rc; 14051f932c4SChoi, David 14151f932c4SChoi, David /* set the interrupt pin active low */ 14251f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1435bb8fc0dSJohan Hovold if (temp < 0) 1445bb8fc0dSJohan Hovold return temp; 14551f932c4SChoi, David temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH; 14651f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 14751f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 14851f932c4SChoi, David return rc < 0 ? rc : 0; 14951f932c4SChoi, David } 15051f932c4SChoi, David 15151f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev) 15251f932c4SChoi, David { 15351f932c4SChoi, David int temp, rc; 15451f932c4SChoi, David 15551f932c4SChoi, David /* set the interrupt pin active low */ 15651f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1575bb8fc0dSJohan Hovold if (temp < 0) 1585bb8fc0dSJohan Hovold return temp; 15951f932c4SChoi, David temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH; 16051f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 16151f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 16251f932c4SChoi, David return rc < 0 ? rc : 0; 16351f932c4SChoi, David } 164d0507009SDavid J. Choi 165*5a16778eSJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg) 16620d8435aSBen Dooks { 16720d8435aSBen Dooks 16820d8435aSBen Dooks struct device *dev = &phydev->dev; 16920d8435aSBen Dooks struct device_node *of_node = dev->of_node; 170*5a16778eSJohan Hovold int rc, temp, shift; 17120d8435aSBen Dooks u32 val; 17220d8435aSBen Dooks 17320d8435aSBen Dooks if (!of_node && dev->parent->of_node) 17420d8435aSBen Dooks of_node = dev->parent->of_node; 17520d8435aSBen Dooks 17620d8435aSBen Dooks if (of_property_read_u32(of_node, "micrel,led-mode", &val)) 17720d8435aSBen Dooks return 0; 17820d8435aSBen Dooks 1798620546cSJohan Hovold if (val > 3) { 1808620546cSJohan Hovold dev_err(&phydev->dev, "invalid led mode: 0x%02x\n", val); 1818620546cSJohan Hovold return -EINVAL; 1828620546cSJohan Hovold } 1838620546cSJohan Hovold 184*5a16778eSJohan Hovold switch (reg) { 185*5a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 186*5a16778eSJohan Hovold shift = 14; 187*5a16778eSJohan Hovold break; 188*5a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 189*5a16778eSJohan Hovold shift = 4; 190*5a16778eSJohan Hovold break; 191*5a16778eSJohan Hovold default: 192*5a16778eSJohan Hovold return -EINVAL; 193*5a16778eSJohan Hovold } 194*5a16778eSJohan Hovold 19520d8435aSBen Dooks temp = phy_read(phydev, reg); 196b7035860SJohan Hovold if (temp < 0) { 197b7035860SJohan Hovold rc = temp; 198b7035860SJohan Hovold goto out; 199b7035860SJohan Hovold } 20020d8435aSBen Dooks 20128bdc499SSergei Shtylyov temp &= ~(3 << shift); 20220d8435aSBen Dooks temp |= val << shift; 20320d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 204b7035860SJohan Hovold out: 205b7035860SJohan Hovold if (rc < 0) 206b7035860SJohan Hovold dev_err(&phydev->dev, "failed to set led mode\n"); 20720d8435aSBen Dooks 208b7035860SJohan Hovold return rc; 20920d8435aSBen Dooks } 21020d8435aSBen Dooks 211bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 212bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 213bde15129SJohan Hovold */ 214bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 215bde15129SJohan Hovold { 216bde15129SJohan Hovold int ret; 217bde15129SJohan Hovold 218bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 219bde15129SJohan Hovold if (ret < 0) 220bde15129SJohan Hovold goto out; 221bde15129SJohan Hovold 222bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 223bde15129SJohan Hovold out: 224bde15129SJohan Hovold if (ret) 225bde15129SJohan Hovold dev_err(&phydev->dev, "failed to disable broadcast address\n"); 226bde15129SJohan Hovold 227bde15129SJohan Hovold return ret; 228bde15129SJohan Hovold } 229bde15129SJohan Hovold 230d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 231d0507009SDavid J. Choi { 232d0507009SDavid J. Choi return 0; 233d0507009SDavid J. Choi } 234d0507009SDavid J. Choi 23520d8435aSBen Dooks static int kszphy_config_init_led8041(struct phy_device *phydev) 23620d8435aSBen Dooks { 237*5a16778eSJohan Hovold return kszphy_setup_led(phydev, MII_KSZPHY_CTRL_1); 23820d8435aSBen Dooks } 23920d8435aSBen Dooks 240212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev) 241212ea99aSMarek Vasut { 24220d8435aSBen Dooks int rc; 24320d8435aSBen Dooks 244*5a16778eSJohan Hovold kszphy_setup_led(phydev, MII_KSZPHY_CTRL_2); 24520d8435aSBen Dooks 246b6bb4dfcSHector Palacios rc = ksz_config_flags(phydev); 247b838b4acSBruno Thomsen if (rc < 0) 248b838b4acSBruno Thomsen return rc; 249bde15129SJohan Hovold 250bde15129SJohan Hovold rc = kszphy_broadcast_disable(phydev); 251bde15129SJohan Hovold 252b6bb4dfcSHector Palacios return rc < 0 ? rc : 0; 253212ea99aSMarek Vasut } 254212ea99aSMarek Vasut 255d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev) 256d606ef3fSBaruch Siach { 257b6bb4dfcSHector Palacios int rc; 258d606ef3fSBaruch Siach 259*5a16778eSJohan Hovold kszphy_setup_led(phydev, MII_KSZPHY_CTRL_2); 26020d8435aSBen Dooks 261b6bb4dfcSHector Palacios rc = ksz_config_flags(phydev); 262b6bb4dfcSHector Palacios return rc < 0 ? rc : 0; 263d606ef3fSBaruch Siach } 264d606ef3fSBaruch Siach 26557a38effSJohan Hovold static int ksz8081_config_init(struct phy_device *phydev) 26657a38effSJohan Hovold { 26757a38effSJohan Hovold kszphy_broadcast_disable(phydev); 26857a38effSJohan Hovold 26957a38effSJohan Hovold return 0; 27057a38effSJohan Hovold } 27157a38effSJohan Hovold 272954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 273954c3967SSean Cross struct device_node *of_node, u16 reg, 274954c3967SSean Cross char *field1, char *field2, 275954c3967SSean Cross char *field3, char *field4) 276954c3967SSean Cross { 277954c3967SSean Cross int val1 = -1; 278954c3967SSean Cross int val2 = -2; 279954c3967SSean Cross int val3 = -3; 280954c3967SSean Cross int val4 = -4; 281954c3967SSean Cross int newval; 282954c3967SSean Cross int matches = 0; 283954c3967SSean Cross 284954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 285954c3967SSean Cross matches++; 286954c3967SSean Cross 287954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 288954c3967SSean Cross matches++; 289954c3967SSean Cross 290954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 291954c3967SSean Cross matches++; 292954c3967SSean Cross 293954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 294954c3967SSean Cross matches++; 295954c3967SSean Cross 296954c3967SSean Cross if (!matches) 297954c3967SSean Cross return 0; 298954c3967SSean Cross 299954c3967SSean Cross if (matches < 4) 300954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 301954c3967SSean Cross else 302954c3967SSean Cross newval = 0; 303954c3967SSean Cross 304954c3967SSean Cross if (val1 != -1) 305954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 306954c3967SSean Cross 3076a119745SHubert Chaumette if (val2 != -2) 308954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 309954c3967SSean Cross 3106a119745SHubert Chaumette if (val3 != -3) 311954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 312954c3967SSean Cross 3136a119745SHubert Chaumette if (val4 != -4) 314954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 315954c3967SSean Cross 316954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 317954c3967SSean Cross } 318954c3967SSean Cross 319954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 320954c3967SSean Cross { 321954c3967SSean Cross struct device *dev = &phydev->dev; 322954c3967SSean Cross struct device_node *of_node = dev->of_node; 323954c3967SSean Cross 324954c3967SSean Cross if (!of_node && dev->parent->of_node) 325954c3967SSean Cross of_node = dev->parent->of_node; 326954c3967SSean Cross 327954c3967SSean Cross if (of_node) { 328954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 329954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 330954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 331954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 332954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 333954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 334954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 335954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 336954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 337954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 338954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 339954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 340954c3967SSean Cross } 341954c3967SSean Cross return 0; 342954c3967SSean Cross } 343954c3967SSean Cross 3446e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d 3456e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e 3466e4b8273SHubert Chaumette #define OP_DATA 1 3476e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 3486e4b8273SHubert Chaumette 3496e4b8273SHubert Chaumette /* Extended registers */ 3506e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 3516e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 3526e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 3536e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 3546e4b8273SHubert Chaumette 3556e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev, 3566e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum, u16 val) 3576e4b8273SHubert Chaumette { 3586e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3596e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3606e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3616e4b8273SHubert Chaumette return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val); 3626e4b8273SHubert Chaumette } 3636e4b8273SHubert Chaumette 3646e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev, 3656e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum) 3666e4b8273SHubert Chaumette { 3676e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3686e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3696e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3706e4b8273SHubert Chaumette return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG); 3716e4b8273SHubert Chaumette } 3726e4b8273SHubert Chaumette 3736e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 3746e4b8273SHubert Chaumette struct device_node *of_node, 3756e4b8273SHubert Chaumette u16 reg, size_t field_sz, 3766e4b8273SHubert Chaumette char *field[], u8 numfields) 3776e4b8273SHubert Chaumette { 3786e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 3796e4b8273SHubert Chaumette int matches = 0; 3806e4b8273SHubert Chaumette u16 mask; 3816e4b8273SHubert Chaumette u16 maxval; 3826e4b8273SHubert Chaumette u16 newval; 3836e4b8273SHubert Chaumette int i; 3846e4b8273SHubert Chaumette 3856e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 3866e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 3876e4b8273SHubert Chaumette matches++; 3886e4b8273SHubert Chaumette 3896e4b8273SHubert Chaumette if (!matches) 3906e4b8273SHubert Chaumette return 0; 3916e4b8273SHubert Chaumette 3926e4b8273SHubert Chaumette if (matches < numfields) 3936e4b8273SHubert Chaumette newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg); 3946e4b8273SHubert Chaumette else 3956e4b8273SHubert Chaumette newval = 0; 3966e4b8273SHubert Chaumette 3976e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 3986e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 3996e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 4006e4b8273SHubert Chaumette mask = 0xffff; 4016e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 4026e4b8273SHubert Chaumette newval = (newval & mask) | 4036e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 4046e4b8273SHubert Chaumette << (field_sz * i)); 4056e4b8273SHubert Chaumette } 4066e4b8273SHubert Chaumette 4076e4b8273SHubert Chaumette return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval); 4086e4b8273SHubert Chaumette } 4096e4b8273SHubert Chaumette 4106e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 4116e4b8273SHubert Chaumette { 4126e4b8273SHubert Chaumette struct device *dev = &phydev->dev; 4136e4b8273SHubert Chaumette struct device_node *of_node = dev->of_node; 4146e4b8273SHubert Chaumette char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 4156e4b8273SHubert Chaumette char *rx_data_skews[4] = { 4166e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 4176e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 4186e4b8273SHubert Chaumette }; 4196e4b8273SHubert Chaumette char *tx_data_skews[4] = { 4206e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 4216e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 4226e4b8273SHubert Chaumette }; 4236e4b8273SHubert Chaumette char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 4246e4b8273SHubert Chaumette 4256e4b8273SHubert Chaumette if (!of_node && dev->parent->of_node) 4266e4b8273SHubert Chaumette of_node = dev->parent->of_node; 4276e4b8273SHubert Chaumette 4286e4b8273SHubert Chaumette if (of_node) { 4296e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4306e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 4316e4b8273SHubert Chaumette clk_skews, 2); 4326e4b8273SHubert Chaumette 4336e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4346e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 4356e4b8273SHubert Chaumette control_skews, 2); 4366e4b8273SHubert Chaumette 4376e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4386e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 4396e4b8273SHubert Chaumette rx_data_skews, 4); 4406e4b8273SHubert Chaumette 4416e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4426e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 4436e4b8273SHubert Chaumette tx_data_skews, 4); 4446e4b8273SHubert Chaumette } 4456e4b8273SHubert Chaumette return 0; 4466e4b8273SHubert Chaumette } 4476e4b8273SHubert Chaumette 44893272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 44900aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 45000aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 45132d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 45293272e07SJean-Christophe PLAGNIOL-VILLARD { 45393272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 45493272e07SJean-Christophe PLAGNIOL-VILLARD 45593272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 45693272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 45793272e07SJean-Christophe PLAGNIOL-VILLARD 45893272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 45993272e07SJean-Christophe PLAGNIOL-VILLARD 46093272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 46193272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 46293272e07SJean-Christophe PLAGNIOL-VILLARD else 46393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 46493272e07SJean-Christophe PLAGNIOL-VILLARD 46593272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 46693272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 46793272e07SJean-Christophe PLAGNIOL-VILLARD else 46893272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 46993272e07SJean-Christophe PLAGNIOL-VILLARD 47093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 47193272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 47293272e07SJean-Christophe PLAGNIOL-VILLARD 47393272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 47493272e07SJean-Christophe PLAGNIOL-VILLARD } 47593272e07SJean-Christophe PLAGNIOL-VILLARD 47693272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 47793272e07SJean-Christophe PLAGNIOL-VILLARD { 47893272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 47993272e07SJean-Christophe PLAGNIOL-VILLARD } 48093272e07SJean-Christophe PLAGNIOL-VILLARD 48119936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the 48219936942SVince Bridgers * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE 48319936942SVince Bridgers * MMD extended PHY registers. 48419936942SVince Bridgers */ 48519936942SVince Bridgers static int 48619936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 48719936942SVince Bridgers int regnum) 48819936942SVince Bridgers { 48919936942SVince Bridgers return -1; 49019936942SVince Bridgers } 49119936942SVince Bridgers 49219936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support 49319936942SVince Bridgers * standard IEEE MMD extended PHY registers. 49419936942SVince Bridgers */ 49519936942SVince Bridgers static void 49619936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 49719936942SVince Bridgers int regnum, u32 val) 49819936942SVince Bridgers { 49919936942SVince Bridgers } 50019936942SVince Bridgers 5011fadee0cSSascha Hauer static int ksz8021_probe(struct phy_device *phydev) 5021fadee0cSSascha Hauer { 5031fadee0cSSascha Hauer struct clk *clk; 5041fadee0cSSascha Hauer 5051fadee0cSSascha Hauer clk = devm_clk_get(&phydev->dev, "rmii-ref"); 5061fadee0cSSascha Hauer if (!IS_ERR(clk)) { 5071fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 5081fadee0cSSascha Hauer 5091fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 5101fadee0cSSascha Hauer phydev->dev_flags |= MICREL_PHY_25MHZ_CLK; 5111fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 5121fadee0cSSascha Hauer phydev->dev_flags |= MICREL_PHY_50MHZ_CLK; 5131fadee0cSSascha Hauer } else { 5141fadee0cSSascha Hauer dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate); 5151fadee0cSSascha Hauer return -EINVAL; 5161fadee0cSSascha Hauer } 5171fadee0cSSascha Hauer } 5181fadee0cSSascha Hauer 5191fadee0cSSascha Hauer return 0; 5201fadee0cSSascha Hauer } 5211fadee0cSSascha Hauer 522d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 523d5bf9071SChristian Hohnstaedt { 52451f932c4SChoi, David .phy_id = PHY_ID_KS8737, 525d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 52651f932c4SChoi, David .name = "Micrel KS8737", 52751f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 52851f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 529d0507009SDavid J. Choi .config_init = kszphy_config_init, 530d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 531d0507009SDavid J. Choi .read_status = genphy_read_status, 53251f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 53351f932c4SChoi, David .config_intr = ks8737_config_intr, 5341a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5351a5465f5SPatrice Vilchez .resume = genphy_resume, 536d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 537d5bf9071SChristian Hohnstaedt }, { 538212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 539212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 5407ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 541212ea99aSMarek Vasut .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 542212ea99aSMarek Vasut SUPPORTED_Asym_Pause), 543212ea99aSMarek Vasut .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 5441fadee0cSSascha Hauer .probe = ksz8021_probe, 545212ea99aSMarek Vasut .config_init = ksz8021_config_init, 546212ea99aSMarek Vasut .config_aneg = genphy_config_aneg, 547212ea99aSMarek Vasut .read_status = genphy_read_status, 548212ea99aSMarek Vasut .ack_interrupt = kszphy_ack_interrupt, 549212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 5501a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5511a5465f5SPatrice Vilchez .resume = genphy_resume, 552212ea99aSMarek Vasut .driver = { .owner = THIS_MODULE,}, 553212ea99aSMarek Vasut }, { 554b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 555b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 556b818d1a7SHector Palacios .name = "Micrel KSZ8031", 557b818d1a7SHector Palacios .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 558b818d1a7SHector Palacios SUPPORTED_Asym_Pause), 559b818d1a7SHector Palacios .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 5601fadee0cSSascha Hauer .probe = ksz8021_probe, 561b818d1a7SHector Palacios .config_init = ksz8021_config_init, 562b818d1a7SHector Palacios .config_aneg = genphy_config_aneg, 563b818d1a7SHector Palacios .read_status = genphy_read_status, 564b818d1a7SHector Palacios .ack_interrupt = kszphy_ack_interrupt, 565b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 5661a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5671a5465f5SPatrice Vilchez .resume = genphy_resume, 568b818d1a7SHector Palacios .driver = { .owner = THIS_MODULE,}, 569b818d1a7SHector Palacios }, { 570510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 571d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 572510d573fSMarek Vasut .name = "Micrel KSZ8041", 57351f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 57451f932c4SChoi, David | SUPPORTED_Asym_Pause), 57551f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 57620d8435aSBen Dooks .config_init = kszphy_config_init_led8041, 577d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 578d0507009SDavid J. Choi .read_status = genphy_read_status, 57951f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 58051f932c4SChoi, David .config_intr = kszphy_config_intr, 5811a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5821a5465f5SPatrice Vilchez .resume = genphy_resume, 58351f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 584d5bf9071SChristian Hohnstaedt }, { 5854bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 5864bd7b512SSergei Shtylyov .phy_id_mask = 0x00fffff0, 5874bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 5884bd7b512SSergei Shtylyov .features = PHY_BASIC_FEATURES | 5894bd7b512SSergei Shtylyov SUPPORTED_Pause | SUPPORTED_Asym_Pause, 5904bd7b512SSergei Shtylyov .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 59120d8435aSBen Dooks .config_init = kszphy_config_init_led8041, 5924bd7b512SSergei Shtylyov .config_aneg = genphy_config_aneg, 5934bd7b512SSergei Shtylyov .read_status = genphy_read_status, 5944bd7b512SSergei Shtylyov .ack_interrupt = kszphy_ack_interrupt, 5954bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 5964bd7b512SSergei Shtylyov .suspend = genphy_suspend, 5974bd7b512SSergei Shtylyov .resume = genphy_resume, 5984bd7b512SSergei Shtylyov .driver = { .owner = THIS_MODULE,}, 5994bd7b512SSergei Shtylyov }, { 600510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8051, 60151f932c4SChoi, David .phy_id_mask = 0x00fffff0, 602510d573fSMarek Vasut .name = "Micrel KSZ8051", 60351f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 60451f932c4SChoi, David | SUPPORTED_Asym_Pause), 60551f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 606d606ef3fSBaruch Siach .config_init = ks8051_config_init, 60751f932c4SChoi, David .config_aneg = genphy_config_aneg, 60851f932c4SChoi, David .read_status = genphy_read_status, 60951f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 61051f932c4SChoi, David .config_intr = kszphy_config_intr, 6111a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6121a5465f5SPatrice Vilchez .resume = genphy_resume, 61351f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 614d5bf9071SChristian Hohnstaedt }, { 615510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 616510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 61748d7d0adSJason Wang .phy_id_mask = 0x00ffffff, 61851f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 61951f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 62020d8435aSBen Dooks .config_init = kszphy_config_init_led8041, 62151f932c4SChoi, David .config_aneg = genphy_config_aneg, 62251f932c4SChoi, David .read_status = genphy_read_status, 62351f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 62451f932c4SChoi, David .config_intr = kszphy_config_intr, 6251a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6261a5465f5SPatrice Vilchez .resume = genphy_resume, 627d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 628d5bf9071SChristian Hohnstaedt }, { 6297ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 6307ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 6317ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6327ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 6337ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 63457a38effSJohan Hovold .config_init = ksz8081_config_init, 6357ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6367ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6377ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6387ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 6391a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6401a5465f5SPatrice Vilchez .resume = genphy_resume, 6417ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 6427ab59dc1SDavid J. Choi }, { 6437ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 6447ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 6457ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6467ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 6477ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 6487ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 6497ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6507ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6517ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6527ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 6531a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6541a5465f5SPatrice Vilchez .resume = genphy_resume, 6557ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 6567ab59dc1SDavid J. Choi }, { 657d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 65848d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 659d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 66032fcafbcSVlastimil Kosar .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 66151f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 662954c3967SSean Cross .config_init = ksz9021_config_init, 663d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 664d0507009SDavid J. Choi .read_status = genphy_read_status, 66551f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 66651f932c4SChoi, David .config_intr = ksz9021_config_intr, 6671a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6681a5465f5SPatrice Vilchez .resume = genphy_resume, 66919936942SVince Bridgers .read_mmd_indirect = ksz9021_rd_mmd_phyreg, 67019936942SVince Bridgers .write_mmd_indirect = ksz9021_wr_mmd_phyreg, 671d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 67293272e07SJean-Christophe PLAGNIOL-VILLARD }, { 6737ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 6747ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6757ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 67695e8b103SMike Looijmans .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 6777ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 6786e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 6797ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6807ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6817ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6827ab59dc1SDavid J. Choi .config_intr = ksz9021_config_intr, 6831a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6841a5465f5SPatrice Vilchez .resume = genphy_resume, 6857ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 6867ab59dc1SDavid J. Choi }, { 68793272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 68893272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id_mask = 0x00fffff0, 68993272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 69093272e07SJean-Christophe PLAGNIOL-VILLARD .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause), 69193272e07SJean-Christophe PLAGNIOL-VILLARD .flags = PHY_HAS_MAGICANEG, 69293272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 69393272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 69493272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 6951a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6961a5465f5SPatrice Vilchez .resume = genphy_resume, 69793272e07SJean-Christophe PLAGNIOL-VILLARD .driver = { .owner = THIS_MODULE, }, 6987ab59dc1SDavid J. Choi }, { 6997ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 7007ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 7017ab59dc1SDavid J. Choi .name = "Micrel KSZ886X Switch", 7027ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 7037ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 7047ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 7057ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 7067ab59dc1SDavid J. Choi .read_status = genphy_read_status, 7071a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7081a5465f5SPatrice Vilchez .resume = genphy_resume, 7097ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 710d5bf9071SChristian Hohnstaedt } }; 711d0507009SDavid J. Choi 71250fd7150SJohan Hovold module_phy_driver(ksphy_driver); 713d0507009SDavid J. Choi 714d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 715d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 716d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 71752a60ed2SDavid S. Miller 718cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 71948d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 7207ab59dc1SDavid J. Choi { PHY_ID_KSZ9031, 0x00fffff0 }, 721510d573fSMarek Vasut { PHY_ID_KSZ8001, 0x00ffffff }, 72251f932c4SChoi, David { PHY_ID_KS8737, 0x00fffff0 }, 723212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 724b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 725510d573fSMarek Vasut { PHY_ID_KSZ8041, 0x00fffff0 }, 726510d573fSMarek Vasut { PHY_ID_KSZ8051, 0x00fffff0 }, 7277ab59dc1SDavid J. Choi { PHY_ID_KSZ8061, 0x00fffff0 }, 7287ab59dc1SDavid J. Choi { PHY_ID_KSZ8081, 0x00fffff0 }, 72993272e07SJean-Christophe PLAGNIOL-VILLARD { PHY_ID_KSZ8873MLL, 0x00fffff0 }, 7307ab59dc1SDavid J. Choi { PHY_ID_KSZ886X, 0x00fffff0 }, 73152a60ed2SDavid S. Miller { } 73252a60ed2SDavid S. Miller }; 73352a60ed2SDavid S. Miller 73452a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 735