xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 59ca4e58b9176989b11b1311c903b3a05e6b87a1)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22bcf3440cSOleksij Rempel #include <linux/bitfield.h>
23d0507009SDavid J. Choi #include <linux/kernel.h>
24d0507009SDavid J. Choi #include <linux/module.h>
25d0507009SDavid J. Choi #include <linux/phy.h>
26d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
27954c3967SSean Cross #include <linux/of.h>
281fadee0cSSascha Hauer #include <linux/clk.h>
296110dff7SOleksij Rempel #include <linux/delay.h>
30d0507009SDavid J. Choi 
31212ea99aSMarek Vasut /* Operation Mode Strap Override */
32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
337a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
3400aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
352b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3600aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3700aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
38212ea99aSMarek Vasut 
3951f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4051f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4100aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4700aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4800aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4951f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5051f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
51*59ca4e58SIoana Ciornei #define	KSZPHY_INTCS_LINK_DOWN_STATUS		BIT(2)
52*59ca4e58SIoana Ciornei #define	KSZPHY_INTCS_LINK_UP_STATUS		BIT(0)
53*59ca4e58SIoana Ciornei #define	KSZPHY_INTCS_STATUS			(KSZPHY_INTCS_LINK_DOWN_STATUS |\
54*59ca4e58SIoana Ciornei 						 KSZPHY_INTCS_LINK_UP_STATUS)
5551f932c4SChoi, David 
565a16778eSJohan Hovold /* PHY Control 1 */
575a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
585a16778eSJohan Hovold 
595a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
605a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
615a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
6251f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
6300aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
6463f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
6551f932c4SChoi, David 
66954c3967SSean Cross /* Write/read to/from extended registers */
67954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
68954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
69954c3967SSean Cross 
70954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
71954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
72954c3967SSean Cross 
73954c3967SSean Cross /* Extended registers */
74954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
75954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
76954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
77954c3967SSean Cross 
78954c3967SSean Cross #define PS_TO_REG				200
79954c3967SSean Cross 
802b2427d0SAndrew Lunn struct kszphy_hw_stat {
812b2427d0SAndrew Lunn 	const char *string;
822b2427d0SAndrew Lunn 	u8 reg;
832b2427d0SAndrew Lunn 	u8 bits;
842b2427d0SAndrew Lunn };
852b2427d0SAndrew Lunn 
862b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
872b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
882b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
892b2427d0SAndrew Lunn };
902b2427d0SAndrew Lunn 
91e6a423a8SJohan Hovold struct kszphy_type {
92e6a423a8SJohan Hovold 	u32 led_mode_reg;
93c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
940f95903eSJohan Hovold 	bool has_broadcast_disable;
952b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9663f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
97e6a423a8SJohan Hovold };
98e6a423a8SJohan Hovold 
99e6a423a8SJohan Hovold struct kszphy_priv {
100e6a423a8SJohan Hovold 	const struct kszphy_type *type;
101e7a792e9SJohan Hovold 	int led_mode;
10263f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
10363f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
1042b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
105e6a423a8SJohan Hovold };
106e6a423a8SJohan Hovold 
107e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
108e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
109d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1102b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
11163f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
112e6a423a8SJohan Hovold };
113e6a423a8SJohan Hovold 
114e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
115e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
116e6a423a8SJohan Hovold };
117e6a423a8SJohan Hovold 
118e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
119e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1202b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
121e6a423a8SJohan Hovold };
122e6a423a8SJohan Hovold 
123e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
124e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1250f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1262b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12786dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
128e6a423a8SJohan Hovold };
129e6a423a8SJohan Hovold 
130c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
131c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
132c6f9575cSJohan Hovold };
133c6f9575cSJohan Hovold 
134c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
135c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
136c6f9575cSJohan Hovold };
137c6f9575cSJohan Hovold 
138954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
139954c3967SSean Cross 				u32 regnum, u16 val)
140954c3967SSean Cross {
141954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
142954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
143954c3967SSean Cross }
144954c3967SSean Cross 
145954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
146954c3967SSean Cross 				u32 regnum)
147954c3967SSean Cross {
148954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
149954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
150954c3967SSean Cross }
151954c3967SSean Cross 
15251f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
15351f932c4SChoi, David {
15451f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
15551f932c4SChoi, David 	int rc;
15651f932c4SChoi, David 
15751f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15851f932c4SChoi, David 
15951f932c4SChoi, David 	return (rc < 0) ? rc : 0;
16051f932c4SChoi, David }
16151f932c4SChoi, David 
16251f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
16351f932c4SChoi, David {
164c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
165c6f9575cSJohan Hovold 	int temp;
166c6f9575cSJohan Hovold 	u16 mask;
167c6f9575cSJohan Hovold 
168c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
169c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
170c6f9575cSJohan Hovold 	else
171c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
17251f932c4SChoi, David 
17351f932c4SChoi, David 	/* set the interrupt pin active low */
17451f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1755bb8fc0dSJohan Hovold 	if (temp < 0)
1765bb8fc0dSJohan Hovold 		return temp;
177c6f9575cSJohan Hovold 	temp &= ~mask;
17851f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17951f932c4SChoi, David 
180c6f9575cSJohan Hovold 	/* enable / disable interrupts */
181c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
182c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
183c6f9575cSJohan Hovold 	else
184c6f9575cSJohan Hovold 		temp = 0;
18551f932c4SChoi, David 
186c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18751f932c4SChoi, David }
188d0507009SDavid J. Choi 
189*59ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev)
190*59ca4e58SIoana Ciornei {
191*59ca4e58SIoana Ciornei 	int irq_status;
192*59ca4e58SIoana Ciornei 
193*59ca4e58SIoana Ciornei 	irq_status = phy_read(phydev, MII_KSZPHY_INTCS);
194*59ca4e58SIoana Ciornei 	if (irq_status < 0) {
195*59ca4e58SIoana Ciornei 		phy_error(phydev);
196*59ca4e58SIoana Ciornei 		return IRQ_NONE;
197*59ca4e58SIoana Ciornei 	}
198*59ca4e58SIoana Ciornei 
199*59ca4e58SIoana Ciornei 	if ((irq_status & KSZPHY_INTCS_STATUS))
200*59ca4e58SIoana Ciornei 		return IRQ_NONE;
201*59ca4e58SIoana Ciornei 
202*59ca4e58SIoana Ciornei 	phy_trigger_machine(phydev);
203*59ca4e58SIoana Ciornei 
204*59ca4e58SIoana Ciornei 	return IRQ_HANDLED;
205*59ca4e58SIoana Ciornei }
206*59ca4e58SIoana Ciornei 
20763f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
20863f44b2bSJohan Hovold {
20963f44b2bSJohan Hovold 	int ctrl;
21063f44b2bSJohan Hovold 
21163f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
21263f44b2bSJohan Hovold 	if (ctrl < 0)
21363f44b2bSJohan Hovold 		return ctrl;
21463f44b2bSJohan Hovold 
21563f44b2bSJohan Hovold 	if (val)
21663f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
21763f44b2bSJohan Hovold 	else
21863f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
21963f44b2bSJohan Hovold 
22063f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
22163f44b2bSJohan Hovold }
22263f44b2bSJohan Hovold 
223e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
22420d8435aSBen Dooks {
2255a16778eSJohan Hovold 	int rc, temp, shift;
2268620546cSJohan Hovold 
2275a16778eSJohan Hovold 	switch (reg) {
2285a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2295a16778eSJohan Hovold 		shift = 14;
2305a16778eSJohan Hovold 		break;
2315a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2325a16778eSJohan Hovold 		shift = 4;
2335a16778eSJohan Hovold 		break;
2345a16778eSJohan Hovold 	default:
2355a16778eSJohan Hovold 		return -EINVAL;
2365a16778eSJohan Hovold 	}
2375a16778eSJohan Hovold 
23820d8435aSBen Dooks 	temp = phy_read(phydev, reg);
239b7035860SJohan Hovold 	if (temp < 0) {
240b7035860SJohan Hovold 		rc = temp;
241b7035860SJohan Hovold 		goto out;
242b7035860SJohan Hovold 	}
24320d8435aSBen Dooks 
24428bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
24520d8435aSBen Dooks 	temp |= val << shift;
24620d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
247b7035860SJohan Hovold out:
248b7035860SJohan Hovold 	if (rc < 0)
24972ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
25020d8435aSBen Dooks 
251b7035860SJohan Hovold 	return rc;
25220d8435aSBen Dooks }
25320d8435aSBen Dooks 
254bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
255bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
256bde15129SJohan Hovold  */
257bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
258bde15129SJohan Hovold {
259bde15129SJohan Hovold 	int ret;
260bde15129SJohan Hovold 
261bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
262bde15129SJohan Hovold 	if (ret < 0)
263bde15129SJohan Hovold 		goto out;
264bde15129SJohan Hovold 
265bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
266bde15129SJohan Hovold out:
267bde15129SJohan Hovold 	if (ret)
26872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
269bde15129SJohan Hovold 
270bde15129SJohan Hovold 	return ret;
271bde15129SJohan Hovold }
272bde15129SJohan Hovold 
2732b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2742b0ba96cSSylvain Rochet {
2752b0ba96cSSylvain Rochet 	int ret;
2762b0ba96cSSylvain Rochet 
2772b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2782b0ba96cSSylvain Rochet 	if (ret < 0)
2792b0ba96cSSylvain Rochet 		goto out;
2802b0ba96cSSylvain Rochet 
2812b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2822b0ba96cSSylvain Rochet 		return 0;
2832b0ba96cSSylvain Rochet 
2842b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2852b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2862b0ba96cSSylvain Rochet out:
2872b0ba96cSSylvain Rochet 	if (ret)
28872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2892b0ba96cSSylvain Rochet 
2902b0ba96cSSylvain Rochet 	return ret;
2912b0ba96cSSylvain Rochet }
2922b0ba96cSSylvain Rochet 
29379e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
29479e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
29579e498a9SLeonard Crestez {
29679e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
29779e498a9SLeonard Crestez 	int ret;
29879e498a9SLeonard Crestez 
29979e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
30079e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
30179e498a9SLeonard Crestez 		if (ret) {
30279e498a9SLeonard Crestez 			phydev_err(phydev,
30379e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
30479e498a9SLeonard Crestez 			return ret;
30579e498a9SLeonard Crestez 		}
30679e498a9SLeonard Crestez 	}
30779e498a9SLeonard Crestez 
30879e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
30979e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
31079e498a9SLeonard Crestez 
31179e498a9SLeonard Crestez 	return 0;
31279e498a9SLeonard Crestez }
31379e498a9SLeonard Crestez 
314d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
315d0507009SDavid J. Choi {
316e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
317e6a423a8SJohan Hovold 	const struct kszphy_type *type;
318d0507009SDavid J. Choi 
319e6a423a8SJohan Hovold 	if (!priv)
320e6a423a8SJohan Hovold 		return 0;
321e6a423a8SJohan Hovold 
322e6a423a8SJohan Hovold 	type = priv->type;
323e6a423a8SJohan Hovold 
3240f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3250f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3260f95903eSJohan Hovold 
3272b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3282b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3292b0ba96cSSylvain Rochet 
33079e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
33120d8435aSBen Dooks }
33220d8435aSBen Dooks 
33377501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
33477501a79SPhilipp Zabel {
3353c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3363c1bcc86SAndrew Lunn 
33777501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
33877501a79SPhilipp Zabel 
33977501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
34077501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
34177501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
3423c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
3433c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
3443c1bcc86SAndrew Lunn 
3453c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
3463c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3473c1bcc86SAndrew Lunn 				 phydev->supported);
3483c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
3493c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3503c1bcc86SAndrew Lunn 				 phydev->advertising);
35177501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
35277501a79SPhilipp Zabel 	}
35377501a79SPhilipp Zabel 
35477501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
35577501a79SPhilipp Zabel }
35677501a79SPhilipp Zabel 
35777501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
35877501a79SPhilipp Zabel {
35977501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
36077501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
36177501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
36277501a79SPhilipp Zabel 		return 0;
36377501a79SPhilipp Zabel 	}
36477501a79SPhilipp Zabel 
36577501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
36677501a79SPhilipp Zabel }
36777501a79SPhilipp Zabel 
3688b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
3698b95599cSMarek Vasut 					    const u32 ksz_phy_id)
3708b95599cSMarek Vasut {
3718b95599cSMarek Vasut 	int ret;
3728b95599cSMarek Vasut 
3738b95599cSMarek Vasut 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) != ksz_phy_id)
3748b95599cSMarek Vasut 		return 0;
3758b95599cSMarek Vasut 
3768b95599cSMarek Vasut 	ret = phy_read(phydev, MII_BMSR);
3778b95599cSMarek Vasut 	if (ret < 0)
3788b95599cSMarek Vasut 		return ret;
3798b95599cSMarek Vasut 
3808b95599cSMarek Vasut 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
3818b95599cSMarek Vasut 	 * exact PHY ID. However, they can be told apart by the extended
3828b95599cSMarek Vasut 	 * capability registers presence. The KSZ8051 PHY has them while
3838b95599cSMarek Vasut 	 * the switch does not.
3848b95599cSMarek Vasut 	 */
3858b95599cSMarek Vasut 	ret &= BMSR_ERCAP;
3868b95599cSMarek Vasut 	if (ksz_phy_id == PHY_ID_KSZ8051)
3878b95599cSMarek Vasut 		return ret;
3888b95599cSMarek Vasut 	else
3898b95599cSMarek Vasut 		return !ret;
3908b95599cSMarek Vasut }
3918b95599cSMarek Vasut 
3928b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev)
3938b95599cSMarek Vasut {
3948b95599cSMarek Vasut 	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ8051);
3958b95599cSMarek Vasut }
3968b95599cSMarek Vasut 
3977a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
3987a1d8390SAntoine Tenart {
3997a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
4007a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
4017a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
4027a1d8390SAntoine Tenart 	 * manually writing a 0.
4037a1d8390SAntoine Tenart 	 */
4047a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
4057a1d8390SAntoine Tenart 
4067a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
4077a1d8390SAntoine Tenart }
4087a1d8390SAntoine Tenart 
409232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
410232ba3a5SRajasingh Thavamani {
411232ba3a5SRajasingh Thavamani 	int ret;
412232ba3a5SRajasingh Thavamani 
413232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
414232ba3a5SRajasingh Thavamani 	if (ret)
415232ba3a5SRajasingh Thavamani 		return ret;
416232ba3a5SRajasingh Thavamani 
417232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
418232ba3a5SRajasingh Thavamani }
419232ba3a5SRajasingh Thavamani 
4208b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev)
4218b95599cSMarek Vasut {
4221d951ba3SMarek Vasut 	return ksz8051_ksz8795_match_phy_device(phydev, PHY_ID_KSZ87XX);
4238b95599cSMarek Vasut }
4248b95599cSMarek Vasut 
425954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
4263c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4273c9a9f7fSJaeden Amero 				       u16 reg,
4283c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
4293c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
430954c3967SSean Cross {
431954c3967SSean Cross 	int val1 = -1;
432954c3967SSean Cross 	int val2 = -2;
433954c3967SSean Cross 	int val3 = -3;
434954c3967SSean Cross 	int val4 = -4;
435954c3967SSean Cross 	int newval;
436954c3967SSean Cross 	int matches = 0;
437954c3967SSean Cross 
438954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
439954c3967SSean Cross 		matches++;
440954c3967SSean Cross 
441954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
442954c3967SSean Cross 		matches++;
443954c3967SSean Cross 
444954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
445954c3967SSean Cross 		matches++;
446954c3967SSean Cross 
447954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
448954c3967SSean Cross 		matches++;
449954c3967SSean Cross 
450954c3967SSean Cross 	if (!matches)
451954c3967SSean Cross 		return 0;
452954c3967SSean Cross 
453954c3967SSean Cross 	if (matches < 4)
454954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
455954c3967SSean Cross 	else
456954c3967SSean Cross 		newval = 0;
457954c3967SSean Cross 
458954c3967SSean Cross 	if (val1 != -1)
459954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
460954c3967SSean Cross 
4616a119745SHubert Chaumette 	if (val2 != -2)
462954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
463954c3967SSean Cross 
4646a119745SHubert Chaumette 	if (val3 != -3)
465954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
466954c3967SSean Cross 
4676a119745SHubert Chaumette 	if (val4 != -4)
468954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
469954c3967SSean Cross 
470954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
471954c3967SSean Cross }
472954c3967SSean Cross 
473954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
474954c3967SSean Cross {
475e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
4763c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
477651df218SAndrew Lunn 	const struct device *dev_walker;
478954c3967SSean Cross 
479651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
480651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
481651df218SAndrew Lunn 	 * find a device with an OF node.
482651df218SAndrew Lunn 	 */
483e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
484651df218SAndrew Lunn 	do {
485651df218SAndrew Lunn 		of_node = dev_walker->of_node;
486651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
487651df218SAndrew Lunn 
488651df218SAndrew Lunn 	} while (!of_node && dev_walker);
489954c3967SSean Cross 
490954c3967SSean Cross 	if (of_node) {
491954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
492954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
493954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
494954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
495954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
496954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
497954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
498954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
499954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
500954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
501954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
502954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
503954c3967SSean Cross 	}
504954c3967SSean Cross 	return 0;
505954c3967SSean Cross }
506954c3967SSean Cross 
5076e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
5086e4b8273SHubert Chaumette 
5096e4b8273SHubert Chaumette /* Extended registers */
5106270e1aeSJaeden Amero /* MMD Address 0x0 */
5116270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
5126270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
5136270e1aeSJaeden Amero 
514ae6c97bbSJaeden Amero /* MMD Address 0x2 */
5156e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
516bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M		GENMASK(7, 4)
517bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M		GENMASK(3, 0)
518bcf3440cSOleksij Rempel 
5196e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
520bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3		GENMASK(15, 12)
521bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2		GENMASK(11, 8)
522bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1		GENMASK(7, 4)
523bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0		GENMASK(3, 0)
524bcf3440cSOleksij Rempel 
5256e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
526bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3		GENMASK(15, 12)
527bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2		GENMASK(11, 8)
528bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1		GENMASK(7, 4)
529bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0		GENMASK(3, 0)
530bcf3440cSOleksij Rempel 
5316e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
532bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK		GENMASK(9, 5)
533bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK		GENMASK(4, 0)
534bcf3440cSOleksij Rempel 
535bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To
536bcf3440cSOleksij Rempel  * provide different RGMII options we need to configure delay offset
537bcf3440cSOleksij Rempel  * for each pad relative to build in delay.
538bcf3440cSOleksij Rempel  */
539bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of
540bcf3440cSOleksij Rempel  * 1.80ns
541bcf3440cSOleksij Rempel  */
542bcf3440cSOleksij Rempel #define RX_ID				0x7
543bcf3440cSOleksij Rempel #define RX_CLK_ID			0x19
544bcf3440cSOleksij Rempel 
545bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the
546bcf3440cSOleksij Rempel  * internal 1.2ns delay.
547bcf3440cSOleksij Rempel  */
548bcf3440cSOleksij Rempel #define RX_ND				0xc
549bcf3440cSOleksij Rempel #define RX_CLK_ND			0x0
550bcf3440cSOleksij Rempel 
551bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
552bcf3440cSOleksij Rempel #define TX_ID				0x0
553bcf3440cSOleksij Rempel #define TX_CLK_ID			0x1f
554bcf3440cSOleksij Rempel 
555bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns
556bcf3440cSOleksij Rempel  * dealy
557bcf3440cSOleksij Rempel  */
558bcf3440cSOleksij Rempel #define TX_ND				0x7
559bcf3440cSOleksij Rempel #define TX_CLK_ND			0xf
5606e4b8273SHubert Chaumette 
561af70c1f9SMike Looijmans /* MMD Address 0x1C */
562af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
563af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
564af70c1f9SMike Looijmans 
5656e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
5663c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
5676e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
568bcf3440cSOleksij Rempel 				       const char *field[], u8 numfields,
569bcf3440cSOleksij Rempel 				       bool *update)
5706e4b8273SHubert Chaumette {
5716e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
5726e4b8273SHubert Chaumette 	int matches = 0;
5736e4b8273SHubert Chaumette 	u16 mask;
5746e4b8273SHubert Chaumette 	u16 maxval;
5756e4b8273SHubert Chaumette 	u16 newval;
5766e4b8273SHubert Chaumette 	int i;
5776e4b8273SHubert Chaumette 
5786e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
5796e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
5806e4b8273SHubert Chaumette 			matches++;
5816e4b8273SHubert Chaumette 
5826e4b8273SHubert Chaumette 	if (!matches)
5836e4b8273SHubert Chaumette 		return 0;
5846e4b8273SHubert Chaumette 
585bcf3440cSOleksij Rempel 	*update |= true;
586bcf3440cSOleksij Rempel 
5876e4b8273SHubert Chaumette 	if (matches < numfields)
5889b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
5896e4b8273SHubert Chaumette 	else
5906e4b8273SHubert Chaumette 		newval = 0;
5916e4b8273SHubert Chaumette 
5926e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
5936e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
5946e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
5956e4b8273SHubert Chaumette 			mask = 0xffff;
5966e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
5976e4b8273SHubert Chaumette 			newval = (newval & mask) |
5986e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
5996e4b8273SHubert Chaumette 					<< (field_sz * i));
6006e4b8273SHubert Chaumette 		}
6016e4b8273SHubert Chaumette 
6029b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
6036e4b8273SHubert Chaumette }
6046e4b8273SHubert Chaumette 
605a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
6066270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
6076270e1aeSJaeden Amero {
6086270e1aeSJaeden Amero 	int result;
6096270e1aeSJaeden Amero 
6109b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
6119b420effSHeiner Kallweit 			       0x0006);
612a0da456bSMax Uvarov 	if (result)
613a0da456bSMax Uvarov 		return result;
614a0da456bSMax Uvarov 
6159b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
6169b420effSHeiner Kallweit 			       0x1A80);
6176270e1aeSJaeden Amero 	if (result)
6186270e1aeSJaeden Amero 		return result;
6196270e1aeSJaeden Amero 
6206270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
6216270e1aeSJaeden Amero }
6226270e1aeSJaeden Amero 
623af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
624af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
625af70c1f9SMike Looijmans {
626af70c1f9SMike Looijmans 	int reg;
627af70c1f9SMike Looijmans 
6289b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
629af70c1f9SMike Looijmans 	if (reg < 0)
630af70c1f9SMike Looijmans 		return reg;
6319b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
632af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
633af70c1f9SMike Looijmans }
634af70c1f9SMike Looijmans 
635bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev)
636bcf3440cSOleksij Rempel {
637bcf3440cSOleksij Rempel 	u16 rx, tx, rx_clk, tx_clk;
638bcf3440cSOleksij Rempel 	int ret;
639bcf3440cSOleksij Rempel 
640bcf3440cSOleksij Rempel 	switch (phydev->interface) {
641bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII:
642bcf3440cSOleksij Rempel 		tx = TX_ND;
643bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
644bcf3440cSOleksij Rempel 		rx = RX_ND;
645bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
646bcf3440cSOleksij Rempel 		break;
647bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_ID:
648bcf3440cSOleksij Rempel 		tx = TX_ID;
649bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
650bcf3440cSOleksij Rempel 		rx = RX_ID;
651bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
652bcf3440cSOleksij Rempel 		break;
653bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_RXID:
654bcf3440cSOleksij Rempel 		tx = TX_ND;
655bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
656bcf3440cSOleksij Rempel 		rx = RX_ID;
657bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
658bcf3440cSOleksij Rempel 		break;
659bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_TXID:
660bcf3440cSOleksij Rempel 		tx = TX_ID;
661bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
662bcf3440cSOleksij Rempel 		rx = RX_ND;
663bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
664bcf3440cSOleksij Rempel 		break;
665bcf3440cSOleksij Rempel 	default:
666bcf3440cSOleksij Rempel 		return 0;
667bcf3440cSOleksij Rempel 	}
668bcf3440cSOleksij Rempel 
669bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW,
670bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
671bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
672bcf3440cSOleksij Rempel 	if (ret < 0)
673bcf3440cSOleksij Rempel 		return ret;
674bcf3440cSOleksij Rempel 
675bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
676bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
677bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
678bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
679bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
680bcf3440cSOleksij Rempel 	if (ret < 0)
681bcf3440cSOleksij Rempel 		return ret;
682bcf3440cSOleksij Rempel 
683bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
684bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
685bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
686bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
687bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
688bcf3440cSOleksij Rempel 	if (ret < 0)
689bcf3440cSOleksij Rempel 		return ret;
690bcf3440cSOleksij Rempel 
691bcf3440cSOleksij Rempel 	return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW,
692bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
693bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
694bcf3440cSOleksij Rempel }
695bcf3440cSOleksij Rempel 
6966e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
6976e4b8273SHubert Chaumette {
698e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
6993c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
7003c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
7013c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
7026e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
7036e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
7046e4b8273SHubert Chaumette 	};
7053c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
7066e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
7076e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
7086e4b8273SHubert Chaumette 	};
7093c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
710b4c19f71SRoosen Henri 	const struct device *dev_walker;
711af70c1f9SMike Looijmans 	int result;
712af70c1f9SMike Looijmans 
713af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
714af70c1f9SMike Looijmans 	if (result < 0)
715af70c1f9SMike Looijmans 		return result;
7166e4b8273SHubert Chaumette 
717b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
718b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
719b4c19f71SRoosen Henri 	 * find a device with an OF node.
720b4c19f71SRoosen Henri 	 */
7219d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
722b4c19f71SRoosen Henri 	do {
723b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
724b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
725b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
7266e4b8273SHubert Chaumette 
7276e4b8273SHubert Chaumette 	if (of_node) {
728bcf3440cSOleksij Rempel 		bool update = false;
729bcf3440cSOleksij Rempel 
730bcf3440cSOleksij Rempel 		if (phy_interface_is_rgmii(phydev)) {
731bcf3440cSOleksij Rempel 			result = ksz9031_config_rgmii_delay(phydev);
732bcf3440cSOleksij Rempel 			if (result < 0)
733bcf3440cSOleksij Rempel 				return result;
734bcf3440cSOleksij Rempel 		}
735bcf3440cSOleksij Rempel 
7366e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
7376e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
738bcf3440cSOleksij Rempel 				clk_skews, 2, &update);
7396e4b8273SHubert Chaumette 
7406e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
7416e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
742bcf3440cSOleksij Rempel 				control_skews, 2, &update);
7436e4b8273SHubert Chaumette 
7446e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
7456e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
746bcf3440cSOleksij Rempel 				rx_data_skews, 4, &update);
7476e4b8273SHubert Chaumette 
7486e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
7496e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
750bcf3440cSOleksij Rempel 				tx_data_skews, 4, &update);
751bcf3440cSOleksij Rempel 
752bcf3440cSOleksij Rempel 		if (update && phydev->interface != PHY_INTERFACE_MODE_RGMII)
753bcf3440cSOleksij Rempel 			phydev_warn(phydev,
754bcf3440cSOleksij Rempel 				    "*-skew-ps values should be used only with phy-mode = \"rgmii\"\n");
755e1b505a6SMarkus Niebel 
756e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
757e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
758e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
759e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
760e1b505a6SMarkus Niebel 		 *
761e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
762e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
763e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
764e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
765e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
766e1b505a6SMarkus Niebel 		 *
767e1b505a6SMarkus Niebel 		 * Workaround:
768e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
769e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
770e1b505a6SMarkus Niebel 		 */
771e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
772e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
773e1b505a6SMarkus Niebel 			if (result < 0)
774e1b505a6SMarkus Niebel 				goto err_force_master;
775e1b505a6SMarkus Niebel 
776e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
777e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
778e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
779e1b505a6SMarkus Niebel 			if (result < 0)
780e1b505a6SMarkus Niebel 				goto err_force_master;
781e1b505a6SMarkus Niebel 		}
7826e4b8273SHubert Chaumette 	}
7836270e1aeSJaeden Amero 
7846270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
785e1b505a6SMarkus Niebel 
786e1b505a6SMarkus Niebel err_force_master:
787e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
788e1b505a6SMarkus Niebel 	return result;
7896e4b8273SHubert Chaumette }
7906e4b8273SHubert Chaumette 
791bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
792bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
793bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
794bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
795bff5b4b3SYuiko Oshino 
796bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
797bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
798bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
799bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
800bff5b4b3SYuiko Oshino {
801bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
802bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
803bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
804bff5b4b3SYuiko Oshino 	int matches = 0;
805bff5b4b3SYuiko Oshino 	u16 maxval;
806bff5b4b3SYuiko Oshino 	u16 newval;
807bff5b4b3SYuiko Oshino 	u16 mask;
808bff5b4b3SYuiko Oshino 	int i;
809bff5b4b3SYuiko Oshino 
810bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
811bff5b4b3SYuiko Oshino 	if (field_sz == 5)
812bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
813bff5b4b3SYuiko Oshino 	else
814bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
815bff5b4b3SYuiko Oshino 
816bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
817bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
818bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
819bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
820bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
821bff5b4b3SYuiko Oshino 				skewval = skewmax;
822bff5b4b3SYuiko Oshino 
823bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
824bff5b4b3SYuiko Oshino 			matches++;
825bff5b4b3SYuiko Oshino 		}
826bff5b4b3SYuiko Oshino 
827bff5b4b3SYuiko Oshino 	if (!matches)
828bff5b4b3SYuiko Oshino 		return 0;
829bff5b4b3SYuiko Oshino 
830bff5b4b3SYuiko Oshino 	if (matches < numfields)
8319b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
832bff5b4b3SYuiko Oshino 	else
833bff5b4b3SYuiko Oshino 		newval = 0;
834bff5b4b3SYuiko Oshino 
835bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
836bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
837bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
838bff5b4b3SYuiko Oshino 			mask = 0xffff;
839bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
840bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
841bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
842bff5b4b3SYuiko Oshino 					<< (field_sz * i));
843bff5b4b3SYuiko Oshino 		}
844bff5b4b3SYuiko Oshino 
8459b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
846bff5b4b3SYuiko Oshino }
847bff5b4b3SYuiko Oshino 
848bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG	2
849bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL		76
850bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL		77
851bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS	BIT_MASK(12)
852bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY	0
853bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY	BIT(12)
854bd734a74SPhilippe Schenker 
855bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
856bd734a74SPhilippe Schenker {
857bd734a74SPhilippe Schenker 	u16 rxcdll_val, txcdll_val;
858bd734a74SPhilippe Schenker 	int ret;
859bd734a74SPhilippe Schenker 
860bd734a74SPhilippe Schenker 	switch (phydev->interface) {
861bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII:
862bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
863bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
864bd734a74SPhilippe Schenker 		break;
865bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_ID:
866bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
867bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
868bd734a74SPhilippe Schenker 		break;
869bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_RXID:
870bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
871bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
872bd734a74SPhilippe Schenker 		break;
873bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_TXID:
874bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
875bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
876bd734a74SPhilippe Schenker 		break;
877bd734a74SPhilippe Schenker 	default:
878bd734a74SPhilippe Schenker 		return 0;
879bd734a74SPhilippe Schenker 	}
880bd734a74SPhilippe Schenker 
881bd734a74SPhilippe Schenker 	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
882bd734a74SPhilippe Schenker 			     KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
883bd734a74SPhilippe Schenker 			     rxcdll_val);
884bd734a74SPhilippe Schenker 	if (ret < 0)
885bd734a74SPhilippe Schenker 		return ret;
886bd734a74SPhilippe Schenker 
887bd734a74SPhilippe Schenker 	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
888bd734a74SPhilippe Schenker 			      KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
889bd734a74SPhilippe Schenker 			      txcdll_val);
890bd734a74SPhilippe Schenker }
891bd734a74SPhilippe Schenker 
892bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
893bff5b4b3SYuiko Oshino {
894bff5b4b3SYuiko Oshino 	const struct device *dev = &phydev->mdio.dev;
895bff5b4b3SYuiko Oshino 	struct device_node *of_node = dev->of_node;
896bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
897bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
898bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
899bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
900bff5b4b3SYuiko Oshino 	};
901bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
902bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
903bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
904bff5b4b3SYuiko Oshino 	};
905bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
906bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
907bff5b4b3SYuiko Oshino 	int ret;
908bff5b4b3SYuiko Oshino 
909bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
910bff5b4b3SYuiko Oshino 	do {
911bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
912bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
913bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
914bff5b4b3SYuiko Oshino 
915bff5b4b3SYuiko Oshino 	if (!of_node)
916bff5b4b3SYuiko Oshino 		return 0;
917bff5b4b3SYuiko Oshino 
918bd734a74SPhilippe Schenker 	if (phy_interface_is_rgmii(phydev)) {
919bd734a74SPhilippe Schenker 		ret = ksz9131_config_rgmii_delay(phydev);
920bd734a74SPhilippe Schenker 		if (ret < 0)
921bd734a74SPhilippe Schenker 			return ret;
922bd734a74SPhilippe Schenker 	}
923bd734a74SPhilippe Schenker 
924bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
925bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
926bff5b4b3SYuiko Oshino 					  clk_skews, 2);
927bff5b4b3SYuiko Oshino 	if (ret < 0)
928bff5b4b3SYuiko Oshino 		return ret;
929bff5b4b3SYuiko Oshino 
930bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
931bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
932bff5b4b3SYuiko Oshino 					  control_skews, 2);
933bff5b4b3SYuiko Oshino 	if (ret < 0)
934bff5b4b3SYuiko Oshino 		return ret;
935bff5b4b3SYuiko Oshino 
936bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
937bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
938bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
939bff5b4b3SYuiko Oshino 	if (ret < 0)
940bff5b4b3SYuiko Oshino 		return ret;
941bff5b4b3SYuiko Oshino 
942bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
943bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
944bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
945bff5b4b3SYuiko Oshino 	if (ret < 0)
946bff5b4b3SYuiko Oshino 		return ret;
947bff5b4b3SYuiko Oshino 
948bff5b4b3SYuiko Oshino 	return 0;
949bff5b4b3SYuiko Oshino }
950bff5b4b3SYuiko Oshino 
95193272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
95200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
95300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
95432d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
95593272e07SJean-Christophe PLAGNIOL-VILLARD {
95693272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
95793272e07SJean-Christophe PLAGNIOL-VILLARD 
95893272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
95993272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
96093272e07SJean-Christophe PLAGNIOL-VILLARD 
96193272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
96293272e07SJean-Christophe PLAGNIOL-VILLARD 
96393272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
96493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
96593272e07SJean-Christophe PLAGNIOL-VILLARD 	else
96693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
96793272e07SJean-Christophe PLAGNIOL-VILLARD 
96893272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
96993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
97093272e07SJean-Christophe PLAGNIOL-VILLARD 	else
97193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
97293272e07SJean-Christophe PLAGNIOL-VILLARD 
97393272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
97493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
97593272e07SJean-Christophe PLAGNIOL-VILLARD 
97693272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
97793272e07SJean-Christophe PLAGNIOL-VILLARD }
97893272e07SJean-Christophe PLAGNIOL-VILLARD 
9793aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
9803aed3e2aSAntoine Tenart {
9813aed3e2aSAntoine Tenart 	int ret;
9823aed3e2aSAntoine Tenart 
9833aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
9843aed3e2aSAntoine Tenart 	if (ret < 0)
9853aed3e2aSAntoine Tenart 		return ret;
9863aed3e2aSAntoine Tenart 
9873aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
9883aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
9893aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
9903aed3e2aSAntoine Tenart 	 *
991407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
992407d8098SHans Andersson 	 *
9933aed3e2aSAntoine Tenart 	 * Workaround:
9943aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
9953aed3e2aSAntoine Tenart 	 */
9963aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
9973aed3e2aSAntoine Tenart 
9983aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
9993aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
10003aed3e2aSAntoine Tenart 	 */
10013aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
10023aed3e2aSAntoine Tenart 
10033aed3e2aSAntoine Tenart 	return 0;
10043aed3e2aSAntoine Tenart }
10053aed3e2aSAntoine Tenart 
1006d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
1007d2fd719bSNathan Sullivan {
1008d2fd719bSNathan Sullivan 	int err;
1009d2fd719bSNathan Sullivan 	int regval;
1010d2fd719bSNathan Sullivan 
1011d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
1012d2fd719bSNathan Sullivan 	if (err)
1013d2fd719bSNathan Sullivan 		return err;
1014d2fd719bSNathan Sullivan 
1015d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
1016d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
1017d2fd719bSNathan Sullivan 	 */
1018d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
1019d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
1020d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
1021d2fd719bSNathan Sullivan 		phydev->link = 0;
1022b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
1023b866203dSZach Brown 			phydev->drv->config_intr(phydev);
1024c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
1025d2fd719bSNathan Sullivan 	}
1026d2fd719bSNathan Sullivan 
1027d2fd719bSNathan Sullivan 	return 0;
1028d2fd719bSNathan Sullivan }
1029d2fd719bSNathan Sullivan 
103093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
103193272e07SJean-Christophe PLAGNIOL-VILLARD {
103293272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
103393272e07SJean-Christophe PLAGNIOL-VILLARD }
103493272e07SJean-Christophe PLAGNIOL-VILLARD 
10352b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
10362b2427d0SAndrew Lunn {
10372b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
10382b2427d0SAndrew Lunn }
10392b2427d0SAndrew Lunn 
10402b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
10412b2427d0SAndrew Lunn {
10422b2427d0SAndrew Lunn 	int i;
10432b2427d0SAndrew Lunn 
10442b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
104555f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
10462b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
10472b2427d0SAndrew Lunn 	}
10482b2427d0SAndrew Lunn }
10492b2427d0SAndrew Lunn 
10502b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
10512b2427d0SAndrew Lunn {
10522b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
10532b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
1054321b4d4bSAndrew Lunn 	int val;
1055321b4d4bSAndrew Lunn 	u64 ret;
10562b2427d0SAndrew Lunn 
10572b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
10582b2427d0SAndrew Lunn 	if (val < 0) {
10596c3442f5SJisheng Zhang 		ret = U64_MAX;
10602b2427d0SAndrew Lunn 	} else {
10612b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
10622b2427d0SAndrew Lunn 		priv->stats[i] += val;
1063321b4d4bSAndrew Lunn 		ret = priv->stats[i];
10642b2427d0SAndrew Lunn 	}
10652b2427d0SAndrew Lunn 
1066321b4d4bSAndrew Lunn 	return ret;
10672b2427d0SAndrew Lunn }
10682b2427d0SAndrew Lunn 
10692b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
10702b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
10712b2427d0SAndrew Lunn {
10722b2427d0SAndrew Lunn 	int i;
10732b2427d0SAndrew Lunn 
10742b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
10752b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
10762b2427d0SAndrew Lunn }
10772b2427d0SAndrew Lunn 
1078836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
1079836384d2SWenyou Yang {
1080836384d2SWenyou Yang 	/* Disable PHY Interrupts */
1081836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1082836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
1083836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1084836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1085836384d2SWenyou Yang 	}
1086836384d2SWenyou Yang 
1087836384d2SWenyou Yang 	return genphy_suspend(phydev);
1088836384d2SWenyou Yang }
1089836384d2SWenyou Yang 
1090f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
1091f5aba91dSAlexandre Belloni {
109279e498a9SLeonard Crestez 	int ret;
109379e498a9SLeonard Crestez 
1094836384d2SWenyou Yang 	genphy_resume(phydev);
1095f5aba91dSAlexandre Belloni 
10966110dff7SOleksij Rempel 	/* After switching from power-down to normal mode, an internal global
10976110dff7SOleksij Rempel 	 * reset is automatically generated. Wait a minimum of 1 ms before
10986110dff7SOleksij Rempel 	 * read/write access to the PHY registers.
10996110dff7SOleksij Rempel 	 */
11006110dff7SOleksij Rempel 	usleep_range(1000, 2000);
11016110dff7SOleksij Rempel 
110279e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
110379e498a9SLeonard Crestez 	if (ret)
110479e498a9SLeonard Crestez 		return ret;
110579e498a9SLeonard Crestez 
1106836384d2SWenyou Yang 	/* Enable PHY Interrupts */
1107836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1108836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
1109836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1110836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1111836384d2SWenyou Yang 	}
1112f5aba91dSAlexandre Belloni 
1113f5aba91dSAlexandre Belloni 	return 0;
1114f5aba91dSAlexandre Belloni }
1115f5aba91dSAlexandre Belloni 
1116e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
1117e6a423a8SJohan Hovold {
1118e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
1119e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
1120e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
112163f44b2bSJohan Hovold 	struct clk *clk;
1122e7a792e9SJohan Hovold 	int ret;
1123e6a423a8SJohan Hovold 
1124e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
1125e6a423a8SJohan Hovold 	if (!priv)
1126e6a423a8SJohan Hovold 		return -ENOMEM;
1127e6a423a8SJohan Hovold 
1128e6a423a8SJohan Hovold 	phydev->priv = priv;
1129e6a423a8SJohan Hovold 
1130e6a423a8SJohan Hovold 	priv->type = type;
1131e6a423a8SJohan Hovold 
1132e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
1133e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
1134e7a792e9SJohan Hovold 				&priv->led_mode);
1135e7a792e9SJohan Hovold 		if (ret)
1136e7a792e9SJohan Hovold 			priv->led_mode = -1;
1137e7a792e9SJohan Hovold 
1138e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
113972ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
1140e7a792e9SJohan Hovold 				   priv->led_mode);
1141e7a792e9SJohan Hovold 			priv->led_mode = -1;
1142e7a792e9SJohan Hovold 		}
1143e7a792e9SJohan Hovold 	} else {
1144e7a792e9SJohan Hovold 		priv->led_mode = -1;
1145e7a792e9SJohan Hovold 	}
1146e7a792e9SJohan Hovold 
1147e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
1148bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
1149bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
11501fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
115186dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
11521fadee0cSSascha Hauer 
115363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
115486dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
115586dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
115663f44b2bSJohan Hovold 
11571fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
115886dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
11591fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
116086dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
11611fadee0cSSascha Hauer 		} else {
116272ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
116372ba48beSAndrew Lunn 				   rate);
11641fadee0cSSascha Hauer 			return -EINVAL;
11651fadee0cSSascha Hauer 		}
11661fadee0cSSascha Hauer 	}
11671fadee0cSSascha Hauer 
116863f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
116963f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
117063f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
117163f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
117263f44b2bSJohan Hovold 	}
117363f44b2bSJohan Hovold 
117463f44b2bSJohan Hovold 	return 0;
11751fadee0cSSascha Hauer }
11761fadee0cSSascha Hauer 
1177d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
1178d5bf9071SChristian Hohnstaedt {
117951f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
1180f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
118151f932c4SChoi, David 	.name		= "Micrel KS8737",
1182dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1183c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
1184d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
118551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1186c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
1187*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
11881a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11891a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1190d5bf9071SChristian Hohnstaedt }, {
1191212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
1192212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
11937ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
1194dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1195e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
119663f44b2bSJohan Hovold 	.probe		= kszphy_probe,
1197d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
1198212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
1199212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
1200*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
12012b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
12022b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
12032b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
12041a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
12051a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1206212ea99aSMarek Vasut }, {
1207b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
1208b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
1209b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
1210dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1211e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
121263f44b2bSJohan Hovold 	.probe		= kszphy_probe,
1213d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
1214b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
1215b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
1216*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
12172b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
12182b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
12192b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
12201a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
12211a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1222b818d1a7SHector Palacios }, {
1223510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
1224f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1225510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
1226dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1227e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1228e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
122977501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
123077501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
123151f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
123251f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
1233*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
12342b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
12352b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
12362b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
12371a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
12381a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1239d5bf9071SChristian Hohnstaedt }, {
12404bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
1241f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
12424bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
1243dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1244e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1245e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1246e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
12474bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
12484bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
1249*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
12502b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
12512b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
12522b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
12534bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
12544bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
12554bd7b512SSergei Shtylyov }, {
1256510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
1257dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1258e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
1259e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
126063f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
126151f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
126251f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
1263*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
12642b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
12652b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
12662b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
12678b95599cSMarek Vasut 	.match_phy_device = ksz8051_match_phy_device,
12681a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
12691a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1270d5bf9071SChristian Hohnstaedt }, {
1271510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
1272510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
1273ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
1274dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1275e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1276e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1277e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
127851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
127951f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
1280*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
12812b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
12822b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
12832b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
12841a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
12851a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1286d5bf9071SChristian Hohnstaedt }, {
12877ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
12887ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
1289f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1290dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1291e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
1292e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
12937a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
12947ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
12957ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
1296*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
12972b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
12982b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
12992b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
1300836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
1301f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
13027ab59dc1SDavid J. Choi }, {
13037ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
13047ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
1305f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1306dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1307232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
13087ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
13097ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
1310*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
13111a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
13121a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
13137ab59dc1SDavid J. Choi }, {
1314d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
131548d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
1316d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
1317dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1318c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1319bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
1320407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
1321954c3967SSean Cross 	.config_init	= ksz9021_config_init,
132251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1323c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
1324*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
13252b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
13262b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
13272b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
13281a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
13291a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1330c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
1331c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
133293272e07SJean-Christophe PLAGNIOL-VILLARD }, {
13337ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
1334f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
13357ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
1336c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1337bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
13383aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
13396e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
13401d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
1341d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
13427ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
1343c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
1344*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
13452b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
13462b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
13472b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
13481a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
1349f64f1482SXander Huff 	.resume		= kszphy_resume,
13507ab59dc1SDavid J. Choi }, {
13511623ad8eSDivya Koppera 	.phy_id		= PHY_ID_LAN8814,
13521623ad8eSDivya Koppera 	.phy_id_mask	= MICREL_PHY_ID_MASK,
13531623ad8eSDivya Koppera 	.name		= "Microchip INDY Gigabit Quad PHY",
13541623ad8eSDivya Koppera 	.driver_data	= &ksz9021_type,
13551623ad8eSDivya Koppera 	.probe		= kszphy_probe,
13561623ad8eSDivya Koppera 	.soft_reset	= genphy_soft_reset,
13571623ad8eSDivya Koppera 	.read_status	= ksz9031_read_status,
13581623ad8eSDivya Koppera 	.get_sset_count	= kszphy_get_sset_count,
13591623ad8eSDivya Koppera 	.get_strings	= kszphy_get_strings,
13601623ad8eSDivya Koppera 	.get_stats	= kszphy_get_stats,
13611623ad8eSDivya Koppera 	.suspend	= genphy_suspend,
13621623ad8eSDivya Koppera 	.resume		= kszphy_resume,
13631623ad8eSDivya Koppera }, {
1364bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
1365bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1366bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
1367dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1368bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
1369bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
1370bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
137168dac3ebSAtsushi Nemoto 	.read_status	= genphy_read_status,
1372bff5b4b3SYuiko Oshino 	.ack_interrupt	= kszphy_ack_interrupt,
1373bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
1374*59ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
1375bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
1376bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
1377bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
1378bff5b4b3SYuiko Oshino 	.suspend	= genphy_suspend,
1379bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
1380bff5b4b3SYuiko Oshino }, {
138193272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
1382f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
138393272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
1384dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
138593272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
138693272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
138793272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
13881a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
13891a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
13907ab59dc1SDavid J. Choi }, {
13917ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
1392f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
13937ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
1394dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
13957ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
13961a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
13971a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
13989d162ed6SSean Nyekjaer }, {
13991d951ba3SMarek Vasut 	.name		= "Micrel KSZ87XX Switch",
1400dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
14019d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
14029d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
14039d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
14048b95599cSMarek Vasut 	.match_phy_device = ksz8795_match_phy_device,
14059d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
14069d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1407fc3973a1SWoojung Huh }, {
1408fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1409fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1410fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1411dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1412fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1413fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1414fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1415d5bf9071SChristian Hohnstaedt } };
1416d0507009SDavid J. Choi 
141750fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1418d0507009SDavid J. Choi 
1419d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1420d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1421d0507009SDavid J. Choi MODULE_LICENSE("GPL");
142252a60ed2SDavid S. Miller 
1423cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
142448d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1425f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1426bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
1427ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1428f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1429212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1430b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1431f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1432f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1433f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1434f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1435f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1436f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
14371623ad8eSDivya Koppera 	{ PHY_ID_LAN8814, MICREL_PHY_ID_MASK },
143852a60ed2SDavid S. Miller 	{ }
143952a60ed2SDavid S. Miller };
144052a60ed2SDavid S. Miller 
144152a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1442