xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 407d8098cb1ab338199f4753162799a488d87d23)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22d0507009SDavid J. Choi #include <linux/kernel.h>
23d0507009SDavid J. Choi #include <linux/module.h>
24d0507009SDavid J. Choi #include <linux/phy.h>
25d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
26954c3967SSean Cross #include <linux/of.h>
271fadee0cSSascha Hauer #include <linux/clk.h>
28d0507009SDavid J. Choi 
29212ea99aSMarek Vasut /* Operation Mode Strap Override */
30212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
317a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
3200aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
332b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
36212ea99aSMarek Vasut 
3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3851f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3900aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4000aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4100aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4751f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4851f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4951f932c4SChoi, David 
505a16778eSJohan Hovold /* PHY Control 1 */
515a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
525a16778eSJohan Hovold 
535a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
555a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
5863f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
5951f932c4SChoi, David 
60954c3967SSean Cross /* Write/read to/from extended registers */
61954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
62954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
63954c3967SSean Cross 
64954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
65954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
66954c3967SSean Cross 
67954c3967SSean Cross /* Extended registers */
68954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
69954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
70954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
71954c3967SSean Cross 
72954c3967SSean Cross #define PS_TO_REG				200
73954c3967SSean Cross 
742b2427d0SAndrew Lunn struct kszphy_hw_stat {
752b2427d0SAndrew Lunn 	const char *string;
762b2427d0SAndrew Lunn 	u8 reg;
772b2427d0SAndrew Lunn 	u8 bits;
782b2427d0SAndrew Lunn };
792b2427d0SAndrew Lunn 
802b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
812b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
822b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
832b2427d0SAndrew Lunn };
842b2427d0SAndrew Lunn 
85e6a423a8SJohan Hovold struct kszphy_type {
86e6a423a8SJohan Hovold 	u32 led_mode_reg;
87c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
880f95903eSJohan Hovold 	bool has_broadcast_disable;
892b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9063f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
91e6a423a8SJohan Hovold };
92e6a423a8SJohan Hovold 
93e6a423a8SJohan Hovold struct kszphy_priv {
94e6a423a8SJohan Hovold 	const struct kszphy_type *type;
95e7a792e9SJohan Hovold 	int led_mode;
9663f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
9763f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
982b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
99e6a423a8SJohan Hovold };
100e6a423a8SJohan Hovold 
101e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
102e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
103d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1042b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10563f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
106e6a423a8SJohan Hovold };
107e6a423a8SJohan Hovold 
108e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
109e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
110e6a423a8SJohan Hovold };
111e6a423a8SJohan Hovold 
112e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
113e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1142b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
115e6a423a8SJohan Hovold };
116e6a423a8SJohan Hovold 
117e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
118e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1190f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1202b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12186dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
122e6a423a8SJohan Hovold };
123e6a423a8SJohan Hovold 
124c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
125c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
126c6f9575cSJohan Hovold };
127c6f9575cSJohan Hovold 
128c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
129c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
130c6f9575cSJohan Hovold };
131c6f9575cSJohan Hovold 
132954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
133954c3967SSean Cross 				u32 regnum, u16 val)
134954c3967SSean Cross {
135954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
136954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
137954c3967SSean Cross }
138954c3967SSean Cross 
139954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
140954c3967SSean Cross 				u32 regnum)
141954c3967SSean Cross {
142954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
143954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
144954c3967SSean Cross }
145954c3967SSean Cross 
14651f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
14751f932c4SChoi, David {
14851f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
14951f932c4SChoi, David 	int rc;
15051f932c4SChoi, David 
15151f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15251f932c4SChoi, David 
15351f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15451f932c4SChoi, David }
15551f932c4SChoi, David 
15651f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
15751f932c4SChoi, David {
158c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
159c6f9575cSJohan Hovold 	int temp;
160c6f9575cSJohan Hovold 	u16 mask;
161c6f9575cSJohan Hovold 
162c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
163c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
164c6f9575cSJohan Hovold 	else
165c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16651f932c4SChoi, David 
16751f932c4SChoi, David 	/* set the interrupt pin active low */
16851f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1695bb8fc0dSJohan Hovold 	if (temp < 0)
1705bb8fc0dSJohan Hovold 		return temp;
171c6f9575cSJohan Hovold 	temp &= ~mask;
17251f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17351f932c4SChoi, David 
174c6f9575cSJohan Hovold 	/* enable / disable interrupts */
175c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
176c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
177c6f9575cSJohan Hovold 	else
178c6f9575cSJohan Hovold 		temp = 0;
17951f932c4SChoi, David 
180c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18151f932c4SChoi, David }
182d0507009SDavid J. Choi 
18363f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18463f44b2bSJohan Hovold {
18563f44b2bSJohan Hovold 	int ctrl;
18663f44b2bSJohan Hovold 
18763f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
18863f44b2bSJohan Hovold 	if (ctrl < 0)
18963f44b2bSJohan Hovold 		return ctrl;
19063f44b2bSJohan Hovold 
19163f44b2bSJohan Hovold 	if (val)
19263f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19363f44b2bSJohan Hovold 	else
19463f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19563f44b2bSJohan Hovold 
19663f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
19763f44b2bSJohan Hovold }
19863f44b2bSJohan Hovold 
199e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20020d8435aSBen Dooks {
2015a16778eSJohan Hovold 	int rc, temp, shift;
2028620546cSJohan Hovold 
2035a16778eSJohan Hovold 	switch (reg) {
2045a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2055a16778eSJohan Hovold 		shift = 14;
2065a16778eSJohan Hovold 		break;
2075a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2085a16778eSJohan Hovold 		shift = 4;
2095a16778eSJohan Hovold 		break;
2105a16778eSJohan Hovold 	default:
2115a16778eSJohan Hovold 		return -EINVAL;
2125a16778eSJohan Hovold 	}
2135a16778eSJohan Hovold 
21420d8435aSBen Dooks 	temp = phy_read(phydev, reg);
215b7035860SJohan Hovold 	if (temp < 0) {
216b7035860SJohan Hovold 		rc = temp;
217b7035860SJohan Hovold 		goto out;
218b7035860SJohan Hovold 	}
21920d8435aSBen Dooks 
22028bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22120d8435aSBen Dooks 	temp |= val << shift;
22220d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
223b7035860SJohan Hovold out:
224b7035860SJohan Hovold 	if (rc < 0)
22572ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22620d8435aSBen Dooks 
227b7035860SJohan Hovold 	return rc;
22820d8435aSBen Dooks }
22920d8435aSBen Dooks 
230bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
231bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
232bde15129SJohan Hovold  */
233bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
234bde15129SJohan Hovold {
235bde15129SJohan Hovold 	int ret;
236bde15129SJohan Hovold 
237bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
238bde15129SJohan Hovold 	if (ret < 0)
239bde15129SJohan Hovold 		goto out;
240bde15129SJohan Hovold 
241bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
242bde15129SJohan Hovold out:
243bde15129SJohan Hovold 	if (ret)
24472ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
245bde15129SJohan Hovold 
246bde15129SJohan Hovold 	return ret;
247bde15129SJohan Hovold }
248bde15129SJohan Hovold 
2492b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2502b0ba96cSSylvain Rochet {
2512b0ba96cSSylvain Rochet 	int ret;
2522b0ba96cSSylvain Rochet 
2532b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2542b0ba96cSSylvain Rochet 	if (ret < 0)
2552b0ba96cSSylvain Rochet 		goto out;
2562b0ba96cSSylvain Rochet 
2572b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2582b0ba96cSSylvain Rochet 		return 0;
2592b0ba96cSSylvain Rochet 
2602b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2612b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2622b0ba96cSSylvain Rochet out:
2632b0ba96cSSylvain Rochet 	if (ret)
26472ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2652b0ba96cSSylvain Rochet 
2662b0ba96cSSylvain Rochet 	return ret;
2672b0ba96cSSylvain Rochet }
2682b0ba96cSSylvain Rochet 
26979e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
27079e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
27179e498a9SLeonard Crestez {
27279e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
27379e498a9SLeonard Crestez 	int ret;
27479e498a9SLeonard Crestez 
27579e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
27679e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
27779e498a9SLeonard Crestez 		if (ret) {
27879e498a9SLeonard Crestez 			phydev_err(phydev,
27979e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
28079e498a9SLeonard Crestez 			return ret;
28179e498a9SLeonard Crestez 		}
28279e498a9SLeonard Crestez 	}
28379e498a9SLeonard Crestez 
28479e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
28579e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
28679e498a9SLeonard Crestez 
28779e498a9SLeonard Crestez 	return 0;
28879e498a9SLeonard Crestez }
28979e498a9SLeonard Crestez 
290d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
291d0507009SDavid J. Choi {
292e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
293e6a423a8SJohan Hovold 	const struct kszphy_type *type;
294d0507009SDavid J. Choi 
295e6a423a8SJohan Hovold 	if (!priv)
296e6a423a8SJohan Hovold 		return 0;
297e6a423a8SJohan Hovold 
298e6a423a8SJohan Hovold 	type = priv->type;
299e6a423a8SJohan Hovold 
3000f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3010f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3020f95903eSJohan Hovold 
3032b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3042b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3052b0ba96cSSylvain Rochet 
30679e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
30720d8435aSBen Dooks }
30820d8435aSBen Dooks 
30977501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
31077501a79SPhilipp Zabel {
3113c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3123c1bcc86SAndrew Lunn 
31377501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
31477501a79SPhilipp Zabel 
31577501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
31677501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
31777501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
3183c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
3193c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
3203c1bcc86SAndrew Lunn 
3213c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
3223c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3233c1bcc86SAndrew Lunn 				 phydev->supported);
3243c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
3253c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3263c1bcc86SAndrew Lunn 				 phydev->advertising);
32777501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
32877501a79SPhilipp Zabel 	}
32977501a79SPhilipp Zabel 
33077501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
33177501a79SPhilipp Zabel }
33277501a79SPhilipp Zabel 
33377501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
33477501a79SPhilipp Zabel {
33577501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
33677501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
33777501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
33877501a79SPhilipp Zabel 		return 0;
33977501a79SPhilipp Zabel 	}
34077501a79SPhilipp Zabel 
34177501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
34277501a79SPhilipp Zabel }
34377501a79SPhilipp Zabel 
3447a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
3457a1d8390SAntoine Tenart {
3467a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
3477a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
3487a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
3497a1d8390SAntoine Tenart 	 * manually writing a 0.
3507a1d8390SAntoine Tenart 	 */
3517a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
3527a1d8390SAntoine Tenart 
3537a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
3547a1d8390SAntoine Tenart }
3557a1d8390SAntoine Tenart 
356232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
357232ba3a5SRajasingh Thavamani {
358232ba3a5SRajasingh Thavamani 	int ret;
359232ba3a5SRajasingh Thavamani 
360232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
361232ba3a5SRajasingh Thavamani 	if (ret)
362232ba3a5SRajasingh Thavamani 		return ret;
363232ba3a5SRajasingh Thavamani 
364232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
365232ba3a5SRajasingh Thavamani }
366232ba3a5SRajasingh Thavamani 
367954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
3683c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
3693c9a9f7fSJaeden Amero 				       u16 reg,
3703c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
3713c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
372954c3967SSean Cross {
373954c3967SSean Cross 	int val1 = -1;
374954c3967SSean Cross 	int val2 = -2;
375954c3967SSean Cross 	int val3 = -3;
376954c3967SSean Cross 	int val4 = -4;
377954c3967SSean Cross 	int newval;
378954c3967SSean Cross 	int matches = 0;
379954c3967SSean Cross 
380954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
381954c3967SSean Cross 		matches++;
382954c3967SSean Cross 
383954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
384954c3967SSean Cross 		matches++;
385954c3967SSean Cross 
386954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
387954c3967SSean Cross 		matches++;
388954c3967SSean Cross 
389954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
390954c3967SSean Cross 		matches++;
391954c3967SSean Cross 
392954c3967SSean Cross 	if (!matches)
393954c3967SSean Cross 		return 0;
394954c3967SSean Cross 
395954c3967SSean Cross 	if (matches < 4)
396954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
397954c3967SSean Cross 	else
398954c3967SSean Cross 		newval = 0;
399954c3967SSean Cross 
400954c3967SSean Cross 	if (val1 != -1)
401954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
402954c3967SSean Cross 
4036a119745SHubert Chaumette 	if (val2 != -2)
404954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
405954c3967SSean Cross 
4066a119745SHubert Chaumette 	if (val3 != -3)
407954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
408954c3967SSean Cross 
4096a119745SHubert Chaumette 	if (val4 != -4)
410954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
411954c3967SSean Cross 
412954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
413954c3967SSean Cross }
414954c3967SSean Cross 
415954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
416954c3967SSean Cross {
417e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
4183c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
419651df218SAndrew Lunn 	const struct device *dev_walker;
420954c3967SSean Cross 
421651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
422651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
423651df218SAndrew Lunn 	 * find a device with an OF node.
424651df218SAndrew Lunn 	 */
425e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
426651df218SAndrew Lunn 	do {
427651df218SAndrew Lunn 		of_node = dev_walker->of_node;
428651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
429651df218SAndrew Lunn 
430651df218SAndrew Lunn 	} while (!of_node && dev_walker);
431954c3967SSean Cross 
432954c3967SSean Cross 	if (of_node) {
433954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
434954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
435954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
436954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
437954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
438954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
439954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
440954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
441954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
442954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
443954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
444954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
445954c3967SSean Cross 	}
446954c3967SSean Cross 	return 0;
447954c3967SSean Cross }
448954c3967SSean Cross 
4496e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4506e4b8273SHubert Chaumette 
4516e4b8273SHubert Chaumette /* Extended registers */
4526270e1aeSJaeden Amero /* MMD Address 0x0 */
4536270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4546270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4556270e1aeSJaeden Amero 
456ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4576e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4586e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4596e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4606e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4616e4b8273SHubert Chaumette 
462af70c1f9SMike Looijmans /* MMD Address 0x1C */
463af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
464af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
465af70c1f9SMike Looijmans 
4666e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4673c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4686e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4693c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
4706e4b8273SHubert Chaumette {
4716e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4726e4b8273SHubert Chaumette 	int matches = 0;
4736e4b8273SHubert Chaumette 	u16 mask;
4746e4b8273SHubert Chaumette 	u16 maxval;
4756e4b8273SHubert Chaumette 	u16 newval;
4766e4b8273SHubert Chaumette 	int i;
4776e4b8273SHubert Chaumette 
4786e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4796e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4806e4b8273SHubert Chaumette 			matches++;
4816e4b8273SHubert Chaumette 
4826e4b8273SHubert Chaumette 	if (!matches)
4836e4b8273SHubert Chaumette 		return 0;
4846e4b8273SHubert Chaumette 
4856e4b8273SHubert Chaumette 	if (matches < numfields)
4869b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
4876e4b8273SHubert Chaumette 	else
4886e4b8273SHubert Chaumette 		newval = 0;
4896e4b8273SHubert Chaumette 
4906e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
4916e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4926e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
4936e4b8273SHubert Chaumette 			mask = 0xffff;
4946e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
4956e4b8273SHubert Chaumette 			newval = (newval & mask) |
4966e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
4976e4b8273SHubert Chaumette 					<< (field_sz * i));
4986e4b8273SHubert Chaumette 		}
4996e4b8273SHubert Chaumette 
5009b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
5016e4b8273SHubert Chaumette }
5026e4b8273SHubert Chaumette 
503a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
5046270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
5056270e1aeSJaeden Amero {
5066270e1aeSJaeden Amero 	int result;
5076270e1aeSJaeden Amero 
5089b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
5099b420effSHeiner Kallweit 			       0x0006);
510a0da456bSMax Uvarov 	if (result)
511a0da456bSMax Uvarov 		return result;
512a0da456bSMax Uvarov 
5139b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
5149b420effSHeiner Kallweit 			       0x1A80);
5156270e1aeSJaeden Amero 	if (result)
5166270e1aeSJaeden Amero 		return result;
5176270e1aeSJaeden Amero 
5186270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5196270e1aeSJaeden Amero }
5206270e1aeSJaeden Amero 
521af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
522af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
523af70c1f9SMike Looijmans {
524af70c1f9SMike Looijmans 	int reg;
525af70c1f9SMike Looijmans 
5269b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
527af70c1f9SMike Looijmans 	if (reg < 0)
528af70c1f9SMike Looijmans 		return reg;
5299b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
530af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
531af70c1f9SMike Looijmans }
532af70c1f9SMike Looijmans 
5336e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5346e4b8273SHubert Chaumette {
535e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5363c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5373c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5383c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5396e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5406e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5416e4b8273SHubert Chaumette 	};
5423c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5436e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5446e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5456e4b8273SHubert Chaumette 	};
5463c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
547b4c19f71SRoosen Henri 	const struct device *dev_walker;
548af70c1f9SMike Looijmans 	int result;
549af70c1f9SMike Looijmans 
550af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
551af70c1f9SMike Looijmans 	if (result < 0)
552af70c1f9SMike Looijmans 		return result;
5536e4b8273SHubert Chaumette 
554b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
555b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
556b4c19f71SRoosen Henri 	 * find a device with an OF node.
557b4c19f71SRoosen Henri 	 */
5589d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
559b4c19f71SRoosen Henri 	do {
560b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
561b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
562b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5636e4b8273SHubert Chaumette 
5646e4b8273SHubert Chaumette 	if (of_node) {
5656e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5666e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
5676e4b8273SHubert Chaumette 				clk_skews, 2);
5686e4b8273SHubert Chaumette 
5696e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5706e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
5716e4b8273SHubert Chaumette 				control_skews, 2);
5726e4b8273SHubert Chaumette 
5736e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5746e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
5756e4b8273SHubert Chaumette 				rx_data_skews, 4);
5766e4b8273SHubert Chaumette 
5776e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5786e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
5796e4b8273SHubert Chaumette 				tx_data_skews, 4);
580e1b505a6SMarkus Niebel 
581e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
582e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
583e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
584e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
585e1b505a6SMarkus Niebel 		 *
586e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
587e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
588e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
589e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
590e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
591e1b505a6SMarkus Niebel 		 *
592e1b505a6SMarkus Niebel 		 * Workaround:
593e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
594e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
595e1b505a6SMarkus Niebel 		 */
596e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
597e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
598e1b505a6SMarkus Niebel 			if (result < 0)
599e1b505a6SMarkus Niebel 				goto err_force_master;
600e1b505a6SMarkus Niebel 
601e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
602e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
603e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
604e1b505a6SMarkus Niebel 			if (result < 0)
605e1b505a6SMarkus Niebel 				goto err_force_master;
606e1b505a6SMarkus Niebel 		}
6076e4b8273SHubert Chaumette 	}
6086270e1aeSJaeden Amero 
6096270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
610e1b505a6SMarkus Niebel 
611e1b505a6SMarkus Niebel err_force_master:
612e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
613e1b505a6SMarkus Niebel 	return result;
6146e4b8273SHubert Chaumette }
6156e4b8273SHubert Chaumette 
616bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
617bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
618bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
619bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
620bff5b4b3SYuiko Oshino 
621bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
622bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
623bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
624bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
625bff5b4b3SYuiko Oshino {
626bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
627bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
628bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
629bff5b4b3SYuiko Oshino 	int matches = 0;
630bff5b4b3SYuiko Oshino 	u16 maxval;
631bff5b4b3SYuiko Oshino 	u16 newval;
632bff5b4b3SYuiko Oshino 	u16 mask;
633bff5b4b3SYuiko Oshino 	int i;
634bff5b4b3SYuiko Oshino 
635bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
636bff5b4b3SYuiko Oshino 	if (field_sz == 5)
637bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
638bff5b4b3SYuiko Oshino 	else
639bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
640bff5b4b3SYuiko Oshino 
641bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
642bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
643bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
644bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
645bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
646bff5b4b3SYuiko Oshino 				skewval = skewmax;
647bff5b4b3SYuiko Oshino 
648bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
649bff5b4b3SYuiko Oshino 			matches++;
650bff5b4b3SYuiko Oshino 		}
651bff5b4b3SYuiko Oshino 
652bff5b4b3SYuiko Oshino 	if (!matches)
653bff5b4b3SYuiko Oshino 		return 0;
654bff5b4b3SYuiko Oshino 
655bff5b4b3SYuiko Oshino 	if (matches < numfields)
6569b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
657bff5b4b3SYuiko Oshino 	else
658bff5b4b3SYuiko Oshino 		newval = 0;
659bff5b4b3SYuiko Oshino 
660bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
661bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
662bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
663bff5b4b3SYuiko Oshino 			mask = 0xffff;
664bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
665bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
666bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
667bff5b4b3SYuiko Oshino 					<< (field_sz * i));
668bff5b4b3SYuiko Oshino 		}
669bff5b4b3SYuiko Oshino 
6709b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
671bff5b4b3SYuiko Oshino }
672bff5b4b3SYuiko Oshino 
673bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
674bff5b4b3SYuiko Oshino {
675bff5b4b3SYuiko Oshino 	const struct device *dev = &phydev->mdio.dev;
676bff5b4b3SYuiko Oshino 	struct device_node *of_node = dev->of_node;
677bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
678bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
679bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
680bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
681bff5b4b3SYuiko Oshino 	};
682bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
683bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
684bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
685bff5b4b3SYuiko Oshino 	};
686bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
687bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
688bff5b4b3SYuiko Oshino 	int ret;
689bff5b4b3SYuiko Oshino 
690bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
691bff5b4b3SYuiko Oshino 	do {
692bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
693bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
694bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
695bff5b4b3SYuiko Oshino 
696bff5b4b3SYuiko Oshino 	if (!of_node)
697bff5b4b3SYuiko Oshino 		return 0;
698bff5b4b3SYuiko Oshino 
699bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
700bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
701bff5b4b3SYuiko Oshino 					  clk_skews, 2);
702bff5b4b3SYuiko Oshino 	if (ret < 0)
703bff5b4b3SYuiko Oshino 		return ret;
704bff5b4b3SYuiko Oshino 
705bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
706bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
707bff5b4b3SYuiko Oshino 					  control_skews, 2);
708bff5b4b3SYuiko Oshino 	if (ret < 0)
709bff5b4b3SYuiko Oshino 		return ret;
710bff5b4b3SYuiko Oshino 
711bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
712bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
713bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
714bff5b4b3SYuiko Oshino 	if (ret < 0)
715bff5b4b3SYuiko Oshino 		return ret;
716bff5b4b3SYuiko Oshino 
717bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
718bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
719bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
720bff5b4b3SYuiko Oshino 	if (ret < 0)
721bff5b4b3SYuiko Oshino 		return ret;
722bff5b4b3SYuiko Oshino 
723bff5b4b3SYuiko Oshino 	return 0;
724bff5b4b3SYuiko Oshino }
725bff5b4b3SYuiko Oshino 
72693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
72700aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
72800aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
72932d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
73093272e07SJean-Christophe PLAGNIOL-VILLARD {
73193272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
73293272e07SJean-Christophe PLAGNIOL-VILLARD 
73393272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
73493272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
73593272e07SJean-Christophe PLAGNIOL-VILLARD 
73693272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
73793272e07SJean-Christophe PLAGNIOL-VILLARD 
73893272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
73993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
74093272e07SJean-Christophe PLAGNIOL-VILLARD 	else
74193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
74293272e07SJean-Christophe PLAGNIOL-VILLARD 
74393272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
74493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
74593272e07SJean-Christophe PLAGNIOL-VILLARD 	else
74693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
74793272e07SJean-Christophe PLAGNIOL-VILLARD 
74893272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
74993272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
75093272e07SJean-Christophe PLAGNIOL-VILLARD 
75193272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
75293272e07SJean-Christophe PLAGNIOL-VILLARD }
75393272e07SJean-Christophe PLAGNIOL-VILLARD 
7543aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
7553aed3e2aSAntoine Tenart {
7563aed3e2aSAntoine Tenart 	int ret;
7573aed3e2aSAntoine Tenart 
7583aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
7593aed3e2aSAntoine Tenart 	if (ret < 0)
7603aed3e2aSAntoine Tenart 		return ret;
7613aed3e2aSAntoine Tenart 
7623aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
7633aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
7643aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
7653aed3e2aSAntoine Tenart 	 *
766*407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
767*407d8098SHans Andersson 	 *
7683aed3e2aSAntoine Tenart 	 * Workaround:
7693aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
7703aed3e2aSAntoine Tenart 	 */
7713aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
7723aed3e2aSAntoine Tenart 
7733aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
7743aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
7753aed3e2aSAntoine Tenart 	 */
7763aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
7773aed3e2aSAntoine Tenart 
7783aed3e2aSAntoine Tenart 	return 0;
7793aed3e2aSAntoine Tenart }
7803aed3e2aSAntoine Tenart 
781d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
782d2fd719bSNathan Sullivan {
783d2fd719bSNathan Sullivan 	int err;
784d2fd719bSNathan Sullivan 	int regval;
785d2fd719bSNathan Sullivan 
786d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
787d2fd719bSNathan Sullivan 	if (err)
788d2fd719bSNathan Sullivan 		return err;
789d2fd719bSNathan Sullivan 
790d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
791d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
792d2fd719bSNathan Sullivan 	 */
793d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
794d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
795d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
796d2fd719bSNathan Sullivan 		phydev->link = 0;
797b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
798b866203dSZach Brown 			phydev->drv->config_intr(phydev);
799c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
800d2fd719bSNathan Sullivan 	}
801d2fd719bSNathan Sullivan 
802d2fd719bSNathan Sullivan 	return 0;
803d2fd719bSNathan Sullivan }
804d2fd719bSNathan Sullivan 
80593272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
80693272e07SJean-Christophe PLAGNIOL-VILLARD {
80793272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
80893272e07SJean-Christophe PLAGNIOL-VILLARD }
80993272e07SJean-Christophe PLAGNIOL-VILLARD 
8102b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
8112b2427d0SAndrew Lunn {
8122b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
8132b2427d0SAndrew Lunn }
8142b2427d0SAndrew Lunn 
8152b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
8162b2427d0SAndrew Lunn {
8172b2427d0SAndrew Lunn 	int i;
8182b2427d0SAndrew Lunn 
8192b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
82055f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
8212b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
8222b2427d0SAndrew Lunn 	}
8232b2427d0SAndrew Lunn }
8242b2427d0SAndrew Lunn 
8252b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
8262b2427d0SAndrew Lunn {
8272b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
8282b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
829321b4d4bSAndrew Lunn 	int val;
830321b4d4bSAndrew Lunn 	u64 ret;
8312b2427d0SAndrew Lunn 
8322b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
8332b2427d0SAndrew Lunn 	if (val < 0) {
8346c3442f5SJisheng Zhang 		ret = U64_MAX;
8352b2427d0SAndrew Lunn 	} else {
8362b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
8372b2427d0SAndrew Lunn 		priv->stats[i] += val;
838321b4d4bSAndrew Lunn 		ret = priv->stats[i];
8392b2427d0SAndrew Lunn 	}
8402b2427d0SAndrew Lunn 
841321b4d4bSAndrew Lunn 	return ret;
8422b2427d0SAndrew Lunn }
8432b2427d0SAndrew Lunn 
8442b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
8452b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
8462b2427d0SAndrew Lunn {
8472b2427d0SAndrew Lunn 	int i;
8482b2427d0SAndrew Lunn 
8492b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
8502b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
8512b2427d0SAndrew Lunn }
8522b2427d0SAndrew Lunn 
853836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
854836384d2SWenyou Yang {
855836384d2SWenyou Yang 	/* Disable PHY Interrupts */
856836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
857836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
858836384d2SWenyou Yang 		if (phydev->drv->config_intr)
859836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
860836384d2SWenyou Yang 	}
861836384d2SWenyou Yang 
862836384d2SWenyou Yang 	return genphy_suspend(phydev);
863836384d2SWenyou Yang }
864836384d2SWenyou Yang 
865f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
866f5aba91dSAlexandre Belloni {
86779e498a9SLeonard Crestez 	int ret;
86879e498a9SLeonard Crestez 
869836384d2SWenyou Yang 	genphy_resume(phydev);
870f5aba91dSAlexandre Belloni 
87179e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
87279e498a9SLeonard Crestez 	if (ret)
87379e498a9SLeonard Crestez 		return ret;
87479e498a9SLeonard Crestez 
875836384d2SWenyou Yang 	/* Enable PHY Interrupts */
876836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
877836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
878836384d2SWenyou Yang 		if (phydev->drv->config_intr)
879836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
880836384d2SWenyou Yang 	}
881f5aba91dSAlexandre Belloni 
882f5aba91dSAlexandre Belloni 	return 0;
883f5aba91dSAlexandre Belloni }
884f5aba91dSAlexandre Belloni 
885e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
886e6a423a8SJohan Hovold {
887e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
888e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
889e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
89063f44b2bSJohan Hovold 	struct clk *clk;
891e7a792e9SJohan Hovold 	int ret;
892e6a423a8SJohan Hovold 
893e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
894e6a423a8SJohan Hovold 	if (!priv)
895e6a423a8SJohan Hovold 		return -ENOMEM;
896e6a423a8SJohan Hovold 
897e6a423a8SJohan Hovold 	phydev->priv = priv;
898e6a423a8SJohan Hovold 
899e6a423a8SJohan Hovold 	priv->type = type;
900e6a423a8SJohan Hovold 
901e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
902e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
903e7a792e9SJohan Hovold 				&priv->led_mode);
904e7a792e9SJohan Hovold 		if (ret)
905e7a792e9SJohan Hovold 			priv->led_mode = -1;
906e7a792e9SJohan Hovold 
907e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
90872ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
909e7a792e9SJohan Hovold 				   priv->led_mode);
910e7a792e9SJohan Hovold 			priv->led_mode = -1;
911e7a792e9SJohan Hovold 		}
912e7a792e9SJohan Hovold 	} else {
913e7a792e9SJohan Hovold 		priv->led_mode = -1;
914e7a792e9SJohan Hovold 	}
915e7a792e9SJohan Hovold 
916e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
917bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
918bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
9191fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
92086dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
9211fadee0cSSascha Hauer 
92263f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
92386dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
92486dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
92563f44b2bSJohan Hovold 
9261fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
92786dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
9281fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
92986dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
9301fadee0cSSascha Hauer 		} else {
93172ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
93272ba48beSAndrew Lunn 				   rate);
9331fadee0cSSascha Hauer 			return -EINVAL;
9341fadee0cSSascha Hauer 		}
9351fadee0cSSascha Hauer 	}
9361fadee0cSSascha Hauer 
93763f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
93863f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
93963f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
94063f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
94163f44b2bSJohan Hovold 	}
94263f44b2bSJohan Hovold 
94363f44b2bSJohan Hovold 	return 0;
9441fadee0cSSascha Hauer }
9451fadee0cSSascha Hauer 
946d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
947d5bf9071SChristian Hohnstaedt {
94851f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
949f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
95051f932c4SChoi, David 	.name		= "Micrel KS8737",
951dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
952c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
953d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
95451f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
955c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9561a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9571a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
958d5bf9071SChristian Hohnstaedt }, {
959212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
960212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
9617ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
962dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
963e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
96463f44b2bSJohan Hovold 	.probe		= kszphy_probe,
965d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
966212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
967212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
9682b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9692b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9702b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9711a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9721a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
973212ea99aSMarek Vasut }, {
974b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
975b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
976b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
977dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
978e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
97963f44b2bSJohan Hovold 	.probe		= kszphy_probe,
980d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
981b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
982b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
9832b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9842b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9852b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9861a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9871a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
988b818d1a7SHector Palacios }, {
989510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
990f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
991510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
992dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
993e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
994e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
99577501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
99677501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
99751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
99851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
9992b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10002b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10012b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10021a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10031a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1004d5bf9071SChristian Hohnstaedt }, {
10054bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
1006f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10074bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
1008dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1009e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1010e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1011e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
10124bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
10134bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
10142b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10152b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10162b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10174bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
10184bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
10194bd7b512SSergei Shtylyov }, {
1020510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
1021f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1022510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
1023dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1024e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
1025e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
102663f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
102751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
102851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10292b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10302b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10312b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10321a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10331a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1034d5bf9071SChristian Hohnstaedt }, {
1035510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
1036510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
1037ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
1038dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1039e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1040e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1041e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
104251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
104351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10442b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10452b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10462b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10471a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10481a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1049d5bf9071SChristian Hohnstaedt }, {
10507ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
10517ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
1052f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1053dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1054e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
1055e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
10567a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
10577ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
10587ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
10592b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10602b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10612b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
1062836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
1063f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
10647ab59dc1SDavid J. Choi }, {
10657ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
10667ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
1067f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1068dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
1069232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
10707ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
10717ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
10721a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10731a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
10747ab59dc1SDavid J. Choi }, {
1075d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
107648d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
1077d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
1078dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1079c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1080bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
1081*407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
1082954c3967SSean Cross 	.config_init	= ksz9021_config_init,
108351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1084c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
10852b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10862b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10872b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10881a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10891a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1090c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
1091c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
109293272e07SJean-Christophe PLAGNIOL-VILLARD }, {
10937ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
1094f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10957ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
1096c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1097bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
10983aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
10996e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
11001d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
1101d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
11027ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
1103c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
11042b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
11052b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
11062b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
11071a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
1108f64f1482SXander Huff 	.resume		= kszphy_resume,
11097ab59dc1SDavid J. Choi }, {
1110bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
1111bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1112bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
1113dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1114bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
1115bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
1116bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
1117bff5b4b3SYuiko Oshino 	.read_status	= ksz9031_read_status,
1118bff5b4b3SYuiko Oshino 	.ack_interrupt	= kszphy_ack_interrupt,
1119bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
1120bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
1121bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
1122bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
1123bff5b4b3SYuiko Oshino 	.suspend	= genphy_suspend,
1124bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
1125bff5b4b3SYuiko Oshino }, {
112693272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
1127f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
112893272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
1129dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
113093272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
113193272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
113293272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
11331a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11341a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11357ab59dc1SDavid J. Choi }, {
11367ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
1137f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11387ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
1139dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
11407ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
11411a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11421a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11439d162ed6SSean Nyekjaer }, {
11449d162ed6SSean Nyekjaer 	.phy_id		= PHY_ID_KSZ8795,
11459d162ed6SSean Nyekjaer 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11469d162ed6SSean Nyekjaer 	.name		= "Micrel KSZ8795",
1147dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
11489d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
11499d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
11509d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
11519d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
11529d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1153fc3973a1SWoojung Huh }, {
1154fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1155fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1156fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1157dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
1158fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1159fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1160fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1161d5bf9071SChristian Hohnstaedt } };
1162d0507009SDavid J. Choi 
116350fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1164d0507009SDavid J. Choi 
1165d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1166d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1167d0507009SDavid J. Choi MODULE_LICENSE("GPL");
116852a60ed2SDavid S. Miller 
1169cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
117048d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1171f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1172bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
1173ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1174f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1175212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1176b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1177f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1178f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1179f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1180f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1181f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1182f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
118352a60ed2SDavid S. Miller 	{ }
118452a60ed2SDavid S. Miller };
118552a60ed2SDavid S. Miller 
118652a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1187