xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 32fcafbcd1c9f6c7013016a22a5369b4acb93577)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28d0507009SDavid J. Choi 
29212ea99aSMarek Vasut /* Operation Mode Strap Override */
30212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
31212ea99aSMarek Vasut #define KSZPHY_OMSO_B_CAST_OFF			(1 << 9)
32212ea99aSMarek Vasut #define KSZPHY_OMSO_RMII_OVERRIDE		(1 << 1)
33212ea99aSMarek Vasut #define KSZPHY_OMSO_MII_OVERRIDE		(1 << 0)
34212ea99aSMarek Vasut 
3551f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3651f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3751f932c4SChoi, David #define	KSZPHY_INTCS_JABBER			(1 << 15)
3851f932c4SChoi, David #define	KSZPHY_INTCS_RECEIVE_ERR		(1 << 14)
3951f932c4SChoi, David #define	KSZPHY_INTCS_PAGE_RECEIVE		(1 << 13)
4051f932c4SChoi, David #define	KSZPHY_INTCS_PARELLEL			(1 << 12)
4151f932c4SChoi, David #define	KSZPHY_INTCS_LINK_PARTNER_ACK		(1 << 11)
4251f932c4SChoi, David #define	KSZPHY_INTCS_LINK_DOWN			(1 << 10)
4351f932c4SChoi, David #define	KSZPHY_INTCS_REMOTE_FAULT		(1 << 9)
4451f932c4SChoi, David #define	KSZPHY_INTCS_LINK_UP			(1 << 8)
4551f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4651f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4751f932c4SChoi, David 
4851f932c4SChoi, David /* general PHY control reg in vendor specific block. */
4951f932c4SChoi, David #define	MII_KSZPHY_CTRL			0x1F
5051f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5151f932c4SChoi, David #define KSZPHY_CTRL_INT_ACTIVE_HIGH		(1 << 9)
5251f932c4SChoi, David #define KSZ9021_CTRL_INT_ACTIVE_HIGH		(1 << 14)
5351f932c4SChoi, David #define KS8737_CTRL_INT_ACTIVE_HIGH		(1 << 14)
54d606ef3fSBaruch Siach #define KSZ8051_RMII_50MHZ_CLK			(1 << 7)
5551f932c4SChoi, David 
5651f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
5751f932c4SChoi, David {
5851f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
5951f932c4SChoi, David 	int rc;
6051f932c4SChoi, David 
6151f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
6251f932c4SChoi, David 
6351f932c4SChoi, David 	return (rc < 0) ? rc : 0;
6451f932c4SChoi, David }
6551f932c4SChoi, David 
6651f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
6751f932c4SChoi, David {
6851f932c4SChoi, David 	int temp;
6951f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
7051f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
7151f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
7251f932c4SChoi, David }
7351f932c4SChoi, David 
7451f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
7551f932c4SChoi, David {
7651f932c4SChoi, David 	int temp, rc;
7751f932c4SChoi, David 
7851f932c4SChoi, David 	/* set the interrupt pin active low */
7951f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
8051f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
8151f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
8251f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
8351f932c4SChoi, David 	return rc < 0 ? rc : 0;
8451f932c4SChoi, David }
8551f932c4SChoi, David 
8651f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
8751f932c4SChoi, David {
8851f932c4SChoi, David 	int temp, rc;
8951f932c4SChoi, David 
9051f932c4SChoi, David 	/* set the interrupt pin active low */
9151f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
9251f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
9351f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
9451f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
9551f932c4SChoi, David 	return rc < 0 ? rc : 0;
9651f932c4SChoi, David }
9751f932c4SChoi, David 
9851f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
9951f932c4SChoi, David {
10051f932c4SChoi, David 	int temp, rc;
10151f932c4SChoi, David 
10251f932c4SChoi, David 	/* set the interrupt pin active low */
10351f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
10451f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
10551f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
10651f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
10751f932c4SChoi, David 	return rc < 0 ? rc : 0;
10851f932c4SChoi, David }
109d0507009SDavid J. Choi 
110d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
111d0507009SDavid J. Choi {
112d0507009SDavid J. Choi 	return 0;
113d0507009SDavid J. Choi }
114d0507009SDavid J. Choi 
115212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
116212ea99aSMarek Vasut {
117212ea99aSMarek Vasut 	const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
118212ea99aSMarek Vasut 	phy_write(phydev, MII_KSZPHY_OMSO, val);
119212ea99aSMarek Vasut 	return 0;
120212ea99aSMarek Vasut }
121212ea99aSMarek Vasut 
122d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
123d606ef3fSBaruch Siach {
124d606ef3fSBaruch Siach 	int regval;
125d606ef3fSBaruch Siach 
126d606ef3fSBaruch Siach 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
127d606ef3fSBaruch Siach 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
128d606ef3fSBaruch Siach 		regval |= KSZ8051_RMII_50MHZ_CLK;
129d606ef3fSBaruch Siach 		phy_write(phydev, MII_KSZPHY_CTRL, regval);
130d606ef3fSBaruch Siach 	}
131d606ef3fSBaruch Siach 
132d606ef3fSBaruch Siach 	return 0;
133d606ef3fSBaruch Siach }
134d606ef3fSBaruch Siach 
13593272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
13693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	(1 << 6)
13793272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	(1 << 4)
13893272e07SJean-Christophe PLAGNIOL-VILLARD int ksz8873mll_read_status(struct phy_device *phydev)
13993272e07SJean-Christophe PLAGNIOL-VILLARD {
14093272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
14193272e07SJean-Christophe PLAGNIOL-VILLARD 
14293272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
14393272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
14493272e07SJean-Christophe PLAGNIOL-VILLARD 
14593272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
14693272e07SJean-Christophe PLAGNIOL-VILLARD 
14793272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
14893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
14993272e07SJean-Christophe PLAGNIOL-VILLARD 	else
15093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
15193272e07SJean-Christophe PLAGNIOL-VILLARD 
15293272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
15393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
15493272e07SJean-Christophe PLAGNIOL-VILLARD 	else
15593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
15693272e07SJean-Christophe PLAGNIOL-VILLARD 
15793272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
15893272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
15993272e07SJean-Christophe PLAGNIOL-VILLARD 
16093272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
16193272e07SJean-Christophe PLAGNIOL-VILLARD }
16293272e07SJean-Christophe PLAGNIOL-VILLARD 
16393272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
16493272e07SJean-Christophe PLAGNIOL-VILLARD {
16593272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
16693272e07SJean-Christophe PLAGNIOL-VILLARD }
16793272e07SJean-Christophe PLAGNIOL-VILLARD 
168d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
169d5bf9071SChristian Hohnstaedt {
17051f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
171d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
17251f932c4SChoi, David 	.name		= "Micrel KS8737",
17351f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
17451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
175d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
176d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
177d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
17851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
17951f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
180d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
181d5bf9071SChristian Hohnstaedt }, {
182212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
183212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
1847ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
185212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
186212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
187212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
188212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
189212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
190212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
191212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
192212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
193212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
194212ea99aSMarek Vasut }, {
195510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
196d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
197510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
19851f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
19951f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
20051f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
201d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
202d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
203d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
20451f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
20551f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
20651f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
207d5bf9071SChristian Hohnstaedt }, {
208510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
20951f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
210510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
21151f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
21251f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
21351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
214d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
21551f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
21651f932c4SChoi, David 	.read_status	= genphy_read_status,
21751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
21851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
21951f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
220d5bf9071SChristian Hohnstaedt }, {
221510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
222510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
22348d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
22451f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
22551f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
22651f932c4SChoi, David 	.config_init	= kszphy_config_init,
22751f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
22851f932c4SChoi, David 	.read_status	= genphy_read_status,
22951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
23051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
231d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
232d5bf9071SChristian Hohnstaedt }, {
2337ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
2347ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
2357ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
2367ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
2377ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
2387ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
2397ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
2407ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
2417ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
2427ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
2437ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
2447ab59dc1SDavid J. Choi }, {
2457ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
2467ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
2477ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
2487ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
2497ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
2507ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
2517ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
2527ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
2537ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
2547ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
2557ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
2567ab59dc1SDavid J. Choi }, {
257d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
25848d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
259d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
260*32fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
26151f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
262d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
263d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
264d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
26551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
26651f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
267d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
26893272e07SJean-Christophe PLAGNIOL-VILLARD }, {
2697ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
2707ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
2717ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
2727ab59dc1SDavid J. Choi 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause
2737ab59dc1SDavid J. Choi 				| SUPPORTED_Asym_Pause),
2747ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
2757ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
2767ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
2777ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
2787ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
2797ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
2807ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
2817ab59dc1SDavid J. Choi }, {
28293272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
28393272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
28493272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
28593272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
28693272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
28793272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
28893272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
28993272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
29093272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
2917ab59dc1SDavid J. Choi }, {
2927ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
2937ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
2947ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
2957ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
2967ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
2977ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
2987ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
2997ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
3007ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
301d5bf9071SChristian Hohnstaedt } };
302d0507009SDavid J. Choi 
303d0507009SDavid J. Choi static int __init ksphy_init(void)
304d0507009SDavid J. Choi {
305d5bf9071SChristian Hohnstaedt 	return phy_drivers_register(ksphy_driver,
306d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
307d0507009SDavid J. Choi }
308d0507009SDavid J. Choi 
309d0507009SDavid J. Choi static void __exit ksphy_exit(void)
310d0507009SDavid J. Choi {
311d5bf9071SChristian Hohnstaedt 	phy_drivers_unregister(ksphy_driver,
312d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
313d0507009SDavid J. Choi }
314d0507009SDavid J. Choi 
315d0507009SDavid J. Choi module_init(ksphy_init);
316d0507009SDavid J. Choi module_exit(ksphy_exit);
317d0507009SDavid J. Choi 
318d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
319d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
320d0507009SDavid J. Choi MODULE_LICENSE("GPL");
32152a60ed2SDavid S. Miller 
322cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
32348d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
3247ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
325510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
32651f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
327212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
328510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
329510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
3307ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
3317ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
33293272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
3337ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
33452a60ed2SDavid S. Miller 	{ }
33552a60ed2SDavid S. Miller };
33652a60ed2SDavid S. Miller 
33752a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
338