xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 31d00ca4ce0e1abf5342854606bbe7d20e38c3f8)
1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+
2d0507009SDavid J. Choi /*
3d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
4d0507009SDavid J. Choi  *
5d0507009SDavid J. Choi  * Driver for Micrel PHYs
6d0507009SDavid J. Choi  *
7d0507009SDavid J. Choi  * Author: David J. Choi
8d0507009SDavid J. Choi  *
97ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
10ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11d0507009SDavid J. Choi  *
127ab59dc1SDavid J. Choi  * Support : Micrel Phys:
13bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
147ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
157ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
167ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
177ab59dc1SDavid J. Choi  *			   ksz8061,
187ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
19fc3973a1SWoojung Huh  *			 ksz9477
20d0507009SDavid J. Choi  */
21d0507009SDavid J. Choi 
22bcf3440cSOleksij Rempel #include <linux/bitfield.h>
2349011e0cSOleksij Rempel #include <linux/ethtool_netlink.h>
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
291fadee0cSSascha Hauer #include <linux/clk.h>
306110dff7SOleksij Rempel #include <linux/delay.h>
31ece19502SDivya Koppera #include <linux/ptp_clock_kernel.h>
32ece19502SDivya Koppera #include <linux/ptp_clock.h>
33ece19502SDivya Koppera #include <linux/ptp_classify.h>
34ece19502SDivya Koppera #include <linux/net_tstamp.h>
35d0507009SDavid J. Choi 
36212ea99aSMarek Vasut /* Operation Mode Strap Override */
37212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
387a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
3900aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
402b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
4100aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
4200aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
43212ea99aSMarek Vasut 
4451f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4551f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4600aee095SJohan Hovold #define KSZPHY_INTCS_JABBER			BIT(15)
4700aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4800aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4900aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL			BIT(12)
5000aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
5100aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN			BIT(10)
5200aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
5300aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP			BIT(8)
5451f932c4SChoi, David #define KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5551f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5659ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS		BIT(2)
5759ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS		BIT(0)
5859ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS			(KSZPHY_INTCS_LINK_DOWN_STATUS |\
5959ca4e58SIoana Ciornei 						 KSZPHY_INTCS_LINK_UP_STATUS)
6051f932c4SChoi, David 
6149011e0cSOleksij Rempel /* LinkMD Control/Status */
6249011e0cSOleksij Rempel #define KSZ8081_LMD				0x1d
6349011e0cSOleksij Rempel #define KSZ8081_LMD_ENABLE_TEST			BIT(15)
6449011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_NORMAL			0
6549011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_OPEN			1
6649011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_SHORT			2
6749011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_FAIL			3
6849011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_MASK			GENMASK(14, 13)
6949011e0cSOleksij Rempel /* Short cable (<10 meter) has been detected by LinkMD */
7049011e0cSOleksij Rempel #define KSZ8081_LMD_SHORT_INDICATOR		BIT(12)
7149011e0cSOleksij Rempel #define KSZ8081_LMD_DELTA_TIME_MASK		GENMASK(8, 0)
7249011e0cSOleksij Rempel 
7358389c00SMarek Vasut #define KSZ9x31_LMD				0x12
7458389c00SMarek Vasut #define KSZ9x31_LMD_VCT_EN			BIT(15)
7558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DIS_TX			BIT(14)
7658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_PAIR(n)			(((n) & 0x3) << 12)
7758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_RESULT		0
7858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_HI		BIT(10)
7958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_THRES_LO		BIT(11)
8058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_SEL_MASK		GENMASK(11, 10)
8158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_NORMAL		0
8258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_OPEN			1
8358389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_SHORT		2
8458389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_FAIL			3
8558389c00SMarek Vasut #define KSZ9x31_LMD_VCT_ST_MASK			GENMASK(9, 8)
8658389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_REFLECTED_INVALID	BIT(7)
8758389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_SIG_WAIT_TOO_LONG	BIT(6)
8858389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK100		BIT(5)
8958389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_NLP_FLP		BIT(4)
9058389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_LO_PULSE_MASK	GENMASK(3, 2)
9158389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_HI_PULSE_MASK	GENMASK(1, 0)
9258389c00SMarek Vasut #define KSZ9x31_LMD_VCT_DATA_MASK		GENMASK(7, 0)
9358389c00SMarek Vasut 
94b3ec7248SDivya Koppera /* Lan8814 general Interrupt control/status reg in GPHY specific block. */
95b3ec7248SDivya Koppera #define LAN8814_INTC				0x18
96b3ec7248SDivya Koppera #define LAN8814_INTS				0x1B
97b3ec7248SDivya Koppera 
98b3ec7248SDivya Koppera #define LAN8814_INT_LINK_DOWN			BIT(2)
99b3ec7248SDivya Koppera #define LAN8814_INT_LINK_UP			BIT(0)
100b3ec7248SDivya Koppera #define LAN8814_INT_LINK			(LAN8814_INT_LINK_UP |\
101b3ec7248SDivya Koppera 						 LAN8814_INT_LINK_DOWN)
102b3ec7248SDivya Koppera 
103b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG			0x34
104b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_POLARITY		BIT(1)
105b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_INTR_ENABLE	BIT(0)
106b3ec7248SDivya Koppera 
107ece19502SDivya Koppera /* Represents 1ppm adjustment in 2^32 format with
108ece19502SDivya Koppera  * each nsec contains 4 clock cycles.
109ece19502SDivya Koppera  * The value is calculated as following: (1/1000000)/((2^-32)/4)
110ece19502SDivya Koppera  */
111ece19502SDivya Koppera #define LAN8814_1PPM_FORMAT			17179
112ece19502SDivya Koppera 
113ece19502SDivya Koppera #define PTP_RX_MOD				0x024F
114ece19502SDivya Koppera #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
115ece19502SDivya Koppera #define PTP_RX_TIMESTAMP_EN			0x024D
116ece19502SDivya Koppera #define PTP_TX_TIMESTAMP_EN			0x028D
117ece19502SDivya Koppera 
118ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_SYNC_			BIT(0)
119ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_DREQ_			BIT(1)
120ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDREQ_			BIT(2)
121ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDRES_			BIT(3)
122ece19502SDivya Koppera 
123ece19502SDivya Koppera #define PTP_TX_PARSE_L2_ADDR_EN			0x0284
124ece19502SDivya Koppera #define PTP_RX_PARSE_L2_ADDR_EN			0x0244
125ece19502SDivya Koppera 
126ece19502SDivya Koppera #define PTP_TX_PARSE_IP_ADDR_EN			0x0285
127ece19502SDivya Koppera #define PTP_RX_PARSE_IP_ADDR_EN			0x0245
128ece19502SDivya Koppera #define LTC_HARD_RESET				0x023F
129ece19502SDivya Koppera #define LTC_HARD_RESET_				BIT(0)
130ece19502SDivya Koppera 
131ece19502SDivya Koppera #define TSU_HARD_RESET				0x02C1
132ece19502SDivya Koppera #define TSU_HARD_RESET_				BIT(0)
133ece19502SDivya Koppera 
134ece19502SDivya Koppera #define PTP_CMD_CTL				0x0200
135ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_DISABLE_		BIT(0)
136ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_ENABLE_			BIT(1)
137ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_READ_		BIT(3)
138ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_LOAD_		BIT(4)
139ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_		BIT(5)
140ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_		BIT(6)
141ece19502SDivya Koppera 
142ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_MID			0x0206
143ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_LO			0x0207
144ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_HI			0x0208
145ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_LO			0x0209
146ece19502SDivya Koppera 
147ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_MID			0x022A
148ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_LO			0x022B
149ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_HI			0x022C
150ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_LO			0x022D
151ece19502SDivya Koppera 
152ece19502SDivya Koppera #define PTP_OPERATING_MODE			0x0241
153ece19502SDivya Koppera #define PTP_OPERATING_MODE_STANDALONE_		BIT(0)
154ece19502SDivya Koppera 
155ece19502SDivya Koppera #define PTP_TX_MOD				0x028F
156ece19502SDivya Koppera #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_	BIT(12)
157ece19502SDivya Koppera #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
158ece19502SDivya Koppera 
159ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG			0x0242
160ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
161ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV4_EN_		BIT(1)
162ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV6_EN_		BIT(2)
163ece19502SDivya Koppera 
164ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG			0x0282
165ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
166ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV4_EN_		BIT(1)
167ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV6_EN_		BIT(2)
168ece19502SDivya Koppera 
169ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_HI			0x020C
170ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_LO			0x020D
171ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_DIR_			BIT(15)
172ece19502SDivya Koppera 
173ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_HI			0x0212
174ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_LO			0x0213
175ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_DIR_			BIT(15)
176ece19502SDivya Koppera 
177ece19502SDivya Koppera #define LAN8814_INTR_STS_REG			0x0033
178ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU0_		BIT(0)
179ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU1_		BIT(1)
180ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU2_		BIT(2)
181ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU3_		BIT(3)
182ece19502SDivya Koppera 
183ece19502SDivya Koppera #define PTP_CAP_INFO				0x022A
184ece19502SDivya Koppera #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val)	(((reg_val) & 0x0f00) >> 8)
185ece19502SDivya Koppera #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val)	((reg_val) & 0x000f)
186ece19502SDivya Koppera 
187ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_HI			0x0296
188ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_LO			0x0297
189ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_HI			0x0294
190ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_LO			0x0295
191ece19502SDivya Koppera #define PTP_TX_MSG_HEADER2			0x0299
192ece19502SDivya Koppera 
193ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_HI			0x0256
194ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_LO			0x0257
195ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_HI			0x0254
196ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_LO			0x0255
197ece19502SDivya Koppera #define PTP_RX_MSG_HEADER2			0x0259
198ece19502SDivya Koppera 
199ece19502SDivya Koppera #define PTP_TSU_INT_EN				0x0200
200ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_	BIT(3)
201ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_EN_		BIT(2)
202ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_	BIT(1)
203ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_EN_		BIT(0)
204ece19502SDivya Koppera 
205ece19502SDivya Koppera #define PTP_TSU_INT_STS				0x0201
206ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_	BIT(3)
207ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_EN_		BIT(2)
208ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_	BIT(1)
209ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_EN_		BIT(0)
210ece19502SDivya Koppera 
2115a16778eSJohan Hovold /* PHY Control 1 */
2125a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1			0x1e
213f873f112SOleksij Rempel #define KSZ8081_CTRL1_MDIX_STAT			BIT(4)
2145a16778eSJohan Hovold 
2155a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
2165a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2			0x1f
2175a16778eSJohan Hovold #define MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
21851f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
219f873f112SOleksij Rempel #define KSZ8081_CTRL2_HP_MDIX			BIT(15)
220f873f112SOleksij Rempel #define KSZ8081_CTRL2_MDI_MDI_X_SELECT		BIT(14)
221f873f112SOleksij Rempel #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX		BIT(13)
222f873f112SOleksij Rempel #define KSZ8081_CTRL2_FORCE_LINK		BIT(11)
223f873f112SOleksij Rempel #define KSZ8081_CTRL2_POWER_SAVING		BIT(10)
22400aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
22563f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
22651f932c4SChoi, David 
227954c3967SSean Cross /* Write/read to/from extended registers */
228954c3967SSean Cross #define MII_KSZPHY_EXTREG			0x0b
229954c3967SSean Cross #define KSZPHY_EXTREG_WRITE			0x8000
230954c3967SSean Cross 
231954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE			0x0c
232954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ			0x0d
233954c3967SSean Cross 
234954c3967SSean Cross /* Extended registers */
235954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW		0x104
236954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW		0x105
237954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW		0x106
238954c3967SSean Cross 
239954c3967SSean Cross #define PS_TO_REG				200
240ece19502SDivya Koppera #define FIFO_SIZE				8
241954c3967SSean Cross 
2422b2427d0SAndrew Lunn struct kszphy_hw_stat {
2432b2427d0SAndrew Lunn 	const char *string;
2442b2427d0SAndrew Lunn 	u8 reg;
2452b2427d0SAndrew Lunn 	u8 bits;
2462b2427d0SAndrew Lunn };
2472b2427d0SAndrew Lunn 
2482b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
2492b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
2502b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
2512b2427d0SAndrew Lunn };
2522b2427d0SAndrew Lunn 
253e6a423a8SJohan Hovold struct kszphy_type {
254e6a423a8SJohan Hovold 	u32 led_mode_reg;
255c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
2560f95903eSJohan Hovold 	bool has_broadcast_disable;
2572b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
25863f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
259e6a423a8SJohan Hovold };
260e6a423a8SJohan Hovold 
261ece19502SDivya Koppera /* Shared structure between the PHYs of the same package. */
262ece19502SDivya Koppera struct lan8814_shared_priv {
263ece19502SDivya Koppera 	struct phy_device *phydev;
264ece19502SDivya Koppera 	struct ptp_clock *ptp_clock;
265ece19502SDivya Koppera 	struct ptp_clock_info ptp_clock_info;
266ece19502SDivya Koppera 
267ece19502SDivya Koppera 	/* Reference counter to how many ports in the package are enabling the
268ece19502SDivya Koppera 	 * timestamping
269ece19502SDivya Koppera 	 */
270ece19502SDivya Koppera 	u8 ref;
271ece19502SDivya Koppera 
272ece19502SDivya Koppera 	/* Lock for ptp_clock and ref */
273ece19502SDivya Koppera 	struct mutex shared_lock;
274ece19502SDivya Koppera };
275ece19502SDivya Koppera 
276ece19502SDivya Koppera struct lan8814_ptp_rx_ts {
277ece19502SDivya Koppera 	struct list_head list;
278ece19502SDivya Koppera 	u32 seconds;
279ece19502SDivya Koppera 	u32 nsec;
280ece19502SDivya Koppera 	u16 seq_id;
281ece19502SDivya Koppera };
282ece19502SDivya Koppera 
283ece19502SDivya Koppera struct kszphy_ptp_priv {
284ece19502SDivya Koppera 	struct mii_timestamper mii_ts;
285ece19502SDivya Koppera 	struct phy_device *phydev;
286ece19502SDivya Koppera 
287ece19502SDivya Koppera 	struct sk_buff_head tx_queue;
288ece19502SDivya Koppera 	struct sk_buff_head rx_queue;
289ece19502SDivya Koppera 
290ece19502SDivya Koppera 	struct list_head rx_ts_list;
291ece19502SDivya Koppera 	/* Lock for Rx ts fifo */
292ece19502SDivya Koppera 	spinlock_t rx_ts_lock;
293ece19502SDivya Koppera 
294ece19502SDivya Koppera 	int hwts_tx_type;
295ece19502SDivya Koppera 	enum hwtstamp_rx_filters rx_filter;
296ece19502SDivya Koppera 	int layer;
297ece19502SDivya Koppera 	int version;
298ece19502SDivya Koppera };
299ece19502SDivya Koppera 
300e6a423a8SJohan Hovold struct kszphy_priv {
301ece19502SDivya Koppera 	struct kszphy_ptp_priv ptp_priv;
302e6a423a8SJohan Hovold 	const struct kszphy_type *type;
303e7a792e9SJohan Hovold 	int led_mode;
30458389c00SMarek Vasut 	u16 vct_ctrl1000;
30563f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
30663f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
3072b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
308e6a423a8SJohan Hovold };
309e6a423a8SJohan Hovold 
310e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
311e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
312d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
3132b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
31463f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
315e6a423a8SJohan Hovold };
316e6a423a8SJohan Hovold 
317e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
318e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
319e6a423a8SJohan Hovold };
320e6a423a8SJohan Hovold 
321e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
322e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3232b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
324e6a423a8SJohan Hovold };
325e6a423a8SJohan Hovold 
326e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
327e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
3280f95903eSJohan Hovold 	.has_broadcast_disable	= true,
3292b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
33086dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
331e6a423a8SJohan Hovold };
332e6a423a8SJohan Hovold 
333c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
334c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
335c6f9575cSJohan Hovold };
336c6f9575cSJohan Hovold 
337c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
338c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
339c6f9575cSJohan Hovold };
340c6f9575cSJohan Hovold 
341954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
342954c3967SSean Cross 				u32 regnum, u16 val)
343954c3967SSean Cross {
344954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
345954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
346954c3967SSean Cross }
347954c3967SSean Cross 
348954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
349954c3967SSean Cross 				u32 regnum)
350954c3967SSean Cross {
351954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
352954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
353954c3967SSean Cross }
354954c3967SSean Cross 
35551f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
35651f932c4SChoi, David {
35751f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
35851f932c4SChoi, David 	int rc;
35951f932c4SChoi, David 
36051f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
36151f932c4SChoi, David 
36251f932c4SChoi, David 	return (rc < 0) ? rc : 0;
36351f932c4SChoi, David }
36451f932c4SChoi, David 
36551f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
36651f932c4SChoi, David {
367c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
368c0c99d0cSIoana Ciornei 	int temp, err;
369c6f9575cSJohan Hovold 	u16 mask;
370c6f9575cSJohan Hovold 
371c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
372c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
373c6f9575cSJohan Hovold 	else
374c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
37551f932c4SChoi, David 
37651f932c4SChoi, David 	/* set the interrupt pin active low */
37751f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
3785bb8fc0dSJohan Hovold 	if (temp < 0)
3795bb8fc0dSJohan Hovold 		return temp;
380c6f9575cSJohan Hovold 	temp &= ~mask;
38151f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
38251f932c4SChoi, David 
383c6f9575cSJohan Hovold 	/* enable / disable interrupts */
384c0c99d0cSIoana Ciornei 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
385c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
386c0c99d0cSIoana Ciornei 		if (err)
387c0c99d0cSIoana Ciornei 			return err;
38851f932c4SChoi, David 
389c0c99d0cSIoana Ciornei 		temp = KSZPHY_INTCS_ALL;
390c0c99d0cSIoana Ciornei 		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
391c0c99d0cSIoana Ciornei 	} else {
392c0c99d0cSIoana Ciornei 		temp = 0;
393c0c99d0cSIoana Ciornei 		err = phy_write(phydev, MII_KSZPHY_INTCS, temp);
394c0c99d0cSIoana Ciornei 		if (err)
395c0c99d0cSIoana Ciornei 			return err;
396c0c99d0cSIoana Ciornei 
397c0c99d0cSIoana Ciornei 		err = kszphy_ack_interrupt(phydev);
398c0c99d0cSIoana Ciornei 	}
399c0c99d0cSIoana Ciornei 
400c0c99d0cSIoana Ciornei 	return err;
40151f932c4SChoi, David }
402d0507009SDavid J. Choi 
40359ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev)
40459ca4e58SIoana Ciornei {
40559ca4e58SIoana Ciornei 	int irq_status;
40659ca4e58SIoana Ciornei 
40759ca4e58SIoana Ciornei 	irq_status = phy_read(phydev, MII_KSZPHY_INTCS);
40859ca4e58SIoana Ciornei 	if (irq_status < 0) {
40959ca4e58SIoana Ciornei 		phy_error(phydev);
41059ca4e58SIoana Ciornei 		return IRQ_NONE;
41159ca4e58SIoana Ciornei 	}
41259ca4e58SIoana Ciornei 
413fff4c746SOleksij Rempel 	if (!(irq_status & KSZPHY_INTCS_STATUS))
41459ca4e58SIoana Ciornei 		return IRQ_NONE;
41559ca4e58SIoana Ciornei 
41659ca4e58SIoana Ciornei 	phy_trigger_machine(phydev);
41759ca4e58SIoana Ciornei 
41859ca4e58SIoana Ciornei 	return IRQ_HANDLED;
41959ca4e58SIoana Ciornei }
42059ca4e58SIoana Ciornei 
42163f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
42263f44b2bSJohan Hovold {
42363f44b2bSJohan Hovold 	int ctrl;
42463f44b2bSJohan Hovold 
42563f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
42663f44b2bSJohan Hovold 	if (ctrl < 0)
42763f44b2bSJohan Hovold 		return ctrl;
42863f44b2bSJohan Hovold 
42963f44b2bSJohan Hovold 	if (val)
43063f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
43163f44b2bSJohan Hovold 	else
43263f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
43363f44b2bSJohan Hovold 
43463f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
43563f44b2bSJohan Hovold }
43663f44b2bSJohan Hovold 
437e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
43820d8435aSBen Dooks {
4395a16778eSJohan Hovold 	int rc, temp, shift;
4408620546cSJohan Hovold 
4415a16778eSJohan Hovold 	switch (reg) {
4425a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
4435a16778eSJohan Hovold 		shift = 14;
4445a16778eSJohan Hovold 		break;
4455a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
4465a16778eSJohan Hovold 		shift = 4;
4475a16778eSJohan Hovold 		break;
4485a16778eSJohan Hovold 	default:
4495a16778eSJohan Hovold 		return -EINVAL;
4505a16778eSJohan Hovold 	}
4515a16778eSJohan Hovold 
45220d8435aSBen Dooks 	temp = phy_read(phydev, reg);
453b7035860SJohan Hovold 	if (temp < 0) {
454b7035860SJohan Hovold 		rc = temp;
455b7035860SJohan Hovold 		goto out;
456b7035860SJohan Hovold 	}
45720d8435aSBen Dooks 
45828bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
45920d8435aSBen Dooks 	temp |= val << shift;
46020d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
461b7035860SJohan Hovold out:
462b7035860SJohan Hovold 	if (rc < 0)
46372ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
46420d8435aSBen Dooks 
465b7035860SJohan Hovold 	return rc;
46620d8435aSBen Dooks }
46720d8435aSBen Dooks 
468bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
469bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
470bde15129SJohan Hovold  */
471bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
472bde15129SJohan Hovold {
473bde15129SJohan Hovold 	int ret;
474bde15129SJohan Hovold 
475bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
476bde15129SJohan Hovold 	if (ret < 0)
477bde15129SJohan Hovold 		goto out;
478bde15129SJohan Hovold 
479bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
480bde15129SJohan Hovold out:
481bde15129SJohan Hovold 	if (ret)
48272ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
483bde15129SJohan Hovold 
484bde15129SJohan Hovold 	return ret;
485bde15129SJohan Hovold }
486bde15129SJohan Hovold 
4872b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
4882b0ba96cSSylvain Rochet {
4892b0ba96cSSylvain Rochet 	int ret;
4902b0ba96cSSylvain Rochet 
4912b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
4922b0ba96cSSylvain Rochet 	if (ret < 0)
4932b0ba96cSSylvain Rochet 		goto out;
4942b0ba96cSSylvain Rochet 
4952b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
4962b0ba96cSSylvain Rochet 		return 0;
4972b0ba96cSSylvain Rochet 
4982b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
4992b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
5002b0ba96cSSylvain Rochet out:
5012b0ba96cSSylvain Rochet 	if (ret)
50272ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
5032b0ba96cSSylvain Rochet 
5042b0ba96cSSylvain Rochet 	return ret;
5052b0ba96cSSylvain Rochet }
5062b0ba96cSSylvain Rochet 
50779e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
50879e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
50979e498a9SLeonard Crestez {
51079e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
51179e498a9SLeonard Crestez 	int ret;
51279e498a9SLeonard Crestez 
51379e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
51479e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
51579e498a9SLeonard Crestez 		if (ret) {
51679e498a9SLeonard Crestez 			phydev_err(phydev,
51779e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
51879e498a9SLeonard Crestez 			return ret;
51979e498a9SLeonard Crestez 		}
52079e498a9SLeonard Crestez 	}
52179e498a9SLeonard Crestez 
52279e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
52379e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
52479e498a9SLeonard Crestez 
52579e498a9SLeonard Crestez 	return 0;
52679e498a9SLeonard Crestez }
52779e498a9SLeonard Crestez 
528d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
529d0507009SDavid J. Choi {
530e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
531e6a423a8SJohan Hovold 	const struct kszphy_type *type;
532d0507009SDavid J. Choi 
533e6a423a8SJohan Hovold 	if (!priv)
534e6a423a8SJohan Hovold 		return 0;
535e6a423a8SJohan Hovold 
536e6a423a8SJohan Hovold 	type = priv->type;
537e6a423a8SJohan Hovold 
5380f95903eSJohan Hovold 	if (type->has_broadcast_disable)
5390f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
5400f95903eSJohan Hovold 
5412b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
5422b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
5432b0ba96cSSylvain Rochet 
54479e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
54520d8435aSBen Dooks }
54620d8435aSBen Dooks 
5474217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev)
5484217a64eSMichael Walle {
5494217a64eSMichael Walle 	struct device_node *of_node = phydev->mdio.dev.of_node;
5504217a64eSMichael Walle 
5514217a64eSMichael Walle 	return of_property_read_bool(of_node, "micrel,fiber-mode");
5524217a64eSMichael Walle }
5534217a64eSMichael Walle 
55477501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
55577501a79SPhilipp Zabel {
5563c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
5573c1bcc86SAndrew Lunn 
55877501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
5594217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev)) {
56077501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
5613c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
5623c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
5633c1bcc86SAndrew Lunn 
5643c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
5653c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
5663c1bcc86SAndrew Lunn 				 phydev->supported);
5673c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
5683c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
5693c1bcc86SAndrew Lunn 				 phydev->advertising);
57077501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
57177501a79SPhilipp Zabel 	}
57277501a79SPhilipp Zabel 
57377501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
57477501a79SPhilipp Zabel }
57577501a79SPhilipp Zabel 
57677501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
57777501a79SPhilipp Zabel {
57877501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
57977501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
58077501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
58177501a79SPhilipp Zabel 		return 0;
58277501a79SPhilipp Zabel 	}
58377501a79SPhilipp Zabel 
58477501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
58577501a79SPhilipp Zabel }
58677501a79SPhilipp Zabel 
5878b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
588a5e63c7dSSteve Bennett 					    const bool ksz_8051)
5898b95599cSMarek Vasut {
5908b95599cSMarek Vasut 	int ret;
5918b95599cSMarek Vasut 
592a5e63c7dSSteve Bennett 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) != PHY_ID_KSZ8051)
5938b95599cSMarek Vasut 		return 0;
5948b95599cSMarek Vasut 
5958b95599cSMarek Vasut 	ret = phy_read(phydev, MII_BMSR);
5968b95599cSMarek Vasut 	if (ret < 0)
5978b95599cSMarek Vasut 		return ret;
5988b95599cSMarek Vasut 
5998b95599cSMarek Vasut 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
6008b95599cSMarek Vasut 	 * exact PHY ID. However, they can be told apart by the extended
6018b95599cSMarek Vasut 	 * capability registers presence. The KSZ8051 PHY has them while
6028b95599cSMarek Vasut 	 * the switch does not.
6038b95599cSMarek Vasut 	 */
6048b95599cSMarek Vasut 	ret &= BMSR_ERCAP;
605a5e63c7dSSteve Bennett 	if (ksz_8051)
6068b95599cSMarek Vasut 		return ret;
6078b95599cSMarek Vasut 	else
6088b95599cSMarek Vasut 		return !ret;
6098b95599cSMarek Vasut }
6108b95599cSMarek Vasut 
6118b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev)
6128b95599cSMarek Vasut {
613a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, true);
6148b95599cSMarek Vasut }
6158b95599cSMarek Vasut 
6167a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev)
6177a1d8390SAntoine Tenart {
6187a1d8390SAntoine Tenart 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
6197a1d8390SAntoine Tenart 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
6207a1d8390SAntoine Tenart 	 * pull-down is missing, the factory test mode should be cleared by
6217a1d8390SAntoine Tenart 	 * manually writing a 0.
6227a1d8390SAntoine Tenart 	 */
6237a1d8390SAntoine Tenart 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
6247a1d8390SAntoine Tenart 
6257a1d8390SAntoine Tenart 	return kszphy_config_init(phydev);
6267a1d8390SAntoine Tenart }
6277a1d8390SAntoine Tenart 
628f873f112SOleksij Rempel static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl)
629f873f112SOleksij Rempel {
630f873f112SOleksij Rempel 	u16 val;
631f873f112SOleksij Rempel 
632f873f112SOleksij Rempel 	switch (ctrl) {
633f873f112SOleksij Rempel 	case ETH_TP_MDI:
634f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX;
635f873f112SOleksij Rempel 		break;
636f873f112SOleksij Rempel 	case ETH_TP_MDI_X:
637f873f112SOleksij Rempel 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX |
638f873f112SOleksij Rempel 			KSZ8081_CTRL2_MDI_MDI_X_SELECT;
639f873f112SOleksij Rempel 		break;
640f873f112SOleksij Rempel 	case ETH_TP_MDI_AUTO:
641f873f112SOleksij Rempel 		val = 0;
642f873f112SOleksij Rempel 		break;
643f873f112SOleksij Rempel 	default:
644f873f112SOleksij Rempel 		return 0;
645f873f112SOleksij Rempel 	}
646f873f112SOleksij Rempel 
647f873f112SOleksij Rempel 	return phy_modify(phydev, MII_KSZPHY_CTRL_2,
648f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX |
649f873f112SOleksij Rempel 			  KSZ8081_CTRL2_MDI_MDI_X_SELECT |
650f873f112SOleksij Rempel 			  KSZ8081_CTRL2_DISABLE_AUTO_MDIX,
651f873f112SOleksij Rempel 			  KSZ8081_CTRL2_HP_MDIX | val);
652f873f112SOleksij Rempel }
653f873f112SOleksij Rempel 
654f873f112SOleksij Rempel static int ksz8081_config_aneg(struct phy_device *phydev)
655f873f112SOleksij Rempel {
656f873f112SOleksij Rempel 	int ret;
657f873f112SOleksij Rempel 
658f873f112SOleksij Rempel 	ret = genphy_config_aneg(phydev);
659f873f112SOleksij Rempel 	if (ret)
660f873f112SOleksij Rempel 		return ret;
661f873f112SOleksij Rempel 
662f873f112SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
663f873f112SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
664f873f112SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
665f873f112SOleksij Rempel 	 */
666f873f112SOleksij Rempel 	return ksz8081_config_mdix(phydev, phydev->mdix_ctrl);
667f873f112SOleksij Rempel }
668f873f112SOleksij Rempel 
669f873f112SOleksij Rempel static int ksz8081_mdix_update(struct phy_device *phydev)
670f873f112SOleksij Rempel {
671f873f112SOleksij Rempel 	int ret;
672f873f112SOleksij Rempel 
673f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_2);
674f873f112SOleksij Rempel 	if (ret < 0)
675f873f112SOleksij Rempel 		return ret;
676f873f112SOleksij Rempel 
677f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) {
678f873f112SOleksij Rempel 		if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT)
679f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
680f873f112SOleksij Rempel 		else
681f873f112SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
682f873f112SOleksij Rempel 	} else {
683f873f112SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
684f873f112SOleksij Rempel 	}
685f873f112SOleksij Rempel 
686f873f112SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL_1);
687f873f112SOleksij Rempel 	if (ret < 0)
688f873f112SOleksij Rempel 		return ret;
689f873f112SOleksij Rempel 
690f873f112SOleksij Rempel 	if (ret & KSZ8081_CTRL1_MDIX_STAT)
691f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
692f873f112SOleksij Rempel 	else
693f873f112SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
694f873f112SOleksij Rempel 
695f873f112SOleksij Rempel 	return 0;
696f873f112SOleksij Rempel }
697f873f112SOleksij Rempel 
698f873f112SOleksij Rempel static int ksz8081_read_status(struct phy_device *phydev)
699f873f112SOleksij Rempel {
700f873f112SOleksij Rempel 	int ret;
701f873f112SOleksij Rempel 
702f873f112SOleksij Rempel 	ret = ksz8081_mdix_update(phydev);
703f873f112SOleksij Rempel 	if (ret < 0)
704f873f112SOleksij Rempel 		return ret;
705f873f112SOleksij Rempel 
706f873f112SOleksij Rempel 	return genphy_read_status(phydev);
707f873f112SOleksij Rempel }
708f873f112SOleksij Rempel 
709232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
710232ba3a5SRajasingh Thavamani {
711232ba3a5SRajasingh Thavamani 	int ret;
712232ba3a5SRajasingh Thavamani 
713232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
714232ba3a5SRajasingh Thavamani 	if (ret)
715232ba3a5SRajasingh Thavamani 		return ret;
716232ba3a5SRajasingh Thavamani 
717232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
718232ba3a5SRajasingh Thavamani }
719232ba3a5SRajasingh Thavamani 
7208b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev)
7218b95599cSMarek Vasut {
722a5e63c7dSSteve Bennett 	return ksz8051_ksz8795_match_phy_device(phydev, false);
7238b95599cSMarek Vasut }
7248b95599cSMarek Vasut 
725954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
7263c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
7273c9a9f7fSJaeden Amero 				       u16 reg,
7283c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
7293c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
730954c3967SSean Cross {
731954c3967SSean Cross 	int val1 = -1;
732954c3967SSean Cross 	int val2 = -2;
733954c3967SSean Cross 	int val3 = -3;
734954c3967SSean Cross 	int val4 = -4;
735954c3967SSean Cross 	int newval;
736954c3967SSean Cross 	int matches = 0;
737954c3967SSean Cross 
738954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
739954c3967SSean Cross 		matches++;
740954c3967SSean Cross 
741954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
742954c3967SSean Cross 		matches++;
743954c3967SSean Cross 
744954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
745954c3967SSean Cross 		matches++;
746954c3967SSean Cross 
747954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
748954c3967SSean Cross 		matches++;
749954c3967SSean Cross 
750954c3967SSean Cross 	if (!matches)
751954c3967SSean Cross 		return 0;
752954c3967SSean Cross 
753954c3967SSean Cross 	if (matches < 4)
754954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
755954c3967SSean Cross 	else
756954c3967SSean Cross 		newval = 0;
757954c3967SSean Cross 
758954c3967SSean Cross 	if (val1 != -1)
759954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
760954c3967SSean Cross 
7616a119745SHubert Chaumette 	if (val2 != -2)
762954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
763954c3967SSean Cross 
7646a119745SHubert Chaumette 	if (val3 != -3)
765954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
766954c3967SSean Cross 
7676a119745SHubert Chaumette 	if (val4 != -4)
768954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
769954c3967SSean Cross 
770954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
771954c3967SSean Cross }
772954c3967SSean Cross 
773954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
774954c3967SSean Cross {
775ce4f8afdSColin Ian King 	const struct device_node *of_node;
776651df218SAndrew Lunn 	const struct device *dev_walker;
777954c3967SSean Cross 
778651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
779651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
780651df218SAndrew Lunn 	 * find a device with an OF node.
781651df218SAndrew Lunn 	 */
782e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
783651df218SAndrew Lunn 	do {
784651df218SAndrew Lunn 		of_node = dev_walker->of_node;
785651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
786651df218SAndrew Lunn 
787651df218SAndrew Lunn 	} while (!of_node && dev_walker);
788954c3967SSean Cross 
789954c3967SSean Cross 	if (of_node) {
790954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
791954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
792954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
793954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
794954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
795954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
796954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
797954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
798954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
799954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
800954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
801954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
802954c3967SSean Cross 	}
803954c3967SSean Cross 	return 0;
804954c3967SSean Cross }
805954c3967SSean Cross 
8066e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
8076e4b8273SHubert Chaumette 
8086e4b8273SHubert Chaumette /* Extended registers */
8096270e1aeSJaeden Amero /* MMD Address 0x0 */
8106270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
8116270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
8126270e1aeSJaeden Amero 
813ae6c97bbSJaeden Amero /* MMD Address 0x2 */
8146e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
815bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M		GENMASK(7, 4)
816bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M		GENMASK(3, 0)
817bcf3440cSOleksij Rempel 
8186e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
819bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3		GENMASK(15, 12)
820bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2		GENMASK(11, 8)
821bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1		GENMASK(7, 4)
822bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0		GENMASK(3, 0)
823bcf3440cSOleksij Rempel 
8246e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
825bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3		GENMASK(15, 12)
826bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2		GENMASK(11, 8)
827bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1		GENMASK(7, 4)
828bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0		GENMASK(3, 0)
829bcf3440cSOleksij Rempel 
8306e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
831bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK		GENMASK(9, 5)
832bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK		GENMASK(4, 0)
833bcf3440cSOleksij Rempel 
834bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To
835bcf3440cSOleksij Rempel  * provide different RGMII options we need to configure delay offset
836bcf3440cSOleksij Rempel  * for each pad relative to build in delay.
837bcf3440cSOleksij Rempel  */
838bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of
839bcf3440cSOleksij Rempel  * 1.80ns
840bcf3440cSOleksij Rempel  */
841bcf3440cSOleksij Rempel #define RX_ID				0x7
842bcf3440cSOleksij Rempel #define RX_CLK_ID			0x19
843bcf3440cSOleksij Rempel 
844bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the
845bcf3440cSOleksij Rempel  * internal 1.2ns delay.
846bcf3440cSOleksij Rempel  */
847bcf3440cSOleksij Rempel #define RX_ND				0xc
848bcf3440cSOleksij Rempel #define RX_CLK_ND			0x0
849bcf3440cSOleksij Rempel 
850bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
851bcf3440cSOleksij Rempel #define TX_ID				0x0
852bcf3440cSOleksij Rempel #define TX_CLK_ID			0x1f
853bcf3440cSOleksij Rempel 
854bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns
855bcf3440cSOleksij Rempel  * dealy
856bcf3440cSOleksij Rempel  */
857bcf3440cSOleksij Rempel #define TX_ND				0x7
858bcf3440cSOleksij Rempel #define TX_CLK_ND			0xf
8596e4b8273SHubert Chaumette 
860af70c1f9SMike Looijmans /* MMD Address 0x1C */
861af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
862af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
863af70c1f9SMike Looijmans 
8646e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
8653c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
8666e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
867bcf3440cSOleksij Rempel 				       const char *field[], u8 numfields,
868bcf3440cSOleksij Rempel 				       bool *update)
8696e4b8273SHubert Chaumette {
8706e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
8716e4b8273SHubert Chaumette 	int matches = 0;
8726e4b8273SHubert Chaumette 	u16 mask;
8736e4b8273SHubert Chaumette 	u16 maxval;
8746e4b8273SHubert Chaumette 	u16 newval;
8756e4b8273SHubert Chaumette 	int i;
8766e4b8273SHubert Chaumette 
8776e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
8786e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
8796e4b8273SHubert Chaumette 			matches++;
8806e4b8273SHubert Chaumette 
8816e4b8273SHubert Chaumette 	if (!matches)
8826e4b8273SHubert Chaumette 		return 0;
8836e4b8273SHubert Chaumette 
884bcf3440cSOleksij Rempel 	*update |= true;
885bcf3440cSOleksij Rempel 
8866e4b8273SHubert Chaumette 	if (matches < numfields)
8879b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
8886e4b8273SHubert Chaumette 	else
8896e4b8273SHubert Chaumette 		newval = 0;
8906e4b8273SHubert Chaumette 
8916e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
8926e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
8936e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
8946e4b8273SHubert Chaumette 			mask = 0xffff;
8956e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
8966e4b8273SHubert Chaumette 			newval = (newval & mask) |
8976e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
8986e4b8273SHubert Chaumette 					<< (field_sz * i));
8996e4b8273SHubert Chaumette 		}
9006e4b8273SHubert Chaumette 
9019b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
9026e4b8273SHubert Chaumette }
9036e4b8273SHubert Chaumette 
904a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
9056270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
9066270e1aeSJaeden Amero {
9076270e1aeSJaeden Amero 	int result;
9086270e1aeSJaeden Amero 
9099b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
9109b420effSHeiner Kallweit 			       0x0006);
911a0da456bSMax Uvarov 	if (result)
912a0da456bSMax Uvarov 		return result;
913a0da456bSMax Uvarov 
9149b420effSHeiner Kallweit 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
9159b420effSHeiner Kallweit 			       0x1A80);
9166270e1aeSJaeden Amero 	if (result)
9176270e1aeSJaeden Amero 		return result;
9186270e1aeSJaeden Amero 
9196270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
9206270e1aeSJaeden Amero }
9216270e1aeSJaeden Amero 
922af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
923af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
924af70c1f9SMike Looijmans {
925af70c1f9SMike Looijmans 	int reg;
926af70c1f9SMike Looijmans 
9279b420effSHeiner Kallweit 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
928af70c1f9SMike Looijmans 	if (reg < 0)
929af70c1f9SMike Looijmans 		return reg;
9309b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
931af70c1f9SMike Looijmans 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
932af70c1f9SMike Looijmans }
933af70c1f9SMike Looijmans 
934bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev)
935bcf3440cSOleksij Rempel {
936bcf3440cSOleksij Rempel 	u16 rx, tx, rx_clk, tx_clk;
937bcf3440cSOleksij Rempel 	int ret;
938bcf3440cSOleksij Rempel 
939bcf3440cSOleksij Rempel 	switch (phydev->interface) {
940bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII:
941bcf3440cSOleksij Rempel 		tx = TX_ND;
942bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
943bcf3440cSOleksij Rempel 		rx = RX_ND;
944bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
945bcf3440cSOleksij Rempel 		break;
946bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_ID:
947bcf3440cSOleksij Rempel 		tx = TX_ID;
948bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
949bcf3440cSOleksij Rempel 		rx = RX_ID;
950bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
951bcf3440cSOleksij Rempel 		break;
952bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_RXID:
953bcf3440cSOleksij Rempel 		tx = TX_ND;
954bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ND;
955bcf3440cSOleksij Rempel 		rx = RX_ID;
956bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ID;
957bcf3440cSOleksij Rempel 		break;
958bcf3440cSOleksij Rempel 	case PHY_INTERFACE_MODE_RGMII_TXID:
959bcf3440cSOleksij Rempel 		tx = TX_ID;
960bcf3440cSOleksij Rempel 		tx_clk = TX_CLK_ID;
961bcf3440cSOleksij Rempel 		rx = RX_ND;
962bcf3440cSOleksij Rempel 		rx_clk = RX_CLK_ND;
963bcf3440cSOleksij Rempel 		break;
964bcf3440cSOleksij Rempel 	default:
965bcf3440cSOleksij Rempel 		return 0;
966bcf3440cSOleksij Rempel 	}
967bcf3440cSOleksij Rempel 
968bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW,
969bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
970bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
971bcf3440cSOleksij Rempel 	if (ret < 0)
972bcf3440cSOleksij Rempel 		return ret;
973bcf3440cSOleksij Rempel 
974bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
975bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
976bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
977bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
978bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
979bcf3440cSOleksij Rempel 	if (ret < 0)
980bcf3440cSOleksij Rempel 		return ret;
981bcf3440cSOleksij Rempel 
982bcf3440cSOleksij Rempel 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
983bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
984bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
985bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
986bcf3440cSOleksij Rempel 			    FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
987bcf3440cSOleksij Rempel 	if (ret < 0)
988bcf3440cSOleksij Rempel 		return ret;
989bcf3440cSOleksij Rempel 
990bcf3440cSOleksij Rempel 	return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW,
991bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
992bcf3440cSOleksij Rempel 			     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
993bcf3440cSOleksij Rempel }
994bcf3440cSOleksij Rempel 
9956e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
9966e4b8273SHubert Chaumette {
997ce4f8afdSColin Ian King 	const struct device_node *of_node;
9983c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
9993c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
10006e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
10016e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
10026e4b8273SHubert Chaumette 	};
10033c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
10046e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
10056e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
10066e4b8273SHubert Chaumette 	};
10073c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
1008b4c19f71SRoosen Henri 	const struct device *dev_walker;
1009af70c1f9SMike Looijmans 	int result;
1010af70c1f9SMike Looijmans 
1011af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
1012af70c1f9SMike Looijmans 	if (result < 0)
1013af70c1f9SMike Looijmans 		return result;
10146e4b8273SHubert Chaumette 
1015b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
1016b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
1017b4c19f71SRoosen Henri 	 * find a device with an OF node.
1018b4c19f71SRoosen Henri 	 */
10199d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
1020b4c19f71SRoosen Henri 	do {
1021b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
1022b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
1023b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
10246e4b8273SHubert Chaumette 
10256e4b8273SHubert Chaumette 	if (of_node) {
1026bcf3440cSOleksij Rempel 		bool update = false;
1027bcf3440cSOleksij Rempel 
1028bcf3440cSOleksij Rempel 		if (phy_interface_is_rgmii(phydev)) {
1029bcf3440cSOleksij Rempel 			result = ksz9031_config_rgmii_delay(phydev);
1030bcf3440cSOleksij Rempel 			if (result < 0)
1031bcf3440cSOleksij Rempel 				return result;
1032bcf3440cSOleksij Rempel 		}
1033bcf3440cSOleksij Rempel 
10346e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10356e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1036bcf3440cSOleksij Rempel 				clk_skews, 2, &update);
10376e4b8273SHubert Chaumette 
10386e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10396e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1040bcf3440cSOleksij Rempel 				control_skews, 2, &update);
10416e4b8273SHubert Chaumette 
10426e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10436e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1044bcf3440cSOleksij Rempel 				rx_data_skews, 4, &update);
10456e4b8273SHubert Chaumette 
10466e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
10476e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1048bcf3440cSOleksij Rempel 				tx_data_skews, 4, &update);
1049bcf3440cSOleksij Rempel 
105067ca5159SMatthias Schiffer 		if (update && !phy_interface_is_rgmii(phydev))
1051bcf3440cSOleksij Rempel 			phydev_warn(phydev,
105267ca5159SMatthias Schiffer 				    "*-skew-ps values should be used only with RGMII PHY modes\n");
1053e1b505a6SMarkus Niebel 
1054e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
1055e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
1056e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
1057e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
1058e1b505a6SMarkus Niebel 		 *
1059e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
1060e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
1061e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
1062e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
1063e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
1064e1b505a6SMarkus Niebel 		 *
1065e1b505a6SMarkus Niebel 		 * Workaround:
1066e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
1067e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
1068e1b505a6SMarkus Niebel 		 */
1069e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
1070e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
1071e1b505a6SMarkus Niebel 			if (result < 0)
1072e1b505a6SMarkus Niebel 				goto err_force_master;
1073e1b505a6SMarkus Niebel 
1074e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
1075e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
1076e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
1077e1b505a6SMarkus Niebel 			if (result < 0)
1078e1b505a6SMarkus Niebel 				goto err_force_master;
1079e1b505a6SMarkus Niebel 		}
10806e4b8273SHubert Chaumette 	}
10816270e1aeSJaeden Amero 
10826270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
1083e1b505a6SMarkus Niebel 
1084e1b505a6SMarkus Niebel err_force_master:
1085e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
1086e1b505a6SMarkus Niebel 	return result;
10876e4b8273SHubert Chaumette }
10886e4b8273SHubert Chaumette 
1089bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
1090bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
1091bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
1092bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
1093bff5b4b3SYuiko Oshino 
1094bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
1095bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
1096bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
1097bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
1098bff5b4b3SYuiko Oshino {
1099bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
1100bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
1101bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
1102bff5b4b3SYuiko Oshino 	int matches = 0;
1103bff5b4b3SYuiko Oshino 	u16 maxval;
1104bff5b4b3SYuiko Oshino 	u16 newval;
1105bff5b4b3SYuiko Oshino 	u16 mask;
1106bff5b4b3SYuiko Oshino 	int i;
1107bff5b4b3SYuiko Oshino 
1108bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
1109bff5b4b3SYuiko Oshino 	if (field_sz == 5)
1110bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
1111bff5b4b3SYuiko Oshino 	else
1112bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
1113bff5b4b3SYuiko Oshino 
1114bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1115bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
1116bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
1117bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
1118bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
1119bff5b4b3SYuiko Oshino 				skewval = skewmax;
1120bff5b4b3SYuiko Oshino 
1121bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
1122bff5b4b3SYuiko Oshino 			matches++;
1123bff5b4b3SYuiko Oshino 		}
1124bff5b4b3SYuiko Oshino 
1125bff5b4b3SYuiko Oshino 	if (!matches)
1126bff5b4b3SYuiko Oshino 		return 0;
1127bff5b4b3SYuiko Oshino 
1128bff5b4b3SYuiko Oshino 	if (matches < numfields)
11299b420effSHeiner Kallweit 		newval = phy_read_mmd(phydev, 2, reg);
1130bff5b4b3SYuiko Oshino 	else
1131bff5b4b3SYuiko Oshino 		newval = 0;
1132bff5b4b3SYuiko Oshino 
1133bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
1134bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
1135bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
1136bff5b4b3SYuiko Oshino 			mask = 0xffff;
1137bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
1138bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
1139bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
1140bff5b4b3SYuiko Oshino 					<< (field_sz * i));
1141bff5b4b3SYuiko Oshino 		}
1142bff5b4b3SYuiko Oshino 
11439b420effSHeiner Kallweit 	return phy_write_mmd(phydev, 2, reg, newval);
1144bff5b4b3SYuiko Oshino }
1145bff5b4b3SYuiko Oshino 
1146bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG	2
1147bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL		76
1148bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL		77
1149bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS	BIT_MASK(12)
1150bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY	0
1151bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY	BIT(12)
1152bd734a74SPhilippe Schenker 
1153bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
1154bd734a74SPhilippe Schenker {
1155bd734a74SPhilippe Schenker 	u16 rxcdll_val, txcdll_val;
1156bd734a74SPhilippe Schenker 	int ret;
1157bd734a74SPhilippe Schenker 
1158bd734a74SPhilippe Schenker 	switch (phydev->interface) {
1159bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII:
1160bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1161bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1162bd734a74SPhilippe Schenker 		break;
1163bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_ID:
1164bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1165bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1166bd734a74SPhilippe Schenker 		break;
1167bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_RXID:
1168bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1169bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1170bd734a74SPhilippe Schenker 		break;
1171bd734a74SPhilippe Schenker 	case PHY_INTERFACE_MODE_RGMII_TXID:
1172bd734a74SPhilippe Schenker 		rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY;
1173bd734a74SPhilippe Schenker 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1174bd734a74SPhilippe Schenker 		break;
1175bd734a74SPhilippe Schenker 	default:
1176bd734a74SPhilippe Schenker 		return 0;
1177bd734a74SPhilippe Schenker 	}
1178bd734a74SPhilippe Schenker 
1179bd734a74SPhilippe Schenker 	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1180bd734a74SPhilippe Schenker 			     KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
1181bd734a74SPhilippe Schenker 			     rxcdll_val);
1182bd734a74SPhilippe Schenker 	if (ret < 0)
1183bd734a74SPhilippe Schenker 		return ret;
1184bd734a74SPhilippe Schenker 
1185bd734a74SPhilippe Schenker 	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1186bd734a74SPhilippe Schenker 			      KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS,
1187bd734a74SPhilippe Schenker 			      txcdll_val);
1188bd734a74SPhilippe Schenker }
1189bd734a74SPhilippe Schenker 
11900316c7e6SFrancesco Dolcini /* Silicon Errata DS80000693B
11910316c7e6SFrancesco Dolcini  *
11920316c7e6SFrancesco Dolcini  * When LEDs are configured in Individual Mode, LED1 is ON in a no-link
11930316c7e6SFrancesco Dolcini  * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves
11940316c7e6SFrancesco Dolcini  * according to the datasheet (off if there is no link).
11950316c7e6SFrancesco Dolcini  */
11960316c7e6SFrancesco Dolcini static int ksz9131_led_errata(struct phy_device *phydev)
11970316c7e6SFrancesco Dolcini {
11980316c7e6SFrancesco Dolcini 	int reg;
11990316c7e6SFrancesco Dolcini 
12000316c7e6SFrancesco Dolcini 	reg = phy_read_mmd(phydev, 2, 0);
12010316c7e6SFrancesco Dolcini 	if (reg < 0)
12020316c7e6SFrancesco Dolcini 		return reg;
12030316c7e6SFrancesco Dolcini 
12040316c7e6SFrancesco Dolcini 	if (!(reg & BIT(4)))
12050316c7e6SFrancesco Dolcini 		return 0;
12060316c7e6SFrancesco Dolcini 
12070316c7e6SFrancesco Dolcini 	return phy_set_bits(phydev, 0x1e, BIT(9));
12080316c7e6SFrancesco Dolcini }
12090316c7e6SFrancesco Dolcini 
1210bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
1211bff5b4b3SYuiko Oshino {
1212ce4f8afdSColin Ian King 	struct device_node *of_node;
1213bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
1214bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
1215bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
1216bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
1217bff5b4b3SYuiko Oshino 	};
1218bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
1219bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
1220bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
1221bff5b4b3SYuiko Oshino 	};
1222bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
1223bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
1224bff5b4b3SYuiko Oshino 	int ret;
1225bff5b4b3SYuiko Oshino 
1226bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
1227bff5b4b3SYuiko Oshino 	do {
1228bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
1229bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
1230bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
1231bff5b4b3SYuiko Oshino 
1232bff5b4b3SYuiko Oshino 	if (!of_node)
1233bff5b4b3SYuiko Oshino 		return 0;
1234bff5b4b3SYuiko Oshino 
1235bd734a74SPhilippe Schenker 	if (phy_interface_is_rgmii(phydev)) {
1236bd734a74SPhilippe Schenker 		ret = ksz9131_config_rgmii_delay(phydev);
1237bd734a74SPhilippe Schenker 		if (ret < 0)
1238bd734a74SPhilippe Schenker 			return ret;
1239bd734a74SPhilippe Schenker 	}
1240bd734a74SPhilippe Schenker 
1241bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1242bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1243bff5b4b3SYuiko Oshino 					  clk_skews, 2);
1244bff5b4b3SYuiko Oshino 	if (ret < 0)
1245bff5b4b3SYuiko Oshino 		return ret;
1246bff5b4b3SYuiko Oshino 
1247bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1248bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1249bff5b4b3SYuiko Oshino 					  control_skews, 2);
1250bff5b4b3SYuiko Oshino 	if (ret < 0)
1251bff5b4b3SYuiko Oshino 		return ret;
1252bff5b4b3SYuiko Oshino 
1253bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1254bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1255bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
1256bff5b4b3SYuiko Oshino 	if (ret < 0)
1257bff5b4b3SYuiko Oshino 		return ret;
1258bff5b4b3SYuiko Oshino 
1259bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1260bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1261bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
1262bff5b4b3SYuiko Oshino 	if (ret < 0)
1263bff5b4b3SYuiko Oshino 		return ret;
1264bff5b4b3SYuiko Oshino 
12650316c7e6SFrancesco Dolcini 	ret = ksz9131_led_errata(phydev);
12660316c7e6SFrancesco Dolcini 	if (ret < 0)
12670316c7e6SFrancesco Dolcini 		return ret;
12680316c7e6SFrancesco Dolcini 
1269bff5b4b3SYuiko Oshino 	return 0;
1270bff5b4b3SYuiko Oshino }
1271bff5b4b3SYuiko Oshino 
127293272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
127300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
127400aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
127532d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
127693272e07SJean-Christophe PLAGNIOL-VILLARD {
127793272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
127893272e07SJean-Christophe PLAGNIOL-VILLARD 
127993272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
128093272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
128193272e07SJean-Christophe PLAGNIOL-VILLARD 
128293272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
128393272e07SJean-Christophe PLAGNIOL-VILLARD 
128493272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
128593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
128693272e07SJean-Christophe PLAGNIOL-VILLARD 	else
128793272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
128893272e07SJean-Christophe PLAGNIOL-VILLARD 
128993272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
129093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
129193272e07SJean-Christophe PLAGNIOL-VILLARD 	else
129293272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
129393272e07SJean-Christophe PLAGNIOL-VILLARD 
129493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
129593272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
129693272e07SJean-Christophe PLAGNIOL-VILLARD 
129793272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
129893272e07SJean-Christophe PLAGNIOL-VILLARD }
129993272e07SJean-Christophe PLAGNIOL-VILLARD 
13003aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev)
13013aed3e2aSAntoine Tenart {
13023aed3e2aSAntoine Tenart 	int ret;
13033aed3e2aSAntoine Tenart 
13043aed3e2aSAntoine Tenart 	ret = genphy_read_abilities(phydev);
13053aed3e2aSAntoine Tenart 	if (ret < 0)
13063aed3e2aSAntoine Tenart 		return ret;
13073aed3e2aSAntoine Tenart 
13083aed3e2aSAntoine Tenart 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
13093aed3e2aSAntoine Tenart 	 * Whenever the device's Asymmetric Pause capability is set to 1,
13103aed3e2aSAntoine Tenart 	 * link-up may fail after a link-up to link-down transition.
13113aed3e2aSAntoine Tenart 	 *
1312407d8098SHans Andersson 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
1313407d8098SHans Andersson 	 *
13143aed3e2aSAntoine Tenart 	 * Workaround:
13153aed3e2aSAntoine Tenart 	 * Do not enable the Asymmetric Pause capability bit.
13163aed3e2aSAntoine Tenart 	 */
13173aed3e2aSAntoine Tenart 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
13183aed3e2aSAntoine Tenart 
13193aed3e2aSAntoine Tenart 	/* We force setting the Pause capability as the core will force the
13203aed3e2aSAntoine Tenart 	 * Asymmetric Pause capability to 1 otherwise.
13213aed3e2aSAntoine Tenart 	 */
13223aed3e2aSAntoine Tenart 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
13233aed3e2aSAntoine Tenart 
13243aed3e2aSAntoine Tenart 	return 0;
13253aed3e2aSAntoine Tenart }
13263aed3e2aSAntoine Tenart 
1327d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
1328d2fd719bSNathan Sullivan {
1329d2fd719bSNathan Sullivan 	int err;
1330d2fd719bSNathan Sullivan 	int regval;
1331d2fd719bSNathan Sullivan 
1332d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
1333d2fd719bSNathan Sullivan 	if (err)
1334d2fd719bSNathan Sullivan 		return err;
1335d2fd719bSNathan Sullivan 
1336d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
1337d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
1338d2fd719bSNathan Sullivan 	 */
1339d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
1340d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
1341d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
1342d2fd719bSNathan Sullivan 		phydev->link = 0;
1343b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
1344b866203dSZach Brown 			phydev->drv->config_intr(phydev);
1345c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
1346d2fd719bSNathan Sullivan 	}
1347d2fd719bSNathan Sullivan 
1348d2fd719bSNathan Sullivan 	return 0;
1349d2fd719bSNathan Sullivan }
1350d2fd719bSNathan Sullivan 
135158389c00SMarek Vasut static int ksz9x31_cable_test_start(struct phy_device *phydev)
135258389c00SMarek Vasut {
135358389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
135458389c00SMarek Vasut 	int ret;
135558389c00SMarek Vasut 
135658389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
135758389c00SMarek Vasut 	 * Prior to running the cable diagnostics, Auto-negotiation should
135858389c00SMarek Vasut 	 * be disabled, full duplex set and the link speed set to 1000Mbps
135958389c00SMarek Vasut 	 * via the Basic Control Register.
136058389c00SMarek Vasut 	 */
136158389c00SMarek Vasut 	ret = phy_modify(phydev, MII_BMCR,
136258389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX |
136358389c00SMarek Vasut 			 BMCR_ANENABLE | BMCR_SPEED100,
136458389c00SMarek Vasut 			 BMCR_SPEED1000 | BMCR_FULLDPLX);
136558389c00SMarek Vasut 	if (ret)
136658389c00SMarek Vasut 		return ret;
136758389c00SMarek Vasut 
136858389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
136958389c00SMarek Vasut 	 * The Master-Slave configuration should be set to Slave by writing
137058389c00SMarek Vasut 	 * a value of 0x1000 to the Auto-Negotiation Master Slave Control
137158389c00SMarek Vasut 	 * Register.
137258389c00SMarek Vasut 	 */
137358389c00SMarek Vasut 	ret = phy_read(phydev, MII_CTRL1000);
137458389c00SMarek Vasut 	if (ret < 0)
137558389c00SMarek Vasut 		return ret;
137658389c00SMarek Vasut 
137758389c00SMarek Vasut 	/* Cache these bits, they need to be restored once LinkMD finishes. */
137858389c00SMarek Vasut 	priv->vct_ctrl1000 = ret & (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
137958389c00SMarek Vasut 	ret &= ~(CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
138058389c00SMarek Vasut 	ret |= CTL1000_ENABLE_MASTER;
138158389c00SMarek Vasut 
138258389c00SMarek Vasut 	return phy_write(phydev, MII_CTRL1000, ret);
138358389c00SMarek Vasut }
138458389c00SMarek Vasut 
138558389c00SMarek Vasut static int ksz9x31_cable_test_result_trans(u16 status)
138658389c00SMarek Vasut {
138758389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
138858389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_NORMAL:
138958389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
139058389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
139158389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
139258389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
139358389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
139458389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_FAIL:
139558389c00SMarek Vasut 		fallthrough;
139658389c00SMarek Vasut 	default:
139758389c00SMarek Vasut 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
139858389c00SMarek Vasut 	}
139958389c00SMarek Vasut }
140058389c00SMarek Vasut 
140158389c00SMarek Vasut static bool ksz9x31_cable_test_failed(u16 status)
140258389c00SMarek Vasut {
140358389c00SMarek Vasut 	int stat = FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status);
140458389c00SMarek Vasut 
140558389c00SMarek Vasut 	return stat == KSZ9x31_LMD_VCT_ST_FAIL;
140658389c00SMarek Vasut }
140758389c00SMarek Vasut 
140858389c00SMarek Vasut static bool ksz9x31_cable_test_fault_length_valid(u16 status)
140958389c00SMarek Vasut {
141058389c00SMarek Vasut 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
141158389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_OPEN:
141258389c00SMarek Vasut 		fallthrough;
141358389c00SMarek Vasut 	case KSZ9x31_LMD_VCT_ST_SHORT:
141458389c00SMarek Vasut 		return true;
141558389c00SMarek Vasut 	}
141658389c00SMarek Vasut 	return false;
141758389c00SMarek Vasut }
141858389c00SMarek Vasut 
141958389c00SMarek Vasut static int ksz9x31_cable_test_fault_length(struct phy_device *phydev, u16 stat)
142058389c00SMarek Vasut {
142158389c00SMarek Vasut 	int dt = FIELD_GET(KSZ9x31_LMD_VCT_DATA_MASK, stat);
142258389c00SMarek Vasut 
142358389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
142458389c00SMarek Vasut 	 *
142558389c00SMarek Vasut 	 * distance to fault = (VCT_DATA - 22) * 4 / cable propagation velocity
142658389c00SMarek Vasut 	 */
142758389c00SMarek Vasut 	if ((phydev->phy_id & MICREL_PHY_ID_MASK) == PHY_ID_KSZ9131)
142858389c00SMarek Vasut 		dt = clamp(dt - 22, 0, 255);
142958389c00SMarek Vasut 
143058389c00SMarek Vasut 	return (dt * 400) / 10;
143158389c00SMarek Vasut }
143258389c00SMarek Vasut 
143358389c00SMarek Vasut static int ksz9x31_cable_test_wait_for_completion(struct phy_device *phydev)
143458389c00SMarek Vasut {
143558389c00SMarek Vasut 	int val, ret;
143658389c00SMarek Vasut 
143758389c00SMarek Vasut 	ret = phy_read_poll_timeout(phydev, KSZ9x31_LMD, val,
143858389c00SMarek Vasut 				    !(val & KSZ9x31_LMD_VCT_EN),
143958389c00SMarek Vasut 				    30000, 100000, true);
144058389c00SMarek Vasut 
144158389c00SMarek Vasut 	return ret < 0 ? ret : 0;
144258389c00SMarek Vasut }
144358389c00SMarek Vasut 
144458389c00SMarek Vasut static int ksz9x31_cable_test_get_pair(int pair)
144558389c00SMarek Vasut {
144658389c00SMarek Vasut 	static const int ethtool_pair[] = {
144758389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_A,
144858389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_B,
144958389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_C,
145058389c00SMarek Vasut 		ETHTOOL_A_CABLE_PAIR_D,
145158389c00SMarek Vasut 	};
145258389c00SMarek Vasut 
145358389c00SMarek Vasut 	return ethtool_pair[pair];
145458389c00SMarek Vasut }
145558389c00SMarek Vasut 
145658389c00SMarek Vasut static int ksz9x31_cable_test_one_pair(struct phy_device *phydev, int pair)
145758389c00SMarek Vasut {
145858389c00SMarek Vasut 	int ret, val;
145958389c00SMarek Vasut 
146058389c00SMarek Vasut 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
146158389c00SMarek Vasut 	 * To test each individual cable pair, set the cable pair in the Cable
146258389c00SMarek Vasut 	 * Diagnostics Test Pair (VCT_PAIR[1:0]) field of the LinkMD Cable
146358389c00SMarek Vasut 	 * Diagnostic Register, along with setting the Cable Diagnostics Test
146458389c00SMarek Vasut 	 * Enable (VCT_EN) bit. The Cable Diagnostics Test Enable (VCT_EN) bit
146558389c00SMarek Vasut 	 * will self clear when the test is concluded.
146658389c00SMarek Vasut 	 */
146758389c00SMarek Vasut 	ret = phy_write(phydev, KSZ9x31_LMD,
146858389c00SMarek Vasut 			KSZ9x31_LMD_VCT_EN | KSZ9x31_LMD_VCT_PAIR(pair));
146958389c00SMarek Vasut 	if (ret)
147058389c00SMarek Vasut 		return ret;
147158389c00SMarek Vasut 
147258389c00SMarek Vasut 	ret = ksz9x31_cable_test_wait_for_completion(phydev);
147358389c00SMarek Vasut 	if (ret)
147458389c00SMarek Vasut 		return ret;
147558389c00SMarek Vasut 
147658389c00SMarek Vasut 	val = phy_read(phydev, KSZ9x31_LMD);
147758389c00SMarek Vasut 	if (val < 0)
147858389c00SMarek Vasut 		return val;
147958389c00SMarek Vasut 
148058389c00SMarek Vasut 	if (ksz9x31_cable_test_failed(val))
148158389c00SMarek Vasut 		return -EAGAIN;
148258389c00SMarek Vasut 
148358389c00SMarek Vasut 	ret = ethnl_cable_test_result(phydev,
148458389c00SMarek Vasut 				      ksz9x31_cable_test_get_pair(pair),
148558389c00SMarek Vasut 				      ksz9x31_cable_test_result_trans(val));
148658389c00SMarek Vasut 	if (ret)
148758389c00SMarek Vasut 		return ret;
148858389c00SMarek Vasut 
148958389c00SMarek Vasut 	if (!ksz9x31_cable_test_fault_length_valid(val))
149058389c00SMarek Vasut 		return 0;
149158389c00SMarek Vasut 
149258389c00SMarek Vasut 	return ethnl_cable_test_fault_length(phydev,
149358389c00SMarek Vasut 					     ksz9x31_cable_test_get_pair(pair),
149458389c00SMarek Vasut 					     ksz9x31_cable_test_fault_length(phydev, val));
149558389c00SMarek Vasut }
149658389c00SMarek Vasut 
149758389c00SMarek Vasut static int ksz9x31_cable_test_get_status(struct phy_device *phydev,
149858389c00SMarek Vasut 					 bool *finished)
149958389c00SMarek Vasut {
150058389c00SMarek Vasut 	struct kszphy_priv *priv = phydev->priv;
150158389c00SMarek Vasut 	unsigned long pair_mask = 0xf;
150258389c00SMarek Vasut 	int retries = 20;
150358389c00SMarek Vasut 	int pair, ret, rv;
150458389c00SMarek Vasut 
150558389c00SMarek Vasut 	*finished = false;
150658389c00SMarek Vasut 
150758389c00SMarek Vasut 	/* Try harder if link partner is active */
150858389c00SMarek Vasut 	while (pair_mask && retries--) {
150958389c00SMarek Vasut 		for_each_set_bit(pair, &pair_mask, 4) {
151058389c00SMarek Vasut 			ret = ksz9x31_cable_test_one_pair(phydev, pair);
151158389c00SMarek Vasut 			if (ret == -EAGAIN)
151258389c00SMarek Vasut 				continue;
151358389c00SMarek Vasut 			if (ret < 0)
151458389c00SMarek Vasut 				return ret;
151558389c00SMarek Vasut 			clear_bit(pair, &pair_mask);
151658389c00SMarek Vasut 		}
151758389c00SMarek Vasut 		/* If link partner is in autonegotiation mode it will send 2ms
151858389c00SMarek Vasut 		 * of FLPs with at least 6ms of silence.
151958389c00SMarek Vasut 		 * Add 2ms sleep to have better chances to hit this silence.
152058389c00SMarek Vasut 		 */
152158389c00SMarek Vasut 		if (pair_mask)
152258389c00SMarek Vasut 			usleep_range(2000, 3000);
152358389c00SMarek Vasut 	}
152458389c00SMarek Vasut 
152558389c00SMarek Vasut 	/* Report remaining unfinished pair result as unknown. */
152658389c00SMarek Vasut 	for_each_set_bit(pair, &pair_mask, 4) {
152758389c00SMarek Vasut 		ret = ethnl_cable_test_result(phydev,
152858389c00SMarek Vasut 					      ksz9x31_cable_test_get_pair(pair),
152958389c00SMarek Vasut 					      ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC);
153058389c00SMarek Vasut 	}
153158389c00SMarek Vasut 
153258389c00SMarek Vasut 	*finished = true;
153358389c00SMarek Vasut 
153458389c00SMarek Vasut 	/* Restore cached bits from before LinkMD got started. */
153558389c00SMarek Vasut 	rv = phy_modify(phydev, MII_CTRL1000,
153658389c00SMarek Vasut 			CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER,
153758389c00SMarek Vasut 			priv->vct_ctrl1000);
153858389c00SMarek Vasut 	if (rv)
153958389c00SMarek Vasut 		return rv;
154058389c00SMarek Vasut 
154158389c00SMarek Vasut 	return ret;
154258389c00SMarek Vasut }
154358389c00SMarek Vasut 
154493272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
154593272e07SJean-Christophe PLAGNIOL-VILLARD {
154693272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
154793272e07SJean-Christophe PLAGNIOL-VILLARD }
154893272e07SJean-Christophe PLAGNIOL-VILLARD 
154952939393SOleksij Rempel static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl)
155052939393SOleksij Rempel {
155152939393SOleksij Rempel 	u16 val;
155252939393SOleksij Rempel 
155352939393SOleksij Rempel 	switch (ctrl) {
155452939393SOleksij Rempel 	case ETH_TP_MDI:
155552939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX;
155652939393SOleksij Rempel 		break;
155752939393SOleksij Rempel 	case ETH_TP_MDI_X:
155852939393SOleksij Rempel 		/* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit
155952939393SOleksij Rempel 		 * counter intuitive, the "-X" in "1 = Force MDI" in the data
156052939393SOleksij Rempel 		 * sheet seems to be missing:
156152939393SOleksij Rempel 		 * 1 = Force MDI (sic!) (transmit on RX+/RX- pins)
156252939393SOleksij Rempel 		 * 0 = Normal operation (transmit on TX+/TX- pins)
156352939393SOleksij Rempel 		 */
156452939393SOleksij Rempel 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI;
156552939393SOleksij Rempel 		break;
156652939393SOleksij Rempel 	case ETH_TP_MDI_AUTO:
156752939393SOleksij Rempel 		val = 0;
156852939393SOleksij Rempel 		break;
156952939393SOleksij Rempel 	default:
157052939393SOleksij Rempel 		return 0;
157152939393SOleksij Rempel 	}
157252939393SOleksij Rempel 
157352939393SOleksij Rempel 	return phy_modify(phydev, MII_BMCR,
157452939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI |
157552939393SOleksij Rempel 			  KSZ886X_BMCR_DISABLE_AUTO_MDIX,
157652939393SOleksij Rempel 			  KSZ886X_BMCR_HP_MDIX | val);
157752939393SOleksij Rempel }
157852939393SOleksij Rempel 
157952939393SOleksij Rempel static int ksz886x_config_aneg(struct phy_device *phydev)
158052939393SOleksij Rempel {
158152939393SOleksij Rempel 	int ret;
158252939393SOleksij Rempel 
158352939393SOleksij Rempel 	ret = genphy_config_aneg(phydev);
158452939393SOleksij Rempel 	if (ret)
158552939393SOleksij Rempel 		return ret;
158652939393SOleksij Rempel 
158752939393SOleksij Rempel 	/* The MDI-X configuration is automatically changed by the PHY after
158852939393SOleksij Rempel 	 * switching from autoneg off to on. So, take MDI-X configuration under
158952939393SOleksij Rempel 	 * own control and set it after autoneg configuration was done.
159052939393SOleksij Rempel 	 */
159152939393SOleksij Rempel 	return ksz886x_config_mdix(phydev, phydev->mdix_ctrl);
159252939393SOleksij Rempel }
159352939393SOleksij Rempel 
159452939393SOleksij Rempel static int ksz886x_mdix_update(struct phy_device *phydev)
159552939393SOleksij Rempel {
159652939393SOleksij Rempel 	int ret;
159752939393SOleksij Rempel 
159852939393SOleksij Rempel 	ret = phy_read(phydev, MII_BMCR);
159952939393SOleksij Rempel 	if (ret < 0)
160052939393SOleksij Rempel 		return ret;
160152939393SOleksij Rempel 
160252939393SOleksij Rempel 	if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) {
160352939393SOleksij Rempel 		if (ret & KSZ886X_BMCR_FORCE_MDI)
160452939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI_X;
160552939393SOleksij Rempel 		else
160652939393SOleksij Rempel 			phydev->mdix_ctrl = ETH_TP_MDI;
160752939393SOleksij Rempel 	} else {
160852939393SOleksij Rempel 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
160952939393SOleksij Rempel 	}
161052939393SOleksij Rempel 
161152939393SOleksij Rempel 	ret = phy_read(phydev, MII_KSZPHY_CTRL);
161252939393SOleksij Rempel 	if (ret < 0)
161352939393SOleksij Rempel 		return ret;
161452939393SOleksij Rempel 
161552939393SOleksij Rempel 	/* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */
161652939393SOleksij Rempel 	if (ret & KSZ886X_CTRL_MDIX_STAT)
161752939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI_X;
161852939393SOleksij Rempel 	else
161952939393SOleksij Rempel 		phydev->mdix = ETH_TP_MDI;
162052939393SOleksij Rempel 
162152939393SOleksij Rempel 	return 0;
162252939393SOleksij Rempel }
162352939393SOleksij Rempel 
162452939393SOleksij Rempel static int ksz886x_read_status(struct phy_device *phydev)
162552939393SOleksij Rempel {
162652939393SOleksij Rempel 	int ret;
162752939393SOleksij Rempel 
162852939393SOleksij Rempel 	ret = ksz886x_mdix_update(phydev);
162952939393SOleksij Rempel 	if (ret < 0)
163052939393SOleksij Rempel 		return ret;
163152939393SOleksij Rempel 
163252939393SOleksij Rempel 	return genphy_read_status(phydev);
163352939393SOleksij Rempel }
163452939393SOleksij Rempel 
16352b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
16362b2427d0SAndrew Lunn {
16372b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
16382b2427d0SAndrew Lunn }
16392b2427d0SAndrew Lunn 
16402b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
16412b2427d0SAndrew Lunn {
16422b2427d0SAndrew Lunn 	int i;
16432b2427d0SAndrew Lunn 
16442b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
164555f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
16462b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
16472b2427d0SAndrew Lunn 	}
16482b2427d0SAndrew Lunn }
16492b2427d0SAndrew Lunn 
16502b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
16512b2427d0SAndrew Lunn {
16522b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
16532b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
1654321b4d4bSAndrew Lunn 	int val;
1655321b4d4bSAndrew Lunn 	u64 ret;
16562b2427d0SAndrew Lunn 
16572b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
16582b2427d0SAndrew Lunn 	if (val < 0) {
16596c3442f5SJisheng Zhang 		ret = U64_MAX;
16602b2427d0SAndrew Lunn 	} else {
16612b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
16622b2427d0SAndrew Lunn 		priv->stats[i] += val;
1663321b4d4bSAndrew Lunn 		ret = priv->stats[i];
16642b2427d0SAndrew Lunn 	}
16652b2427d0SAndrew Lunn 
1666321b4d4bSAndrew Lunn 	return ret;
16672b2427d0SAndrew Lunn }
16682b2427d0SAndrew Lunn 
16692b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
16702b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
16712b2427d0SAndrew Lunn {
16722b2427d0SAndrew Lunn 	int i;
16732b2427d0SAndrew Lunn 
16742b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
16752b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
16762b2427d0SAndrew Lunn }
16772b2427d0SAndrew Lunn 
1678836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
1679836384d2SWenyou Yang {
1680836384d2SWenyou Yang 	/* Disable PHY Interrupts */
1681836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1682836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
1683836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1684836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1685836384d2SWenyou Yang 	}
1686836384d2SWenyou Yang 
1687836384d2SWenyou Yang 	return genphy_suspend(phydev);
1688836384d2SWenyou Yang }
1689836384d2SWenyou Yang 
1690f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
1691f5aba91dSAlexandre Belloni {
169279e498a9SLeonard Crestez 	int ret;
169379e498a9SLeonard Crestez 
1694836384d2SWenyou Yang 	genphy_resume(phydev);
1695f5aba91dSAlexandre Belloni 
16966110dff7SOleksij Rempel 	/* After switching from power-down to normal mode, an internal global
16976110dff7SOleksij Rempel 	 * reset is automatically generated. Wait a minimum of 1 ms before
16986110dff7SOleksij Rempel 	 * read/write access to the PHY registers.
16996110dff7SOleksij Rempel 	 */
17006110dff7SOleksij Rempel 	usleep_range(1000, 2000);
17016110dff7SOleksij Rempel 
170279e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
170379e498a9SLeonard Crestez 	if (ret)
170479e498a9SLeonard Crestez 		return ret;
170579e498a9SLeonard Crestez 
1706836384d2SWenyou Yang 	/* Enable PHY Interrupts */
1707836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
1708836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
1709836384d2SWenyou Yang 		if (phydev->drv->config_intr)
1710836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
1711836384d2SWenyou Yang 	}
1712f5aba91dSAlexandre Belloni 
1713f5aba91dSAlexandre Belloni 	return 0;
1714f5aba91dSAlexandre Belloni }
1715f5aba91dSAlexandre Belloni 
1716e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
1717e6a423a8SJohan Hovold {
1718e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
1719e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
1720e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
172163f44b2bSJohan Hovold 	struct clk *clk;
1722e7a792e9SJohan Hovold 	int ret;
1723e6a423a8SJohan Hovold 
1724e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
1725e6a423a8SJohan Hovold 	if (!priv)
1726e6a423a8SJohan Hovold 		return -ENOMEM;
1727e6a423a8SJohan Hovold 
1728e6a423a8SJohan Hovold 	phydev->priv = priv;
1729e6a423a8SJohan Hovold 
1730e6a423a8SJohan Hovold 	priv->type = type;
1731e6a423a8SJohan Hovold 
1732e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
1733e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
1734e7a792e9SJohan Hovold 				&priv->led_mode);
1735e7a792e9SJohan Hovold 		if (ret)
1736e7a792e9SJohan Hovold 			priv->led_mode = -1;
1737e7a792e9SJohan Hovold 
1738e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
173972ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
1740e7a792e9SJohan Hovold 				   priv->led_mode);
1741e7a792e9SJohan Hovold 			priv->led_mode = -1;
1742e7a792e9SJohan Hovold 		}
1743e7a792e9SJohan Hovold 	} else {
1744e7a792e9SJohan Hovold 		priv->led_mode = -1;
1745e7a792e9SJohan Hovold 	}
1746e7a792e9SJohan Hovold 
1747e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
1748bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
1749bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
17501fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
175186dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
17521fadee0cSSascha Hauer 
175363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
175486dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
175586dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
175663f44b2bSJohan Hovold 
17571fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
175886dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
17591fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
176086dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
17611fadee0cSSascha Hauer 		} else {
176272ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
176372ba48beSAndrew Lunn 				   rate);
17641fadee0cSSascha Hauer 			return -EINVAL;
17651fadee0cSSascha Hauer 		}
17661fadee0cSSascha Hauer 	}
17671fadee0cSSascha Hauer 
17684217a64eSMichael Walle 	if (ksz8041_fiber_mode(phydev))
17694217a64eSMichael Walle 		phydev->port = PORT_FIBRE;
17704217a64eSMichael Walle 
177163f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
177263f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
177363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
177463f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
177563f44b2bSJohan Hovold 	}
177663f44b2bSJohan Hovold 
177763f44b2bSJohan Hovold 	return 0;
17781fadee0cSSascha Hauer }
17791fadee0cSSascha Hauer 
178049011e0cSOleksij Rempel static int ksz886x_cable_test_start(struct phy_device *phydev)
178149011e0cSOleksij Rempel {
178249011e0cSOleksij Rempel 	if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA)
178349011e0cSOleksij Rempel 		return -EOPNOTSUPP;
178449011e0cSOleksij Rempel 
178549011e0cSOleksij Rempel 	/* If autoneg is enabled, we won't be able to test cross pair
178649011e0cSOleksij Rempel 	 * short. In this case, the PHY will "detect" a link and
178749011e0cSOleksij Rempel 	 * confuse the internal state machine - disable auto neg here.
178849011e0cSOleksij Rempel 	 * If autoneg is disabled, we should set the speed to 10mbit.
178949011e0cSOleksij Rempel 	 */
179049011e0cSOleksij Rempel 	return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100);
179149011e0cSOleksij Rempel }
179249011e0cSOleksij Rempel 
179349011e0cSOleksij Rempel static int ksz886x_cable_test_result_trans(u16 status)
179449011e0cSOleksij Rempel {
179549011e0cSOleksij Rempel 	switch (FIELD_GET(KSZ8081_LMD_STAT_MASK, status)) {
179649011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_NORMAL:
179749011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
179849011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
179949011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
180049011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
180149011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
180249011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_FAIL:
180349011e0cSOleksij Rempel 		fallthrough;
180449011e0cSOleksij Rempel 	default:
180549011e0cSOleksij Rempel 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
180649011e0cSOleksij Rempel 	}
180749011e0cSOleksij Rempel }
180849011e0cSOleksij Rempel 
180949011e0cSOleksij Rempel static bool ksz886x_cable_test_failed(u16 status)
181049011e0cSOleksij Rempel {
181149011e0cSOleksij Rempel 	return FIELD_GET(KSZ8081_LMD_STAT_MASK, status) ==
181249011e0cSOleksij Rempel 		KSZ8081_LMD_STAT_FAIL;
181349011e0cSOleksij Rempel }
181449011e0cSOleksij Rempel 
181549011e0cSOleksij Rempel static bool ksz886x_cable_test_fault_length_valid(u16 status)
181649011e0cSOleksij Rempel {
181749011e0cSOleksij Rempel 	switch (FIELD_GET(KSZ8081_LMD_STAT_MASK, status)) {
181849011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_OPEN:
181949011e0cSOleksij Rempel 		fallthrough;
182049011e0cSOleksij Rempel 	case KSZ8081_LMD_STAT_SHORT:
182149011e0cSOleksij Rempel 		return true;
182249011e0cSOleksij Rempel 	}
182349011e0cSOleksij Rempel 	return false;
182449011e0cSOleksij Rempel }
182549011e0cSOleksij Rempel 
182649011e0cSOleksij Rempel static int ksz886x_cable_test_fault_length(u16 status)
182749011e0cSOleksij Rempel {
182849011e0cSOleksij Rempel 	int dt;
182949011e0cSOleksij Rempel 
183049011e0cSOleksij Rempel 	/* According to the data sheet the distance to the fault is
183149011e0cSOleksij Rempel 	 * DELTA_TIME * 0.4 meters.
183249011e0cSOleksij Rempel 	 */
183349011e0cSOleksij Rempel 	dt = FIELD_GET(KSZ8081_LMD_DELTA_TIME_MASK, status);
183449011e0cSOleksij Rempel 
183549011e0cSOleksij Rempel 	return (dt * 400) / 10;
183649011e0cSOleksij Rempel }
183749011e0cSOleksij Rempel 
183849011e0cSOleksij Rempel static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev)
183949011e0cSOleksij Rempel {
184049011e0cSOleksij Rempel 	int val, ret;
184149011e0cSOleksij Rempel 
184249011e0cSOleksij Rempel 	ret = phy_read_poll_timeout(phydev, KSZ8081_LMD, val,
184349011e0cSOleksij Rempel 				    !(val & KSZ8081_LMD_ENABLE_TEST),
184449011e0cSOleksij Rempel 				    30000, 100000, true);
184549011e0cSOleksij Rempel 
184649011e0cSOleksij Rempel 	return ret < 0 ? ret : 0;
184749011e0cSOleksij Rempel }
184849011e0cSOleksij Rempel 
184949011e0cSOleksij Rempel static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair)
185049011e0cSOleksij Rempel {
185149011e0cSOleksij Rempel 	static const int ethtool_pair[] = {
185249011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_A,
185349011e0cSOleksij Rempel 		ETHTOOL_A_CABLE_PAIR_B,
185449011e0cSOleksij Rempel 	};
185549011e0cSOleksij Rempel 	int ret, val, mdix;
185649011e0cSOleksij Rempel 
185749011e0cSOleksij Rempel 	/* There is no way to choice the pair, like we do one ksz9031.
185849011e0cSOleksij Rempel 	 * We can workaround this limitation by using the MDI-X functionality.
185949011e0cSOleksij Rempel 	 */
186049011e0cSOleksij Rempel 	if (pair == 0)
186149011e0cSOleksij Rempel 		mdix = ETH_TP_MDI;
186249011e0cSOleksij Rempel 	else
186349011e0cSOleksij Rempel 		mdix = ETH_TP_MDI_X;
186449011e0cSOleksij Rempel 
186549011e0cSOleksij Rempel 	switch (phydev->phy_id & MICREL_PHY_ID_MASK) {
186649011e0cSOleksij Rempel 	case PHY_ID_KSZ8081:
186749011e0cSOleksij Rempel 		ret = ksz8081_config_mdix(phydev, mdix);
186849011e0cSOleksij Rempel 		break;
186949011e0cSOleksij Rempel 	case PHY_ID_KSZ886X:
187049011e0cSOleksij Rempel 		ret = ksz886x_config_mdix(phydev, mdix);
187149011e0cSOleksij Rempel 		break;
187249011e0cSOleksij Rempel 	default:
187349011e0cSOleksij Rempel 		ret = -ENODEV;
187449011e0cSOleksij Rempel 	}
187549011e0cSOleksij Rempel 
187649011e0cSOleksij Rempel 	if (ret)
187749011e0cSOleksij Rempel 		return ret;
187849011e0cSOleksij Rempel 
187949011e0cSOleksij Rempel 	/* Now we are ready to fire. This command will send a 100ns pulse
188049011e0cSOleksij Rempel 	 * to the pair.
188149011e0cSOleksij Rempel 	 */
188249011e0cSOleksij Rempel 	ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST);
188349011e0cSOleksij Rempel 	if (ret)
188449011e0cSOleksij Rempel 		return ret;
188549011e0cSOleksij Rempel 
188649011e0cSOleksij Rempel 	ret = ksz886x_cable_test_wait_for_completion(phydev);
188749011e0cSOleksij Rempel 	if (ret)
188849011e0cSOleksij Rempel 		return ret;
188949011e0cSOleksij Rempel 
189049011e0cSOleksij Rempel 	val = phy_read(phydev, KSZ8081_LMD);
189149011e0cSOleksij Rempel 	if (val < 0)
189249011e0cSOleksij Rempel 		return val;
189349011e0cSOleksij Rempel 
189449011e0cSOleksij Rempel 	if (ksz886x_cable_test_failed(val))
189549011e0cSOleksij Rempel 		return -EAGAIN;
189649011e0cSOleksij Rempel 
189749011e0cSOleksij Rempel 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
189849011e0cSOleksij Rempel 				      ksz886x_cable_test_result_trans(val));
189949011e0cSOleksij Rempel 	if (ret)
190049011e0cSOleksij Rempel 		return ret;
190149011e0cSOleksij Rempel 
190249011e0cSOleksij Rempel 	if (!ksz886x_cable_test_fault_length_valid(val))
190349011e0cSOleksij Rempel 		return 0;
190449011e0cSOleksij Rempel 
190549011e0cSOleksij Rempel 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair],
190649011e0cSOleksij Rempel 					     ksz886x_cable_test_fault_length(val));
190749011e0cSOleksij Rempel }
190849011e0cSOleksij Rempel 
190949011e0cSOleksij Rempel static int ksz886x_cable_test_get_status(struct phy_device *phydev,
191049011e0cSOleksij Rempel 					 bool *finished)
191149011e0cSOleksij Rempel {
191249011e0cSOleksij Rempel 	unsigned long pair_mask = 0x3;
191349011e0cSOleksij Rempel 	int retries = 20;
191449011e0cSOleksij Rempel 	int pair, ret;
191549011e0cSOleksij Rempel 
191649011e0cSOleksij Rempel 	*finished = false;
191749011e0cSOleksij Rempel 
191849011e0cSOleksij Rempel 	/* Try harder if link partner is active */
191949011e0cSOleksij Rempel 	while (pair_mask && retries--) {
192049011e0cSOleksij Rempel 		for_each_set_bit(pair, &pair_mask, 4) {
192149011e0cSOleksij Rempel 			ret = ksz886x_cable_test_one_pair(phydev, pair);
192249011e0cSOleksij Rempel 			if (ret == -EAGAIN)
192349011e0cSOleksij Rempel 				continue;
192449011e0cSOleksij Rempel 			if (ret < 0)
192549011e0cSOleksij Rempel 				return ret;
192649011e0cSOleksij Rempel 			clear_bit(pair, &pair_mask);
192749011e0cSOleksij Rempel 		}
192849011e0cSOleksij Rempel 		/* If link partner is in autonegotiation mode it will send 2ms
192949011e0cSOleksij Rempel 		 * of FLPs with at least 6ms of silence.
193049011e0cSOleksij Rempel 		 * Add 2ms sleep to have better chances to hit this silence.
193149011e0cSOleksij Rempel 		 */
193249011e0cSOleksij Rempel 		if (pair_mask)
193349011e0cSOleksij Rempel 			msleep(2);
193449011e0cSOleksij Rempel 	}
193549011e0cSOleksij Rempel 
193649011e0cSOleksij Rempel 	*finished = true;
193749011e0cSOleksij Rempel 
193849011e0cSOleksij Rempel 	return ret;
193949011e0cSOleksij Rempel }
194049011e0cSOleksij Rempel 
19417c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CONTROL			0x16
19427c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA		0x17
19437c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC		0x4000
19447c2dcfa2SHoratiu Vultur 
19457467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET			0x43
19467467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET_BIT			BIT(0)
19477467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG		0x13
19487467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA	BIT(3)
19497467d716SHoratiu Vultur #define LAN8814_ALIGN_SWAP				0x4a
19507467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP			0x1
19517467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
19527467d716SHoratiu Vultur 
19537c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_SWAP				0x4a
19547c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP			0x1
19557c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
19567c2dcfa2SHoratiu Vultur #define LAN8814_CLOCK_MANAGEMENT			0xd
19577c2dcfa2SHoratiu Vultur #define LAN8814_LINK_QUALITY				0x8e
19587c2dcfa2SHoratiu Vultur 
19597c2dcfa2SHoratiu Vultur static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr)
19607c2dcfa2SHoratiu Vultur {
19617c2dcfa2SHoratiu Vultur 	u32 data;
19627c2dcfa2SHoratiu Vultur 
19634488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
19644488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
19654488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
19664488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
19677c2dcfa2SHoratiu Vultur 		    (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC));
19684488f6b6SDivya Koppera 	data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA);
19694488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
19707c2dcfa2SHoratiu Vultur 
19717c2dcfa2SHoratiu Vultur 	return data;
19727c2dcfa2SHoratiu Vultur }
19737c2dcfa2SHoratiu Vultur 
19747c2dcfa2SHoratiu Vultur static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr,
19757c2dcfa2SHoratiu Vultur 				 u16 val)
19767c2dcfa2SHoratiu Vultur {
19774488f6b6SDivya Koppera 	phy_lock_mdio_bus(phydev);
19784488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
19794488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
19804488f6b6SDivya Koppera 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
19814488f6b6SDivya Koppera 		    page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC);
19827c2dcfa2SHoratiu Vultur 
19834488f6b6SDivya Koppera 	val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val);
19844488f6b6SDivya Koppera 	if (val != 0)
19857c2dcfa2SHoratiu Vultur 		phydev_err(phydev, "Error: phy_write has returned error %d\n",
19867c2dcfa2SHoratiu Vultur 			   val);
19874488f6b6SDivya Koppera 	phy_unlock_mdio_bus(phydev);
19887c2dcfa2SHoratiu Vultur 	return val;
19897c2dcfa2SHoratiu Vultur }
19907c2dcfa2SHoratiu Vultur 
1991ece19502SDivya Koppera static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable)
19927467d716SHoratiu Vultur {
1993ece19502SDivya Koppera 	u16 val = 0;
19947467d716SHoratiu Vultur 
1995ece19502SDivya Koppera 	if (enable)
1996ece19502SDivya Koppera 		val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ |
1997ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ |
1998ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_EN_ |
1999ece19502SDivya Koppera 		      PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_;
20007467d716SHoratiu Vultur 
2001ece19502SDivya Koppera 	return lanphy_write_page_reg(phydev, 5, PTP_TSU_INT_EN, val);
2002ece19502SDivya Koppera }
20037467d716SHoratiu Vultur 
2004ece19502SDivya Koppera static void lan8814_ptp_rx_ts_get(struct phy_device *phydev,
2005ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2006ece19502SDivya Koppera {
2007ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_HI);
2008ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2009ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_LO);
2010ece19502SDivya Koppera 
2011ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_HI);
2012ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2013ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_LO);
2014ece19502SDivya Koppera 
2015ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_RX_MSG_HEADER2);
2016ece19502SDivya Koppera }
2017ece19502SDivya Koppera 
2018ece19502SDivya Koppera static void lan8814_ptp_tx_ts_get(struct phy_device *phydev,
2019ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
2020ece19502SDivya Koppera {
2021ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_HI);
2022ece19502SDivya Koppera 	*seconds = *seconds << 16 |
2023ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_LO);
2024ece19502SDivya Koppera 
2025ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_HI);
2026ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2027ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_LO);
2028ece19502SDivya Koppera 
2029ece19502SDivya Koppera 	*seq_id = lanphy_read_page_reg(phydev, 5, PTP_TX_MSG_HEADER2);
2030ece19502SDivya Koppera }
2031ece19502SDivya Koppera 
2032ece19502SDivya Koppera static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct ethtool_ts_info *info)
2033ece19502SDivya Koppera {
2034ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2035ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2036ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2037ece19502SDivya Koppera 
2038ece19502SDivya Koppera 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
2039ece19502SDivya Koppera 				SOF_TIMESTAMPING_RX_HARDWARE |
2040ece19502SDivya Koppera 				SOF_TIMESTAMPING_RAW_HARDWARE;
2041ece19502SDivya Koppera 
2042ece19502SDivya Koppera 	info->phc_index = ptp_clock_index(shared->ptp_clock);
2043ece19502SDivya Koppera 
2044ece19502SDivya Koppera 	info->tx_types =
2045ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_OFF) |
2046ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ON) |
2047ece19502SDivya Koppera 		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
2048ece19502SDivya Koppera 
2049ece19502SDivya Koppera 	info->rx_filters =
2050ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_NONE) |
2051ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
2052ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
2053ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
2054ece19502SDivya Koppera 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
20557467d716SHoratiu Vultur 
20567467d716SHoratiu Vultur 	return 0;
20577467d716SHoratiu Vultur }
20587467d716SHoratiu Vultur 
2059ece19502SDivya Koppera static void lan8814_flush_fifo(struct phy_device *phydev, bool egress)
2060ece19502SDivya Koppera {
2061ece19502SDivya Koppera 	int i;
2062ece19502SDivya Koppera 
2063ece19502SDivya Koppera 	for (i = 0; i < FIFO_SIZE; ++i)
2064ece19502SDivya Koppera 		lanphy_read_page_reg(phydev, 5,
2065ece19502SDivya Koppera 				     egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2);
2066ece19502SDivya Koppera 
2067ece19502SDivya Koppera 	/* Read to clear overflow status bit */
2068ece19502SDivya Koppera 	lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
2069ece19502SDivya Koppera }
2070ece19502SDivya Koppera 
2071ece19502SDivya Koppera static int lan8814_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
2072ece19502SDivya Koppera {
2073ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2074ece19502SDivya Koppera 			  container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2075ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2076ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2077ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2078ece19502SDivya Koppera 	struct hwtstamp_config config;
2079ece19502SDivya Koppera 	int txcfg = 0, rxcfg = 0;
2080ece19502SDivya Koppera 	int pkt_ts_enable;
2081ece19502SDivya Koppera 
2082ece19502SDivya Koppera 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
2083ece19502SDivya Koppera 		return -EFAULT;
2084ece19502SDivya Koppera 
2085ece19502SDivya Koppera 	ptp_priv->hwts_tx_type = config.tx_type;
2086ece19502SDivya Koppera 	ptp_priv->rx_filter = config.rx_filter;
2087ece19502SDivya Koppera 
2088ece19502SDivya Koppera 	switch (config.rx_filter) {
2089ece19502SDivya Koppera 	case HWTSTAMP_FILTER_NONE:
2090ece19502SDivya Koppera 		ptp_priv->layer = 0;
2091ece19502SDivya Koppera 		ptp_priv->version = 0;
2092ece19502SDivya Koppera 		break;
2093ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
2094ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
2095ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
2096ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4;
2097ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2098ece19502SDivya Koppera 		break;
2099ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
2100ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
2101ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
2102ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L2;
2103ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2104ece19502SDivya Koppera 		break;
2105ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
2106ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
2107ece19502SDivya Koppera 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
2108ece19502SDivya Koppera 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
2109ece19502SDivya Koppera 		ptp_priv->version = PTP_CLASS_V2;
2110ece19502SDivya Koppera 		break;
2111ece19502SDivya Koppera 	default:
2112ece19502SDivya Koppera 		return -ERANGE;
2113ece19502SDivya Koppera 	}
2114ece19502SDivya Koppera 
2115ece19502SDivya Koppera 	if (ptp_priv->layer & PTP_CLASS_L2) {
2116ece19502SDivya Koppera 		rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_;
2117ece19502SDivya Koppera 		txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_;
2118ece19502SDivya Koppera 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
2119ece19502SDivya Koppera 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
2120ece19502SDivya Koppera 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
2121ece19502SDivya Koppera 	}
2122ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_PARSE_CONFIG, rxcfg);
2123ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_PARSE_CONFIG, txcfg);
2124ece19502SDivya Koppera 
2125ece19502SDivya Koppera 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
2126ece19502SDivya Koppera 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
2127ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
2128ece19502SDivya Koppera 	lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
2129ece19502SDivya Koppera 
2130ece19502SDivya Koppera 	if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC)
2131ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_MOD,
2132ece19502SDivya Koppera 				      PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_);
2133ece19502SDivya Koppera 
2134ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2135ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, true);
2136ece19502SDivya Koppera 	else
2137ece19502SDivya Koppera 		lan8814_config_ts_intr(ptp_priv->phydev, false);
2138ece19502SDivya Koppera 
2139ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2140ece19502SDivya Koppera 	if (config.rx_filter != HWTSTAMP_FILTER_NONE)
2141ece19502SDivya Koppera 		shared->ref++;
2142ece19502SDivya Koppera 	else
2143ece19502SDivya Koppera 		shared->ref--;
2144ece19502SDivya Koppera 
2145ece19502SDivya Koppera 	if (shared->ref)
2146ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2147ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_ENABLE_);
2148ece19502SDivya Koppera 	else
2149ece19502SDivya Koppera 		lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL,
2150ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_DISABLE_);
2151ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2152ece19502SDivya Koppera 
2153ece19502SDivya Koppera 	/* In case of multiple starts and stops, these needs to be cleared */
2154ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2155ece19502SDivya Koppera 		list_del(&rx_ts->list);
2156ece19502SDivya Koppera 		kfree(rx_ts);
2157ece19502SDivya Koppera 	}
2158ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->rx_queue);
2159ece19502SDivya Koppera 	skb_queue_purge(&ptp_priv->tx_queue);
2160ece19502SDivya Koppera 
2161ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, false);
2162ece19502SDivya Koppera 	lan8814_flush_fifo(ptp_priv->phydev, true);
2163ece19502SDivya Koppera 
2164ece19502SDivya Koppera 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0;
2165ece19502SDivya Koppera }
2166ece19502SDivya Koppera 
2167ece19502SDivya Koppera static void lan8814_txtstamp(struct mii_timestamper *mii_ts,
2168ece19502SDivya Koppera 			     struct sk_buff *skb, int type)
2169ece19502SDivya Koppera {
2170ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2171ece19502SDivya Koppera 
2172ece19502SDivya Koppera 	switch (ptp_priv->hwts_tx_type) {
2173ece19502SDivya Koppera 	case HWTSTAMP_TX_ONESTEP_SYNC:
21743914a9c0SKurt Kanzenbach 		if (ptp_msg_is_sync(skb, type)) {
2175ece19502SDivya Koppera 			kfree_skb(skb);
2176ece19502SDivya Koppera 			return;
2177ece19502SDivya Koppera 		}
2178ece19502SDivya Koppera 		fallthrough;
2179ece19502SDivya Koppera 	case HWTSTAMP_TX_ON:
2180ece19502SDivya Koppera 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2181ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->tx_queue, skb);
2182ece19502SDivya Koppera 		break;
2183ece19502SDivya Koppera 	case HWTSTAMP_TX_OFF:
2184ece19502SDivya Koppera 	default:
2185ece19502SDivya Koppera 		kfree_skb(skb);
2186ece19502SDivya Koppera 		break;
2187ece19502SDivya Koppera 	}
2188ece19502SDivya Koppera }
2189ece19502SDivya Koppera 
2190ece19502SDivya Koppera static void lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig)
2191ece19502SDivya Koppera {
2192ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2193ece19502SDivya Koppera 	u32 type;
2194ece19502SDivya Koppera 
2195ece19502SDivya Koppera 	skb_push(skb, ETH_HLEN);
2196ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2197ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2198ece19502SDivya Koppera 	skb_pull_inline(skb, ETH_HLEN);
2199ece19502SDivya Koppera 
2200ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2201ece19502SDivya Koppera }
2202ece19502SDivya Koppera 
2203ece19502SDivya Koppera static bool lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv,
2204ece19502SDivya Koppera 				struct sk_buff *skb)
2205ece19502SDivya Koppera {
2206ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2207ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
2208ece19502SDivya Koppera 	unsigned long flags;
2209ece19502SDivya Koppera 	bool ret = false;
2210ece19502SDivya Koppera 	u16 skb_sig;
2211ece19502SDivya Koppera 
2212ece19502SDivya Koppera 	lan8814_get_sig_rx(skb, &skb_sig);
2213ece19502SDivya Koppera 
2214ece19502SDivya Koppera 	/* Iterate over all RX timestamps and match it with the received skbs */
2215ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2216ece19502SDivya Koppera 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
2217ece19502SDivya Koppera 		/* Check if we found the signature we were looking for. */
2218ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2219ece19502SDivya Koppera 			continue;
2220ece19502SDivya Koppera 
2221ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2222ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2223ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds,
2224ece19502SDivya Koppera 						  rx_ts->nsec);
2225ece19502SDivya Koppera 		list_del(&rx_ts->list);
2226ece19502SDivya Koppera 		kfree(rx_ts);
2227ece19502SDivya Koppera 
2228ece19502SDivya Koppera 		ret = true;
2229ece19502SDivya Koppera 		break;
2230ece19502SDivya Koppera 	}
2231ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2232ece19502SDivya Koppera 
223367dbd6c0SSebastian Andrzej Siewior 	if (ret)
223467dbd6c0SSebastian Andrzej Siewior 		netif_rx(skb);
2235ece19502SDivya Koppera 	return ret;
2236ece19502SDivya Koppera }
2237ece19502SDivya Koppera 
2238ece19502SDivya Koppera static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type)
2239ece19502SDivya Koppera {
2240ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv =
2241ece19502SDivya Koppera 			container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
2242ece19502SDivya Koppera 
2243ece19502SDivya Koppera 	if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE ||
2244ece19502SDivya Koppera 	    type == PTP_CLASS_NONE)
2245ece19502SDivya Koppera 		return false;
2246ece19502SDivya Koppera 
2247ece19502SDivya Koppera 	if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0)
2248ece19502SDivya Koppera 		return false;
2249ece19502SDivya Koppera 
2250ece19502SDivya Koppera 	/* If we failed to match then add it to the queue for when the timestamp
2251ece19502SDivya Koppera 	 * will come
2252ece19502SDivya Koppera 	 */
2253ece19502SDivya Koppera 	if (!lan8814_match_rx_ts(ptp_priv, skb))
2254ece19502SDivya Koppera 		skb_queue_tail(&ptp_priv->rx_queue, skb);
2255ece19502SDivya Koppera 
2256ece19502SDivya Koppera 	return true;
2257ece19502SDivya Koppera }
2258ece19502SDivya Koppera 
2259ece19502SDivya Koppera static void lan8814_ptp_clock_set(struct phy_device *phydev,
2260ece19502SDivya Koppera 				  u32 seconds, u32 nano_seconds)
2261ece19502SDivya Koppera {
2262ece19502SDivya Koppera 	u32 sec_low, sec_high, nsec_low, nsec_high;
2263ece19502SDivya Koppera 
2264ece19502SDivya Koppera 	sec_low = seconds & 0xffff;
2265ece19502SDivya Koppera 	sec_high = (seconds >> 16) & 0xffff;
2266ece19502SDivya Koppera 	nsec_low = nano_seconds & 0xffff;
2267ece19502SDivya Koppera 	nsec_high = (nano_seconds >> 16) & 0x3fff;
2268ece19502SDivya Koppera 
2269ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_LO, sec_low);
2270ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_MID, sec_high);
2271ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_LO, nsec_low);
2272ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_HI, nsec_high);
2273ece19502SDivya Koppera 
2274ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_LOAD_);
2275ece19502SDivya Koppera }
2276ece19502SDivya Koppera 
2277ece19502SDivya Koppera static void lan8814_ptp_clock_get(struct phy_device *phydev,
2278ece19502SDivya Koppera 				  u32 *seconds, u32 *nano_seconds)
2279ece19502SDivya Koppera {
2280ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_READ_);
2281ece19502SDivya Koppera 
2282ece19502SDivya Koppera 	*seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_MID);
2283ece19502SDivya Koppera 	*seconds = (*seconds << 16) |
2284ece19502SDivya Koppera 		   lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_LO);
2285ece19502SDivya Koppera 
2286ece19502SDivya Koppera 	*nano_seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_HI);
2287ece19502SDivya Koppera 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
2288ece19502SDivya Koppera 			lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_LO);
2289ece19502SDivya Koppera }
2290ece19502SDivya Koppera 
2291ece19502SDivya Koppera static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci,
2292ece19502SDivya Koppera 				   struct timespec64 *ts)
2293ece19502SDivya Koppera {
2294ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2295ece19502SDivya Koppera 							  ptp_clock_info);
2296ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2297ece19502SDivya Koppera 	u32 nano_seconds;
2298ece19502SDivya Koppera 	u32 seconds;
2299ece19502SDivya Koppera 
2300ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2301ece19502SDivya Koppera 	lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds);
2302ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2303ece19502SDivya Koppera 	ts->tv_sec = seconds;
2304ece19502SDivya Koppera 	ts->tv_nsec = nano_seconds;
2305ece19502SDivya Koppera 
2306ece19502SDivya Koppera 	return 0;
2307ece19502SDivya Koppera }
2308ece19502SDivya Koppera 
2309ece19502SDivya Koppera static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci,
2310ece19502SDivya Koppera 				   const struct timespec64 *ts)
2311ece19502SDivya Koppera {
2312ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2313ece19502SDivya Koppera 							  ptp_clock_info);
2314ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2315ece19502SDivya Koppera 
2316ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2317ece19502SDivya Koppera 	lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec);
2318ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2319ece19502SDivya Koppera 
2320ece19502SDivya Koppera 	return 0;
2321ece19502SDivya Koppera }
2322ece19502SDivya Koppera 
2323ece19502SDivya Koppera static void lan8814_ptp_clock_step(struct phy_device *phydev,
2324ece19502SDivya Koppera 				   s64 time_step_ns)
2325ece19502SDivya Koppera {
2326ece19502SDivya Koppera 	u32 nano_seconds_step;
2327ece19502SDivya Koppera 	u64 abs_time_step_ns;
2328ece19502SDivya Koppera 	u32 unsigned_seconds;
2329ece19502SDivya Koppera 	u32 nano_seconds;
2330ece19502SDivya Koppera 	u32 remainder;
2331ece19502SDivya Koppera 	s32 seconds;
2332ece19502SDivya Koppera 
2333ece19502SDivya Koppera 	if (time_step_ns >  15000000000LL) {
2334ece19502SDivya Koppera 		/* convert to clock set */
2335ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2336ece19502SDivya Koppera 		unsigned_seconds += div_u64_rem(time_step_ns, 1000000000LL,
2337ece19502SDivya Koppera 						&remainder);
2338ece19502SDivya Koppera 		nano_seconds += remainder;
2339ece19502SDivya Koppera 		if (nano_seconds >= 1000000000) {
2340ece19502SDivya Koppera 			unsigned_seconds++;
2341ece19502SDivya Koppera 			nano_seconds -= 1000000000;
2342ece19502SDivya Koppera 		}
2343ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds, nano_seconds);
2344ece19502SDivya Koppera 		return;
2345ece19502SDivya Koppera 	} else if (time_step_ns < -15000000000LL) {
2346ece19502SDivya Koppera 		/* convert to clock set */
2347ece19502SDivya Koppera 		time_step_ns = -time_step_ns;
2348ece19502SDivya Koppera 
2349ece19502SDivya Koppera 		lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds);
2350ece19502SDivya Koppera 		unsigned_seconds -= div_u64_rem(time_step_ns, 1000000000LL,
2351ece19502SDivya Koppera 						&remainder);
2352ece19502SDivya Koppera 		nano_seconds_step = remainder;
2353ece19502SDivya Koppera 		if (nano_seconds < nano_seconds_step) {
2354ece19502SDivya Koppera 			unsigned_seconds--;
2355ece19502SDivya Koppera 			nano_seconds += 1000000000;
2356ece19502SDivya Koppera 		}
2357ece19502SDivya Koppera 		nano_seconds -= nano_seconds_step;
2358ece19502SDivya Koppera 		lan8814_ptp_clock_set(phydev, unsigned_seconds,
2359ece19502SDivya Koppera 				      nano_seconds);
2360ece19502SDivya Koppera 		return;
2361ece19502SDivya Koppera 	}
2362ece19502SDivya Koppera 
2363ece19502SDivya Koppera 	/* do clock step */
2364ece19502SDivya Koppera 	if (time_step_ns >= 0) {
2365ece19502SDivya Koppera 		abs_time_step_ns = (u64)time_step_ns;
2366ece19502SDivya Koppera 		seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000,
2367ece19502SDivya Koppera 					   &remainder);
2368ece19502SDivya Koppera 		nano_seconds = remainder;
2369ece19502SDivya Koppera 	} else {
2370ece19502SDivya Koppera 		abs_time_step_ns = (u64)(-time_step_ns);
2371ece19502SDivya Koppera 		seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000,
2372ece19502SDivya Koppera 			    &remainder));
2373ece19502SDivya Koppera 		nano_seconds = remainder;
2374ece19502SDivya Koppera 		if (nano_seconds > 0) {
2375ece19502SDivya Koppera 			/* subtracting nano seconds is not allowed
2376ece19502SDivya Koppera 			 * convert to subtracting from seconds,
2377ece19502SDivya Koppera 			 * and adding to nanoseconds
2378ece19502SDivya Koppera 			 */
2379ece19502SDivya Koppera 			seconds--;
2380ece19502SDivya Koppera 			nano_seconds = (1000000000 - nano_seconds);
2381ece19502SDivya Koppera 		}
2382ece19502SDivya Koppera 	}
2383ece19502SDivya Koppera 
2384ece19502SDivya Koppera 	if (nano_seconds > 0) {
2385ece19502SDivya Koppera 		/* add 8 ns to cover the likely normal increment */
2386ece19502SDivya Koppera 		nano_seconds += 8;
2387ece19502SDivya Koppera 	}
2388ece19502SDivya Koppera 
2389ece19502SDivya Koppera 	if (nano_seconds >= 1000000000) {
2390ece19502SDivya Koppera 		/* carry into seconds */
2391ece19502SDivya Koppera 		seconds++;
2392ece19502SDivya Koppera 		nano_seconds -= 1000000000;
2393ece19502SDivya Koppera 	}
2394ece19502SDivya Koppera 
2395ece19502SDivya Koppera 	while (seconds) {
2396ece19502SDivya Koppera 		if (seconds > 0) {
2397ece19502SDivya Koppera 			u32 adjustment_value = (u32)seconds;
2398ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2399ece19502SDivya Koppera 
2400ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2401ece19502SDivya Koppera 				adjustment_value = 0xF;
2402ece19502SDivya Koppera 
2403ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2404ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2405ece19502SDivya Koppera 
2406ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2407ece19502SDivya Koppera 					      adjustment_value_lo);
2408ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2409ece19502SDivya Koppera 					      PTP_LTC_STEP_ADJ_DIR_ |
2410ece19502SDivya Koppera 					      adjustment_value_hi);
2411ece19502SDivya Koppera 			seconds -= ((s32)adjustment_value);
2412ece19502SDivya Koppera 		} else {
2413ece19502SDivya Koppera 			u32 adjustment_value = (u32)(-seconds);
2414ece19502SDivya Koppera 			u16 adjustment_value_lo, adjustment_value_hi;
2415ece19502SDivya Koppera 
2416ece19502SDivya Koppera 			if (adjustment_value > 0xF)
2417ece19502SDivya Koppera 				adjustment_value = 0xF;
2418ece19502SDivya Koppera 
2419ece19502SDivya Koppera 			adjustment_value_lo = adjustment_value & 0xffff;
2420ece19502SDivya Koppera 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
2421ece19502SDivya Koppera 
2422ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2423ece19502SDivya Koppera 					      adjustment_value_lo);
2424ece19502SDivya Koppera 			lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2425ece19502SDivya Koppera 					      adjustment_value_hi);
2426ece19502SDivya Koppera 			seconds += ((s32)adjustment_value);
2427ece19502SDivya Koppera 		}
2428ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2429ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_SEC_);
2430ece19502SDivya Koppera 	}
2431ece19502SDivya Koppera 	if (nano_seconds) {
2432ece19502SDivya Koppera 		u16 nano_seconds_lo;
2433ece19502SDivya Koppera 		u16 nano_seconds_hi;
2434ece19502SDivya Koppera 
2435ece19502SDivya Koppera 		nano_seconds_lo = nano_seconds & 0xffff;
2436ece19502SDivya Koppera 		nano_seconds_hi = (nano_seconds >> 16) & 0x3fff;
2437ece19502SDivya Koppera 
2438ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO,
2439ece19502SDivya Koppera 				      nano_seconds_lo);
2440ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI,
2441ece19502SDivya Koppera 				      PTP_LTC_STEP_ADJ_DIR_ |
2442ece19502SDivya Koppera 				      nano_seconds_hi);
2443ece19502SDivya Koppera 		lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL,
2444ece19502SDivya Koppera 				      PTP_CMD_CTL_PTP_LTC_STEP_NSEC_);
2445ece19502SDivya Koppera 	}
2446ece19502SDivya Koppera }
2447ece19502SDivya Koppera 
2448ece19502SDivya Koppera static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta)
2449ece19502SDivya Koppera {
2450ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2451ece19502SDivya Koppera 							  ptp_clock_info);
2452ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2453ece19502SDivya Koppera 
2454ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2455ece19502SDivya Koppera 	lan8814_ptp_clock_step(phydev, delta);
2456ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2457ece19502SDivya Koppera 
2458ece19502SDivya Koppera 	return 0;
2459ece19502SDivya Koppera }
2460ece19502SDivya Koppera 
2461ece19502SDivya Koppera static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm)
2462ece19502SDivya Koppera {
2463ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
2464ece19502SDivya Koppera 							  ptp_clock_info);
2465ece19502SDivya Koppera 	struct phy_device *phydev = shared->phydev;
2466ece19502SDivya Koppera 	u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi;
2467ece19502SDivya Koppera 	bool positive = true;
2468ece19502SDivya Koppera 	u32 kszphy_rate_adj;
2469ece19502SDivya Koppera 
2470ece19502SDivya Koppera 	if (scaled_ppm < 0) {
2471ece19502SDivya Koppera 		scaled_ppm = -scaled_ppm;
2472ece19502SDivya Koppera 		positive = false;
2473ece19502SDivya Koppera 	}
2474ece19502SDivya Koppera 
2475ece19502SDivya Koppera 	kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16);
2476ece19502SDivya Koppera 	kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16;
2477ece19502SDivya Koppera 
2478ece19502SDivya Koppera 	kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff;
2479ece19502SDivya Koppera 	kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff;
2480ece19502SDivya Koppera 
2481ece19502SDivya Koppera 	if (positive)
2482ece19502SDivya Koppera 		kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_;
2483ece19502SDivya Koppera 
2484ece19502SDivya Koppera 	mutex_lock(&shared->shared_lock);
2485ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_HI, kszphy_rate_adj_hi);
2486ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_LO, kszphy_rate_adj_lo);
2487ece19502SDivya Koppera 	mutex_unlock(&shared->shared_lock);
2488ece19502SDivya Koppera 
2489ece19502SDivya Koppera 	return 0;
2490ece19502SDivya Koppera }
2491ece19502SDivya Koppera 
2492ece19502SDivya Koppera static void lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig)
2493ece19502SDivya Koppera {
2494ece19502SDivya Koppera 	struct ptp_header *ptp_header;
2495ece19502SDivya Koppera 	u32 type;
2496ece19502SDivya Koppera 
2497ece19502SDivya Koppera 	type = ptp_classify_raw(skb);
2498ece19502SDivya Koppera 	ptp_header = ptp_parse_header(skb, type);
2499ece19502SDivya Koppera 
2500ece19502SDivya Koppera 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
2501ece19502SDivya Koppera }
2502ece19502SDivya Koppera 
2503ece19502SDivya Koppera static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv)
2504ece19502SDivya Koppera {
2505ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2506ece19502SDivya Koppera 	struct skb_shared_hwtstamps shhwtstamps;
2507ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2508ece19502SDivya Koppera 	unsigned long flags;
2509ece19502SDivya Koppera 	u32 seconds, nsec;
2510ece19502SDivya Koppera 	bool ret = false;
2511ece19502SDivya Koppera 	u16 skb_sig;
2512ece19502SDivya Koppera 	u16 seq_id;
2513ece19502SDivya Koppera 
2514ece19502SDivya Koppera 	lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id);
2515ece19502SDivya Koppera 
2516ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags);
2517ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) {
2518ece19502SDivya Koppera 		lan8814_get_sig_tx(skb, &skb_sig);
2519ece19502SDivya Koppera 
2520ece19502SDivya Koppera 		if (memcmp(&skb_sig, &seq_id, sizeof(seq_id)))
2521ece19502SDivya Koppera 			continue;
2522ece19502SDivya Koppera 
2523ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->tx_queue);
2524ece19502SDivya Koppera 		ret = true;
2525ece19502SDivya Koppera 		break;
2526ece19502SDivya Koppera 	}
2527ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags);
2528ece19502SDivya Koppera 
2529ece19502SDivya Koppera 	if (ret) {
2530ece19502SDivya Koppera 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2531ece19502SDivya Koppera 		shhwtstamps.hwtstamp = ktime_set(seconds, nsec);
2532ece19502SDivya Koppera 		skb_complete_tx_timestamp(skb, &shhwtstamps);
2533ece19502SDivya Koppera 	}
2534ece19502SDivya Koppera }
2535ece19502SDivya Koppera 
2536ece19502SDivya Koppera static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv)
2537ece19502SDivya Koppera {
2538ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2539ece19502SDivya Koppera 	u32 reg;
2540ece19502SDivya Koppera 
2541ece19502SDivya Koppera 	do {
2542ece19502SDivya Koppera 		lan8814_dequeue_tx_skb(ptp_priv);
2543ece19502SDivya Koppera 
2544ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2545ece19502SDivya Koppera 		 * process them.
2546ece19502SDivya Koppera 		 */
2547ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2548ece19502SDivya Koppera 	} while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0);
2549ece19502SDivya Koppera }
2550ece19502SDivya Koppera 
2551ece19502SDivya Koppera static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv,
2552ece19502SDivya Koppera 			      struct lan8814_ptp_rx_ts *rx_ts)
2553ece19502SDivya Koppera {
2554ece19502SDivya Koppera 	struct skb_shared_hwtstamps *shhwtstamps;
2555ece19502SDivya Koppera 	struct sk_buff *skb, *skb_tmp;
2556ece19502SDivya Koppera 	unsigned long flags;
2557ece19502SDivya Koppera 	bool ret = false;
2558ece19502SDivya Koppera 	u16 skb_sig;
2559ece19502SDivya Koppera 
2560ece19502SDivya Koppera 	spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags);
2561ece19502SDivya Koppera 	skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) {
2562ece19502SDivya Koppera 		lan8814_get_sig_rx(skb, &skb_sig);
2563ece19502SDivya Koppera 
2564ece19502SDivya Koppera 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
2565ece19502SDivya Koppera 			continue;
2566ece19502SDivya Koppera 
2567ece19502SDivya Koppera 		__skb_unlink(skb, &ptp_priv->rx_queue);
2568ece19502SDivya Koppera 
2569ece19502SDivya Koppera 		ret = true;
2570ece19502SDivya Koppera 		break;
2571ece19502SDivya Koppera 	}
2572ece19502SDivya Koppera 	spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags);
2573ece19502SDivya Koppera 
2574ece19502SDivya Koppera 	if (ret) {
2575ece19502SDivya Koppera 		shhwtstamps = skb_hwtstamps(skb);
2576ece19502SDivya Koppera 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2577ece19502SDivya Koppera 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec);
2578e1f9e434SSebastian Andrzej Siewior 		netif_rx(skb);
2579ece19502SDivya Koppera 	}
2580ece19502SDivya Koppera 
2581ece19502SDivya Koppera 	return ret;
2582ece19502SDivya Koppera }
2583ece19502SDivya Koppera 
2584ece19502SDivya Koppera static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv)
2585ece19502SDivya Koppera {
2586ece19502SDivya Koppera 	struct phy_device *phydev = ptp_priv->phydev;
2587ece19502SDivya Koppera 	struct lan8814_ptp_rx_ts *rx_ts;
2588ece19502SDivya Koppera 	unsigned long flags;
2589ece19502SDivya Koppera 	u32 reg;
2590ece19502SDivya Koppera 
2591ece19502SDivya Koppera 	do {
2592ece19502SDivya Koppera 		rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL);
2593ece19502SDivya Koppera 		if (!rx_ts)
2594ece19502SDivya Koppera 			return;
2595ece19502SDivya Koppera 
2596ece19502SDivya Koppera 		lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec,
2597ece19502SDivya Koppera 				      &rx_ts->seq_id);
2598ece19502SDivya Koppera 
2599ece19502SDivya Koppera 		/* If we failed to match the skb add it to the queue for when
2600ece19502SDivya Koppera 		 * the frame will come
2601ece19502SDivya Koppera 		 */
2602ece19502SDivya Koppera 		if (!lan8814_match_skb(ptp_priv, rx_ts)) {
2603ece19502SDivya Koppera 			spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
2604ece19502SDivya Koppera 			list_add(&rx_ts->list, &ptp_priv->rx_ts_list);
2605ece19502SDivya Koppera 			spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
2606ece19502SDivya Koppera 		} else {
2607ece19502SDivya Koppera 			kfree(rx_ts);
2608ece19502SDivya Koppera 		}
2609ece19502SDivya Koppera 
2610ece19502SDivya Koppera 		/* If other timestamps are available in the FIFO,
2611ece19502SDivya Koppera 		 * process them.
2612ece19502SDivya Koppera 		 */
2613ece19502SDivya Koppera 		reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO);
2614ece19502SDivya Koppera 	} while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0);
2615ece19502SDivya Koppera }
2616ece19502SDivya Koppera 
2617ece19502SDivya Koppera static void lan8814_handle_ptp_interrupt(struct phy_device *phydev)
2618ece19502SDivya Koppera {
2619ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
2620ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
2621ece19502SDivya Koppera 	u16 status;
2622ece19502SDivya Koppera 
2623ece19502SDivya Koppera 	status = lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS);
2624ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_)
2625ece19502SDivya Koppera 		lan8814_get_tx_ts(ptp_priv);
2626ece19502SDivya Koppera 
2627ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_)
2628ece19502SDivya Koppera 		lan8814_get_rx_ts(ptp_priv);
2629ece19502SDivya Koppera 
2630ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) {
2631ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, true);
2632ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->tx_queue);
2633ece19502SDivya Koppera 	}
2634ece19502SDivya Koppera 
2635ece19502SDivya Koppera 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) {
2636ece19502SDivya Koppera 		lan8814_flush_fifo(phydev, false);
2637ece19502SDivya Koppera 		skb_queue_purge(&ptp_priv->rx_queue);
2638ece19502SDivya Koppera 	}
2639ece19502SDivya Koppera }
2640ece19502SDivya Koppera 
26417c2dcfa2SHoratiu Vultur static int lan8804_config_init(struct phy_device *phydev)
26427c2dcfa2SHoratiu Vultur {
26437c2dcfa2SHoratiu Vultur 	int val;
26447c2dcfa2SHoratiu Vultur 
26457c2dcfa2SHoratiu Vultur 	/* MDI-X setting for swap A,B transmit */
26467c2dcfa2SHoratiu Vultur 	val = lanphy_read_page_reg(phydev, 2, LAN8804_ALIGN_SWAP);
26477c2dcfa2SHoratiu Vultur 	val &= ~LAN8804_ALIGN_TX_A_B_SWAP_MASK;
26487c2dcfa2SHoratiu Vultur 	val |= LAN8804_ALIGN_TX_A_B_SWAP;
26497c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 2, LAN8804_ALIGN_SWAP, val);
26507c2dcfa2SHoratiu Vultur 
26517c2dcfa2SHoratiu Vultur 	/* Make sure that the PHY will not stop generating the clock when the
26527c2dcfa2SHoratiu Vultur 	 * link partner goes down
26537c2dcfa2SHoratiu Vultur 	 */
26547c2dcfa2SHoratiu Vultur 	lanphy_write_page_reg(phydev, 31, LAN8814_CLOCK_MANAGEMENT, 0x27e);
26557c2dcfa2SHoratiu Vultur 	lanphy_read_page_reg(phydev, 1, LAN8814_LINK_QUALITY);
26567c2dcfa2SHoratiu Vultur 
26577c2dcfa2SHoratiu Vultur 	return 0;
26587c2dcfa2SHoratiu Vultur }
26597c2dcfa2SHoratiu Vultur 
2660b3ec7248SDivya Koppera static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev)
2661b3ec7248SDivya Koppera {
2662ece19502SDivya Koppera 	u16 tsu_irq_status;
2663b3ec7248SDivya Koppera 	int irq_status;
2664b3ec7248SDivya Koppera 
2665b3ec7248SDivya Koppera 	irq_status = phy_read(phydev, LAN8814_INTS);
2666ece19502SDivya Koppera 	if (irq_status > 0 && (irq_status & LAN8814_INT_LINK))
2667b3ec7248SDivya Koppera 		phy_trigger_machine(phydev);
2668b3ec7248SDivya Koppera 
2669ece19502SDivya Koppera 	if (irq_status < 0) {
2670ece19502SDivya Koppera 		phy_error(phydev);
2671ece19502SDivya Koppera 		return IRQ_NONE;
2672ece19502SDivya Koppera 	}
2673ece19502SDivya Koppera 
2674ece19502SDivya Koppera 	while (1) {
2675ece19502SDivya Koppera 		tsu_irq_status = lanphy_read_page_reg(phydev, 4,
2676ece19502SDivya Koppera 						      LAN8814_INTR_STS_REG);
2677ece19502SDivya Koppera 
2678ece19502SDivya Koppera 		if (tsu_irq_status > 0 &&
2679ece19502SDivya Koppera 		    (tsu_irq_status & (LAN8814_INTR_STS_REG_1588_TSU0_ |
2680ece19502SDivya Koppera 				       LAN8814_INTR_STS_REG_1588_TSU1_ |
2681ece19502SDivya Koppera 				       LAN8814_INTR_STS_REG_1588_TSU2_ |
2682ece19502SDivya Koppera 				       LAN8814_INTR_STS_REG_1588_TSU3_)))
2683ece19502SDivya Koppera 			lan8814_handle_ptp_interrupt(phydev);
2684ece19502SDivya Koppera 		else
2685ece19502SDivya Koppera 			break;
2686ece19502SDivya Koppera 	}
2687b3ec7248SDivya Koppera 	return IRQ_HANDLED;
2688b3ec7248SDivya Koppera }
2689b3ec7248SDivya Koppera 
2690b3ec7248SDivya Koppera static int lan8814_ack_interrupt(struct phy_device *phydev)
2691b3ec7248SDivya Koppera {
2692b3ec7248SDivya Koppera 	/* bit[12..0] int status, which is a read and clear register. */
2693b3ec7248SDivya Koppera 	int rc;
2694b3ec7248SDivya Koppera 
2695b3ec7248SDivya Koppera 	rc = phy_read(phydev, LAN8814_INTS);
2696b3ec7248SDivya Koppera 
2697b3ec7248SDivya Koppera 	return (rc < 0) ? rc : 0;
2698b3ec7248SDivya Koppera }
2699b3ec7248SDivya Koppera 
2700b3ec7248SDivya Koppera static int lan8814_config_intr(struct phy_device *phydev)
2701b3ec7248SDivya Koppera {
2702b3ec7248SDivya Koppera 	int err;
2703b3ec7248SDivya Koppera 
2704b3ec7248SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_INTR_CTRL_REG,
2705b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_POLARITY |
2706b3ec7248SDivya Koppera 			      LAN8814_INTR_CTRL_REG_INTR_ENABLE);
2707b3ec7248SDivya Koppera 
2708b3ec7248SDivya Koppera 	/* enable / disable interrupts */
2709b3ec7248SDivya Koppera 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
2710b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
2711b3ec7248SDivya Koppera 		if (err)
2712b3ec7248SDivya Koppera 			return err;
2713b3ec7248SDivya Koppera 
2714b3ec7248SDivya Koppera 		err =  phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
2715b3ec7248SDivya Koppera 	} else {
2716b3ec7248SDivya Koppera 		err =  phy_write(phydev, LAN8814_INTC, 0);
2717b3ec7248SDivya Koppera 		if (err)
2718b3ec7248SDivya Koppera 			return err;
2719b3ec7248SDivya Koppera 
2720b3ec7248SDivya Koppera 		err = lan8814_ack_interrupt(phydev);
2721b3ec7248SDivya Koppera 	}
2722b3ec7248SDivya Koppera 
2723b3ec7248SDivya Koppera 	return err;
2724b3ec7248SDivya Koppera }
2725b3ec7248SDivya Koppera 
2726ece19502SDivya Koppera static void lan8814_ptp_init(struct phy_device *phydev)
2727ece19502SDivya Koppera {
2728ece19502SDivya Koppera 	struct kszphy_priv *priv = phydev->priv;
2729ece19502SDivya Koppera 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
2730ece19502SDivya Koppera 	u32 temp;
2731ece19502SDivya Koppera 
2732*31d00ca4SMichael Walle 	if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) ||
2733*31d00ca4SMichael Walle 	    !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
2734*31d00ca4SMichael Walle 		return;
2735*31d00ca4SMichael Walle 
2736ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, TSU_HARD_RESET, TSU_HARD_RESET_);
2737ece19502SDivya Koppera 
2738ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_TX_MOD);
2739ece19502SDivya Koppera 	temp |= PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
2740ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_MOD, temp);
2741ece19502SDivya Koppera 
2742ece19502SDivya Koppera 	temp = lanphy_read_page_reg(phydev, 5, PTP_RX_MOD);
2743ece19502SDivya Koppera 	temp |= PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_;
2744ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_MOD, temp);
2745ece19502SDivya Koppera 
2746ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_CONFIG, 0);
2747ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_CONFIG, 0);
2748ece19502SDivya Koppera 
2749ece19502SDivya Koppera 	/* Removing default registers configs related to L2 and IP */
2750ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_L2_ADDR_EN, 0);
2751ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_L2_ADDR_EN, 0);
2752ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_IP_ADDR_EN, 0);
2753ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_IP_ADDR_EN, 0);
2754ece19502SDivya Koppera 
2755ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->tx_queue);
2756ece19502SDivya Koppera 	skb_queue_head_init(&ptp_priv->rx_queue);
2757ece19502SDivya Koppera 	INIT_LIST_HEAD(&ptp_priv->rx_ts_list);
2758ece19502SDivya Koppera 	spin_lock_init(&ptp_priv->rx_ts_lock);
2759ece19502SDivya Koppera 
2760ece19502SDivya Koppera 	ptp_priv->phydev = phydev;
2761ece19502SDivya Koppera 
2762ece19502SDivya Koppera 	ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp;
2763ece19502SDivya Koppera 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
2764ece19502SDivya Koppera 	ptp_priv->mii_ts.hwtstamp = lan8814_hwtstamp;
2765ece19502SDivya Koppera 	ptp_priv->mii_ts.ts_info  = lan8814_ts_info;
2766ece19502SDivya Koppera 
2767ece19502SDivya Koppera 	phydev->mii_ts = &ptp_priv->mii_ts;
2768ece19502SDivya Koppera }
2769ece19502SDivya Koppera 
2770ece19502SDivya Koppera static int lan8814_ptp_probe_once(struct phy_device *phydev)
2771ece19502SDivya Koppera {
2772ece19502SDivya Koppera 	struct lan8814_shared_priv *shared = phydev->shared->priv;
2773ece19502SDivya Koppera 
2774*31d00ca4SMichael Walle 	if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) ||
2775*31d00ca4SMichael Walle 	    !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
2776*31d00ca4SMichael Walle 		return 0;
2777*31d00ca4SMichael Walle 
2778ece19502SDivya Koppera 	/* Initialise shared lock for clock*/
2779ece19502SDivya Koppera 	mutex_init(&shared->shared_lock);
2780ece19502SDivya Koppera 
2781ece19502SDivya Koppera 	shared->ptp_clock_info.owner = THIS_MODULE;
2782ece19502SDivya Koppera 	snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name);
2783ece19502SDivya Koppera 	shared->ptp_clock_info.max_adj = 31249999;
2784ece19502SDivya Koppera 	shared->ptp_clock_info.n_alarm = 0;
2785ece19502SDivya Koppera 	shared->ptp_clock_info.n_ext_ts = 0;
2786ece19502SDivya Koppera 	shared->ptp_clock_info.n_pins = 0;
2787ece19502SDivya Koppera 	shared->ptp_clock_info.pps = 0;
2788ece19502SDivya Koppera 	shared->ptp_clock_info.pin_config = NULL;
2789ece19502SDivya Koppera 	shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine;
2790ece19502SDivya Koppera 	shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime;
2791ece19502SDivya Koppera 	shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64;
2792ece19502SDivya Koppera 	shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64;
2793ece19502SDivya Koppera 	shared->ptp_clock_info.getcrosststamp = NULL;
2794ece19502SDivya Koppera 
2795ece19502SDivya Koppera 	shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info,
2796ece19502SDivya Koppera 					       &phydev->mdio.dev);
2797ece19502SDivya Koppera 	if (IS_ERR_OR_NULL(shared->ptp_clock)) {
2798ece19502SDivya Koppera 		phydev_err(phydev, "ptp_clock_register failed %lu\n",
2799ece19502SDivya Koppera 			   PTR_ERR(shared->ptp_clock));
2800ece19502SDivya Koppera 		return -EINVAL;
2801ece19502SDivya Koppera 	}
2802ece19502SDivya Koppera 
2803ece19502SDivya Koppera 	phydev_dbg(phydev, "successfully registered ptp clock\n");
2804ece19502SDivya Koppera 
2805ece19502SDivya Koppera 	shared->phydev = phydev;
2806ece19502SDivya Koppera 
2807ece19502SDivya Koppera 	/* The EP.4 is shared between all the PHYs in the package and also it
2808ece19502SDivya Koppera 	 * can be accessed by any of the PHYs
2809ece19502SDivya Koppera 	 */
2810ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LTC_HARD_RESET, LTC_HARD_RESET_);
2811ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, PTP_OPERATING_MODE,
2812ece19502SDivya Koppera 			      PTP_OPERATING_MODE_STANDALONE_);
2813ece19502SDivya Koppera 
2814ece19502SDivya Koppera 	return 0;
2815ece19502SDivya Koppera }
2816ece19502SDivya Koppera 
2817ece19502SDivya Koppera static int lan8814_config_init(struct phy_device *phydev)
2818ece19502SDivya Koppera {
2819ece19502SDivya Koppera 	int val;
2820ece19502SDivya Koppera 
2821ece19502SDivya Koppera 	/* Reset the PHY */
2822ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET);
2823ece19502SDivya Koppera 	val |= LAN8814_QSGMII_SOFT_RESET_BIT;
2824ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET, val);
2825ece19502SDivya Koppera 
2826ece19502SDivya Koppera 	/* Disable ANEG with QSGMII PCS Host side */
2827ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG);
2828ece19502SDivya Koppera 	val &= ~LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA;
2829ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG, val);
2830ece19502SDivya Koppera 
2831ece19502SDivya Koppera 	/* MDI-X setting for swap A,B transmit */
2832ece19502SDivya Koppera 	val = lanphy_read_page_reg(phydev, 2, LAN8814_ALIGN_SWAP);
2833ece19502SDivya Koppera 	val &= ~LAN8814_ALIGN_TX_A_B_SWAP_MASK;
2834ece19502SDivya Koppera 	val |= LAN8814_ALIGN_TX_A_B_SWAP;
2835ece19502SDivya Koppera 	lanphy_write_page_reg(phydev, 2, LAN8814_ALIGN_SWAP, val);
2836ece19502SDivya Koppera 
2837ece19502SDivya Koppera 	return 0;
2838ece19502SDivya Koppera }
2839ece19502SDivya Koppera 
2840ece19502SDivya Koppera static int lan8814_probe(struct phy_device *phydev)
2841ece19502SDivya Koppera {
2842ece19502SDivya Koppera 	struct kszphy_priv *priv;
2843ece19502SDivya Koppera 	u16 addr;
2844ece19502SDivya Koppera 	int err;
2845ece19502SDivya Koppera 
2846ece19502SDivya Koppera 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
2847ece19502SDivya Koppera 	if (!priv)
2848ece19502SDivya Koppera 		return -ENOMEM;
2849ece19502SDivya Koppera 
2850ece19502SDivya Koppera 	priv->led_mode = -1;
2851ece19502SDivya Koppera 
2852ece19502SDivya Koppera 	phydev->priv = priv;
2853ece19502SDivya Koppera 
2854ece19502SDivya Koppera 	/* Strap-in value for PHY address, below register read gives starting
2855ece19502SDivya Koppera 	 * phy address value
2856ece19502SDivya Koppera 	 */
2857ece19502SDivya Koppera 	addr = lanphy_read_page_reg(phydev, 4, 0) & 0x1F;
2858ece19502SDivya Koppera 	devm_phy_package_join(&phydev->mdio.dev, phydev,
2859ece19502SDivya Koppera 			      addr, sizeof(struct lan8814_shared_priv));
2860ece19502SDivya Koppera 
2861ece19502SDivya Koppera 	if (phy_package_init_once(phydev)) {
2862ece19502SDivya Koppera 		err = lan8814_ptp_probe_once(phydev);
2863ece19502SDivya Koppera 		if (err)
2864ece19502SDivya Koppera 			return err;
2865ece19502SDivya Koppera 	}
2866ece19502SDivya Koppera 
2867ece19502SDivya Koppera 	lan8814_ptp_init(phydev);
2868ece19502SDivya Koppera 
2869ece19502SDivya Koppera 	return 0;
2870ece19502SDivya Koppera }
2871ece19502SDivya Koppera 
2872d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
2873d5bf9071SChristian Hohnstaedt {
287451f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
2875f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
287651f932c4SChoi, David 	.name		= "Micrel KS8737",
2877dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2878c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
2879d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
2880c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
288159ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
2882f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
2883f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
2884d5bf9071SChristian Hohnstaedt }, {
2885212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
2886212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
28877ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
2888dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2889e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
289063f44b2bSJohan Hovold 	.probe		= kszphy_probe,
2891d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
2892212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
289359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
28942b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
28952b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
28962b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
2897f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
2898f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
2899212ea99aSMarek Vasut }, {
2900b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
2901b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
2902b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
2903dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2904e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
290563f44b2bSJohan Hovold 	.probe		= kszphy_probe,
2906d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
2907b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
290859ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
29092b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
29102b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
29112b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
2912f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
2913f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
2914b818d1a7SHector Palacios }, {
2915510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
2916f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
2917510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
2918dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2919e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
2920e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
292177501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
292277501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
292351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
292459ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
29252b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
29262b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
29272b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
29282641b62dSStefan Agner 	/* No suspend/resume callbacks because of errata DS80000700A,
29292641b62dSStefan Agner 	 * receiver error following software power down.
29302641b62dSStefan Agner 	 */
2931d5bf9071SChristian Hohnstaedt }, {
29324bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
2933f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
29344bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
2935dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2936e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
2937e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
2938e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
29394bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
294059ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
29412b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
29422b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
29432b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
2944f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
2945f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
29464bd7b512SSergei Shtylyov }, {
2947510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
2948dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2949e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
2950e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
295163f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
295251f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
295359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
29542b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
29552b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
29562b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
29578b95599cSMarek Vasut 	.match_phy_device = ksz8051_match_phy_device,
2958f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
2959f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
2960d5bf9071SChristian Hohnstaedt }, {
2961510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
2962510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
2963ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
2964dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2965e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
2966e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
2967e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
296851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
296959ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
29702b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
29712b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
29722b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
2973f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
2974f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
2975d5bf9071SChristian Hohnstaedt }, {
29767ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
29777ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
2978f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
297949011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
2980dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
2981e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
2982e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
29837a1d8390SAntoine Tenart 	.config_init	= ksz8081_config_init,
2984764d31caSChristian Melki 	.soft_reset	= genphy_soft_reset,
2985f873f112SOleksij Rempel 	.config_aneg	= ksz8081_config_aneg,
2986f873f112SOleksij Rempel 	.read_status	= ksz8081_read_status,
29877ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
298859ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
29892b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
29902b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
29912b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
2992836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
2993f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
299449011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
299549011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
29967ab59dc1SDavid J. Choi }, {
29977ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
29987ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
2999f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3000dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
3001232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
30027ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
300359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
3004f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3005f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
30067ab59dc1SDavid J. Choi }, {
3007d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
300848d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
3009d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
3010dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
3011c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
3012bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
3013407d8098SHans Andersson 	.get_features	= ksz9031_get_features,
3014954c3967SSean Cross 	.config_init	= ksz9021_config_init,
3015c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
301659ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
30172b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
30182b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
30192b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3020f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3021f1131b9cSClaudiu Beznea 	.resume		= kszphy_resume,
3022c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
3023c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
302493272e07SJean-Christophe PLAGNIOL-VILLARD }, {
30257ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
3026f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
30277ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
302858389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
3029c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
3030bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
30313aed3e2aSAntoine Tenart 	.get_features	= ksz9031_get_features,
30326e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
30331d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
3034d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
3035c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
303659ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
30372b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
30382b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
30392b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
3040f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3041f64f1482SXander Huff 	.resume		= kszphy_resume,
304258389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
304358389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
30447ab59dc1SDavid J. Choi }, {
30451623ad8eSDivya Koppera 	.phy_id		= PHY_ID_LAN8814,
30461623ad8eSDivya Koppera 	.phy_id_mask	= MICREL_PHY_ID_MASK,
30471623ad8eSDivya Koppera 	.name		= "Microchip INDY Gigabit Quad PHY",
30487467d716SHoratiu Vultur 	.config_init	= lan8814_config_init,
3049ece19502SDivya Koppera 	.probe		= lan8814_probe,
30501623ad8eSDivya Koppera 	.soft_reset	= genphy_soft_reset,
3051b814403aSHoratiu Vultur 	.read_status	= ksz9031_read_status,
30521623ad8eSDivya Koppera 	.get_sset_count	= kszphy_get_sset_count,
30531623ad8eSDivya Koppera 	.get_strings	= kszphy_get_strings,
30541623ad8eSDivya Koppera 	.get_stats	= kszphy_get_stats,
30551623ad8eSDivya Koppera 	.suspend	= genphy_suspend,
30561623ad8eSDivya Koppera 	.resume		= kszphy_resume,
3057b3ec7248SDivya Koppera 	.config_intr	= lan8814_config_intr,
3058b3ec7248SDivya Koppera 	.handle_interrupt = lan8814_handle_interrupt,
30591623ad8eSDivya Koppera }, {
30607c2dcfa2SHoratiu Vultur 	.phy_id		= PHY_ID_LAN8804,
30617c2dcfa2SHoratiu Vultur 	.phy_id_mask	= MICREL_PHY_ID_MASK,
30627c2dcfa2SHoratiu Vultur 	.name		= "Microchip LAN966X Gigabit PHY",
30637c2dcfa2SHoratiu Vultur 	.config_init	= lan8804_config_init,
30647c2dcfa2SHoratiu Vultur 	.driver_data	= &ksz9021_type,
30657c2dcfa2SHoratiu Vultur 	.probe		= kszphy_probe,
30667c2dcfa2SHoratiu Vultur 	.soft_reset	= genphy_soft_reset,
30677c2dcfa2SHoratiu Vultur 	.read_status	= ksz9031_read_status,
30687c2dcfa2SHoratiu Vultur 	.get_sset_count	= kszphy_get_sset_count,
30697c2dcfa2SHoratiu Vultur 	.get_strings	= kszphy_get_strings,
30707c2dcfa2SHoratiu Vultur 	.get_stats	= kszphy_get_stats,
30717c2dcfa2SHoratiu Vultur 	.suspend	= genphy_suspend,
30727c2dcfa2SHoratiu Vultur 	.resume		= kszphy_resume,
30737c2dcfa2SHoratiu Vultur }, {
3074bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
3075bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3076bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
3077dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
307858389c00SMarek Vasut 	.flags		= PHY_POLL_CABLE_TEST,
3079bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
3080bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
3081bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
3082bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
308359ca4e58SIoana Ciornei 	.handle_interrupt = kszphy_handle_interrupt,
3084bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
3085bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
3086bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
3087f1131b9cSClaudiu Beznea 	.suspend	= kszphy_suspend,
3088bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
308958389c00SMarek Vasut 	.cable_test_start	= ksz9x31_cable_test_start,
309058389c00SMarek Vasut 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
3091bff5b4b3SYuiko Oshino }, {
309293272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
3093f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
309493272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
3095dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
309693272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
309793272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
309893272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
30991a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
31001a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
31017ab59dc1SDavid J. Choi }, {
31027ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
3103f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3104ab36a3a2SMarek Vasut 	.name		= "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch",
3105dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
310649011e0cSOleksij Rempel 	.flags		= PHY_POLL_CABLE_TEST,
31077ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
310852939393SOleksij Rempel 	.config_aneg	= ksz886x_config_aneg,
310952939393SOleksij Rempel 	.read_status	= ksz886x_read_status,
31101a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
31111a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
311249011e0cSOleksij Rempel 	.cable_test_start	= ksz886x_cable_test_start,
311349011e0cSOleksij Rempel 	.cable_test_get_status	= ksz886x_cable_test_get_status,
31149d162ed6SSean Nyekjaer }, {
31151d951ba3SMarek Vasut 	.name		= "Micrel KSZ87XX Switch",
3116dcdecdcfSHeiner Kallweit 	/* PHY_BASIC_FEATURES */
31179d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
31188b95599cSMarek Vasut 	.match_phy_device = ksz8795_match_phy_device,
31199d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
31209d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
3121fc3973a1SWoojung Huh }, {
3122fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
3123fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
3124fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
3125dcdecdcfSHeiner Kallweit 	/* PHY_GBIT_FEATURES */
3126fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
3127fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
3128fc3973a1SWoojung Huh 	.resume		= genphy_resume,
3129d5bf9071SChristian Hohnstaedt } };
3130d0507009SDavid J. Choi 
313150fd7150SJohan Hovold module_phy_driver(ksphy_driver);
3132d0507009SDavid J. Choi 
3133d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
3134d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
3135d0507009SDavid J. Choi MODULE_LICENSE("GPL");
313652a60ed2SDavid S. Miller 
3137cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
313848d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
3139f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
3140bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
3141ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
3142f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
3143212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
3144b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
3145f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
3146f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
3147f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
3148f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
3149f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
3150f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
31511623ad8eSDivya Koppera 	{ PHY_ID_LAN8814, MICREL_PHY_ID_MASK },
31527c2dcfa2SHoratiu Vultur 	{ PHY_ID_LAN8804, MICREL_PHY_ID_MASK },
315352a60ed2SDavid S. Miller 	{ }
315452a60ed2SDavid S. Miller };
315552a60ed2SDavid S. Miller 
315652a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
3157