xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 2b2427d06426a99bf5f57f28b6c2477e78577a5e)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10d0507009SDavid J. Choi  *
11d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
12d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
13d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
14d0507009SDavid J. Choi  * option) any later version.
15d0507009SDavid J. Choi  *
167ab59dc1SDavid J. Choi  * Support : Micrel Phys:
177ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
187ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
197ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
207ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
217ab59dc1SDavid J. Choi  *			   ksz8061,
227ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
23d0507009SDavid J. Choi  */
24d0507009SDavid J. Choi 
25d0507009SDavid J. Choi #include <linux/kernel.h>
26d0507009SDavid J. Choi #include <linux/module.h>
27d0507009SDavid J. Choi #include <linux/phy.h>
28d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
29954c3967SSean Cross #include <linux/of.h>
301fadee0cSSascha Hauer #include <linux/clk.h>
31d0507009SDavid J. Choi 
32212ea99aSMarek Vasut /* Operation Mode Strap Override */
33212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3400aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
352b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3600aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3700aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
38212ea99aSMarek Vasut 
3951f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4051f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4100aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4200aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4700aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4800aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4951f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5051f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5151f932c4SChoi, David 
525a16778eSJohan Hovold /* PHY Control 1 */
535a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
545a16778eSJohan Hovold 
555a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
565a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
575a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5851f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5900aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
6063f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
6151f932c4SChoi, David 
62954c3967SSean Cross /* Write/read to/from extended registers */
63954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
64954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
65954c3967SSean Cross 
66954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
67954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
68954c3967SSean Cross 
69954c3967SSean Cross /* Extended registers */
70954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
71954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
72954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
73954c3967SSean Cross 
74954c3967SSean Cross #define PS_TO_REG				200
75954c3967SSean Cross 
76*2b2427d0SAndrew Lunn struct kszphy_hw_stat {
77*2b2427d0SAndrew Lunn 	const char *string;
78*2b2427d0SAndrew Lunn 	u8 reg;
79*2b2427d0SAndrew Lunn 	u8 bits;
80*2b2427d0SAndrew Lunn };
81*2b2427d0SAndrew Lunn 
82*2b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
83*2b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
84*2b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
85*2b2427d0SAndrew Lunn };
86*2b2427d0SAndrew Lunn 
87e6a423a8SJohan Hovold struct kszphy_type {
88e6a423a8SJohan Hovold 	u32 led_mode_reg;
89c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
900f95903eSJohan Hovold 	bool has_broadcast_disable;
912b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9263f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
93e6a423a8SJohan Hovold };
94e6a423a8SJohan Hovold 
95e6a423a8SJohan Hovold struct kszphy_priv {
96e6a423a8SJohan Hovold 	const struct kszphy_type *type;
97e7a792e9SJohan Hovold 	int led_mode;
9863f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
9963f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
100*2b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
101e6a423a8SJohan Hovold };
102e6a423a8SJohan Hovold 
103e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
104e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
105d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1062b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10763f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
108e6a423a8SJohan Hovold };
109e6a423a8SJohan Hovold 
110e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
111e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
112e6a423a8SJohan Hovold };
113e6a423a8SJohan Hovold 
114e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
115e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1162b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
117e6a423a8SJohan Hovold };
118e6a423a8SJohan Hovold 
119e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
120e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1210f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1222b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12386dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
124e6a423a8SJohan Hovold };
125e6a423a8SJohan Hovold 
126c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
127c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
128c6f9575cSJohan Hovold };
129c6f9575cSJohan Hovold 
130c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
131c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
132c6f9575cSJohan Hovold };
133c6f9575cSJohan Hovold 
134954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
135954c3967SSean Cross 				u32 regnum, u16 val)
136954c3967SSean Cross {
137954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
138954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
139954c3967SSean Cross }
140954c3967SSean Cross 
141954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
142954c3967SSean Cross 				u32 regnum)
143954c3967SSean Cross {
144954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
145954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
146954c3967SSean Cross }
147954c3967SSean Cross 
14851f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
14951f932c4SChoi, David {
15051f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
15151f932c4SChoi, David 	int rc;
15251f932c4SChoi, David 
15351f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15451f932c4SChoi, David 
15551f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15651f932c4SChoi, David }
15751f932c4SChoi, David 
15851f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
15951f932c4SChoi, David {
160c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
161c6f9575cSJohan Hovold 	int temp;
162c6f9575cSJohan Hovold 	u16 mask;
163c6f9575cSJohan Hovold 
164c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
165c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
166c6f9575cSJohan Hovold 	else
167c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16851f932c4SChoi, David 
16951f932c4SChoi, David 	/* set the interrupt pin active low */
17051f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1715bb8fc0dSJohan Hovold 	if (temp < 0)
1725bb8fc0dSJohan Hovold 		return temp;
173c6f9575cSJohan Hovold 	temp &= ~mask;
17451f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17551f932c4SChoi, David 
176c6f9575cSJohan Hovold 	/* enable / disable interrupts */
177c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
178c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
179c6f9575cSJohan Hovold 	else
180c6f9575cSJohan Hovold 		temp = 0;
18151f932c4SChoi, David 
182c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18351f932c4SChoi, David }
184d0507009SDavid J. Choi 
18563f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18663f44b2bSJohan Hovold {
18763f44b2bSJohan Hovold 	int ctrl;
18863f44b2bSJohan Hovold 
18963f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
19063f44b2bSJohan Hovold 	if (ctrl < 0)
19163f44b2bSJohan Hovold 		return ctrl;
19263f44b2bSJohan Hovold 
19363f44b2bSJohan Hovold 	if (val)
19463f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19563f44b2bSJohan Hovold 	else
19663f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19763f44b2bSJohan Hovold 
19863f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
19963f44b2bSJohan Hovold }
20063f44b2bSJohan Hovold 
201e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20220d8435aSBen Dooks {
2035a16778eSJohan Hovold 	int rc, temp, shift;
2048620546cSJohan Hovold 
2055a16778eSJohan Hovold 	switch (reg) {
2065a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2075a16778eSJohan Hovold 		shift = 14;
2085a16778eSJohan Hovold 		break;
2095a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2105a16778eSJohan Hovold 		shift = 4;
2115a16778eSJohan Hovold 		break;
2125a16778eSJohan Hovold 	default:
2135a16778eSJohan Hovold 		return -EINVAL;
2145a16778eSJohan Hovold 	}
2155a16778eSJohan Hovold 
21620d8435aSBen Dooks 	temp = phy_read(phydev, reg);
217b7035860SJohan Hovold 	if (temp < 0) {
218b7035860SJohan Hovold 		rc = temp;
219b7035860SJohan Hovold 		goto out;
220b7035860SJohan Hovold 	}
22120d8435aSBen Dooks 
22228bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22320d8435aSBen Dooks 	temp |= val << shift;
22420d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
225b7035860SJohan Hovold out:
226b7035860SJohan Hovold 	if (rc < 0)
227b7035860SJohan Hovold 		dev_err(&phydev->dev, "failed to set led mode\n");
22820d8435aSBen Dooks 
229b7035860SJohan Hovold 	return rc;
23020d8435aSBen Dooks }
23120d8435aSBen Dooks 
232bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
233bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
234bde15129SJohan Hovold  */
235bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
236bde15129SJohan Hovold {
237bde15129SJohan Hovold 	int ret;
238bde15129SJohan Hovold 
239bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
240bde15129SJohan Hovold 	if (ret < 0)
241bde15129SJohan Hovold 		goto out;
242bde15129SJohan Hovold 
243bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
244bde15129SJohan Hovold out:
245bde15129SJohan Hovold 	if (ret)
246bde15129SJohan Hovold 		dev_err(&phydev->dev, "failed to disable broadcast address\n");
247bde15129SJohan Hovold 
248bde15129SJohan Hovold 	return ret;
249bde15129SJohan Hovold }
250bde15129SJohan Hovold 
2512b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2522b0ba96cSSylvain Rochet {
2532b0ba96cSSylvain Rochet 	int ret;
2542b0ba96cSSylvain Rochet 
2552b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2562b0ba96cSSylvain Rochet 	if (ret < 0)
2572b0ba96cSSylvain Rochet 		goto out;
2582b0ba96cSSylvain Rochet 
2592b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2602b0ba96cSSylvain Rochet 		return 0;
2612b0ba96cSSylvain Rochet 
2622b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2632b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2642b0ba96cSSylvain Rochet out:
2652b0ba96cSSylvain Rochet 	if (ret)
2662b0ba96cSSylvain Rochet 		dev_err(&phydev->dev, "failed to disable NAND tree mode\n");
2672b0ba96cSSylvain Rochet 
2682b0ba96cSSylvain Rochet 	return ret;
2692b0ba96cSSylvain Rochet }
2702b0ba96cSSylvain Rochet 
271d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
272d0507009SDavid J. Choi {
273e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
274e6a423a8SJohan Hovold 	const struct kszphy_type *type;
27563f44b2bSJohan Hovold 	int ret;
276d0507009SDavid J. Choi 
277e6a423a8SJohan Hovold 	if (!priv)
278e6a423a8SJohan Hovold 		return 0;
279e6a423a8SJohan Hovold 
280e6a423a8SJohan Hovold 	type = priv->type;
281e6a423a8SJohan Hovold 
2820f95903eSJohan Hovold 	if (type->has_broadcast_disable)
2830f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
2840f95903eSJohan Hovold 
2852b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
2862b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
2872b0ba96cSSylvain Rochet 
28863f44b2bSJohan Hovold 	if (priv->rmii_ref_clk_sel) {
28963f44b2bSJohan Hovold 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
29063f44b2bSJohan Hovold 		if (ret) {
29163f44b2bSJohan Hovold 			dev_err(&phydev->dev, "failed to set rmii reference clock\n");
29263f44b2bSJohan Hovold 			return ret;
29363f44b2bSJohan Hovold 		}
29463f44b2bSJohan Hovold 	}
29563f44b2bSJohan Hovold 
296e7a792e9SJohan Hovold 	if (priv->led_mode >= 0)
297e7a792e9SJohan Hovold 		kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
298e6a423a8SJohan Hovold 
299e6a423a8SJohan Hovold 	return 0;
30020d8435aSBen Dooks }
30120d8435aSBen Dooks 
302954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
3033c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
3043c9a9f7fSJaeden Amero 				       u16 reg,
3053c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
3063c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
307954c3967SSean Cross {
308954c3967SSean Cross 	int val1 = -1;
309954c3967SSean Cross 	int val2 = -2;
310954c3967SSean Cross 	int val3 = -3;
311954c3967SSean Cross 	int val4 = -4;
312954c3967SSean Cross 	int newval;
313954c3967SSean Cross 	int matches = 0;
314954c3967SSean Cross 
315954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
316954c3967SSean Cross 		matches++;
317954c3967SSean Cross 
318954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
319954c3967SSean Cross 		matches++;
320954c3967SSean Cross 
321954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
322954c3967SSean Cross 		matches++;
323954c3967SSean Cross 
324954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
325954c3967SSean Cross 		matches++;
326954c3967SSean Cross 
327954c3967SSean Cross 	if (!matches)
328954c3967SSean Cross 		return 0;
329954c3967SSean Cross 
330954c3967SSean Cross 	if (matches < 4)
331954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
332954c3967SSean Cross 	else
333954c3967SSean Cross 		newval = 0;
334954c3967SSean Cross 
335954c3967SSean Cross 	if (val1 != -1)
336954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
337954c3967SSean Cross 
3386a119745SHubert Chaumette 	if (val2 != -2)
339954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
340954c3967SSean Cross 
3416a119745SHubert Chaumette 	if (val3 != -3)
342954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
343954c3967SSean Cross 
3446a119745SHubert Chaumette 	if (val4 != -4)
345954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
346954c3967SSean Cross 
347954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
348954c3967SSean Cross }
349954c3967SSean Cross 
350954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
351954c3967SSean Cross {
3523c9a9f7fSJaeden Amero 	const struct device *dev = &phydev->dev;
3533c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
354651df218SAndrew Lunn 	const struct device *dev_walker;
355954c3967SSean Cross 
356651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
357651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
358651df218SAndrew Lunn 	 * find a device with an OF node.
359651df218SAndrew Lunn 	 */
360651df218SAndrew Lunn 	dev_walker = &phydev->dev;
361651df218SAndrew Lunn 	do {
362651df218SAndrew Lunn 		of_node = dev_walker->of_node;
363651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
364651df218SAndrew Lunn 
365651df218SAndrew Lunn 	} while (!of_node && dev_walker);
366954c3967SSean Cross 
367954c3967SSean Cross 	if (of_node) {
368954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
369954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
370954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
371954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
372954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
373954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
374954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
375954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
376954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
377954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
378954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
379954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
380954c3967SSean Cross 	}
381954c3967SSean Cross 	return 0;
382954c3967SSean Cross }
383954c3967SSean Cross 
3846e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
3856e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
3866e4b8273SHubert Chaumette #define OP_DATA				1
3876e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
3886e4b8273SHubert Chaumette 
3896e4b8273SHubert Chaumette /* Extended registers */
3906270e1aeSJaeden Amero /* MMD Address 0x0 */
3916270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
3926270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
3936270e1aeSJaeden Amero 
394ae6c97bbSJaeden Amero /* MMD Address 0x2 */
3956e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
3966e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
3976e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
3986e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
3996e4b8273SHubert Chaumette 
4006e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
4016e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
4026e4b8273SHubert Chaumette {
4036e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4046e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4056e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4066e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
4076e4b8273SHubert Chaumette }
4086e4b8273SHubert Chaumette 
4096e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
4106e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
4116e4b8273SHubert Chaumette {
4126e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4136e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4146e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4156e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
4166e4b8273SHubert Chaumette }
4176e4b8273SHubert Chaumette 
4186e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4193c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4206e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4213c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
4226e4b8273SHubert Chaumette {
4236e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4246e4b8273SHubert Chaumette 	int matches = 0;
4256e4b8273SHubert Chaumette 	u16 mask;
4266e4b8273SHubert Chaumette 	u16 maxval;
4276e4b8273SHubert Chaumette 	u16 newval;
4286e4b8273SHubert Chaumette 	int i;
4296e4b8273SHubert Chaumette 
4306e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4316e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4326e4b8273SHubert Chaumette 			matches++;
4336e4b8273SHubert Chaumette 
4346e4b8273SHubert Chaumette 	if (!matches)
4356e4b8273SHubert Chaumette 		return 0;
4366e4b8273SHubert Chaumette 
4376e4b8273SHubert Chaumette 	if (matches < numfields)
4386e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
4396e4b8273SHubert Chaumette 	else
4406e4b8273SHubert Chaumette 		newval = 0;
4416e4b8273SHubert Chaumette 
4426e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
4436e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4446e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
4456e4b8273SHubert Chaumette 			mask = 0xffff;
4466e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
4476e4b8273SHubert Chaumette 			newval = (newval & mask) |
4486e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
4496e4b8273SHubert Chaumette 					<< (field_sz * i));
4506e4b8273SHubert Chaumette 		}
4516e4b8273SHubert Chaumette 
4526e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
4536e4b8273SHubert Chaumette }
4546e4b8273SHubert Chaumette 
4556270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
4566270e1aeSJaeden Amero {
4576270e1aeSJaeden Amero 	int result;
4586270e1aeSJaeden Amero 
4596270e1aeSJaeden Amero 	/* Center KSZ9031RNX FLP timing at 16ms. */
4606270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
4616270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
4626270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
4636270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
4646270e1aeSJaeden Amero 
4656270e1aeSJaeden Amero 	if (result)
4666270e1aeSJaeden Amero 		return result;
4676270e1aeSJaeden Amero 
4686270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
4696270e1aeSJaeden Amero }
4706270e1aeSJaeden Amero 
4716e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
4726e4b8273SHubert Chaumette {
4733c9a9f7fSJaeden Amero 	const struct device *dev = &phydev->dev;
4743c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
4753c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
4763c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
4776e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
4786e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
4796e4b8273SHubert Chaumette 	};
4803c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
4816e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
4826e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
4836e4b8273SHubert Chaumette 	};
4843c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
4856e4b8273SHubert Chaumette 
4866e4b8273SHubert Chaumette 	if (!of_node && dev->parent->of_node)
4876e4b8273SHubert Chaumette 		of_node = dev->parent->of_node;
4886e4b8273SHubert Chaumette 
4896e4b8273SHubert Chaumette 	if (of_node) {
4906e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4916e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
4926e4b8273SHubert Chaumette 				clk_skews, 2);
4936e4b8273SHubert Chaumette 
4946e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4956e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
4966e4b8273SHubert Chaumette 				control_skews, 2);
4976e4b8273SHubert Chaumette 
4986e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
4996e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
5006e4b8273SHubert Chaumette 				rx_data_skews, 4);
5016e4b8273SHubert Chaumette 
5026e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5036e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
5046e4b8273SHubert Chaumette 				tx_data_skews, 4);
5056e4b8273SHubert Chaumette 	}
5066270e1aeSJaeden Amero 
5076270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
5086e4b8273SHubert Chaumette }
5096e4b8273SHubert Chaumette 
51093272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
51100aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
51200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
51332d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
51493272e07SJean-Christophe PLAGNIOL-VILLARD {
51593272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
51693272e07SJean-Christophe PLAGNIOL-VILLARD 
51793272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
51893272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
51993272e07SJean-Christophe PLAGNIOL-VILLARD 
52093272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
52193272e07SJean-Christophe PLAGNIOL-VILLARD 
52293272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
52393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
52493272e07SJean-Christophe PLAGNIOL-VILLARD 	else
52593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
52693272e07SJean-Christophe PLAGNIOL-VILLARD 
52793272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
52893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
52993272e07SJean-Christophe PLAGNIOL-VILLARD 	else
53093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
53193272e07SJean-Christophe PLAGNIOL-VILLARD 
53293272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
53393272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
53493272e07SJean-Christophe PLAGNIOL-VILLARD 
53593272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
53693272e07SJean-Christophe PLAGNIOL-VILLARD }
53793272e07SJean-Christophe PLAGNIOL-VILLARD 
538d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
539d2fd719bSNathan Sullivan {
540d2fd719bSNathan Sullivan 	int err;
541d2fd719bSNathan Sullivan 	int regval;
542d2fd719bSNathan Sullivan 
543d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
544d2fd719bSNathan Sullivan 	if (err)
545d2fd719bSNathan Sullivan 		return err;
546d2fd719bSNathan Sullivan 
547d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
548d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
549d2fd719bSNathan Sullivan 	 */
550d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
551d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
552d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
553d2fd719bSNathan Sullivan 		phydev->link = 0;
554d2fd719bSNathan Sullivan 	}
555d2fd719bSNathan Sullivan 
556d2fd719bSNathan Sullivan 	return 0;
557d2fd719bSNathan Sullivan }
558d2fd719bSNathan Sullivan 
55993272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
56093272e07SJean-Christophe PLAGNIOL-VILLARD {
56193272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
56293272e07SJean-Christophe PLAGNIOL-VILLARD }
56393272e07SJean-Christophe PLAGNIOL-VILLARD 
56419936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the
56519936942SVince Bridgers  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
56619936942SVince Bridgers  * MMD extended PHY registers.
56719936942SVince Bridgers  */
56819936942SVince Bridgers static int
56919936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
57019936942SVince Bridgers 		      int regnum)
57119936942SVince Bridgers {
57219936942SVince Bridgers 	return -1;
57319936942SVince Bridgers }
57419936942SVince Bridgers 
57519936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support
57619936942SVince Bridgers  * standard IEEE MMD extended PHY registers.
57719936942SVince Bridgers  */
57819936942SVince Bridgers static void
57919936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
58019936942SVince Bridgers 		      int regnum, u32 val)
58119936942SVince Bridgers {
58219936942SVince Bridgers }
58319936942SVince Bridgers 
584*2b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
585*2b2427d0SAndrew Lunn {
586*2b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
587*2b2427d0SAndrew Lunn }
588*2b2427d0SAndrew Lunn 
589*2b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
590*2b2427d0SAndrew Lunn {
591*2b2427d0SAndrew Lunn 	int i;
592*2b2427d0SAndrew Lunn 
593*2b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
594*2b2427d0SAndrew Lunn 		memcpy(data + i * ETH_GSTRING_LEN,
595*2b2427d0SAndrew Lunn 		       kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
596*2b2427d0SAndrew Lunn 	}
597*2b2427d0SAndrew Lunn }
598*2b2427d0SAndrew Lunn 
599*2b2427d0SAndrew Lunn #ifndef UINT64_MAX
600*2b2427d0SAndrew Lunn #define UINT64_MAX              (u64)(~((u64)0))
601*2b2427d0SAndrew Lunn #endif
602*2b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
603*2b2427d0SAndrew Lunn {
604*2b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
605*2b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
606*2b2427d0SAndrew Lunn 	u64 val;
607*2b2427d0SAndrew Lunn 
608*2b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
609*2b2427d0SAndrew Lunn 	if (val < 0) {
610*2b2427d0SAndrew Lunn 		val = UINT64_MAX;
611*2b2427d0SAndrew Lunn 	} else {
612*2b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
613*2b2427d0SAndrew Lunn 		priv->stats[i] += val;
614*2b2427d0SAndrew Lunn 		val = priv->stats[i];
615*2b2427d0SAndrew Lunn 	}
616*2b2427d0SAndrew Lunn 
617*2b2427d0SAndrew Lunn 	return val;
618*2b2427d0SAndrew Lunn }
619*2b2427d0SAndrew Lunn 
620*2b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
621*2b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
622*2b2427d0SAndrew Lunn {
623*2b2427d0SAndrew Lunn 	int i;
624*2b2427d0SAndrew Lunn 
625*2b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
626*2b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
627*2b2427d0SAndrew Lunn }
628*2b2427d0SAndrew Lunn 
629e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
630e6a423a8SJohan Hovold {
631e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
6323c9a9f7fSJaeden Amero 	const struct device_node *np = phydev->dev.of_node;
633e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
63463f44b2bSJohan Hovold 	struct clk *clk;
635e7a792e9SJohan Hovold 	int ret;
636e6a423a8SJohan Hovold 
637e6a423a8SJohan Hovold 	priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
638e6a423a8SJohan Hovold 	if (!priv)
639e6a423a8SJohan Hovold 		return -ENOMEM;
640e6a423a8SJohan Hovold 
641e6a423a8SJohan Hovold 	phydev->priv = priv;
642e6a423a8SJohan Hovold 
643e6a423a8SJohan Hovold 	priv->type = type;
644e6a423a8SJohan Hovold 
645e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
646e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
647e7a792e9SJohan Hovold 				&priv->led_mode);
648e7a792e9SJohan Hovold 		if (ret)
649e7a792e9SJohan Hovold 			priv->led_mode = -1;
650e7a792e9SJohan Hovold 
651e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
652e7a792e9SJohan Hovold 			dev_err(&phydev->dev, "invalid led mode: 0x%02x\n",
653e7a792e9SJohan Hovold 					priv->led_mode);
654e7a792e9SJohan Hovold 			priv->led_mode = -1;
655e7a792e9SJohan Hovold 		}
656e7a792e9SJohan Hovold 	} else {
657e7a792e9SJohan Hovold 		priv->led_mode = -1;
658e7a792e9SJohan Hovold 	}
659e7a792e9SJohan Hovold 
6601fadee0cSSascha Hauer 	clk = devm_clk_get(&phydev->dev, "rmii-ref");
661bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
662bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
6631fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
66486dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
6651fadee0cSSascha Hauer 
66663f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
66786dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
66886dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
66963f44b2bSJohan Hovold 
6701fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
67186dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
6721fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
67386dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
6741fadee0cSSascha Hauer 		} else {
6751fadee0cSSascha Hauer 			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
6761fadee0cSSascha Hauer 			return -EINVAL;
6771fadee0cSSascha Hauer 		}
6781fadee0cSSascha Hauer 	}
6791fadee0cSSascha Hauer 
68063f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
68163f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
68263f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
68363f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
68463f44b2bSJohan Hovold 	}
68563f44b2bSJohan Hovold 
68663f44b2bSJohan Hovold 	return 0;
6871fadee0cSSascha Hauer }
6881fadee0cSSascha Hauer 
689d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
690d5bf9071SChristian Hohnstaedt {
69151f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
692d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
69351f932c4SChoi, David 	.name		= "Micrel KS8737",
69451f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
69551f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
696c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
697d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
698d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
699d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
70051f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
701c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
702*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
703*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
704*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
7051a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7061a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
707d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
708d5bf9071SChristian Hohnstaedt }, {
709212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
710212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
7117ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
712212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
713212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
714212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
715e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
71663f44b2bSJohan Hovold 	.probe		= kszphy_probe,
717d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
718212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
719212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
720212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
721212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
722*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
723*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
724*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
7251a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7261a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
727212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
728212ea99aSMarek Vasut }, {
729b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
730b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
731b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
732b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
733b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
734b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
735e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
73663f44b2bSJohan Hovold 	.probe		= kszphy_probe,
737d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
738b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
739b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
740b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
741b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
742*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
743*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
744*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
7451a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7461a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
747b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
748b818d1a7SHector Palacios }, {
749510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
750d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
751510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
75251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
75351f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
75451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
755e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
756e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
757e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
758d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
759d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
76051f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
76151f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
762*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
763*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
764*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
7651a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
7661a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
76751f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
768d5bf9071SChristian Hohnstaedt }, {
7694bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
7704bd7b512SSergei Shtylyov 	.phy_id_mask	= 0x00fffff0,
7714bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
7724bd7b512SSergei Shtylyov 	.features	= PHY_BASIC_FEATURES |
7734bd7b512SSergei Shtylyov 			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
7744bd7b512SSergei Shtylyov 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
775e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
776e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
777e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
7784bd7b512SSergei Shtylyov 	.config_aneg	= genphy_config_aneg,
7794bd7b512SSergei Shtylyov 	.read_status	= genphy_read_status,
7804bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
7814bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
782*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
783*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
784*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
7854bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
7864bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
7874bd7b512SSergei Shtylyov 	.driver		= { .owner = THIS_MODULE,},
7884bd7b512SSergei Shtylyov }, {
789510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
79051f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
791510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
79251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
79351f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
79451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
795e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
796e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
79763f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
79851f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
79951f932c4SChoi, David 	.read_status	= genphy_read_status,
80051f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
80151f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
802*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
803*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
804*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8051a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8061a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
80751f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
808d5bf9071SChristian Hohnstaedt }, {
809510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
810510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
81148d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
81251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
81351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
814e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
815e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
816e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
81751f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
81851f932c4SChoi, David 	.read_status	= genphy_read_status,
81951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
82051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
821*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
822*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
823*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8241a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8251a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
826d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
827d5bf9071SChristian Hohnstaedt }, {
8287ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
8297ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
8307ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
8317ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
8327ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
833e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
834e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
8350f95903eSJohan Hovold 	.config_init	= kszphy_config_init,
8367ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
8377ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
8387ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
8397ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
840*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
841*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
842*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8431a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8441a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
8457ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
8467ab59dc1SDavid J. Choi }, {
8477ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
8487ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
8497ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
8507ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
8517ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
8527ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
8537ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
8547ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
8557ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
8567ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
857*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
858*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
859*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8601a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8611a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
8627ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
8637ab59dc1SDavid J. Choi }, {
864d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
86548d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
866d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
86732fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
86851f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
869c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
870954c3967SSean Cross 	.config_init	= ksz9021_config_init,
871d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
872d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
87351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
874c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
875*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
876*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
877*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8781a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8791a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
88019936942SVince Bridgers 	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
88119936942SVince Bridgers 	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
882d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
88393272e07SJean-Christophe PLAGNIOL-VILLARD }, {
8847ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
8857ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
8867ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
88795e8b103SMike Looijmans 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
8887ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
889c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
8906e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
8917ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
892d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
8937ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
894c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
895*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
896*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
897*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
8981a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
8991a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9007ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
9017ab59dc1SDavid J. Choi }, {
90293272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
90393272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
90493272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
90593272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
90693272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
90793272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
90893272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
90993272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
910*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
911*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
912*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9131a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9141a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
91593272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
9167ab59dc1SDavid J. Choi }, {
9177ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
9187ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
9197ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
9207ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
9217ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
9227ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
9237ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
9247ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
925*2b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
926*2b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
927*2b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9281a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9291a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
9307ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
931d5bf9071SChristian Hohnstaedt } };
932d0507009SDavid J. Choi 
93350fd7150SJohan Hovold module_phy_driver(ksphy_driver);
934d0507009SDavid J. Choi 
935d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
936d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
937d0507009SDavid J. Choi MODULE_LICENSE("GPL");
93852a60ed2SDavid S. Miller 
939cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
94048d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
9417ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
942510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
94351f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
944212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
945b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
946510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
947510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
9487ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
9497ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
95093272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
9517ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
95252a60ed2SDavid S. Miller 	{ }
95352a60ed2SDavid S. Miller };
95452a60ed2SDavid S. Miller 
95552a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
956