xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 232ba3a51cc224b339c7114888ed7f0d4d95695e)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9ee0dc2fbSJohan Hovold  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10d0507009SDavid J. Choi  *
11d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
12d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
13d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
14d0507009SDavid J. Choi  * option) any later version.
15d0507009SDavid J. Choi  *
167ab59dc1SDavid J. Choi  * Support : Micrel Phys:
17bff5b4b3SYuiko Oshino  *		Giga phys: ksz9021, ksz9031, ksz9131
187ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
197ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
207ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
217ab59dc1SDavid J. Choi  *			   ksz8061,
227ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
23fc3973a1SWoojung Huh  *			 ksz9477
24d0507009SDavid J. Choi  */
25d0507009SDavid J. Choi 
26d0507009SDavid J. Choi #include <linux/kernel.h>
27d0507009SDavid J. Choi #include <linux/module.h>
28d0507009SDavid J. Choi #include <linux/phy.h>
29d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
30954c3967SSean Cross #include <linux/of.h>
311fadee0cSSascha Hauer #include <linux/clk.h>
32d0507009SDavid J. Choi 
33212ea99aSMarek Vasut /* Operation Mode Strap Override */
34212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
3500aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
362b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
3700aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
3800aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
39212ea99aSMarek Vasut 
4051f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
4151f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
4200aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
4300aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
4400aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
4500aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
4600aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
4700aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
4800aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
4900aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
5051f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
5151f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
5251f932c4SChoi, David 
535a16778eSJohan Hovold /* PHY Control 1 */
545a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_1			0x1e
555a16778eSJohan Hovold 
565a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */
575a16778eSJohan Hovold #define	MII_KSZPHY_CTRL_2			0x1f
585a16778eSJohan Hovold #define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
5951f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
6000aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
6163f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
6251f932c4SChoi, David 
63954c3967SSean Cross /* Write/read to/from extended registers */
64954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
65954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
66954c3967SSean Cross 
67954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
68954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
69954c3967SSean Cross 
70954c3967SSean Cross /* Extended registers */
71954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
72954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
73954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
74954c3967SSean Cross 
75954c3967SSean Cross #define PS_TO_REG				200
76954c3967SSean Cross 
772b2427d0SAndrew Lunn struct kszphy_hw_stat {
782b2427d0SAndrew Lunn 	const char *string;
792b2427d0SAndrew Lunn 	u8 reg;
802b2427d0SAndrew Lunn 	u8 bits;
812b2427d0SAndrew Lunn };
822b2427d0SAndrew Lunn 
832b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = {
842b2427d0SAndrew Lunn 	{ "phy_receive_errors", 21, 16},
852b2427d0SAndrew Lunn 	{ "phy_idle_errors", 10, 8 },
862b2427d0SAndrew Lunn };
872b2427d0SAndrew Lunn 
88e6a423a8SJohan Hovold struct kszphy_type {
89e6a423a8SJohan Hovold 	u32 led_mode_reg;
90c6f9575cSJohan Hovold 	u16 interrupt_level_mask;
910f95903eSJohan Hovold 	bool has_broadcast_disable;
922b0ba96cSSylvain Rochet 	bool has_nand_tree_disable;
9363f44b2bSJohan Hovold 	bool has_rmii_ref_clk_sel;
94e6a423a8SJohan Hovold };
95e6a423a8SJohan Hovold 
96e6a423a8SJohan Hovold struct kszphy_priv {
97e6a423a8SJohan Hovold 	const struct kszphy_type *type;
98e7a792e9SJohan Hovold 	int led_mode;
9963f44b2bSJohan Hovold 	bool rmii_ref_clk_sel;
10063f44b2bSJohan Hovold 	bool rmii_ref_clk_sel_val;
1012b2427d0SAndrew Lunn 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
102e6a423a8SJohan Hovold };
103e6a423a8SJohan Hovold 
104e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = {
105e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
106d0e1df9cSJohan Hovold 	.has_broadcast_disable	= true,
1072b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
10863f44b2bSJohan Hovold 	.has_rmii_ref_clk_sel	= true,
109e6a423a8SJohan Hovold };
110e6a423a8SJohan Hovold 
111e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = {
112e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
113e6a423a8SJohan Hovold };
114e6a423a8SJohan Hovold 
115e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = {
116e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1172b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
118e6a423a8SJohan Hovold };
119e6a423a8SJohan Hovold 
120e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = {
121e6a423a8SJohan Hovold 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
1220f95903eSJohan Hovold 	.has_broadcast_disable	= true,
1232b0ba96cSSylvain Rochet 	.has_nand_tree_disable	= true,
12486dc1342SJohan Hovold 	.has_rmii_ref_clk_sel	= true,
125e6a423a8SJohan Hovold };
126e6a423a8SJohan Hovold 
127c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = {
128c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
129c6f9575cSJohan Hovold };
130c6f9575cSJohan Hovold 
131c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = {
132c6f9575cSJohan Hovold 	.interrupt_level_mask	= BIT(14),
133c6f9575cSJohan Hovold };
134c6f9575cSJohan Hovold 
135954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
136954c3967SSean Cross 				u32 regnum, u16 val)
137954c3967SSean Cross {
138954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
139954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
140954c3967SSean Cross }
141954c3967SSean Cross 
142954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
143954c3967SSean Cross 				u32 regnum)
144954c3967SSean Cross {
145954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
146954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
147954c3967SSean Cross }
148954c3967SSean Cross 
14951f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
15051f932c4SChoi, David {
15151f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
15251f932c4SChoi, David 	int rc;
15351f932c4SChoi, David 
15451f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
15551f932c4SChoi, David 
15651f932c4SChoi, David 	return (rc < 0) ? rc : 0;
15751f932c4SChoi, David }
15851f932c4SChoi, David 
15951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
16051f932c4SChoi, David {
161c6f9575cSJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
162c6f9575cSJohan Hovold 	int temp;
163c6f9575cSJohan Hovold 	u16 mask;
164c6f9575cSJohan Hovold 
165c6f9575cSJohan Hovold 	if (type && type->interrupt_level_mask)
166c6f9575cSJohan Hovold 		mask = type->interrupt_level_mask;
167c6f9575cSJohan Hovold 	else
168c6f9575cSJohan Hovold 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
16951f932c4SChoi, David 
17051f932c4SChoi, David 	/* set the interrupt pin active low */
17151f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1725bb8fc0dSJohan Hovold 	if (temp < 0)
1735bb8fc0dSJohan Hovold 		return temp;
174c6f9575cSJohan Hovold 	temp &= ~mask;
17551f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
17651f932c4SChoi, David 
177c6f9575cSJohan Hovold 	/* enable / disable interrupts */
178c6f9575cSJohan Hovold 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
179c6f9575cSJohan Hovold 		temp = KSZPHY_INTCS_ALL;
180c6f9575cSJohan Hovold 	else
181c6f9575cSJohan Hovold 		temp = 0;
18251f932c4SChoi, David 
183c6f9575cSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
18451f932c4SChoi, David }
185d0507009SDavid J. Choi 
18663f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
18763f44b2bSJohan Hovold {
18863f44b2bSJohan Hovold 	int ctrl;
18963f44b2bSJohan Hovold 
19063f44b2bSJohan Hovold 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
19163f44b2bSJohan Hovold 	if (ctrl < 0)
19263f44b2bSJohan Hovold 		return ctrl;
19363f44b2bSJohan Hovold 
19463f44b2bSJohan Hovold 	if (val)
19563f44b2bSJohan Hovold 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
19663f44b2bSJohan Hovold 	else
19763f44b2bSJohan Hovold 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
19863f44b2bSJohan Hovold 
19963f44b2bSJohan Hovold 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
20063f44b2bSJohan Hovold }
20163f44b2bSJohan Hovold 
202e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
20320d8435aSBen Dooks {
2045a16778eSJohan Hovold 	int rc, temp, shift;
2058620546cSJohan Hovold 
2065a16778eSJohan Hovold 	switch (reg) {
2075a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_1:
2085a16778eSJohan Hovold 		shift = 14;
2095a16778eSJohan Hovold 		break;
2105a16778eSJohan Hovold 	case MII_KSZPHY_CTRL_2:
2115a16778eSJohan Hovold 		shift = 4;
2125a16778eSJohan Hovold 		break;
2135a16778eSJohan Hovold 	default:
2145a16778eSJohan Hovold 		return -EINVAL;
2155a16778eSJohan Hovold 	}
2165a16778eSJohan Hovold 
21720d8435aSBen Dooks 	temp = phy_read(phydev, reg);
218b7035860SJohan Hovold 	if (temp < 0) {
219b7035860SJohan Hovold 		rc = temp;
220b7035860SJohan Hovold 		goto out;
221b7035860SJohan Hovold 	}
22220d8435aSBen Dooks 
22328bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
22420d8435aSBen Dooks 	temp |= val << shift;
22520d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
226b7035860SJohan Hovold out:
227b7035860SJohan Hovold 	if (rc < 0)
22872ba48beSAndrew Lunn 		phydev_err(phydev, "failed to set led mode\n");
22920d8435aSBen Dooks 
230b7035860SJohan Hovold 	return rc;
23120d8435aSBen Dooks }
23220d8435aSBen Dooks 
233bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a
234bde15129SJohan Hovold  * unique (non-broadcast) address on a shared bus.
235bde15129SJohan Hovold  */
236bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev)
237bde15129SJohan Hovold {
238bde15129SJohan Hovold 	int ret;
239bde15129SJohan Hovold 
240bde15129SJohan Hovold 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
241bde15129SJohan Hovold 	if (ret < 0)
242bde15129SJohan Hovold 		goto out;
243bde15129SJohan Hovold 
244bde15129SJohan Hovold 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
245bde15129SJohan Hovold out:
246bde15129SJohan Hovold 	if (ret)
24772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable broadcast address\n");
248bde15129SJohan Hovold 
249bde15129SJohan Hovold 	return ret;
250bde15129SJohan Hovold }
251bde15129SJohan Hovold 
2522b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev)
2532b0ba96cSSylvain Rochet {
2542b0ba96cSSylvain Rochet 	int ret;
2552b0ba96cSSylvain Rochet 
2562b0ba96cSSylvain Rochet 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
2572b0ba96cSSylvain Rochet 	if (ret < 0)
2582b0ba96cSSylvain Rochet 		goto out;
2592b0ba96cSSylvain Rochet 
2602b0ba96cSSylvain Rochet 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
2612b0ba96cSSylvain Rochet 		return 0;
2622b0ba96cSSylvain Rochet 
2632b0ba96cSSylvain Rochet 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
2642b0ba96cSSylvain Rochet 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
2652b0ba96cSSylvain Rochet out:
2662b0ba96cSSylvain Rochet 	if (ret)
26772ba48beSAndrew Lunn 		phydev_err(phydev, "failed to disable NAND tree mode\n");
2682b0ba96cSSylvain Rochet 
2692b0ba96cSSylvain Rochet 	return ret;
2702b0ba96cSSylvain Rochet }
2712b0ba96cSSylvain Rochet 
27279e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */
27379e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev)
27479e498a9SLeonard Crestez {
27579e498a9SLeonard Crestez 	struct kszphy_priv *priv = phydev->priv;
27679e498a9SLeonard Crestez 	int ret;
27779e498a9SLeonard Crestez 
27879e498a9SLeonard Crestez 	if (priv->rmii_ref_clk_sel) {
27979e498a9SLeonard Crestez 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
28079e498a9SLeonard Crestez 		if (ret) {
28179e498a9SLeonard Crestez 			phydev_err(phydev,
28279e498a9SLeonard Crestez 				   "failed to set rmii reference clock\n");
28379e498a9SLeonard Crestez 			return ret;
28479e498a9SLeonard Crestez 		}
28579e498a9SLeonard Crestez 	}
28679e498a9SLeonard Crestez 
28779e498a9SLeonard Crestez 	if (priv->led_mode >= 0)
28879e498a9SLeonard Crestez 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
28979e498a9SLeonard Crestez 
29079e498a9SLeonard Crestez 	return 0;
29179e498a9SLeonard Crestez }
29279e498a9SLeonard Crestez 
293d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
294d0507009SDavid J. Choi {
295e6a423a8SJohan Hovold 	struct kszphy_priv *priv = phydev->priv;
296e6a423a8SJohan Hovold 	const struct kszphy_type *type;
297d0507009SDavid J. Choi 
298e6a423a8SJohan Hovold 	if (!priv)
299e6a423a8SJohan Hovold 		return 0;
300e6a423a8SJohan Hovold 
301e6a423a8SJohan Hovold 	type = priv->type;
302e6a423a8SJohan Hovold 
3030f95903eSJohan Hovold 	if (type->has_broadcast_disable)
3040f95903eSJohan Hovold 		kszphy_broadcast_disable(phydev);
3050f95903eSJohan Hovold 
3062b0ba96cSSylvain Rochet 	if (type->has_nand_tree_disable)
3072b0ba96cSSylvain Rochet 		kszphy_nand_tree_disable(phydev);
3082b0ba96cSSylvain Rochet 
30979e498a9SLeonard Crestez 	return kszphy_config_reset(phydev);
31020d8435aSBen Dooks }
31120d8435aSBen Dooks 
31277501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev)
31377501a79SPhilipp Zabel {
3143c1bcc86SAndrew Lunn 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3153c1bcc86SAndrew Lunn 
31677501a79SPhilipp Zabel 	struct device_node *of_node = phydev->mdio.dev.of_node;
31777501a79SPhilipp Zabel 
31877501a79SPhilipp Zabel 	/* Limit supported and advertised modes in fiber mode */
31977501a79SPhilipp Zabel 	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
32077501a79SPhilipp Zabel 		phydev->dev_flags |= MICREL_PHY_FXEN;
3213c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
3223c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
3233c1bcc86SAndrew Lunn 
3243c1bcc86SAndrew Lunn 		linkmode_and(phydev->supported, phydev->supported, mask);
3253c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3263c1bcc86SAndrew Lunn 				 phydev->supported);
3273c1bcc86SAndrew Lunn 		linkmode_and(phydev->advertising, phydev->advertising, mask);
3283c1bcc86SAndrew Lunn 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
3293c1bcc86SAndrew Lunn 				 phydev->advertising);
33077501a79SPhilipp Zabel 		phydev->autoneg = AUTONEG_DISABLE;
33177501a79SPhilipp Zabel 	}
33277501a79SPhilipp Zabel 
33377501a79SPhilipp Zabel 	return kszphy_config_init(phydev);
33477501a79SPhilipp Zabel }
33577501a79SPhilipp Zabel 
33677501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev)
33777501a79SPhilipp Zabel {
33877501a79SPhilipp Zabel 	/* Skip auto-negotiation in fiber mode */
33977501a79SPhilipp Zabel 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
34077501a79SPhilipp Zabel 		phydev->speed = SPEED_100;
34177501a79SPhilipp Zabel 		return 0;
34277501a79SPhilipp Zabel 	}
34377501a79SPhilipp Zabel 
34477501a79SPhilipp Zabel 	return genphy_config_aneg(phydev);
34577501a79SPhilipp Zabel }
34677501a79SPhilipp Zabel 
347*232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev)
348*232ba3a5SRajasingh Thavamani {
349*232ba3a5SRajasingh Thavamani 	int ret;
350*232ba3a5SRajasingh Thavamani 
351*232ba3a5SRajasingh Thavamani 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
352*232ba3a5SRajasingh Thavamani 	if (ret)
353*232ba3a5SRajasingh Thavamani 		return ret;
354*232ba3a5SRajasingh Thavamani 
355*232ba3a5SRajasingh Thavamani 	return kszphy_config_init(phydev);
356*232ba3a5SRajasingh Thavamani }
357*232ba3a5SRajasingh Thavamani 
358954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
3593c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
3603c9a9f7fSJaeden Amero 				       u16 reg,
3613c9a9f7fSJaeden Amero 				       const char *field1, const char *field2,
3623c9a9f7fSJaeden Amero 				       const char *field3, const char *field4)
363954c3967SSean Cross {
364954c3967SSean Cross 	int val1 = -1;
365954c3967SSean Cross 	int val2 = -2;
366954c3967SSean Cross 	int val3 = -3;
367954c3967SSean Cross 	int val4 = -4;
368954c3967SSean Cross 	int newval;
369954c3967SSean Cross 	int matches = 0;
370954c3967SSean Cross 
371954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
372954c3967SSean Cross 		matches++;
373954c3967SSean Cross 
374954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
375954c3967SSean Cross 		matches++;
376954c3967SSean Cross 
377954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
378954c3967SSean Cross 		matches++;
379954c3967SSean Cross 
380954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
381954c3967SSean Cross 		matches++;
382954c3967SSean Cross 
383954c3967SSean Cross 	if (!matches)
384954c3967SSean Cross 		return 0;
385954c3967SSean Cross 
386954c3967SSean Cross 	if (matches < 4)
387954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
388954c3967SSean Cross 	else
389954c3967SSean Cross 		newval = 0;
390954c3967SSean Cross 
391954c3967SSean Cross 	if (val1 != -1)
392954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
393954c3967SSean Cross 
3946a119745SHubert Chaumette 	if (val2 != -2)
395954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
396954c3967SSean Cross 
3976a119745SHubert Chaumette 	if (val3 != -3)
398954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
399954c3967SSean Cross 
4006a119745SHubert Chaumette 	if (val4 != -4)
401954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
402954c3967SSean Cross 
403954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
404954c3967SSean Cross }
405954c3967SSean Cross 
406954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
407954c3967SSean Cross {
408e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
4093c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
410651df218SAndrew Lunn 	const struct device *dev_walker;
411954c3967SSean Cross 
412651df218SAndrew Lunn 	/* The Micrel driver has a deprecated option to place phy OF
413651df218SAndrew Lunn 	 * properties in the MAC node. Walk up the tree of devices to
414651df218SAndrew Lunn 	 * find a device with an OF node.
415651df218SAndrew Lunn 	 */
416e5a03bfdSAndrew Lunn 	dev_walker = &phydev->mdio.dev;
417651df218SAndrew Lunn 	do {
418651df218SAndrew Lunn 		of_node = dev_walker->of_node;
419651df218SAndrew Lunn 		dev_walker = dev_walker->parent;
420651df218SAndrew Lunn 
421651df218SAndrew Lunn 	} while (!of_node && dev_walker);
422954c3967SSean Cross 
423954c3967SSean Cross 	if (of_node) {
424954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
425954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
426954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
427954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
428954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
429954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
430954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
431954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
432954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
433954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
434954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
435954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
436954c3967SSean Cross 	}
437954c3967SSean Cross 	return 0;
438954c3967SSean Cross }
439954c3967SSean Cross 
4406e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
4416e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
4426e4b8273SHubert Chaumette #define OP_DATA				1
4436e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
4446e4b8273SHubert Chaumette 
4456e4b8273SHubert Chaumette /* Extended registers */
4466270e1aeSJaeden Amero /* MMD Address 0x0 */
4476270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
4486270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
4496270e1aeSJaeden Amero 
450ae6c97bbSJaeden Amero /* MMD Address 0x2 */
4516e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
4526e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
4536e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
4546e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
4556e4b8273SHubert Chaumette 
456af70c1f9SMike Looijmans /* MMD Address 0x1C */
457af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD		0x23
458af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
459af70c1f9SMike Looijmans 
4606e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
4616e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
4626e4b8273SHubert Chaumette {
4636e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4646e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4656e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4666e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
4676e4b8273SHubert Chaumette }
4686e4b8273SHubert Chaumette 
4696e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
4706e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
4716e4b8273SHubert Chaumette {
4726e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
4736e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
4746e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
4756e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
4766e4b8273SHubert Chaumette }
4776e4b8273SHubert Chaumette 
4786e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
4793c9a9f7fSJaeden Amero 				       const struct device_node *of_node,
4806e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
4813c9a9f7fSJaeden Amero 				       const char *field[], u8 numfields)
4826e4b8273SHubert Chaumette {
4836e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
4846e4b8273SHubert Chaumette 	int matches = 0;
4856e4b8273SHubert Chaumette 	u16 mask;
4866e4b8273SHubert Chaumette 	u16 maxval;
4876e4b8273SHubert Chaumette 	u16 newval;
4886e4b8273SHubert Chaumette 	int i;
4896e4b8273SHubert Chaumette 
4906e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
4916e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
4926e4b8273SHubert Chaumette 			matches++;
4936e4b8273SHubert Chaumette 
4946e4b8273SHubert Chaumette 	if (!matches)
4956e4b8273SHubert Chaumette 		return 0;
4966e4b8273SHubert Chaumette 
4976e4b8273SHubert Chaumette 	if (matches < numfields)
4986e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
4996e4b8273SHubert Chaumette 	else
5006e4b8273SHubert Chaumette 		newval = 0;
5016e4b8273SHubert Chaumette 
5026e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
5036e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
5046e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
5056e4b8273SHubert Chaumette 			mask = 0xffff;
5066e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
5076e4b8273SHubert Chaumette 			newval = (newval & mask) |
5086e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
5096e4b8273SHubert Chaumette 					<< (field_sz * i));
5106e4b8273SHubert Chaumette 		}
5116e4b8273SHubert Chaumette 
5126e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
5136e4b8273SHubert Chaumette }
5146e4b8273SHubert Chaumette 
515a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */
5166270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev)
5176270e1aeSJaeden Amero {
5186270e1aeSJaeden Amero 	int result;
5196270e1aeSJaeden Amero 
5206270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
5216270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
522a0da456bSMax Uvarov 	if (result)
523a0da456bSMax Uvarov 		return result;
524a0da456bSMax Uvarov 
5256270e1aeSJaeden Amero 	result = ksz9031_extended_write(phydev, OP_DATA, 0,
5266270e1aeSJaeden Amero 					MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
5276270e1aeSJaeden Amero 	if (result)
5286270e1aeSJaeden Amero 		return result;
5296270e1aeSJaeden Amero 
5306270e1aeSJaeden Amero 	return genphy_restart_aneg(phydev);
5316270e1aeSJaeden Amero }
5326270e1aeSJaeden Amero 
533af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */
534af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev)
535af70c1f9SMike Looijmans {
536af70c1f9SMike Looijmans 	int reg;
537af70c1f9SMike Looijmans 
538af70c1f9SMike Looijmans 	reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
539af70c1f9SMike Looijmans 	if (reg < 0)
540af70c1f9SMike Looijmans 		return reg;
541af70c1f9SMike Looijmans 	return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
542af70c1f9SMike Looijmans 				      reg | MII_KSZ9031RN_EDPD_ENABLE);
543af70c1f9SMike Looijmans }
544af70c1f9SMike Looijmans 
5456e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
5466e4b8273SHubert Chaumette {
547e5a03bfdSAndrew Lunn 	const struct device *dev = &phydev->mdio.dev;
5483c9a9f7fSJaeden Amero 	const struct device_node *of_node = dev->of_node;
5493c9a9f7fSJaeden Amero 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
5503c9a9f7fSJaeden Amero 	static const char *rx_data_skews[4] = {
5516e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
5526e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
5536e4b8273SHubert Chaumette 	};
5543c9a9f7fSJaeden Amero 	static const char *tx_data_skews[4] = {
5556e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
5566e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
5576e4b8273SHubert Chaumette 	};
5583c9a9f7fSJaeden Amero 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
559b4c19f71SRoosen Henri 	const struct device *dev_walker;
560af70c1f9SMike Looijmans 	int result;
561af70c1f9SMike Looijmans 
562af70c1f9SMike Looijmans 	result = ksz9031_enable_edpd(phydev);
563af70c1f9SMike Looijmans 	if (result < 0)
564af70c1f9SMike Looijmans 		return result;
5656e4b8273SHubert Chaumette 
566b4c19f71SRoosen Henri 	/* The Micrel driver has a deprecated option to place phy OF
567b4c19f71SRoosen Henri 	 * properties in the MAC node. Walk up the tree of devices to
568b4c19f71SRoosen Henri 	 * find a device with an OF node.
569b4c19f71SRoosen Henri 	 */
5709d367eddSDavid S. Miller 	dev_walker = &phydev->mdio.dev;
571b4c19f71SRoosen Henri 	do {
572b4c19f71SRoosen Henri 		of_node = dev_walker->of_node;
573b4c19f71SRoosen Henri 		dev_walker = dev_walker->parent;
574b4c19f71SRoosen Henri 	} while (!of_node && dev_walker);
5756e4b8273SHubert Chaumette 
5766e4b8273SHubert Chaumette 	if (of_node) {
5776e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5786e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
5796e4b8273SHubert Chaumette 				clk_skews, 2);
5806e4b8273SHubert Chaumette 
5816e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5826e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
5836e4b8273SHubert Chaumette 				control_skews, 2);
5846e4b8273SHubert Chaumette 
5856e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5866e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
5876e4b8273SHubert Chaumette 				rx_data_skews, 4);
5886e4b8273SHubert Chaumette 
5896e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
5906e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
5916e4b8273SHubert Chaumette 				tx_data_skews, 4);
592e1b505a6SMarkus Niebel 
593e1b505a6SMarkus Niebel 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
594e1b505a6SMarkus Niebel 		 * When the device links in the 1000BASE-T slave mode only,
595e1b505a6SMarkus Niebel 		 * the optional 125MHz reference output clock (CLK125_NDO)
596e1b505a6SMarkus Niebel 		 * has wide duty cycle variation.
597e1b505a6SMarkus Niebel 		 *
598e1b505a6SMarkus Niebel 		 * The optional CLK125_NDO clock does not meet the RGMII
599e1b505a6SMarkus Niebel 		 * 45/55 percent (min/max) duty cycle requirement and therefore
600e1b505a6SMarkus Niebel 		 * cannot be used directly by the MAC side for clocking
601e1b505a6SMarkus Niebel 		 * applications that have setup/hold time requirements on
602e1b505a6SMarkus Niebel 		 * rising and falling clock edges.
603e1b505a6SMarkus Niebel 		 *
604e1b505a6SMarkus Niebel 		 * Workaround:
605e1b505a6SMarkus Niebel 		 * Force the phy to be the master to receive a stable clock
606e1b505a6SMarkus Niebel 		 * which meets the duty cycle requirement.
607e1b505a6SMarkus Niebel 		 */
608e1b505a6SMarkus Niebel 		if (of_property_read_bool(of_node, "micrel,force-master")) {
609e1b505a6SMarkus Niebel 			result = phy_read(phydev, MII_CTRL1000);
610e1b505a6SMarkus Niebel 			if (result < 0)
611e1b505a6SMarkus Niebel 				goto err_force_master;
612e1b505a6SMarkus Niebel 
613e1b505a6SMarkus Niebel 			/* enable master mode, config & prefer master */
614e1b505a6SMarkus Niebel 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
615e1b505a6SMarkus Niebel 			result = phy_write(phydev, MII_CTRL1000, result);
616e1b505a6SMarkus Niebel 			if (result < 0)
617e1b505a6SMarkus Niebel 				goto err_force_master;
618e1b505a6SMarkus Niebel 		}
6196e4b8273SHubert Chaumette 	}
6206270e1aeSJaeden Amero 
6216270e1aeSJaeden Amero 	return ksz9031_center_flp_timing(phydev);
622e1b505a6SMarkus Niebel 
623e1b505a6SMarkus Niebel err_force_master:
624e1b505a6SMarkus Niebel 	phydev_err(phydev, "failed to force the phy to master mode\n");
625e1b505a6SMarkus Niebel 	return result;
6266e4b8273SHubert Chaumette }
6276e4b8273SHubert Chaumette 
628bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX	2400
629bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX	800
630bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET		700
631bff5b4b3SYuiko Oshino #define KSZ9131_STEP		100
632bff5b4b3SYuiko Oshino 
633bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev,
634bff5b4b3SYuiko Oshino 				       struct device_node *of_node,
635bff5b4b3SYuiko Oshino 				       u16 reg, size_t field_sz,
636bff5b4b3SYuiko Oshino 				       char *field[], u8 numfields)
637bff5b4b3SYuiko Oshino {
638bff5b4b3SYuiko Oshino 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
639bff5b4b3SYuiko Oshino 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
640bff5b4b3SYuiko Oshino 	int skewval, skewmax = 0;
641bff5b4b3SYuiko Oshino 	int matches = 0;
642bff5b4b3SYuiko Oshino 	u16 maxval;
643bff5b4b3SYuiko Oshino 	u16 newval;
644bff5b4b3SYuiko Oshino 	u16 mask;
645bff5b4b3SYuiko Oshino 	int i;
646bff5b4b3SYuiko Oshino 
647bff5b4b3SYuiko Oshino 	/* psec properties in dts should mean x pico seconds */
648bff5b4b3SYuiko Oshino 	if (field_sz == 5)
649bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_5BIT_MAX;
650bff5b4b3SYuiko Oshino 	else
651bff5b4b3SYuiko Oshino 		skewmax = KSZ9131_SKEW_4BIT_MAX;
652bff5b4b3SYuiko Oshino 
653bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
654bff5b4b3SYuiko Oshino 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
655bff5b4b3SYuiko Oshino 			if (skewval < -KSZ9131_OFFSET)
656bff5b4b3SYuiko Oshino 				skewval = -KSZ9131_OFFSET;
657bff5b4b3SYuiko Oshino 			else if (skewval > skewmax)
658bff5b4b3SYuiko Oshino 				skewval = skewmax;
659bff5b4b3SYuiko Oshino 
660bff5b4b3SYuiko Oshino 			val[i] = skewval + KSZ9131_OFFSET;
661bff5b4b3SYuiko Oshino 			matches++;
662bff5b4b3SYuiko Oshino 		}
663bff5b4b3SYuiko Oshino 
664bff5b4b3SYuiko Oshino 	if (!matches)
665bff5b4b3SYuiko Oshino 		return 0;
666bff5b4b3SYuiko Oshino 
667bff5b4b3SYuiko Oshino 	if (matches < numfields)
668bff5b4b3SYuiko Oshino 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
669bff5b4b3SYuiko Oshino 	else
670bff5b4b3SYuiko Oshino 		newval = 0;
671bff5b4b3SYuiko Oshino 
672bff5b4b3SYuiko Oshino 	maxval = (field_sz == 4) ? 0xf : 0x1f;
673bff5b4b3SYuiko Oshino 	for (i = 0; i < numfields; i++)
674bff5b4b3SYuiko Oshino 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
675bff5b4b3SYuiko Oshino 			mask = 0xffff;
676bff5b4b3SYuiko Oshino 			mask ^= maxval << (field_sz * i);
677bff5b4b3SYuiko Oshino 			newval = (newval & mask) |
678bff5b4b3SYuiko Oshino 				(((val[i] / KSZ9131_STEP) & maxval)
679bff5b4b3SYuiko Oshino 					<< (field_sz * i));
680bff5b4b3SYuiko Oshino 		}
681bff5b4b3SYuiko Oshino 
682bff5b4b3SYuiko Oshino 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
683bff5b4b3SYuiko Oshino }
684bff5b4b3SYuiko Oshino 
685bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev)
686bff5b4b3SYuiko Oshino {
687bff5b4b3SYuiko Oshino 	const struct device *dev = &phydev->mdio.dev;
688bff5b4b3SYuiko Oshino 	struct device_node *of_node = dev->of_node;
689bff5b4b3SYuiko Oshino 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
690bff5b4b3SYuiko Oshino 	char *rx_data_skews[4] = {
691bff5b4b3SYuiko Oshino 		"rxd0-skew-psec", "rxd1-skew-psec",
692bff5b4b3SYuiko Oshino 		"rxd2-skew-psec", "rxd3-skew-psec"
693bff5b4b3SYuiko Oshino 	};
694bff5b4b3SYuiko Oshino 	char *tx_data_skews[4] = {
695bff5b4b3SYuiko Oshino 		"txd0-skew-psec", "txd1-skew-psec",
696bff5b4b3SYuiko Oshino 		"txd2-skew-psec", "txd3-skew-psec"
697bff5b4b3SYuiko Oshino 	};
698bff5b4b3SYuiko Oshino 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
699bff5b4b3SYuiko Oshino 	const struct device *dev_walker;
700bff5b4b3SYuiko Oshino 	int ret;
701bff5b4b3SYuiko Oshino 
702bff5b4b3SYuiko Oshino 	dev_walker = &phydev->mdio.dev;
703bff5b4b3SYuiko Oshino 	do {
704bff5b4b3SYuiko Oshino 		of_node = dev_walker->of_node;
705bff5b4b3SYuiko Oshino 		dev_walker = dev_walker->parent;
706bff5b4b3SYuiko Oshino 	} while (!of_node && dev_walker);
707bff5b4b3SYuiko Oshino 
708bff5b4b3SYuiko Oshino 	if (!of_node)
709bff5b4b3SYuiko Oshino 		return 0;
710bff5b4b3SYuiko Oshino 
711bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
712bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
713bff5b4b3SYuiko Oshino 					  clk_skews, 2);
714bff5b4b3SYuiko Oshino 	if (ret < 0)
715bff5b4b3SYuiko Oshino 		return ret;
716bff5b4b3SYuiko Oshino 
717bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
718bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
719bff5b4b3SYuiko Oshino 					  control_skews, 2);
720bff5b4b3SYuiko Oshino 	if (ret < 0)
721bff5b4b3SYuiko Oshino 		return ret;
722bff5b4b3SYuiko Oshino 
723bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
724bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
725bff5b4b3SYuiko Oshino 					  rx_data_skews, 4);
726bff5b4b3SYuiko Oshino 	if (ret < 0)
727bff5b4b3SYuiko Oshino 		return ret;
728bff5b4b3SYuiko Oshino 
729bff5b4b3SYuiko Oshino 	ret = ksz9131_of_load_skew_values(phydev, of_node,
730bff5b4b3SYuiko Oshino 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
731bff5b4b3SYuiko Oshino 					  tx_data_skews, 4);
732bff5b4b3SYuiko Oshino 	if (ret < 0)
733bff5b4b3SYuiko Oshino 		return ret;
734bff5b4b3SYuiko Oshino 
735bff5b4b3SYuiko Oshino 	return 0;
736bff5b4b3SYuiko Oshino }
737bff5b4b3SYuiko Oshino 
73893272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
73900aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
74000aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
74132d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
74293272e07SJean-Christophe PLAGNIOL-VILLARD {
74393272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
74493272e07SJean-Christophe PLAGNIOL-VILLARD 
74593272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
74693272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
74793272e07SJean-Christophe PLAGNIOL-VILLARD 
74893272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
74993272e07SJean-Christophe PLAGNIOL-VILLARD 
75093272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
75193272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
75293272e07SJean-Christophe PLAGNIOL-VILLARD 	else
75393272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
75493272e07SJean-Christophe PLAGNIOL-VILLARD 
75593272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
75693272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
75793272e07SJean-Christophe PLAGNIOL-VILLARD 	else
75893272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
75993272e07SJean-Christophe PLAGNIOL-VILLARD 
76093272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
76193272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
76293272e07SJean-Christophe PLAGNIOL-VILLARD 
76393272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
76493272e07SJean-Christophe PLAGNIOL-VILLARD }
76593272e07SJean-Christophe PLAGNIOL-VILLARD 
766d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev)
767d2fd719bSNathan Sullivan {
768d2fd719bSNathan Sullivan 	int err;
769d2fd719bSNathan Sullivan 	int regval;
770d2fd719bSNathan Sullivan 
771d2fd719bSNathan Sullivan 	err = genphy_read_status(phydev);
772d2fd719bSNathan Sullivan 	if (err)
773d2fd719bSNathan Sullivan 		return err;
774d2fd719bSNathan Sullivan 
775d2fd719bSNathan Sullivan 	/* Make sure the PHY is not broken. Read idle error count,
776d2fd719bSNathan Sullivan 	 * and reset the PHY if it is maxed out.
777d2fd719bSNathan Sullivan 	 */
778d2fd719bSNathan Sullivan 	regval = phy_read(phydev, MII_STAT1000);
779d2fd719bSNathan Sullivan 	if ((regval & 0xFF) == 0xFF) {
780d2fd719bSNathan Sullivan 		phy_init_hw(phydev);
781d2fd719bSNathan Sullivan 		phydev->link = 0;
782b866203dSZach Brown 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
783b866203dSZach Brown 			phydev->drv->config_intr(phydev);
784c1a8d0a3SGrygorii Strashko 		return genphy_config_aneg(phydev);
785d2fd719bSNathan Sullivan 	}
786d2fd719bSNathan Sullivan 
787d2fd719bSNathan Sullivan 	return 0;
788d2fd719bSNathan Sullivan }
789d2fd719bSNathan Sullivan 
79093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
79193272e07SJean-Christophe PLAGNIOL-VILLARD {
79293272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
79393272e07SJean-Christophe PLAGNIOL-VILLARD }
79493272e07SJean-Christophe PLAGNIOL-VILLARD 
7952b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev)
7962b2427d0SAndrew Lunn {
7972b2427d0SAndrew Lunn 	return ARRAY_SIZE(kszphy_hw_stats);
7982b2427d0SAndrew Lunn }
7992b2427d0SAndrew Lunn 
8002b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
8012b2427d0SAndrew Lunn {
8022b2427d0SAndrew Lunn 	int i;
8032b2427d0SAndrew Lunn 
8042b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
80555f53567SFlorian Fainelli 		strlcpy(data + i * ETH_GSTRING_LEN,
8062b2427d0SAndrew Lunn 			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
8072b2427d0SAndrew Lunn 	}
8082b2427d0SAndrew Lunn }
8092b2427d0SAndrew Lunn 
8102b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i)
8112b2427d0SAndrew Lunn {
8122b2427d0SAndrew Lunn 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
8132b2427d0SAndrew Lunn 	struct kszphy_priv *priv = phydev->priv;
814321b4d4bSAndrew Lunn 	int val;
815321b4d4bSAndrew Lunn 	u64 ret;
8162b2427d0SAndrew Lunn 
8172b2427d0SAndrew Lunn 	val = phy_read(phydev, stat.reg);
8182b2427d0SAndrew Lunn 	if (val < 0) {
8196c3442f5SJisheng Zhang 		ret = U64_MAX;
8202b2427d0SAndrew Lunn 	} else {
8212b2427d0SAndrew Lunn 		val = val & ((1 << stat.bits) - 1);
8222b2427d0SAndrew Lunn 		priv->stats[i] += val;
823321b4d4bSAndrew Lunn 		ret = priv->stats[i];
8242b2427d0SAndrew Lunn 	}
8252b2427d0SAndrew Lunn 
826321b4d4bSAndrew Lunn 	return ret;
8272b2427d0SAndrew Lunn }
8282b2427d0SAndrew Lunn 
8292b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev,
8302b2427d0SAndrew Lunn 			     struct ethtool_stats *stats, u64 *data)
8312b2427d0SAndrew Lunn {
8322b2427d0SAndrew Lunn 	int i;
8332b2427d0SAndrew Lunn 
8342b2427d0SAndrew Lunn 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
8352b2427d0SAndrew Lunn 		data[i] = kszphy_get_stat(phydev, i);
8362b2427d0SAndrew Lunn }
8372b2427d0SAndrew Lunn 
838836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev)
839836384d2SWenyou Yang {
840836384d2SWenyou Yang 	/* Disable PHY Interrupts */
841836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
842836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
843836384d2SWenyou Yang 		if (phydev->drv->config_intr)
844836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
845836384d2SWenyou Yang 	}
846836384d2SWenyou Yang 
847836384d2SWenyou Yang 	return genphy_suspend(phydev);
848836384d2SWenyou Yang }
849836384d2SWenyou Yang 
850f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev)
851f5aba91dSAlexandre Belloni {
85279e498a9SLeonard Crestez 	int ret;
85379e498a9SLeonard Crestez 
854836384d2SWenyou Yang 	genphy_resume(phydev);
855f5aba91dSAlexandre Belloni 
85679e498a9SLeonard Crestez 	ret = kszphy_config_reset(phydev);
85779e498a9SLeonard Crestez 	if (ret)
85879e498a9SLeonard Crestez 		return ret;
85979e498a9SLeonard Crestez 
860836384d2SWenyou Yang 	/* Enable PHY Interrupts */
861836384d2SWenyou Yang 	if (phy_interrupt_is_valid(phydev)) {
862836384d2SWenyou Yang 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
863836384d2SWenyou Yang 		if (phydev->drv->config_intr)
864836384d2SWenyou Yang 			phydev->drv->config_intr(phydev);
865836384d2SWenyou Yang 	}
866f5aba91dSAlexandre Belloni 
867f5aba91dSAlexandre Belloni 	return 0;
868f5aba91dSAlexandre Belloni }
869f5aba91dSAlexandre Belloni 
870e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev)
871e6a423a8SJohan Hovold {
872e6a423a8SJohan Hovold 	const struct kszphy_type *type = phydev->drv->driver_data;
873e5a03bfdSAndrew Lunn 	const struct device_node *np = phydev->mdio.dev.of_node;
874e6a423a8SJohan Hovold 	struct kszphy_priv *priv;
87563f44b2bSJohan Hovold 	struct clk *clk;
876e7a792e9SJohan Hovold 	int ret;
877e6a423a8SJohan Hovold 
878e5a03bfdSAndrew Lunn 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
879e6a423a8SJohan Hovold 	if (!priv)
880e6a423a8SJohan Hovold 		return -ENOMEM;
881e6a423a8SJohan Hovold 
882e6a423a8SJohan Hovold 	phydev->priv = priv;
883e6a423a8SJohan Hovold 
884e6a423a8SJohan Hovold 	priv->type = type;
885e6a423a8SJohan Hovold 
886e7a792e9SJohan Hovold 	if (type->led_mode_reg) {
887e7a792e9SJohan Hovold 		ret = of_property_read_u32(np, "micrel,led-mode",
888e7a792e9SJohan Hovold 				&priv->led_mode);
889e7a792e9SJohan Hovold 		if (ret)
890e7a792e9SJohan Hovold 			priv->led_mode = -1;
891e7a792e9SJohan Hovold 
892e7a792e9SJohan Hovold 		if (priv->led_mode > 3) {
89372ba48beSAndrew Lunn 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
894e7a792e9SJohan Hovold 				   priv->led_mode);
895e7a792e9SJohan Hovold 			priv->led_mode = -1;
896e7a792e9SJohan Hovold 		}
897e7a792e9SJohan Hovold 	} else {
898e7a792e9SJohan Hovold 		priv->led_mode = -1;
899e7a792e9SJohan Hovold 	}
900e7a792e9SJohan Hovold 
901e5a03bfdSAndrew Lunn 	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
902bced8701SNiklas Cassel 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
903bced8701SNiklas Cassel 	if (!IS_ERR_OR_NULL(clk)) {
9041fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
90586dc1342SJohan Hovold 		bool rmii_ref_clk_sel_25_mhz;
9061fadee0cSSascha Hauer 
90763f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
90886dc1342SJohan Hovold 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
90986dc1342SJohan Hovold 				"micrel,rmii-reference-clock-select-25-mhz");
91063f44b2bSJohan Hovold 
9111fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
91286dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
9131fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
91486dc1342SJohan Hovold 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
9151fadee0cSSascha Hauer 		} else {
91672ba48beSAndrew Lunn 			phydev_err(phydev, "Clock rate out of range: %ld\n",
91772ba48beSAndrew Lunn 				   rate);
9181fadee0cSSascha Hauer 			return -EINVAL;
9191fadee0cSSascha Hauer 		}
9201fadee0cSSascha Hauer 	}
9211fadee0cSSascha Hauer 
92263f44b2bSJohan Hovold 	/* Support legacy board-file configuration */
92363f44b2bSJohan Hovold 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
92463f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel = true;
92563f44b2bSJohan Hovold 		priv->rmii_ref_clk_sel_val = true;
92663f44b2bSJohan Hovold 	}
92763f44b2bSJohan Hovold 
92863f44b2bSJohan Hovold 	return 0;
9291fadee0cSSascha Hauer }
9301fadee0cSSascha Hauer 
931d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
932d5bf9071SChristian Hohnstaedt {
93351f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
934f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
93551f932c4SChoi, David 	.name		= "Micrel KS8737",
936529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
937c6f9575cSJohan Hovold 	.driver_data	= &ks8737_type,
938d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
93951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
940c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
9411a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9421a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
943d5bf9071SChristian Hohnstaedt }, {
944212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
945212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
9467ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
947529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
948e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
94963f44b2bSJohan Hovold 	.probe		= kszphy_probe,
950d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
951212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
952212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
9532b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9542b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9552b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9561a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9571a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
958212ea99aSMarek Vasut }, {
959b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
960b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
961b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
962529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
963e6a423a8SJohan Hovold 	.driver_data	= &ksz8021_type,
96463f44b2bSJohan Hovold 	.probe		= kszphy_probe,
965d0e1df9cSJohan Hovold 	.config_init	= kszphy_config_init,
966b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
967b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
9682b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9692b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9702b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9711a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9721a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
973b818d1a7SHector Palacios }, {
974510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
975f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
976510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
977529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
978e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
979e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
98077501a79SPhilipp Zabel 	.config_init	= ksz8041_config_init,
98177501a79SPhilipp Zabel 	.config_aneg	= ksz8041_config_aneg,
98251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
98351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
9842b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
9852b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
9862b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
9871a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
9881a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
989d5bf9071SChristian Hohnstaedt }, {
9904bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
991f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
9924bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
993529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
994e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
995e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
996e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
9974bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
9984bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
9992b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10002b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10012b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10024bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
10034bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
10044bd7b512SSergei Shtylyov }, {
1005510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
1006f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1007510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
1008529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
1009e6a423a8SJohan Hovold 	.driver_data	= &ksz8051_type,
1010e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
101163f44b2bSJohan Hovold 	.config_init	= kszphy_config_init,
101251f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
101351f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10142b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10152b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10162b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10171a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10181a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1019d5bf9071SChristian Hohnstaedt }, {
1020510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
1021510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
1022ecd5a323SAlexander Stein 	.phy_id_mask	= 0x00fffffc,
1023529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
1024e6a423a8SJohan Hovold 	.driver_data	= &ksz8041_type,
1025e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
1026e6a423a8SJohan Hovold 	.config_init	= kszphy_config_init,
102751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
102851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
10292b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10302b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10312b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10321a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10331a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1034d5bf9071SChristian Hohnstaedt }, {
10357ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
10367ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
1037f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1038529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
1039e6a423a8SJohan Hovold 	.driver_data	= &ksz8081_type,
1040e6a423a8SJohan Hovold 	.probe		= kszphy_probe,
10410f95903eSJohan Hovold 	.config_init	= kszphy_config_init,
10427ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
10437ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
10442b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10452b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10462b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
1047836384d2SWenyou Yang 	.suspend	= kszphy_suspend,
1048f5aba91dSAlexandre Belloni 	.resume		= kszphy_resume,
10497ab59dc1SDavid J. Choi }, {
10507ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
10517ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
1052f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1053529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
1054*232ba3a5SRajasingh Thavamani 	.config_init	= ksz8061_config_init,
10557ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
10567ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
10571a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10581a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
10597ab59dc1SDavid J. Choi }, {
1060d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
106148d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
1062d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
1063529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
1064c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1065bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
1066954c3967SSean Cross 	.config_init	= ksz9021_config_init,
106751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
1068c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
10692b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10702b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10712b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10721a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
10731a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
1074c846a2b7SKevin Hao 	.read_mmd	= genphy_read_mmd_unsupported,
1075c846a2b7SKevin Hao 	.write_mmd	= genphy_write_mmd_unsupported,
107693272e07SJean-Christophe PLAGNIOL-VILLARD }, {
10777ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
1078f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
10797ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
1080529ed127STimur Tabi 	.features	= PHY_GBIT_FEATURES,
1081c6f9575cSJohan Hovold 	.driver_data	= &ksz9021_type,
1082bfe72442SGrygorii Strashko 	.probe		= kszphy_probe,
10836e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
10841d16073aSHeiner Kallweit 	.soft_reset	= genphy_soft_reset,
1085d2fd719bSNathan Sullivan 	.read_status	= ksz9031_read_status,
10867ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
1087c6f9575cSJohan Hovold 	.config_intr	= kszphy_config_intr,
10882b2427d0SAndrew Lunn 	.get_sset_count = kszphy_get_sset_count,
10892b2427d0SAndrew Lunn 	.get_strings	= kszphy_get_strings,
10902b2427d0SAndrew Lunn 	.get_stats	= kszphy_get_stats,
10911a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
1092f64f1482SXander Huff 	.resume		= kszphy_resume,
10937ab59dc1SDavid J. Choi }, {
1094bff5b4b3SYuiko Oshino 	.phy_id		= PHY_ID_KSZ9131,
1095bff5b4b3SYuiko Oshino 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1096bff5b4b3SYuiko Oshino 	.name		= "Microchip KSZ9131 Gigabit PHY",
1097bff5b4b3SYuiko Oshino 	.features	= PHY_GBIT_FEATURES,
1098bff5b4b3SYuiko Oshino 	.driver_data	= &ksz9021_type,
1099bff5b4b3SYuiko Oshino 	.probe		= kszphy_probe,
1100bff5b4b3SYuiko Oshino 	.config_init	= ksz9131_config_init,
1101bff5b4b3SYuiko Oshino 	.read_status	= ksz9031_read_status,
1102bff5b4b3SYuiko Oshino 	.ack_interrupt	= kszphy_ack_interrupt,
1103bff5b4b3SYuiko Oshino 	.config_intr	= kszphy_config_intr,
1104bff5b4b3SYuiko Oshino 	.get_sset_count = kszphy_get_sset_count,
1105bff5b4b3SYuiko Oshino 	.get_strings	= kszphy_get_strings,
1106bff5b4b3SYuiko Oshino 	.get_stats	= kszphy_get_stats,
1107bff5b4b3SYuiko Oshino 	.suspend	= genphy_suspend,
1108bff5b4b3SYuiko Oshino 	.resume		= kszphy_resume,
1109bff5b4b3SYuiko Oshino }, {
111093272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
1111f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
111293272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
11139e857a40SAndrew Lunn 	.features	= PHY_BASIC_FEATURES,
111493272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
111593272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
111693272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
11171a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11181a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11197ab59dc1SDavid J. Choi }, {
11207ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
1121f893a99eSFabio Estevam 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11227ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
1123529ed127STimur Tabi 	.features	= PHY_BASIC_FEATURES,
11247ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
11251a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
11261a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
11279d162ed6SSean Nyekjaer }, {
11289d162ed6SSean Nyekjaer 	.phy_id		= PHY_ID_KSZ8795,
11299d162ed6SSean Nyekjaer 	.phy_id_mask	= MICREL_PHY_ID_MASK,
11309d162ed6SSean Nyekjaer 	.name		= "Micrel KSZ8795",
1131cf626c3bSSean Nyekjaer 	.features	= PHY_BASIC_FEATURES,
11329d162ed6SSean Nyekjaer 	.config_init	= kszphy_config_init,
11339d162ed6SSean Nyekjaer 	.config_aneg	= ksz8873mll_config_aneg,
11349d162ed6SSean Nyekjaer 	.read_status	= ksz8873mll_read_status,
11359d162ed6SSean Nyekjaer 	.suspend	= genphy_suspend,
11369d162ed6SSean Nyekjaer 	.resume		= genphy_resume,
1137fc3973a1SWoojung Huh }, {
1138fc3973a1SWoojung Huh 	.phy_id		= PHY_ID_KSZ9477,
1139fc3973a1SWoojung Huh 	.phy_id_mask	= MICREL_PHY_ID_MASK,
1140fc3973a1SWoojung Huh 	.name		= "Microchip KSZ9477",
1141fc3973a1SWoojung Huh 	.features	= PHY_GBIT_FEATURES,
1142fc3973a1SWoojung Huh 	.config_init	= kszphy_config_init,
1143fc3973a1SWoojung Huh 	.suspend	= genphy_suspend,
1144fc3973a1SWoojung Huh 	.resume		= genphy_resume,
1145d5bf9071SChristian Hohnstaedt } };
1146d0507009SDavid J. Choi 
114750fd7150SJohan Hovold module_phy_driver(ksphy_driver);
1148d0507009SDavid J. Choi 
1149d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
1150d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
1151d0507009SDavid J. Choi MODULE_LICENSE("GPL");
115252a60ed2SDavid S. Miller 
1153cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
115448d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
1155f893a99eSFabio Estevam 	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1156bff5b4b3SYuiko Oshino 	{ PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
1157ecd5a323SAlexander Stein 	{ PHY_ID_KSZ8001, 0x00fffffc },
1158f893a99eSFabio Estevam 	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1159212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
1160b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
1161f893a99eSFabio Estevam 	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1162f893a99eSFabio Estevam 	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1163f893a99eSFabio Estevam 	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1164f893a99eSFabio Estevam 	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1165f893a99eSFabio Estevam 	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1166f893a99eSFabio Estevam 	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
116752a60ed2SDavid S. Miller 	{ }
116852a60ed2SDavid S. Miller };
116952a60ed2SDavid S. Miller 
117052a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
1171