xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 1fadee0c364572f2b2e098b34001fbaa82ee2e00)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
29*1fadee0cSSascha Hauer #include <linux/clk.h>
30d0507009SDavid J. Choi 
31212ea99aSMarek Vasut /* Operation Mode Strap Override */
32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
33212ea99aSMarek Vasut #define KSZPHY_OMSO_B_CAST_OFF			(1 << 9)
34212ea99aSMarek Vasut #define KSZPHY_OMSO_RMII_OVERRIDE		(1 << 1)
35212ea99aSMarek Vasut #define KSZPHY_OMSO_MII_OVERRIDE		(1 << 0)
36212ea99aSMarek Vasut 
3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3851f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
3951f932c4SChoi, David #define	KSZPHY_INTCS_JABBER			(1 << 15)
4051f932c4SChoi, David #define	KSZPHY_INTCS_RECEIVE_ERR		(1 << 14)
4151f932c4SChoi, David #define	KSZPHY_INTCS_PAGE_RECEIVE		(1 << 13)
4251f932c4SChoi, David #define	KSZPHY_INTCS_PARELLEL			(1 << 12)
4351f932c4SChoi, David #define	KSZPHY_INTCS_LINK_PARTNER_ACK		(1 << 11)
4451f932c4SChoi, David #define	KSZPHY_INTCS_LINK_DOWN			(1 << 10)
4551f932c4SChoi, David #define	KSZPHY_INTCS_REMOTE_FAULT		(1 << 9)
4651f932c4SChoi, David #define	KSZPHY_INTCS_LINK_UP			(1 << 8)
4751f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4851f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4951f932c4SChoi, David 
5051f932c4SChoi, David /* general PHY control reg in vendor specific block. */
5151f932c4SChoi, David #define	MII_KSZPHY_CTRL			0x1F
5251f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
5351f932c4SChoi, David #define KSZPHY_CTRL_INT_ACTIVE_HIGH		(1 << 9)
5451f932c4SChoi, David #define KSZ9021_CTRL_INT_ACTIVE_HIGH		(1 << 14)
5551f932c4SChoi, David #define KS8737_CTRL_INT_ACTIVE_HIGH		(1 << 14)
56d606ef3fSBaruch Siach #define KSZ8051_RMII_50MHZ_CLK			(1 << 7)
5751f932c4SChoi, David 
58954c3967SSean Cross /* Write/read to/from extended registers */
59954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
60954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
61954c3967SSean Cross 
62954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
63954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
64954c3967SSean Cross 
65954c3967SSean Cross /* Extended registers */
66954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
67954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
68954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
69954c3967SSean Cross 
70954c3967SSean Cross #define PS_TO_REG				200
71954c3967SSean Cross 
72b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev)
73b6bb4dfcSHector Palacios {
74b6bb4dfcSHector Palacios 	int regval;
75b6bb4dfcSHector Palacios 
76*1fadee0cSSascha Hauer 	if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) {
77b6bb4dfcSHector Palacios 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
78*1fadee0cSSascha Hauer 		if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK)
79b6bb4dfcSHector Palacios 			regval |= KSZ8051_RMII_50MHZ_CLK;
80*1fadee0cSSascha Hauer 		else
81*1fadee0cSSascha Hauer 			regval &= ~KSZ8051_RMII_50MHZ_CLK;
82b6bb4dfcSHector Palacios 		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
83b6bb4dfcSHector Palacios 	}
84b6bb4dfcSHector Palacios 	return 0;
85b6bb4dfcSHector Palacios }
86b6bb4dfcSHector Palacios 
87954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
88954c3967SSean Cross 				u32 regnum, u16 val)
89954c3967SSean Cross {
90954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
91954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
92954c3967SSean Cross }
93954c3967SSean Cross 
94954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
95954c3967SSean Cross 				u32 regnum)
96954c3967SSean Cross {
97954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
98954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
99954c3967SSean Cross }
100954c3967SSean Cross 
10151f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
10251f932c4SChoi, David {
10351f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
10451f932c4SChoi, David 	int rc;
10551f932c4SChoi, David 
10651f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
10751f932c4SChoi, David 
10851f932c4SChoi, David 	return (rc < 0) ? rc : 0;
10951f932c4SChoi, David }
11051f932c4SChoi, David 
11151f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
11251f932c4SChoi, David {
11351f932c4SChoi, David 	int temp;
11451f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
11551f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
11651f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
11751f932c4SChoi, David }
11851f932c4SChoi, David 
11951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
12051f932c4SChoi, David {
12151f932c4SChoi, David 	int temp, rc;
12251f932c4SChoi, David 
12351f932c4SChoi, David 	/* set the interrupt pin active low */
12451f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
12551f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
12651f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
12751f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
12851f932c4SChoi, David 	return rc < 0 ? rc : 0;
12951f932c4SChoi, David }
13051f932c4SChoi, David 
13151f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
13251f932c4SChoi, David {
13351f932c4SChoi, David 	int temp, rc;
13451f932c4SChoi, David 
13551f932c4SChoi, David 	/* set the interrupt pin active low */
13651f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
13751f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
13851f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
13951f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
14051f932c4SChoi, David 	return rc < 0 ? rc : 0;
14151f932c4SChoi, David }
14251f932c4SChoi, David 
14351f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
14451f932c4SChoi, David {
14551f932c4SChoi, David 	int temp, rc;
14651f932c4SChoi, David 
14751f932c4SChoi, David 	/* set the interrupt pin active low */
14851f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
14951f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
15051f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
15151f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
15251f932c4SChoi, David 	return rc < 0 ? rc : 0;
15351f932c4SChoi, David }
154d0507009SDavid J. Choi 
15520d8435aSBen Dooks static int kszphy_setup_led(struct phy_device *phydev,
15620d8435aSBen Dooks 			    unsigned int reg, unsigned int shift)
15720d8435aSBen Dooks {
15820d8435aSBen Dooks 
15920d8435aSBen Dooks 	struct device *dev = &phydev->dev;
16020d8435aSBen Dooks 	struct device_node *of_node = dev->of_node;
16120d8435aSBen Dooks 	int rc, temp;
16220d8435aSBen Dooks 	u32 val;
16320d8435aSBen Dooks 
16420d8435aSBen Dooks 	if (!of_node && dev->parent->of_node)
16520d8435aSBen Dooks 		of_node = dev->parent->of_node;
16620d8435aSBen Dooks 
16720d8435aSBen Dooks 	if (of_property_read_u32(of_node, "micrel,led-mode", &val))
16820d8435aSBen Dooks 		return 0;
16920d8435aSBen Dooks 
17020d8435aSBen Dooks 	temp = phy_read(phydev, reg);
17120d8435aSBen Dooks 	if (temp < 0)
17220d8435aSBen Dooks 		return temp;
17320d8435aSBen Dooks 
17428bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
17520d8435aSBen Dooks 	temp |= val << shift;
17620d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
17720d8435aSBen Dooks 
17820d8435aSBen Dooks 	return rc < 0 ? rc : 0;
17920d8435aSBen Dooks }
18020d8435aSBen Dooks 
181d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
182d0507009SDavid J. Choi {
183d0507009SDavid J. Choi 	return 0;
184d0507009SDavid J. Choi }
185d0507009SDavid J. Choi 
18620d8435aSBen Dooks static int kszphy_config_init_led8041(struct phy_device *phydev)
18720d8435aSBen Dooks {
18820d8435aSBen Dooks 	/* single led control, register 0x1e bits 15..14 */
18920d8435aSBen Dooks 	return kszphy_setup_led(phydev, 0x1e, 14);
19020d8435aSBen Dooks }
19120d8435aSBen Dooks 
192212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
193212ea99aSMarek Vasut {
194212ea99aSMarek Vasut 	const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
19520d8435aSBen Dooks 	int rc;
19620d8435aSBen Dooks 
19720d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
19820d8435aSBen Dooks 	if (rc)
19920d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
20020d8435aSBen Dooks 
201212ea99aSMarek Vasut 	phy_write(phydev, MII_KSZPHY_OMSO, val);
202b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
203b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
204212ea99aSMarek Vasut }
205212ea99aSMarek Vasut 
206d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
207d606ef3fSBaruch Siach {
208b6bb4dfcSHector Palacios 	int rc;
209d606ef3fSBaruch Siach 
21020d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
21120d8435aSBen Dooks 	if (rc)
21220d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
21320d8435aSBen Dooks 
214b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
215b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
216d606ef3fSBaruch Siach }
217d606ef3fSBaruch Siach 
218954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
219954c3967SSean Cross 				       struct device_node *of_node, u16 reg,
220954c3967SSean Cross 				       char *field1, char *field2,
221954c3967SSean Cross 				       char *field3, char *field4)
222954c3967SSean Cross {
223954c3967SSean Cross 	int val1 = -1;
224954c3967SSean Cross 	int val2 = -2;
225954c3967SSean Cross 	int val3 = -3;
226954c3967SSean Cross 	int val4 = -4;
227954c3967SSean Cross 	int newval;
228954c3967SSean Cross 	int matches = 0;
229954c3967SSean Cross 
230954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
231954c3967SSean Cross 		matches++;
232954c3967SSean Cross 
233954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
234954c3967SSean Cross 		matches++;
235954c3967SSean Cross 
236954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
237954c3967SSean Cross 		matches++;
238954c3967SSean Cross 
239954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
240954c3967SSean Cross 		matches++;
241954c3967SSean Cross 
242954c3967SSean Cross 	if (!matches)
243954c3967SSean Cross 		return 0;
244954c3967SSean Cross 
245954c3967SSean Cross 	if (matches < 4)
246954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
247954c3967SSean Cross 	else
248954c3967SSean Cross 		newval = 0;
249954c3967SSean Cross 
250954c3967SSean Cross 	if (val1 != -1)
251954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
252954c3967SSean Cross 
2536a119745SHubert Chaumette 	if (val2 != -2)
254954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
255954c3967SSean Cross 
2566a119745SHubert Chaumette 	if (val3 != -3)
257954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
258954c3967SSean Cross 
2596a119745SHubert Chaumette 	if (val4 != -4)
260954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
261954c3967SSean Cross 
262954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
263954c3967SSean Cross }
264954c3967SSean Cross 
265954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
266954c3967SSean Cross {
267954c3967SSean Cross 	struct device *dev = &phydev->dev;
268954c3967SSean Cross 	struct device_node *of_node = dev->of_node;
269954c3967SSean Cross 
270954c3967SSean Cross 	if (!of_node && dev->parent->of_node)
271954c3967SSean Cross 		of_node = dev->parent->of_node;
272954c3967SSean Cross 
273954c3967SSean Cross 	if (of_node) {
274954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
275954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
276954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
277954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
278954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
279954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
280954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
281954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
282954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
283954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
284954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
285954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
286954c3967SSean Cross 	}
287954c3967SSean Cross 	return 0;
288954c3967SSean Cross }
289954c3967SSean Cross 
2906e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
2916e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
2926e4b8273SHubert Chaumette #define OP_DATA				1
2936e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
2946e4b8273SHubert Chaumette 
2956e4b8273SHubert Chaumette /* Extended registers */
2966e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
2976e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
2986e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
2996e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
3006e4b8273SHubert Chaumette 
3016e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
3026e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
3036e4b8273SHubert Chaumette {
3046e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3056e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3066e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3076e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
3086e4b8273SHubert Chaumette }
3096e4b8273SHubert Chaumette 
3106e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
3116e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
3126e4b8273SHubert Chaumette {
3136e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3146e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3156e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3166e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
3176e4b8273SHubert Chaumette }
3186e4b8273SHubert Chaumette 
3196e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
3206e4b8273SHubert Chaumette 				       struct device_node *of_node,
3216e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
3226e4b8273SHubert Chaumette 				       char *field[], u8 numfields)
3236e4b8273SHubert Chaumette {
3246e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
3256e4b8273SHubert Chaumette 	int matches = 0;
3266e4b8273SHubert Chaumette 	u16 mask;
3276e4b8273SHubert Chaumette 	u16 maxval;
3286e4b8273SHubert Chaumette 	u16 newval;
3296e4b8273SHubert Chaumette 	int i;
3306e4b8273SHubert Chaumette 
3316e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3326e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
3336e4b8273SHubert Chaumette 			matches++;
3346e4b8273SHubert Chaumette 
3356e4b8273SHubert Chaumette 	if (!matches)
3366e4b8273SHubert Chaumette 		return 0;
3376e4b8273SHubert Chaumette 
3386e4b8273SHubert Chaumette 	if (matches < numfields)
3396e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
3406e4b8273SHubert Chaumette 	else
3416e4b8273SHubert Chaumette 		newval = 0;
3426e4b8273SHubert Chaumette 
3436e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
3446e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3456e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
3466e4b8273SHubert Chaumette 			mask = 0xffff;
3476e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
3486e4b8273SHubert Chaumette 			newval = (newval & mask) |
3496e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
3506e4b8273SHubert Chaumette 					<< (field_sz * i));
3516e4b8273SHubert Chaumette 		}
3526e4b8273SHubert Chaumette 
3536e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
3546e4b8273SHubert Chaumette }
3556e4b8273SHubert Chaumette 
3566e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
3576e4b8273SHubert Chaumette {
3586e4b8273SHubert Chaumette 	struct device *dev = &phydev->dev;
3596e4b8273SHubert Chaumette 	struct device_node *of_node = dev->of_node;
3606e4b8273SHubert Chaumette 	char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
3616e4b8273SHubert Chaumette 	char *rx_data_skews[4] = {
3626e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
3636e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
3646e4b8273SHubert Chaumette 	};
3656e4b8273SHubert Chaumette 	char *tx_data_skews[4] = {
3666e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
3676e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
3686e4b8273SHubert Chaumette 	};
3696e4b8273SHubert Chaumette 	char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
3706e4b8273SHubert Chaumette 
3716e4b8273SHubert Chaumette 	if (!of_node && dev->parent->of_node)
3726e4b8273SHubert Chaumette 		of_node = dev->parent->of_node;
3736e4b8273SHubert Chaumette 
3746e4b8273SHubert Chaumette 	if (of_node) {
3756e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3766e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
3776e4b8273SHubert Chaumette 				clk_skews, 2);
3786e4b8273SHubert Chaumette 
3796e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3806e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
3816e4b8273SHubert Chaumette 				control_skews, 2);
3826e4b8273SHubert Chaumette 
3836e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3846e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
3856e4b8273SHubert Chaumette 				rx_data_skews, 4);
3866e4b8273SHubert Chaumette 
3876e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3886e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
3896e4b8273SHubert Chaumette 				tx_data_skews, 4);
3906e4b8273SHubert Chaumette 	}
3916e4b8273SHubert Chaumette 	return 0;
3926e4b8273SHubert Chaumette }
3936e4b8273SHubert Chaumette 
39493272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
39593272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	(1 << 6)
39693272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	(1 << 4)
39732d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
39893272e07SJean-Christophe PLAGNIOL-VILLARD {
39993272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
40093272e07SJean-Christophe PLAGNIOL-VILLARD 
40193272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
40293272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
40393272e07SJean-Christophe PLAGNIOL-VILLARD 
40493272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
40593272e07SJean-Christophe PLAGNIOL-VILLARD 
40693272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
40793272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
40893272e07SJean-Christophe PLAGNIOL-VILLARD 	else
40993272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
41093272e07SJean-Christophe PLAGNIOL-VILLARD 
41193272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
41293272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
41393272e07SJean-Christophe PLAGNIOL-VILLARD 	else
41493272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
41593272e07SJean-Christophe PLAGNIOL-VILLARD 
41693272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
41793272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
41893272e07SJean-Christophe PLAGNIOL-VILLARD 
41993272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
42093272e07SJean-Christophe PLAGNIOL-VILLARD }
42193272e07SJean-Christophe PLAGNIOL-VILLARD 
42293272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
42393272e07SJean-Christophe PLAGNIOL-VILLARD {
42493272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
42593272e07SJean-Christophe PLAGNIOL-VILLARD }
42693272e07SJean-Christophe PLAGNIOL-VILLARD 
42719936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the
42819936942SVince Bridgers  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
42919936942SVince Bridgers  * MMD extended PHY registers.
43019936942SVince Bridgers  */
43119936942SVince Bridgers static int
43219936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
43319936942SVince Bridgers 		      int regnum)
43419936942SVince Bridgers {
43519936942SVince Bridgers 	return -1;
43619936942SVince Bridgers }
43719936942SVince Bridgers 
43819936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support
43919936942SVince Bridgers  * standard IEEE MMD extended PHY registers.
44019936942SVince Bridgers  */
44119936942SVince Bridgers static void
44219936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
44319936942SVince Bridgers 		      int regnum, u32 val)
44419936942SVince Bridgers {
44519936942SVince Bridgers }
44619936942SVince Bridgers 
447*1fadee0cSSascha Hauer static int ksz8021_probe(struct phy_device *phydev)
448*1fadee0cSSascha Hauer {
449*1fadee0cSSascha Hauer 	struct clk *clk;
450*1fadee0cSSascha Hauer 
451*1fadee0cSSascha Hauer 	clk = devm_clk_get(&phydev->dev, "rmii-ref");
452*1fadee0cSSascha Hauer 	if (!IS_ERR(clk)) {
453*1fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
454*1fadee0cSSascha Hauer 
455*1fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
456*1fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_25MHZ_CLK;
457*1fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
458*1fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_50MHZ_CLK;
459*1fadee0cSSascha Hauer 		} else {
460*1fadee0cSSascha Hauer 			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
461*1fadee0cSSascha Hauer 			return -EINVAL;
462*1fadee0cSSascha Hauer 		}
463*1fadee0cSSascha Hauer 	}
464*1fadee0cSSascha Hauer 
465*1fadee0cSSascha Hauer 	return 0;
466*1fadee0cSSascha Hauer }
467*1fadee0cSSascha Hauer 
468d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
469d5bf9071SChristian Hohnstaedt {
47051f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
471d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
47251f932c4SChoi, David 	.name		= "Micrel KS8737",
47351f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
47451f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
475d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
476d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
477d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
47851f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
47951f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
4801a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
4811a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
482d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
483d5bf9071SChristian Hohnstaedt }, {
484212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
485212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
4867ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
487212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
488212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
489212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
490*1fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
491212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
492212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
493212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
494212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
495212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
4961a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
4971a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
498212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
499212ea99aSMarek Vasut }, {
500b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
501b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
502b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
503b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
504b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
505b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
506*1fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
507b818d1a7SHector Palacios 	.config_init	= ksz8021_config_init,
508b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
509b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
510b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
511b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
5121a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5131a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
514b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
515b818d1a7SHector Palacios }, {
516510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
517d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
518510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
51951f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
52051f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
52151f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
52220d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
523d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
524d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
52551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
52651f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5271a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5281a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
52951f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
530d5bf9071SChristian Hohnstaedt }, {
5314bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
5324bd7b512SSergei Shtylyov 	.phy_id_mask	= 0x00fffff0,
5334bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
5344bd7b512SSergei Shtylyov 	.features	= PHY_BASIC_FEATURES |
5354bd7b512SSergei Shtylyov 			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
5364bd7b512SSergei Shtylyov 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
53720d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
5384bd7b512SSergei Shtylyov 	.config_aneg	= genphy_config_aneg,
5394bd7b512SSergei Shtylyov 	.read_status	= genphy_read_status,
5404bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
5414bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
5424bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
5434bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
5444bd7b512SSergei Shtylyov 	.driver		= { .owner = THIS_MODULE,},
5454bd7b512SSergei Shtylyov }, {
546510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
54751f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
548510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
54951f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
55051f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
55151f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
552d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
55351f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
55451f932c4SChoi, David 	.read_status	= genphy_read_status,
55551f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
55651f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5571a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5581a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
55951f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
560d5bf9071SChristian Hohnstaedt }, {
561510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
562510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
56348d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
56451f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
56551f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
56620d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
56751f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
56851f932c4SChoi, David 	.read_status	= genphy_read_status,
56951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
57051f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5711a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5721a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
573d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
574d5bf9071SChristian Hohnstaedt }, {
5757ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
5767ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
5777ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
5787ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
5797ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5807ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
5817ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
5827ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
5837ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
5847ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
5851a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5861a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
5877ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
5887ab59dc1SDavid J. Choi }, {
5897ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
5907ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
5917ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
5927ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
5937ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5947ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
5957ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
5967ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
5977ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
5987ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
5991a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6001a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6017ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
6027ab59dc1SDavid J. Choi }, {
603d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
60448d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
605d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
60632fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
60751f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
608954c3967SSean Cross 	.config_init	= ksz9021_config_init,
609d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
610d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
61151f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
61251f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
6131a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6141a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
61519936942SVince Bridgers 	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
61619936942SVince Bridgers 	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
617d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
61893272e07SJean-Christophe PLAGNIOL-VILLARD }, {
6197ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
6207ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6217ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
62295e8b103SMike Looijmans 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
6237ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6246e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
6257ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6267ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6277ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6287ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
6291a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6301a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6317ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
6327ab59dc1SDavid J. Choi }, {
63393272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
63493272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
63593272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
63693272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
63793272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
63893272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
63993272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
64093272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
6411a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6421a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
64393272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
6447ab59dc1SDavid J. Choi }, {
6457ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
6467ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6477ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
6487ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6497ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6507ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
6517ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6527ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6531a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6541a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6557ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
656d5bf9071SChristian Hohnstaedt } };
657d0507009SDavid J. Choi 
658d0507009SDavid J. Choi static int __init ksphy_init(void)
659d0507009SDavid J. Choi {
660d5bf9071SChristian Hohnstaedt 	return phy_drivers_register(ksphy_driver,
661d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
662d0507009SDavid J. Choi }
663d0507009SDavid J. Choi 
664d0507009SDavid J. Choi static void __exit ksphy_exit(void)
665d0507009SDavid J. Choi {
666d5bf9071SChristian Hohnstaedt 	phy_drivers_unregister(ksphy_driver,
667d5bf9071SChristian Hohnstaedt 		ARRAY_SIZE(ksphy_driver));
668d0507009SDavid J. Choi }
669d0507009SDavid J. Choi 
670d0507009SDavid J. Choi module_init(ksphy_init);
671d0507009SDavid J. Choi module_exit(ksphy_exit);
672d0507009SDavid J. Choi 
673d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
674d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
675d0507009SDavid J. Choi MODULE_LICENSE("GPL");
67652a60ed2SDavid S. Miller 
677cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
67848d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
6797ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
680510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
68151f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
682212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
683b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
684510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
685510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
6867ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
6877ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
68893272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
6897ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
69052a60ed2SDavid S. Miller 	{ }
69152a60ed2SDavid S. Miller };
69252a60ed2SDavid S. Miller 
69352a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
694