1a2443fd1SAndrew Lunn // SPDX-License-Identifier: GPL-2.0+ 2d0507009SDavid J. Choi /* 3d0507009SDavid J. Choi * drivers/net/phy/micrel.c 4d0507009SDavid J. Choi * 5d0507009SDavid J. Choi * Driver for Micrel PHYs 6d0507009SDavid J. Choi * 7d0507009SDavid J. Choi * Author: David J. Choi 8d0507009SDavid J. Choi * 97ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 10ee0dc2fbSJohan Hovold * Copyright (c) 2014 Johan Hovold <johan@kernel.org> 11d0507009SDavid J. Choi * 127ab59dc1SDavid J. Choi * Support : Micrel Phys: 13bff5b4b3SYuiko Oshino * Giga phys: ksz9021, ksz9031, ksz9131 147ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 157ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 167ab59dc1SDavid J. Choi * ksz8081, ksz8091, 177ab59dc1SDavid J. Choi * ksz8061, 187ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 19fc3973a1SWoojung Huh * ksz9477 20d0507009SDavid J. Choi */ 21d0507009SDavid J. Choi 22bcf3440cSOleksij Rempel #include <linux/bitfield.h> 2349011e0cSOleksij Rempel #include <linux/ethtool_netlink.h> 24d0507009SDavid J. Choi #include <linux/kernel.h> 25d0507009SDavid J. Choi #include <linux/module.h> 26d0507009SDavid J. Choi #include <linux/phy.h> 27d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 28954c3967SSean Cross #include <linux/of.h> 291fadee0cSSascha Hauer #include <linux/clk.h> 306110dff7SOleksij Rempel #include <linux/delay.h> 31ece19502SDivya Koppera #include <linux/ptp_clock_kernel.h> 32ece19502SDivya Koppera #include <linux/ptp_clock.h> 33ece19502SDivya Koppera #include <linux/ptp_classify.h> 34ece19502SDivya Koppera #include <linux/net_tstamp.h> 35d0507009SDavid J. Choi 36212ea99aSMarek Vasut /* Operation Mode Strap Override */ 37212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 387a1d8390SAntoine Tenart #define KSZPHY_OMSO_FACTORY_TEST BIT(15) 3900aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 402b0ba96cSSylvain Rochet #define KSZPHY_OMSO_NAND_TREE_ON BIT(5) 4100aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 4200aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 43212ea99aSMarek Vasut 4451f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 4551f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 4600aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4700aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4800aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4900aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 5000aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 5100aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 5200aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 5300aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 5451f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 5551f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 5659ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_DOWN_STATUS BIT(2) 5759ca4e58SIoana Ciornei #define KSZPHY_INTCS_LINK_UP_STATUS BIT(0) 5859ca4e58SIoana Ciornei #define KSZPHY_INTCS_STATUS (KSZPHY_INTCS_LINK_DOWN_STATUS |\ 5959ca4e58SIoana Ciornei KSZPHY_INTCS_LINK_UP_STATUS) 6051f932c4SChoi, David 6149011e0cSOleksij Rempel /* LinkMD Control/Status */ 6249011e0cSOleksij Rempel #define KSZ8081_LMD 0x1d 6349011e0cSOleksij Rempel #define KSZ8081_LMD_ENABLE_TEST BIT(15) 6449011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_NORMAL 0 6549011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_OPEN 1 6649011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_SHORT 2 6749011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_FAIL 3 6849011e0cSOleksij Rempel #define KSZ8081_LMD_STAT_MASK GENMASK(14, 13) 6949011e0cSOleksij Rempel /* Short cable (<10 meter) has been detected by LinkMD */ 7049011e0cSOleksij Rempel #define KSZ8081_LMD_SHORT_INDICATOR BIT(12) 7149011e0cSOleksij Rempel #define KSZ8081_LMD_DELTA_TIME_MASK GENMASK(8, 0) 7249011e0cSOleksij Rempel 73b3ec7248SDivya Koppera /* Lan8814 general Interrupt control/status reg in GPHY specific block. */ 74b3ec7248SDivya Koppera #define LAN8814_INTC 0x18 75b3ec7248SDivya Koppera #define LAN8814_INTS 0x1B 76b3ec7248SDivya Koppera 77b3ec7248SDivya Koppera #define LAN8814_INT_LINK_DOWN BIT(2) 78b3ec7248SDivya Koppera #define LAN8814_INT_LINK_UP BIT(0) 79b3ec7248SDivya Koppera #define LAN8814_INT_LINK (LAN8814_INT_LINK_UP |\ 80b3ec7248SDivya Koppera LAN8814_INT_LINK_DOWN) 81b3ec7248SDivya Koppera 82b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG 0x34 83b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_POLARITY BIT(1) 84b3ec7248SDivya Koppera #define LAN8814_INTR_CTRL_REG_INTR_ENABLE BIT(0) 85b3ec7248SDivya Koppera 86ece19502SDivya Koppera /* Represents 1ppm adjustment in 2^32 format with 87ece19502SDivya Koppera * each nsec contains 4 clock cycles. 88ece19502SDivya Koppera * The value is calculated as following: (1/1000000)/((2^-32)/4) 89ece19502SDivya Koppera */ 90ece19502SDivya Koppera #define LAN8814_1PPM_FORMAT 17179 91ece19502SDivya Koppera 92ece19502SDivya Koppera #define PTP_RX_MOD 0x024F 93ece19502SDivya Koppera #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3) 94ece19502SDivya Koppera #define PTP_RX_TIMESTAMP_EN 0x024D 95ece19502SDivya Koppera #define PTP_TX_TIMESTAMP_EN 0x028D 96ece19502SDivya Koppera 97ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_SYNC_ BIT(0) 98ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_DREQ_ BIT(1) 99ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDREQ_ BIT(2) 100ece19502SDivya Koppera #define PTP_TIMESTAMP_EN_PDRES_ BIT(3) 101ece19502SDivya Koppera 102ece19502SDivya Koppera #define PTP_TX_PARSE_L2_ADDR_EN 0x0284 103ece19502SDivya Koppera #define PTP_RX_PARSE_L2_ADDR_EN 0x0244 104ece19502SDivya Koppera 105ece19502SDivya Koppera #define PTP_TX_PARSE_IP_ADDR_EN 0x0285 106ece19502SDivya Koppera #define PTP_RX_PARSE_IP_ADDR_EN 0x0245 107ece19502SDivya Koppera #define LTC_HARD_RESET 0x023F 108ece19502SDivya Koppera #define LTC_HARD_RESET_ BIT(0) 109ece19502SDivya Koppera 110ece19502SDivya Koppera #define TSU_HARD_RESET 0x02C1 111ece19502SDivya Koppera #define TSU_HARD_RESET_ BIT(0) 112ece19502SDivya Koppera 113ece19502SDivya Koppera #define PTP_CMD_CTL 0x0200 114ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_DISABLE_ BIT(0) 115ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_ENABLE_ BIT(1) 116ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_READ_ BIT(3) 117ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_CLOCK_LOAD_ BIT(4) 118ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_ BIT(5) 119ece19502SDivya Koppera #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_ BIT(6) 120ece19502SDivya Koppera 121ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_MID 0x0206 122ece19502SDivya Koppera #define PTP_CLOCK_SET_SEC_LO 0x0207 123ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_HI 0x0208 124ece19502SDivya Koppera #define PTP_CLOCK_SET_NS_LO 0x0209 125ece19502SDivya Koppera 126ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_MID 0x022A 127ece19502SDivya Koppera #define PTP_CLOCK_READ_SEC_LO 0x022B 128ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_HI 0x022C 129ece19502SDivya Koppera #define PTP_CLOCK_READ_NS_LO 0x022D 130ece19502SDivya Koppera 131ece19502SDivya Koppera #define PTP_OPERATING_MODE 0x0241 132ece19502SDivya Koppera #define PTP_OPERATING_MODE_STANDALONE_ BIT(0) 133ece19502SDivya Koppera 134ece19502SDivya Koppera #define PTP_TX_MOD 0x028F 135ece19502SDivya Koppera #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ BIT(12) 136ece19502SDivya Koppera #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3) 137ece19502SDivya Koppera 138ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG 0x0242 139ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_LAYER2_EN_ BIT(0) 140ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV4_EN_ BIT(1) 141ece19502SDivya Koppera #define PTP_RX_PARSE_CONFIG_IPV6_EN_ BIT(2) 142ece19502SDivya Koppera 143ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG 0x0282 144ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_LAYER2_EN_ BIT(0) 145ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV4_EN_ BIT(1) 146ece19502SDivya Koppera #define PTP_TX_PARSE_CONFIG_IPV6_EN_ BIT(2) 147ece19502SDivya Koppera 148ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_HI 0x020C 149ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_LO 0x020D 150ece19502SDivya Koppera #define PTP_CLOCK_RATE_ADJ_DIR_ BIT(15) 151ece19502SDivya Koppera 152ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_HI 0x0212 153ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_LO 0x0213 154ece19502SDivya Koppera #define PTP_LTC_STEP_ADJ_DIR_ BIT(15) 155ece19502SDivya Koppera 156ece19502SDivya Koppera #define LAN8814_INTR_STS_REG 0x0033 157ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU0_ BIT(0) 158ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU1_ BIT(1) 159ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU2_ BIT(2) 160ece19502SDivya Koppera #define LAN8814_INTR_STS_REG_1588_TSU3_ BIT(3) 161ece19502SDivya Koppera 162ece19502SDivya Koppera #define PTP_CAP_INFO 0x022A 163ece19502SDivya Koppera #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val) (((reg_val) & 0x0f00) >> 8) 164ece19502SDivya Koppera #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val) ((reg_val) & 0x000f) 165ece19502SDivya Koppera 166ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_HI 0x0296 167ece19502SDivya Koppera #define PTP_TX_EGRESS_SEC_LO 0x0297 168ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_HI 0x0294 169ece19502SDivya Koppera #define PTP_TX_EGRESS_NS_LO 0x0295 170ece19502SDivya Koppera #define PTP_TX_MSG_HEADER2 0x0299 171ece19502SDivya Koppera 172ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_HI 0x0256 173ece19502SDivya Koppera #define PTP_RX_INGRESS_SEC_LO 0x0257 174ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_HI 0x0254 175ece19502SDivya Koppera #define PTP_RX_INGRESS_NS_LO 0x0255 176ece19502SDivya Koppera #define PTP_RX_MSG_HEADER2 0x0259 177ece19502SDivya Koppera 178ece19502SDivya Koppera #define PTP_TSU_INT_EN 0x0200 179ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ BIT(3) 180ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_TX_TS_EN_ BIT(2) 181ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_ BIT(1) 182ece19502SDivya Koppera #define PTP_TSU_INT_EN_PTP_RX_TS_EN_ BIT(0) 183ece19502SDivya Koppera 184ece19502SDivya Koppera #define PTP_TSU_INT_STS 0x0201 185ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_ BIT(3) 186ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_TX_TS_EN_ BIT(2) 187ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_ BIT(1) 188ece19502SDivya Koppera #define PTP_TSU_INT_STS_PTP_RX_TS_EN_ BIT(0) 189ece19502SDivya Koppera 1905a16778eSJohan Hovold /* PHY Control 1 */ 1915a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 192f873f112SOleksij Rempel #define KSZ8081_CTRL1_MDIX_STAT BIT(4) 1935a16778eSJohan Hovold 1945a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 1955a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 1965a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 19751f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 198f873f112SOleksij Rempel #define KSZ8081_CTRL2_HP_MDIX BIT(15) 199f873f112SOleksij Rempel #define KSZ8081_CTRL2_MDI_MDI_X_SELECT BIT(14) 200f873f112SOleksij Rempel #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX BIT(13) 201f873f112SOleksij Rempel #define KSZ8081_CTRL2_FORCE_LINK BIT(11) 202f873f112SOleksij Rempel #define KSZ8081_CTRL2_POWER_SAVING BIT(10) 20300aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 20463f44b2bSJohan Hovold #define KSZPHY_RMII_REF_CLK_SEL BIT(7) 20551f932c4SChoi, David 206954c3967SSean Cross /* Write/read to/from extended registers */ 207954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 208954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 209954c3967SSean Cross 210954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 211954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 212954c3967SSean Cross 213954c3967SSean Cross /* Extended registers */ 214954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 215954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 216954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 217954c3967SSean Cross 218954c3967SSean Cross #define PS_TO_REG 200 219ece19502SDivya Koppera #define FIFO_SIZE 8 220954c3967SSean Cross 2212b2427d0SAndrew Lunn struct kszphy_hw_stat { 2222b2427d0SAndrew Lunn const char *string; 2232b2427d0SAndrew Lunn u8 reg; 2242b2427d0SAndrew Lunn u8 bits; 2252b2427d0SAndrew Lunn }; 2262b2427d0SAndrew Lunn 2272b2427d0SAndrew Lunn static struct kszphy_hw_stat kszphy_hw_stats[] = { 2282b2427d0SAndrew Lunn { "phy_receive_errors", 21, 16}, 2292b2427d0SAndrew Lunn { "phy_idle_errors", 10, 8 }, 2302b2427d0SAndrew Lunn }; 2312b2427d0SAndrew Lunn 232e6a423a8SJohan Hovold struct kszphy_type { 233e6a423a8SJohan Hovold u32 led_mode_reg; 234c6f9575cSJohan Hovold u16 interrupt_level_mask; 2350f95903eSJohan Hovold bool has_broadcast_disable; 2362b0ba96cSSylvain Rochet bool has_nand_tree_disable; 23763f44b2bSJohan Hovold bool has_rmii_ref_clk_sel; 238e6a423a8SJohan Hovold }; 239e6a423a8SJohan Hovold 240ece19502SDivya Koppera /* Shared structure between the PHYs of the same package. */ 241ece19502SDivya Koppera struct lan8814_shared_priv { 242ece19502SDivya Koppera struct phy_device *phydev; 243ece19502SDivya Koppera struct ptp_clock *ptp_clock; 244ece19502SDivya Koppera struct ptp_clock_info ptp_clock_info; 245ece19502SDivya Koppera 246ece19502SDivya Koppera /* Reference counter to how many ports in the package are enabling the 247ece19502SDivya Koppera * timestamping 248ece19502SDivya Koppera */ 249ece19502SDivya Koppera u8 ref; 250ece19502SDivya Koppera 251ece19502SDivya Koppera /* Lock for ptp_clock and ref */ 252ece19502SDivya Koppera struct mutex shared_lock; 253ece19502SDivya Koppera }; 254ece19502SDivya Koppera 255ece19502SDivya Koppera struct lan8814_ptp_rx_ts { 256ece19502SDivya Koppera struct list_head list; 257ece19502SDivya Koppera u32 seconds; 258ece19502SDivya Koppera u32 nsec; 259ece19502SDivya Koppera u16 seq_id; 260ece19502SDivya Koppera }; 261ece19502SDivya Koppera 262ece19502SDivya Koppera struct kszphy_ptp_priv { 263ece19502SDivya Koppera struct mii_timestamper mii_ts; 264ece19502SDivya Koppera struct phy_device *phydev; 265ece19502SDivya Koppera 266ece19502SDivya Koppera struct sk_buff_head tx_queue; 267ece19502SDivya Koppera struct sk_buff_head rx_queue; 268ece19502SDivya Koppera 269ece19502SDivya Koppera struct list_head rx_ts_list; 270ece19502SDivya Koppera /* Lock for Rx ts fifo */ 271ece19502SDivya Koppera spinlock_t rx_ts_lock; 272ece19502SDivya Koppera 273ece19502SDivya Koppera int hwts_tx_type; 274ece19502SDivya Koppera enum hwtstamp_rx_filters rx_filter; 275ece19502SDivya Koppera int layer; 276ece19502SDivya Koppera int version; 277ece19502SDivya Koppera }; 278ece19502SDivya Koppera 279e6a423a8SJohan Hovold struct kszphy_priv { 280ece19502SDivya Koppera struct kszphy_ptp_priv ptp_priv; 281e6a423a8SJohan Hovold const struct kszphy_type *type; 282e7a792e9SJohan Hovold int led_mode; 28363f44b2bSJohan Hovold bool rmii_ref_clk_sel; 28463f44b2bSJohan Hovold bool rmii_ref_clk_sel_val; 2852b2427d0SAndrew Lunn u64 stats[ARRAY_SIZE(kszphy_hw_stats)]; 286e6a423a8SJohan Hovold }; 287e6a423a8SJohan Hovold 288e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 289e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 290d0e1df9cSJohan Hovold .has_broadcast_disable = true, 2912b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 29263f44b2bSJohan Hovold .has_rmii_ref_clk_sel = true, 293e6a423a8SJohan Hovold }; 294e6a423a8SJohan Hovold 295e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 296e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 297e6a423a8SJohan Hovold }; 298e6a423a8SJohan Hovold 299e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 300e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 3012b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 302e6a423a8SJohan Hovold }; 303e6a423a8SJohan Hovold 304e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 305e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 3060f95903eSJohan Hovold .has_broadcast_disable = true, 3072b0ba96cSSylvain Rochet .has_nand_tree_disable = true, 30886dc1342SJohan Hovold .has_rmii_ref_clk_sel = true, 309e6a423a8SJohan Hovold }; 310e6a423a8SJohan Hovold 311c6f9575cSJohan Hovold static const struct kszphy_type ks8737_type = { 312c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 313c6f9575cSJohan Hovold }; 314c6f9575cSJohan Hovold 315c6f9575cSJohan Hovold static const struct kszphy_type ksz9021_type = { 316c6f9575cSJohan Hovold .interrupt_level_mask = BIT(14), 317c6f9575cSJohan Hovold }; 318c6f9575cSJohan Hovold 319954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 320954c3967SSean Cross u32 regnum, u16 val) 321954c3967SSean Cross { 322954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 323954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 324954c3967SSean Cross } 325954c3967SSean Cross 326954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 327954c3967SSean Cross u32 regnum) 328954c3967SSean Cross { 329954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 330954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 331954c3967SSean Cross } 332954c3967SSean Cross 33351f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 33451f932c4SChoi, David { 33551f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 33651f932c4SChoi, David int rc; 33751f932c4SChoi, David 33851f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 33951f932c4SChoi, David 34051f932c4SChoi, David return (rc < 0) ? rc : 0; 34151f932c4SChoi, David } 34251f932c4SChoi, David 34351f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 34451f932c4SChoi, David { 345c6f9575cSJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 346c0c99d0cSIoana Ciornei int temp, err; 347c6f9575cSJohan Hovold u16 mask; 348c6f9575cSJohan Hovold 349c6f9575cSJohan Hovold if (type && type->interrupt_level_mask) 350c6f9575cSJohan Hovold mask = type->interrupt_level_mask; 351c6f9575cSJohan Hovold else 352c6f9575cSJohan Hovold mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; 35351f932c4SChoi, David 35451f932c4SChoi, David /* set the interrupt pin active low */ 35551f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 3565bb8fc0dSJohan Hovold if (temp < 0) 3575bb8fc0dSJohan Hovold return temp; 358c6f9575cSJohan Hovold temp &= ~mask; 35951f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 36051f932c4SChoi, David 361c6f9575cSJohan Hovold /* enable / disable interrupts */ 362c0c99d0cSIoana Ciornei if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 363c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 364c0c99d0cSIoana Ciornei if (err) 365c0c99d0cSIoana Ciornei return err; 36651f932c4SChoi, David 367c0c99d0cSIoana Ciornei temp = KSZPHY_INTCS_ALL; 368c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 369c0c99d0cSIoana Ciornei } else { 370c0c99d0cSIoana Ciornei temp = 0; 371c0c99d0cSIoana Ciornei err = phy_write(phydev, MII_KSZPHY_INTCS, temp); 372c0c99d0cSIoana Ciornei if (err) 373c0c99d0cSIoana Ciornei return err; 374c0c99d0cSIoana Ciornei 375c0c99d0cSIoana Ciornei err = kszphy_ack_interrupt(phydev); 376c0c99d0cSIoana Ciornei } 377c0c99d0cSIoana Ciornei 378c0c99d0cSIoana Ciornei return err; 37951f932c4SChoi, David } 380d0507009SDavid J. Choi 38159ca4e58SIoana Ciornei static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev) 38259ca4e58SIoana Ciornei { 38359ca4e58SIoana Ciornei int irq_status; 38459ca4e58SIoana Ciornei 38559ca4e58SIoana Ciornei irq_status = phy_read(phydev, MII_KSZPHY_INTCS); 38659ca4e58SIoana Ciornei if (irq_status < 0) { 38759ca4e58SIoana Ciornei phy_error(phydev); 38859ca4e58SIoana Ciornei return IRQ_NONE; 38959ca4e58SIoana Ciornei } 39059ca4e58SIoana Ciornei 391fff4c746SOleksij Rempel if (!(irq_status & KSZPHY_INTCS_STATUS)) 39259ca4e58SIoana Ciornei return IRQ_NONE; 39359ca4e58SIoana Ciornei 39459ca4e58SIoana Ciornei phy_trigger_machine(phydev); 39559ca4e58SIoana Ciornei 39659ca4e58SIoana Ciornei return IRQ_HANDLED; 39759ca4e58SIoana Ciornei } 39859ca4e58SIoana Ciornei 39963f44b2bSJohan Hovold static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) 40063f44b2bSJohan Hovold { 40163f44b2bSJohan Hovold int ctrl; 40263f44b2bSJohan Hovold 40363f44b2bSJohan Hovold ctrl = phy_read(phydev, MII_KSZPHY_CTRL); 40463f44b2bSJohan Hovold if (ctrl < 0) 40563f44b2bSJohan Hovold return ctrl; 40663f44b2bSJohan Hovold 40763f44b2bSJohan Hovold if (val) 40863f44b2bSJohan Hovold ctrl |= KSZPHY_RMII_REF_CLK_SEL; 40963f44b2bSJohan Hovold else 41063f44b2bSJohan Hovold ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; 41163f44b2bSJohan Hovold 41263f44b2bSJohan Hovold return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); 41363f44b2bSJohan Hovold } 41463f44b2bSJohan Hovold 415e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 41620d8435aSBen Dooks { 4175a16778eSJohan Hovold int rc, temp, shift; 4188620546cSJohan Hovold 4195a16778eSJohan Hovold switch (reg) { 4205a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 4215a16778eSJohan Hovold shift = 14; 4225a16778eSJohan Hovold break; 4235a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 4245a16778eSJohan Hovold shift = 4; 4255a16778eSJohan Hovold break; 4265a16778eSJohan Hovold default: 4275a16778eSJohan Hovold return -EINVAL; 4285a16778eSJohan Hovold } 4295a16778eSJohan Hovold 43020d8435aSBen Dooks temp = phy_read(phydev, reg); 431b7035860SJohan Hovold if (temp < 0) { 432b7035860SJohan Hovold rc = temp; 433b7035860SJohan Hovold goto out; 434b7035860SJohan Hovold } 43520d8435aSBen Dooks 43628bdc499SSergei Shtylyov temp &= ~(3 << shift); 43720d8435aSBen Dooks temp |= val << shift; 43820d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 439b7035860SJohan Hovold out: 440b7035860SJohan Hovold if (rc < 0) 44172ba48beSAndrew Lunn phydev_err(phydev, "failed to set led mode\n"); 44220d8435aSBen Dooks 443b7035860SJohan Hovold return rc; 44420d8435aSBen Dooks } 44520d8435aSBen Dooks 446bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 447bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 448bde15129SJohan Hovold */ 449bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 450bde15129SJohan Hovold { 451bde15129SJohan Hovold int ret; 452bde15129SJohan Hovold 453bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 454bde15129SJohan Hovold if (ret < 0) 455bde15129SJohan Hovold goto out; 456bde15129SJohan Hovold 457bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 458bde15129SJohan Hovold out: 459bde15129SJohan Hovold if (ret) 46072ba48beSAndrew Lunn phydev_err(phydev, "failed to disable broadcast address\n"); 461bde15129SJohan Hovold 462bde15129SJohan Hovold return ret; 463bde15129SJohan Hovold } 464bde15129SJohan Hovold 4652b0ba96cSSylvain Rochet static int kszphy_nand_tree_disable(struct phy_device *phydev) 4662b0ba96cSSylvain Rochet { 4672b0ba96cSSylvain Rochet int ret; 4682b0ba96cSSylvain Rochet 4692b0ba96cSSylvain Rochet ret = phy_read(phydev, MII_KSZPHY_OMSO); 4702b0ba96cSSylvain Rochet if (ret < 0) 4712b0ba96cSSylvain Rochet goto out; 4722b0ba96cSSylvain Rochet 4732b0ba96cSSylvain Rochet if (!(ret & KSZPHY_OMSO_NAND_TREE_ON)) 4742b0ba96cSSylvain Rochet return 0; 4752b0ba96cSSylvain Rochet 4762b0ba96cSSylvain Rochet ret = phy_write(phydev, MII_KSZPHY_OMSO, 4772b0ba96cSSylvain Rochet ret & ~KSZPHY_OMSO_NAND_TREE_ON); 4782b0ba96cSSylvain Rochet out: 4792b0ba96cSSylvain Rochet if (ret) 48072ba48beSAndrew Lunn phydev_err(phydev, "failed to disable NAND tree mode\n"); 4812b0ba96cSSylvain Rochet 4822b0ba96cSSylvain Rochet return ret; 4832b0ba96cSSylvain Rochet } 4842b0ba96cSSylvain Rochet 48579e498a9SLeonard Crestez /* Some config bits need to be set again on resume, handle them here. */ 48679e498a9SLeonard Crestez static int kszphy_config_reset(struct phy_device *phydev) 48779e498a9SLeonard Crestez { 48879e498a9SLeonard Crestez struct kszphy_priv *priv = phydev->priv; 48979e498a9SLeonard Crestez int ret; 49079e498a9SLeonard Crestez 49179e498a9SLeonard Crestez if (priv->rmii_ref_clk_sel) { 49279e498a9SLeonard Crestez ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); 49379e498a9SLeonard Crestez if (ret) { 49479e498a9SLeonard Crestez phydev_err(phydev, 49579e498a9SLeonard Crestez "failed to set rmii reference clock\n"); 49679e498a9SLeonard Crestez return ret; 49779e498a9SLeonard Crestez } 49879e498a9SLeonard Crestez } 49979e498a9SLeonard Crestez 50079e498a9SLeonard Crestez if (priv->led_mode >= 0) 50179e498a9SLeonard Crestez kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode); 50279e498a9SLeonard Crestez 50379e498a9SLeonard Crestez return 0; 50479e498a9SLeonard Crestez } 50579e498a9SLeonard Crestez 506d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 507d0507009SDavid J. Choi { 508e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 509e6a423a8SJohan Hovold const struct kszphy_type *type; 510d0507009SDavid J. Choi 511e6a423a8SJohan Hovold if (!priv) 512e6a423a8SJohan Hovold return 0; 513e6a423a8SJohan Hovold 514e6a423a8SJohan Hovold type = priv->type; 515e6a423a8SJohan Hovold 5160f95903eSJohan Hovold if (type->has_broadcast_disable) 5170f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 5180f95903eSJohan Hovold 5192b0ba96cSSylvain Rochet if (type->has_nand_tree_disable) 5202b0ba96cSSylvain Rochet kszphy_nand_tree_disable(phydev); 5212b0ba96cSSylvain Rochet 52279e498a9SLeonard Crestez return kszphy_config_reset(phydev); 52320d8435aSBen Dooks } 52420d8435aSBen Dooks 5254217a64eSMichael Walle static int ksz8041_fiber_mode(struct phy_device *phydev) 5264217a64eSMichael Walle { 5274217a64eSMichael Walle struct device_node *of_node = phydev->mdio.dev.of_node; 5284217a64eSMichael Walle 5294217a64eSMichael Walle return of_property_read_bool(of_node, "micrel,fiber-mode"); 5304217a64eSMichael Walle } 5314217a64eSMichael Walle 53277501a79SPhilipp Zabel static int ksz8041_config_init(struct phy_device *phydev) 53377501a79SPhilipp Zabel { 5343c1bcc86SAndrew Lunn __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 5353c1bcc86SAndrew Lunn 53677501a79SPhilipp Zabel /* Limit supported and advertised modes in fiber mode */ 5374217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) { 53877501a79SPhilipp Zabel phydev->dev_flags |= MICREL_PHY_FXEN; 5393c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask); 5403c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask); 5413c1bcc86SAndrew Lunn 5423c1bcc86SAndrew Lunn linkmode_and(phydev->supported, phydev->supported, mask); 5433c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 5443c1bcc86SAndrew Lunn phydev->supported); 5453c1bcc86SAndrew Lunn linkmode_and(phydev->advertising, phydev->advertising, mask); 5463c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 5473c1bcc86SAndrew Lunn phydev->advertising); 54877501a79SPhilipp Zabel phydev->autoneg = AUTONEG_DISABLE; 54977501a79SPhilipp Zabel } 55077501a79SPhilipp Zabel 55177501a79SPhilipp Zabel return kszphy_config_init(phydev); 55277501a79SPhilipp Zabel } 55377501a79SPhilipp Zabel 55477501a79SPhilipp Zabel static int ksz8041_config_aneg(struct phy_device *phydev) 55577501a79SPhilipp Zabel { 55677501a79SPhilipp Zabel /* Skip auto-negotiation in fiber mode */ 55777501a79SPhilipp Zabel if (phydev->dev_flags & MICREL_PHY_FXEN) { 55877501a79SPhilipp Zabel phydev->speed = SPEED_100; 55977501a79SPhilipp Zabel return 0; 56077501a79SPhilipp Zabel } 56177501a79SPhilipp Zabel 56277501a79SPhilipp Zabel return genphy_config_aneg(phydev); 56377501a79SPhilipp Zabel } 56477501a79SPhilipp Zabel 5658b95599cSMarek Vasut static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev, 566a5e63c7dSSteve Bennett const bool ksz_8051) 5678b95599cSMarek Vasut { 5688b95599cSMarek Vasut int ret; 5698b95599cSMarek Vasut 570a5e63c7dSSteve Bennett if ((phydev->phy_id & MICREL_PHY_ID_MASK) != PHY_ID_KSZ8051) 5718b95599cSMarek Vasut return 0; 5728b95599cSMarek Vasut 5738b95599cSMarek Vasut ret = phy_read(phydev, MII_BMSR); 5748b95599cSMarek Vasut if (ret < 0) 5758b95599cSMarek Vasut return ret; 5768b95599cSMarek Vasut 5778b95599cSMarek Vasut /* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same 5788b95599cSMarek Vasut * exact PHY ID. However, they can be told apart by the extended 5798b95599cSMarek Vasut * capability registers presence. The KSZ8051 PHY has them while 5808b95599cSMarek Vasut * the switch does not. 5818b95599cSMarek Vasut */ 5828b95599cSMarek Vasut ret &= BMSR_ERCAP; 583a5e63c7dSSteve Bennett if (ksz_8051) 5848b95599cSMarek Vasut return ret; 5858b95599cSMarek Vasut else 5868b95599cSMarek Vasut return !ret; 5878b95599cSMarek Vasut } 5888b95599cSMarek Vasut 5898b95599cSMarek Vasut static int ksz8051_match_phy_device(struct phy_device *phydev) 5908b95599cSMarek Vasut { 591a5e63c7dSSteve Bennett return ksz8051_ksz8795_match_phy_device(phydev, true); 5928b95599cSMarek Vasut } 5938b95599cSMarek Vasut 5947a1d8390SAntoine Tenart static int ksz8081_config_init(struct phy_device *phydev) 5957a1d8390SAntoine Tenart { 5967a1d8390SAntoine Tenart /* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line 5977a1d8390SAntoine Tenart * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a 5987a1d8390SAntoine Tenart * pull-down is missing, the factory test mode should be cleared by 5997a1d8390SAntoine Tenart * manually writing a 0. 6007a1d8390SAntoine Tenart */ 6017a1d8390SAntoine Tenart phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST); 6027a1d8390SAntoine Tenart 6037a1d8390SAntoine Tenart return kszphy_config_init(phydev); 6047a1d8390SAntoine Tenart } 6057a1d8390SAntoine Tenart 606f873f112SOleksij Rempel static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl) 607f873f112SOleksij Rempel { 608f873f112SOleksij Rempel u16 val; 609f873f112SOleksij Rempel 610f873f112SOleksij Rempel switch (ctrl) { 611f873f112SOleksij Rempel case ETH_TP_MDI: 612f873f112SOleksij Rempel val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX; 613f873f112SOleksij Rempel break; 614f873f112SOleksij Rempel case ETH_TP_MDI_X: 615f873f112SOleksij Rempel val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX | 616f873f112SOleksij Rempel KSZ8081_CTRL2_MDI_MDI_X_SELECT; 617f873f112SOleksij Rempel break; 618f873f112SOleksij Rempel case ETH_TP_MDI_AUTO: 619f873f112SOleksij Rempel val = 0; 620f873f112SOleksij Rempel break; 621f873f112SOleksij Rempel default: 622f873f112SOleksij Rempel return 0; 623f873f112SOleksij Rempel } 624f873f112SOleksij Rempel 625f873f112SOleksij Rempel return phy_modify(phydev, MII_KSZPHY_CTRL_2, 626f873f112SOleksij Rempel KSZ8081_CTRL2_HP_MDIX | 627f873f112SOleksij Rempel KSZ8081_CTRL2_MDI_MDI_X_SELECT | 628f873f112SOleksij Rempel KSZ8081_CTRL2_DISABLE_AUTO_MDIX, 629f873f112SOleksij Rempel KSZ8081_CTRL2_HP_MDIX | val); 630f873f112SOleksij Rempel } 631f873f112SOleksij Rempel 632f873f112SOleksij Rempel static int ksz8081_config_aneg(struct phy_device *phydev) 633f873f112SOleksij Rempel { 634f873f112SOleksij Rempel int ret; 635f873f112SOleksij Rempel 636f873f112SOleksij Rempel ret = genphy_config_aneg(phydev); 637f873f112SOleksij Rempel if (ret) 638f873f112SOleksij Rempel return ret; 639f873f112SOleksij Rempel 640f873f112SOleksij Rempel /* The MDI-X configuration is automatically changed by the PHY after 641f873f112SOleksij Rempel * switching from autoneg off to on. So, take MDI-X configuration under 642f873f112SOleksij Rempel * own control and set it after autoneg configuration was done. 643f873f112SOleksij Rempel */ 644f873f112SOleksij Rempel return ksz8081_config_mdix(phydev, phydev->mdix_ctrl); 645f873f112SOleksij Rempel } 646f873f112SOleksij Rempel 647f873f112SOleksij Rempel static int ksz8081_mdix_update(struct phy_device *phydev) 648f873f112SOleksij Rempel { 649f873f112SOleksij Rempel int ret; 650f873f112SOleksij Rempel 651f873f112SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL_2); 652f873f112SOleksij Rempel if (ret < 0) 653f873f112SOleksij Rempel return ret; 654f873f112SOleksij Rempel 655f873f112SOleksij Rempel if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) { 656f873f112SOleksij Rempel if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT) 657f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_X; 658f873f112SOleksij Rempel else 659f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI; 660f873f112SOleksij Rempel } else { 661f873f112SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 662f873f112SOleksij Rempel } 663f873f112SOleksij Rempel 664f873f112SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL_1); 665f873f112SOleksij Rempel if (ret < 0) 666f873f112SOleksij Rempel return ret; 667f873f112SOleksij Rempel 668f873f112SOleksij Rempel if (ret & KSZ8081_CTRL1_MDIX_STAT) 669f873f112SOleksij Rempel phydev->mdix = ETH_TP_MDI; 670f873f112SOleksij Rempel else 671f873f112SOleksij Rempel phydev->mdix = ETH_TP_MDI_X; 672f873f112SOleksij Rempel 673f873f112SOleksij Rempel return 0; 674f873f112SOleksij Rempel } 675f873f112SOleksij Rempel 676f873f112SOleksij Rempel static int ksz8081_read_status(struct phy_device *phydev) 677f873f112SOleksij Rempel { 678f873f112SOleksij Rempel int ret; 679f873f112SOleksij Rempel 680f873f112SOleksij Rempel ret = ksz8081_mdix_update(phydev); 681f873f112SOleksij Rempel if (ret < 0) 682f873f112SOleksij Rempel return ret; 683f873f112SOleksij Rempel 684f873f112SOleksij Rempel return genphy_read_status(phydev); 685f873f112SOleksij Rempel } 686f873f112SOleksij Rempel 687232ba3a5SRajasingh Thavamani static int ksz8061_config_init(struct phy_device *phydev) 688232ba3a5SRajasingh Thavamani { 689232ba3a5SRajasingh Thavamani int ret; 690232ba3a5SRajasingh Thavamani 691232ba3a5SRajasingh Thavamani ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A); 692232ba3a5SRajasingh Thavamani if (ret) 693232ba3a5SRajasingh Thavamani return ret; 694232ba3a5SRajasingh Thavamani 695232ba3a5SRajasingh Thavamani return kszphy_config_init(phydev); 696232ba3a5SRajasingh Thavamani } 697232ba3a5SRajasingh Thavamani 6988b95599cSMarek Vasut static int ksz8795_match_phy_device(struct phy_device *phydev) 6998b95599cSMarek Vasut { 700a5e63c7dSSteve Bennett return ksz8051_ksz8795_match_phy_device(phydev, false); 7018b95599cSMarek Vasut } 7028b95599cSMarek Vasut 703954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 7043c9a9f7fSJaeden Amero const struct device_node *of_node, 7053c9a9f7fSJaeden Amero u16 reg, 7063c9a9f7fSJaeden Amero const char *field1, const char *field2, 7073c9a9f7fSJaeden Amero const char *field3, const char *field4) 708954c3967SSean Cross { 709954c3967SSean Cross int val1 = -1; 710954c3967SSean Cross int val2 = -2; 711954c3967SSean Cross int val3 = -3; 712954c3967SSean Cross int val4 = -4; 713954c3967SSean Cross int newval; 714954c3967SSean Cross int matches = 0; 715954c3967SSean Cross 716954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 717954c3967SSean Cross matches++; 718954c3967SSean Cross 719954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 720954c3967SSean Cross matches++; 721954c3967SSean Cross 722954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 723954c3967SSean Cross matches++; 724954c3967SSean Cross 725954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 726954c3967SSean Cross matches++; 727954c3967SSean Cross 728954c3967SSean Cross if (!matches) 729954c3967SSean Cross return 0; 730954c3967SSean Cross 731954c3967SSean Cross if (matches < 4) 732954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 733954c3967SSean Cross else 734954c3967SSean Cross newval = 0; 735954c3967SSean Cross 736954c3967SSean Cross if (val1 != -1) 737954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 738954c3967SSean Cross 7396a119745SHubert Chaumette if (val2 != -2) 740954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 741954c3967SSean Cross 7426a119745SHubert Chaumette if (val3 != -3) 743954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 744954c3967SSean Cross 7456a119745SHubert Chaumette if (val4 != -4) 746954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 747954c3967SSean Cross 748954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 749954c3967SSean Cross } 750954c3967SSean Cross 751954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 752954c3967SSean Cross { 753ce4f8afdSColin Ian King const struct device_node *of_node; 754651df218SAndrew Lunn const struct device *dev_walker; 755954c3967SSean Cross 756651df218SAndrew Lunn /* The Micrel driver has a deprecated option to place phy OF 757651df218SAndrew Lunn * properties in the MAC node. Walk up the tree of devices to 758651df218SAndrew Lunn * find a device with an OF node. 759651df218SAndrew Lunn */ 760e5a03bfdSAndrew Lunn dev_walker = &phydev->mdio.dev; 761651df218SAndrew Lunn do { 762651df218SAndrew Lunn of_node = dev_walker->of_node; 763651df218SAndrew Lunn dev_walker = dev_walker->parent; 764651df218SAndrew Lunn 765651df218SAndrew Lunn } while (!of_node && dev_walker); 766954c3967SSean Cross 767954c3967SSean Cross if (of_node) { 768954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 769954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 770954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 771954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 772954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 773954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 774954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 775954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 776954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 777954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 778954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 779954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 780954c3967SSean Cross } 781954c3967SSean Cross return 0; 782954c3967SSean Cross } 783954c3967SSean Cross 7846e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 7856e4b8273SHubert Chaumette 7866e4b8273SHubert Chaumette /* Extended registers */ 7876270e1aeSJaeden Amero /* MMD Address 0x0 */ 7886270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_LO 3 7896270e1aeSJaeden Amero #define MII_KSZ9031RN_FLP_BURST_TX_HI 4 7906270e1aeSJaeden Amero 791ae6c97bbSJaeden Amero /* MMD Address 0x2 */ 7926e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 793bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CTL_M GENMASK(7, 4) 794bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TX_CTL_M GENMASK(3, 0) 795bcf3440cSOleksij Rempel 7966e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 797bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD3 GENMASK(15, 12) 798bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD2 GENMASK(11, 8) 799bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD1 GENMASK(7, 4) 800bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RXD0 GENMASK(3, 0) 801bcf3440cSOleksij Rempel 8026e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 803bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD3 GENMASK(15, 12) 804bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD2 GENMASK(11, 8) 805bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD1 GENMASK(7, 4) 806bcf3440cSOleksij Rempel #define MII_KSZ9031RN_TXD0 GENMASK(3, 0) 807bcf3440cSOleksij Rempel 8086e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 809bcf3440cSOleksij Rempel #define MII_KSZ9031RN_GTX_CLK GENMASK(9, 5) 810bcf3440cSOleksij Rempel #define MII_KSZ9031RN_RX_CLK GENMASK(4, 0) 811bcf3440cSOleksij Rempel 812bcf3440cSOleksij Rempel /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To 813bcf3440cSOleksij Rempel * provide different RGMII options we need to configure delay offset 814bcf3440cSOleksij Rempel * for each pad relative to build in delay. 815bcf3440cSOleksij Rempel */ 816bcf3440cSOleksij Rempel /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of 817bcf3440cSOleksij Rempel * 1.80ns 818bcf3440cSOleksij Rempel */ 819bcf3440cSOleksij Rempel #define RX_ID 0x7 820bcf3440cSOleksij Rempel #define RX_CLK_ID 0x19 821bcf3440cSOleksij Rempel 822bcf3440cSOleksij Rempel /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the 823bcf3440cSOleksij Rempel * internal 1.2ns delay. 824bcf3440cSOleksij Rempel */ 825bcf3440cSOleksij Rempel #define RX_ND 0xc 826bcf3440cSOleksij Rempel #define RX_CLK_ND 0x0 827bcf3440cSOleksij Rempel 828bcf3440cSOleksij Rempel /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */ 829bcf3440cSOleksij Rempel #define TX_ID 0x0 830bcf3440cSOleksij Rempel #define TX_CLK_ID 0x1f 831bcf3440cSOleksij Rempel 832bcf3440cSOleksij Rempel /* set tx and tx_clk to "No delay adjustment" to keep 0ns 833bcf3440cSOleksij Rempel * dealy 834bcf3440cSOleksij Rempel */ 835bcf3440cSOleksij Rempel #define TX_ND 0x7 836bcf3440cSOleksij Rempel #define TX_CLK_ND 0xf 8376e4b8273SHubert Chaumette 838af70c1f9SMike Looijmans /* MMD Address 0x1C */ 839af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD 0x23 840af70c1f9SMike Looijmans #define MII_KSZ9031RN_EDPD_ENABLE BIT(0) 841af70c1f9SMike Looijmans 8426e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 8433c9a9f7fSJaeden Amero const struct device_node *of_node, 8446e4b8273SHubert Chaumette u16 reg, size_t field_sz, 845bcf3440cSOleksij Rempel const char *field[], u8 numfields, 846bcf3440cSOleksij Rempel bool *update) 8476e4b8273SHubert Chaumette { 8486e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 8496e4b8273SHubert Chaumette int matches = 0; 8506e4b8273SHubert Chaumette u16 mask; 8516e4b8273SHubert Chaumette u16 maxval; 8526e4b8273SHubert Chaumette u16 newval; 8536e4b8273SHubert Chaumette int i; 8546e4b8273SHubert Chaumette 8556e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 8566e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 8576e4b8273SHubert Chaumette matches++; 8586e4b8273SHubert Chaumette 8596e4b8273SHubert Chaumette if (!matches) 8606e4b8273SHubert Chaumette return 0; 8616e4b8273SHubert Chaumette 862bcf3440cSOleksij Rempel *update |= true; 863bcf3440cSOleksij Rempel 8646e4b8273SHubert Chaumette if (matches < numfields) 8659b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 8666e4b8273SHubert Chaumette else 8676e4b8273SHubert Chaumette newval = 0; 8686e4b8273SHubert Chaumette 8696e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 8706e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 8716e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 8726e4b8273SHubert Chaumette mask = 0xffff; 8736e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 8746e4b8273SHubert Chaumette newval = (newval & mask) | 8756e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 8766e4b8273SHubert Chaumette << (field_sz * i)); 8776e4b8273SHubert Chaumette } 8786e4b8273SHubert Chaumette 8799b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 8806e4b8273SHubert Chaumette } 8816e4b8273SHubert Chaumette 882a0da456bSMax Uvarov /* Center KSZ9031RNX FLP timing at 16ms. */ 8836270e1aeSJaeden Amero static int ksz9031_center_flp_timing(struct phy_device *phydev) 8846270e1aeSJaeden Amero { 8856270e1aeSJaeden Amero int result; 8866270e1aeSJaeden Amero 8879b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI, 8889b420effSHeiner Kallweit 0x0006); 889a0da456bSMax Uvarov if (result) 890a0da456bSMax Uvarov return result; 891a0da456bSMax Uvarov 8929b420effSHeiner Kallweit result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO, 8939b420effSHeiner Kallweit 0x1A80); 8946270e1aeSJaeden Amero if (result) 8956270e1aeSJaeden Amero return result; 8966270e1aeSJaeden Amero 8976270e1aeSJaeden Amero return genphy_restart_aneg(phydev); 8986270e1aeSJaeden Amero } 8996270e1aeSJaeden Amero 900af70c1f9SMike Looijmans /* Enable energy-detect power-down mode */ 901af70c1f9SMike Looijmans static int ksz9031_enable_edpd(struct phy_device *phydev) 902af70c1f9SMike Looijmans { 903af70c1f9SMike Looijmans int reg; 904af70c1f9SMike Looijmans 9059b420effSHeiner Kallweit reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD); 906af70c1f9SMike Looijmans if (reg < 0) 907af70c1f9SMike Looijmans return reg; 9089b420effSHeiner Kallweit return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD, 909af70c1f9SMike Looijmans reg | MII_KSZ9031RN_EDPD_ENABLE); 910af70c1f9SMike Looijmans } 911af70c1f9SMike Looijmans 912bcf3440cSOleksij Rempel static int ksz9031_config_rgmii_delay(struct phy_device *phydev) 913bcf3440cSOleksij Rempel { 914bcf3440cSOleksij Rempel u16 rx, tx, rx_clk, tx_clk; 915bcf3440cSOleksij Rempel int ret; 916bcf3440cSOleksij Rempel 917bcf3440cSOleksij Rempel switch (phydev->interface) { 918bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII: 919bcf3440cSOleksij Rempel tx = TX_ND; 920bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 921bcf3440cSOleksij Rempel rx = RX_ND; 922bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 923bcf3440cSOleksij Rempel break; 924bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_ID: 925bcf3440cSOleksij Rempel tx = TX_ID; 926bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 927bcf3440cSOleksij Rempel rx = RX_ID; 928bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 929bcf3440cSOleksij Rempel break; 930bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_RXID: 931bcf3440cSOleksij Rempel tx = TX_ND; 932bcf3440cSOleksij Rempel tx_clk = TX_CLK_ND; 933bcf3440cSOleksij Rempel rx = RX_ID; 934bcf3440cSOleksij Rempel rx_clk = RX_CLK_ID; 935bcf3440cSOleksij Rempel break; 936bcf3440cSOleksij Rempel case PHY_INTERFACE_MODE_RGMII_TXID: 937bcf3440cSOleksij Rempel tx = TX_ID; 938bcf3440cSOleksij Rempel tx_clk = TX_CLK_ID; 939bcf3440cSOleksij Rempel rx = RX_ND; 940bcf3440cSOleksij Rempel rx_clk = RX_CLK_ND; 941bcf3440cSOleksij Rempel break; 942bcf3440cSOleksij Rempel default: 943bcf3440cSOleksij Rempel return 0; 944bcf3440cSOleksij Rempel } 945bcf3440cSOleksij Rempel 946bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW, 947bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) | 948bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx)); 949bcf3440cSOleksij Rempel if (ret < 0) 950bcf3440cSOleksij Rempel return ret; 951bcf3440cSOleksij Rempel 952bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW, 953bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD3, rx) | 954bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD2, rx) | 955bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD1, rx) | 956bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RXD0, rx)); 957bcf3440cSOleksij Rempel if (ret < 0) 958bcf3440cSOleksij Rempel return ret; 959bcf3440cSOleksij Rempel 960bcf3440cSOleksij Rempel ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW, 961bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD3, tx) | 962bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD2, tx) | 963bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD1, tx) | 964bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_TXD0, tx)); 965bcf3440cSOleksij Rempel if (ret < 0) 966bcf3440cSOleksij Rempel return ret; 967bcf3440cSOleksij Rempel 968bcf3440cSOleksij Rempel return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW, 969bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) | 970bcf3440cSOleksij Rempel FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk)); 971bcf3440cSOleksij Rempel } 972bcf3440cSOleksij Rempel 9736e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 9746e4b8273SHubert Chaumette { 975ce4f8afdSColin Ian King const struct device_node *of_node; 9763c9a9f7fSJaeden Amero static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 9773c9a9f7fSJaeden Amero static const char *rx_data_skews[4] = { 9786e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 9796e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 9806e4b8273SHubert Chaumette }; 9813c9a9f7fSJaeden Amero static const char *tx_data_skews[4] = { 9826e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 9836e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 9846e4b8273SHubert Chaumette }; 9853c9a9f7fSJaeden Amero static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 986b4c19f71SRoosen Henri const struct device *dev_walker; 987af70c1f9SMike Looijmans int result; 988af70c1f9SMike Looijmans 989af70c1f9SMike Looijmans result = ksz9031_enable_edpd(phydev); 990af70c1f9SMike Looijmans if (result < 0) 991af70c1f9SMike Looijmans return result; 9926e4b8273SHubert Chaumette 993b4c19f71SRoosen Henri /* The Micrel driver has a deprecated option to place phy OF 994b4c19f71SRoosen Henri * properties in the MAC node. Walk up the tree of devices to 995b4c19f71SRoosen Henri * find a device with an OF node. 996b4c19f71SRoosen Henri */ 9979d367eddSDavid S. Miller dev_walker = &phydev->mdio.dev; 998b4c19f71SRoosen Henri do { 999b4c19f71SRoosen Henri of_node = dev_walker->of_node; 1000b4c19f71SRoosen Henri dev_walker = dev_walker->parent; 1001b4c19f71SRoosen Henri } while (!of_node && dev_walker); 10026e4b8273SHubert Chaumette 10036e4b8273SHubert Chaumette if (of_node) { 1004bcf3440cSOleksij Rempel bool update = false; 1005bcf3440cSOleksij Rempel 1006bcf3440cSOleksij Rempel if (phy_interface_is_rgmii(phydev)) { 1007bcf3440cSOleksij Rempel result = ksz9031_config_rgmii_delay(phydev); 1008bcf3440cSOleksij Rempel if (result < 0) 1009bcf3440cSOleksij Rempel return result; 1010bcf3440cSOleksij Rempel } 1011bcf3440cSOleksij Rempel 10126e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10136e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 1014bcf3440cSOleksij Rempel clk_skews, 2, &update); 10156e4b8273SHubert Chaumette 10166e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10176e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 1018bcf3440cSOleksij Rempel control_skews, 2, &update); 10196e4b8273SHubert Chaumette 10206e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10216e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 1022bcf3440cSOleksij Rempel rx_data_skews, 4, &update); 10236e4b8273SHubert Chaumette 10246e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 10256e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 1026bcf3440cSOleksij Rempel tx_data_skews, 4, &update); 1027bcf3440cSOleksij Rempel 102867ca5159SMatthias Schiffer if (update && !phy_interface_is_rgmii(phydev)) 1029bcf3440cSOleksij Rempel phydev_warn(phydev, 103067ca5159SMatthias Schiffer "*-skew-ps values should be used only with RGMII PHY modes\n"); 1031e1b505a6SMarkus Niebel 1032e1b505a6SMarkus Niebel /* Silicon Errata Sheet (DS80000691D or DS80000692D): 1033e1b505a6SMarkus Niebel * When the device links in the 1000BASE-T slave mode only, 1034e1b505a6SMarkus Niebel * the optional 125MHz reference output clock (CLK125_NDO) 1035e1b505a6SMarkus Niebel * has wide duty cycle variation. 1036e1b505a6SMarkus Niebel * 1037e1b505a6SMarkus Niebel * The optional CLK125_NDO clock does not meet the RGMII 1038e1b505a6SMarkus Niebel * 45/55 percent (min/max) duty cycle requirement and therefore 1039e1b505a6SMarkus Niebel * cannot be used directly by the MAC side for clocking 1040e1b505a6SMarkus Niebel * applications that have setup/hold time requirements on 1041e1b505a6SMarkus Niebel * rising and falling clock edges. 1042e1b505a6SMarkus Niebel * 1043e1b505a6SMarkus Niebel * Workaround: 1044e1b505a6SMarkus Niebel * Force the phy to be the master to receive a stable clock 1045e1b505a6SMarkus Niebel * which meets the duty cycle requirement. 1046e1b505a6SMarkus Niebel */ 1047e1b505a6SMarkus Niebel if (of_property_read_bool(of_node, "micrel,force-master")) { 1048e1b505a6SMarkus Niebel result = phy_read(phydev, MII_CTRL1000); 1049e1b505a6SMarkus Niebel if (result < 0) 1050e1b505a6SMarkus Niebel goto err_force_master; 1051e1b505a6SMarkus Niebel 1052e1b505a6SMarkus Niebel /* enable master mode, config & prefer master */ 1053e1b505a6SMarkus Niebel result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER; 1054e1b505a6SMarkus Niebel result = phy_write(phydev, MII_CTRL1000, result); 1055e1b505a6SMarkus Niebel if (result < 0) 1056e1b505a6SMarkus Niebel goto err_force_master; 1057e1b505a6SMarkus Niebel } 10586e4b8273SHubert Chaumette } 10596270e1aeSJaeden Amero 10606270e1aeSJaeden Amero return ksz9031_center_flp_timing(phydev); 1061e1b505a6SMarkus Niebel 1062e1b505a6SMarkus Niebel err_force_master: 1063e1b505a6SMarkus Niebel phydev_err(phydev, "failed to force the phy to master mode\n"); 1064e1b505a6SMarkus Niebel return result; 10656e4b8273SHubert Chaumette } 10666e4b8273SHubert Chaumette 1067bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_5BIT_MAX 2400 1068bff5b4b3SYuiko Oshino #define KSZ9131_SKEW_4BIT_MAX 800 1069bff5b4b3SYuiko Oshino #define KSZ9131_OFFSET 700 1070bff5b4b3SYuiko Oshino #define KSZ9131_STEP 100 1071bff5b4b3SYuiko Oshino 1072bff5b4b3SYuiko Oshino static int ksz9131_of_load_skew_values(struct phy_device *phydev, 1073bff5b4b3SYuiko Oshino struct device_node *of_node, 1074bff5b4b3SYuiko Oshino u16 reg, size_t field_sz, 1075bff5b4b3SYuiko Oshino char *field[], u8 numfields) 1076bff5b4b3SYuiko Oshino { 1077bff5b4b3SYuiko Oshino int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET), 1078bff5b4b3SYuiko Oshino -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)}; 1079bff5b4b3SYuiko Oshino int skewval, skewmax = 0; 1080bff5b4b3SYuiko Oshino int matches = 0; 1081bff5b4b3SYuiko Oshino u16 maxval; 1082bff5b4b3SYuiko Oshino u16 newval; 1083bff5b4b3SYuiko Oshino u16 mask; 1084bff5b4b3SYuiko Oshino int i; 1085bff5b4b3SYuiko Oshino 1086bff5b4b3SYuiko Oshino /* psec properties in dts should mean x pico seconds */ 1087bff5b4b3SYuiko Oshino if (field_sz == 5) 1088bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_5BIT_MAX; 1089bff5b4b3SYuiko Oshino else 1090bff5b4b3SYuiko Oshino skewmax = KSZ9131_SKEW_4BIT_MAX; 1091bff5b4b3SYuiko Oshino 1092bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 1093bff5b4b3SYuiko Oshino if (!of_property_read_s32(of_node, field[i], &skewval)) { 1094bff5b4b3SYuiko Oshino if (skewval < -KSZ9131_OFFSET) 1095bff5b4b3SYuiko Oshino skewval = -KSZ9131_OFFSET; 1096bff5b4b3SYuiko Oshino else if (skewval > skewmax) 1097bff5b4b3SYuiko Oshino skewval = skewmax; 1098bff5b4b3SYuiko Oshino 1099bff5b4b3SYuiko Oshino val[i] = skewval + KSZ9131_OFFSET; 1100bff5b4b3SYuiko Oshino matches++; 1101bff5b4b3SYuiko Oshino } 1102bff5b4b3SYuiko Oshino 1103bff5b4b3SYuiko Oshino if (!matches) 1104bff5b4b3SYuiko Oshino return 0; 1105bff5b4b3SYuiko Oshino 1106bff5b4b3SYuiko Oshino if (matches < numfields) 11079b420effSHeiner Kallweit newval = phy_read_mmd(phydev, 2, reg); 1108bff5b4b3SYuiko Oshino else 1109bff5b4b3SYuiko Oshino newval = 0; 1110bff5b4b3SYuiko Oshino 1111bff5b4b3SYuiko Oshino maxval = (field_sz == 4) ? 0xf : 0x1f; 1112bff5b4b3SYuiko Oshino for (i = 0; i < numfields; i++) 1113bff5b4b3SYuiko Oshino if (val[i] != -(i + 1 + KSZ9131_OFFSET)) { 1114bff5b4b3SYuiko Oshino mask = 0xffff; 1115bff5b4b3SYuiko Oshino mask ^= maxval << (field_sz * i); 1116bff5b4b3SYuiko Oshino newval = (newval & mask) | 1117bff5b4b3SYuiko Oshino (((val[i] / KSZ9131_STEP) & maxval) 1118bff5b4b3SYuiko Oshino << (field_sz * i)); 1119bff5b4b3SYuiko Oshino } 1120bff5b4b3SYuiko Oshino 11219b420effSHeiner Kallweit return phy_write_mmd(phydev, 2, reg, newval); 1122bff5b4b3SYuiko Oshino } 1123bff5b4b3SYuiko Oshino 1124bd734a74SPhilippe Schenker #define KSZ9131RN_MMD_COMMON_CTRL_REG 2 1125bd734a74SPhilippe Schenker #define KSZ9131RN_RXC_DLL_CTRL 76 1126bd734a74SPhilippe Schenker #define KSZ9131RN_TXC_DLL_CTRL 77 1127bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_CTRL_BYPASS BIT_MASK(12) 1128bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_ENABLE_DELAY 0 1129bd734a74SPhilippe Schenker #define KSZ9131RN_DLL_DISABLE_DELAY BIT(12) 1130bd734a74SPhilippe Schenker 1131bd734a74SPhilippe Schenker static int ksz9131_config_rgmii_delay(struct phy_device *phydev) 1132bd734a74SPhilippe Schenker { 1133bd734a74SPhilippe Schenker u16 rxcdll_val, txcdll_val; 1134bd734a74SPhilippe Schenker int ret; 1135bd734a74SPhilippe Schenker 1136bd734a74SPhilippe Schenker switch (phydev->interface) { 1137bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII: 1138bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1139bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1140bd734a74SPhilippe Schenker break; 1141bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_ID: 1142bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1143bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1144bd734a74SPhilippe Schenker break; 1145bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_RXID: 1146bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1147bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1148bd734a74SPhilippe Schenker break; 1149bd734a74SPhilippe Schenker case PHY_INTERFACE_MODE_RGMII_TXID: 1150bd734a74SPhilippe Schenker rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; 1151bd734a74SPhilippe Schenker txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; 1152bd734a74SPhilippe Schenker break; 1153bd734a74SPhilippe Schenker default: 1154bd734a74SPhilippe Schenker return 0; 1155bd734a74SPhilippe Schenker } 1156bd734a74SPhilippe Schenker 1157bd734a74SPhilippe Schenker ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 1158bd734a74SPhilippe Schenker KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 1159bd734a74SPhilippe Schenker rxcdll_val); 1160bd734a74SPhilippe Schenker if (ret < 0) 1161bd734a74SPhilippe Schenker return ret; 1162bd734a74SPhilippe Schenker 1163bd734a74SPhilippe Schenker return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, 1164bd734a74SPhilippe Schenker KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, 1165bd734a74SPhilippe Schenker txcdll_val); 1166bd734a74SPhilippe Schenker } 1167bd734a74SPhilippe Schenker 11680316c7e6SFrancesco Dolcini /* Silicon Errata DS80000693B 11690316c7e6SFrancesco Dolcini * 11700316c7e6SFrancesco Dolcini * When LEDs are configured in Individual Mode, LED1 is ON in a no-link 11710316c7e6SFrancesco Dolcini * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves 11720316c7e6SFrancesco Dolcini * according to the datasheet (off if there is no link). 11730316c7e6SFrancesco Dolcini */ 11740316c7e6SFrancesco Dolcini static int ksz9131_led_errata(struct phy_device *phydev) 11750316c7e6SFrancesco Dolcini { 11760316c7e6SFrancesco Dolcini int reg; 11770316c7e6SFrancesco Dolcini 11780316c7e6SFrancesco Dolcini reg = phy_read_mmd(phydev, 2, 0); 11790316c7e6SFrancesco Dolcini if (reg < 0) 11800316c7e6SFrancesco Dolcini return reg; 11810316c7e6SFrancesco Dolcini 11820316c7e6SFrancesco Dolcini if (!(reg & BIT(4))) 11830316c7e6SFrancesco Dolcini return 0; 11840316c7e6SFrancesco Dolcini 11850316c7e6SFrancesco Dolcini return phy_set_bits(phydev, 0x1e, BIT(9)); 11860316c7e6SFrancesco Dolcini } 11870316c7e6SFrancesco Dolcini 1188bff5b4b3SYuiko Oshino static int ksz9131_config_init(struct phy_device *phydev) 1189bff5b4b3SYuiko Oshino { 1190ce4f8afdSColin Ian King struct device_node *of_node; 1191bff5b4b3SYuiko Oshino char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"}; 1192bff5b4b3SYuiko Oshino char *rx_data_skews[4] = { 1193bff5b4b3SYuiko Oshino "rxd0-skew-psec", "rxd1-skew-psec", 1194bff5b4b3SYuiko Oshino "rxd2-skew-psec", "rxd3-skew-psec" 1195bff5b4b3SYuiko Oshino }; 1196bff5b4b3SYuiko Oshino char *tx_data_skews[4] = { 1197bff5b4b3SYuiko Oshino "txd0-skew-psec", "txd1-skew-psec", 1198bff5b4b3SYuiko Oshino "txd2-skew-psec", "txd3-skew-psec" 1199bff5b4b3SYuiko Oshino }; 1200bff5b4b3SYuiko Oshino char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"}; 1201bff5b4b3SYuiko Oshino const struct device *dev_walker; 1202bff5b4b3SYuiko Oshino int ret; 1203bff5b4b3SYuiko Oshino 1204bff5b4b3SYuiko Oshino dev_walker = &phydev->mdio.dev; 1205bff5b4b3SYuiko Oshino do { 1206bff5b4b3SYuiko Oshino of_node = dev_walker->of_node; 1207bff5b4b3SYuiko Oshino dev_walker = dev_walker->parent; 1208bff5b4b3SYuiko Oshino } while (!of_node && dev_walker); 1209bff5b4b3SYuiko Oshino 1210bff5b4b3SYuiko Oshino if (!of_node) 1211bff5b4b3SYuiko Oshino return 0; 1212bff5b4b3SYuiko Oshino 1213bd734a74SPhilippe Schenker if (phy_interface_is_rgmii(phydev)) { 1214bd734a74SPhilippe Schenker ret = ksz9131_config_rgmii_delay(phydev); 1215bd734a74SPhilippe Schenker if (ret < 0) 1216bd734a74SPhilippe Schenker return ret; 1217bd734a74SPhilippe Schenker } 1218bd734a74SPhilippe Schenker 1219bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1220bff5b4b3SYuiko Oshino MII_KSZ9031RN_CLK_PAD_SKEW, 5, 1221bff5b4b3SYuiko Oshino clk_skews, 2); 1222bff5b4b3SYuiko Oshino if (ret < 0) 1223bff5b4b3SYuiko Oshino return ret; 1224bff5b4b3SYuiko Oshino 1225bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1226bff5b4b3SYuiko Oshino MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 1227bff5b4b3SYuiko Oshino control_skews, 2); 1228bff5b4b3SYuiko Oshino if (ret < 0) 1229bff5b4b3SYuiko Oshino return ret; 1230bff5b4b3SYuiko Oshino 1231bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1232bff5b4b3SYuiko Oshino MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 1233bff5b4b3SYuiko Oshino rx_data_skews, 4); 1234bff5b4b3SYuiko Oshino if (ret < 0) 1235bff5b4b3SYuiko Oshino return ret; 1236bff5b4b3SYuiko Oshino 1237bff5b4b3SYuiko Oshino ret = ksz9131_of_load_skew_values(phydev, of_node, 1238bff5b4b3SYuiko Oshino MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 1239bff5b4b3SYuiko Oshino tx_data_skews, 4); 1240bff5b4b3SYuiko Oshino if (ret < 0) 1241bff5b4b3SYuiko Oshino return ret; 1242bff5b4b3SYuiko Oshino 12430316c7e6SFrancesco Dolcini ret = ksz9131_led_errata(phydev); 12440316c7e6SFrancesco Dolcini if (ret < 0) 12450316c7e6SFrancesco Dolcini return ret; 12460316c7e6SFrancesco Dolcini 1247bff5b4b3SYuiko Oshino return 0; 1248bff5b4b3SYuiko Oshino } 1249bff5b4b3SYuiko Oshino 125093272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 125100aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 125200aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 125332d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 125493272e07SJean-Christophe PLAGNIOL-VILLARD { 125593272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 125693272e07SJean-Christophe PLAGNIOL-VILLARD 125793272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 125893272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 125993272e07SJean-Christophe PLAGNIOL-VILLARD 126093272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 126193272e07SJean-Christophe PLAGNIOL-VILLARD 126293272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 126393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 126493272e07SJean-Christophe PLAGNIOL-VILLARD else 126593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 126693272e07SJean-Christophe PLAGNIOL-VILLARD 126793272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 126893272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 126993272e07SJean-Christophe PLAGNIOL-VILLARD else 127093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 127193272e07SJean-Christophe PLAGNIOL-VILLARD 127293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 127393272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 127493272e07SJean-Christophe PLAGNIOL-VILLARD 127593272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 127693272e07SJean-Christophe PLAGNIOL-VILLARD } 127793272e07SJean-Christophe PLAGNIOL-VILLARD 12783aed3e2aSAntoine Tenart static int ksz9031_get_features(struct phy_device *phydev) 12793aed3e2aSAntoine Tenart { 12803aed3e2aSAntoine Tenart int ret; 12813aed3e2aSAntoine Tenart 12823aed3e2aSAntoine Tenart ret = genphy_read_abilities(phydev); 12833aed3e2aSAntoine Tenart if (ret < 0) 12843aed3e2aSAntoine Tenart return ret; 12853aed3e2aSAntoine Tenart 12863aed3e2aSAntoine Tenart /* Silicon Errata Sheet (DS80000691D or DS80000692D): 12873aed3e2aSAntoine Tenart * Whenever the device's Asymmetric Pause capability is set to 1, 12883aed3e2aSAntoine Tenart * link-up may fail after a link-up to link-down transition. 12893aed3e2aSAntoine Tenart * 1290407d8098SHans Andersson * The Errata Sheet is for ksz9031, but ksz9021 has the same issue 1291407d8098SHans Andersson * 12923aed3e2aSAntoine Tenart * Workaround: 12933aed3e2aSAntoine Tenart * Do not enable the Asymmetric Pause capability bit. 12943aed3e2aSAntoine Tenart */ 12953aed3e2aSAntoine Tenart linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported); 12963aed3e2aSAntoine Tenart 12973aed3e2aSAntoine Tenart /* We force setting the Pause capability as the core will force the 12983aed3e2aSAntoine Tenart * Asymmetric Pause capability to 1 otherwise. 12993aed3e2aSAntoine Tenart */ 13003aed3e2aSAntoine Tenart linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported); 13013aed3e2aSAntoine Tenart 13023aed3e2aSAntoine Tenart return 0; 13033aed3e2aSAntoine Tenart } 13043aed3e2aSAntoine Tenart 1305d2fd719bSNathan Sullivan static int ksz9031_read_status(struct phy_device *phydev) 1306d2fd719bSNathan Sullivan { 1307d2fd719bSNathan Sullivan int err; 1308d2fd719bSNathan Sullivan int regval; 1309d2fd719bSNathan Sullivan 1310d2fd719bSNathan Sullivan err = genphy_read_status(phydev); 1311d2fd719bSNathan Sullivan if (err) 1312d2fd719bSNathan Sullivan return err; 1313d2fd719bSNathan Sullivan 1314d2fd719bSNathan Sullivan /* Make sure the PHY is not broken. Read idle error count, 1315d2fd719bSNathan Sullivan * and reset the PHY if it is maxed out. 1316d2fd719bSNathan Sullivan */ 1317d2fd719bSNathan Sullivan regval = phy_read(phydev, MII_STAT1000); 1318d2fd719bSNathan Sullivan if ((regval & 0xFF) == 0xFF) { 1319d2fd719bSNathan Sullivan phy_init_hw(phydev); 1320d2fd719bSNathan Sullivan phydev->link = 0; 1321b866203dSZach Brown if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) 1322b866203dSZach Brown phydev->drv->config_intr(phydev); 1323c1a8d0a3SGrygorii Strashko return genphy_config_aneg(phydev); 1324d2fd719bSNathan Sullivan } 1325d2fd719bSNathan Sullivan 1326d2fd719bSNathan Sullivan return 0; 1327d2fd719bSNathan Sullivan } 1328d2fd719bSNathan Sullivan 132993272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 133093272e07SJean-Christophe PLAGNIOL-VILLARD { 133193272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 133293272e07SJean-Christophe PLAGNIOL-VILLARD } 133393272e07SJean-Christophe PLAGNIOL-VILLARD 133452939393SOleksij Rempel static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl) 133552939393SOleksij Rempel { 133652939393SOleksij Rempel u16 val; 133752939393SOleksij Rempel 133852939393SOleksij Rempel switch (ctrl) { 133952939393SOleksij Rempel case ETH_TP_MDI: 134052939393SOleksij Rempel val = KSZ886X_BMCR_DISABLE_AUTO_MDIX; 134152939393SOleksij Rempel break; 134252939393SOleksij Rempel case ETH_TP_MDI_X: 134352939393SOleksij Rempel /* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit 134452939393SOleksij Rempel * counter intuitive, the "-X" in "1 = Force MDI" in the data 134552939393SOleksij Rempel * sheet seems to be missing: 134652939393SOleksij Rempel * 1 = Force MDI (sic!) (transmit on RX+/RX- pins) 134752939393SOleksij Rempel * 0 = Normal operation (transmit on TX+/TX- pins) 134852939393SOleksij Rempel */ 134952939393SOleksij Rempel val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI; 135052939393SOleksij Rempel break; 135152939393SOleksij Rempel case ETH_TP_MDI_AUTO: 135252939393SOleksij Rempel val = 0; 135352939393SOleksij Rempel break; 135452939393SOleksij Rempel default: 135552939393SOleksij Rempel return 0; 135652939393SOleksij Rempel } 135752939393SOleksij Rempel 135852939393SOleksij Rempel return phy_modify(phydev, MII_BMCR, 135952939393SOleksij Rempel KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI | 136052939393SOleksij Rempel KSZ886X_BMCR_DISABLE_AUTO_MDIX, 136152939393SOleksij Rempel KSZ886X_BMCR_HP_MDIX | val); 136252939393SOleksij Rempel } 136352939393SOleksij Rempel 136452939393SOleksij Rempel static int ksz886x_config_aneg(struct phy_device *phydev) 136552939393SOleksij Rempel { 136652939393SOleksij Rempel int ret; 136752939393SOleksij Rempel 136852939393SOleksij Rempel ret = genphy_config_aneg(phydev); 136952939393SOleksij Rempel if (ret) 137052939393SOleksij Rempel return ret; 137152939393SOleksij Rempel 137252939393SOleksij Rempel /* The MDI-X configuration is automatically changed by the PHY after 137352939393SOleksij Rempel * switching from autoneg off to on. So, take MDI-X configuration under 137452939393SOleksij Rempel * own control and set it after autoneg configuration was done. 137552939393SOleksij Rempel */ 137652939393SOleksij Rempel return ksz886x_config_mdix(phydev, phydev->mdix_ctrl); 137752939393SOleksij Rempel } 137852939393SOleksij Rempel 137952939393SOleksij Rempel static int ksz886x_mdix_update(struct phy_device *phydev) 138052939393SOleksij Rempel { 138152939393SOleksij Rempel int ret; 138252939393SOleksij Rempel 138352939393SOleksij Rempel ret = phy_read(phydev, MII_BMCR); 138452939393SOleksij Rempel if (ret < 0) 138552939393SOleksij Rempel return ret; 138652939393SOleksij Rempel 138752939393SOleksij Rempel if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) { 138852939393SOleksij Rempel if (ret & KSZ886X_BMCR_FORCE_MDI) 138952939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_X; 139052939393SOleksij Rempel else 139152939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI; 139252939393SOleksij Rempel } else { 139352939393SOleksij Rempel phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 139452939393SOleksij Rempel } 139552939393SOleksij Rempel 139652939393SOleksij Rempel ret = phy_read(phydev, MII_KSZPHY_CTRL); 139752939393SOleksij Rempel if (ret < 0) 139852939393SOleksij Rempel return ret; 139952939393SOleksij Rempel 140052939393SOleksij Rempel /* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */ 140152939393SOleksij Rempel if (ret & KSZ886X_CTRL_MDIX_STAT) 140252939393SOleksij Rempel phydev->mdix = ETH_TP_MDI_X; 140352939393SOleksij Rempel else 140452939393SOleksij Rempel phydev->mdix = ETH_TP_MDI; 140552939393SOleksij Rempel 140652939393SOleksij Rempel return 0; 140752939393SOleksij Rempel } 140852939393SOleksij Rempel 140952939393SOleksij Rempel static int ksz886x_read_status(struct phy_device *phydev) 141052939393SOleksij Rempel { 141152939393SOleksij Rempel int ret; 141252939393SOleksij Rempel 141352939393SOleksij Rempel ret = ksz886x_mdix_update(phydev); 141452939393SOleksij Rempel if (ret < 0) 141552939393SOleksij Rempel return ret; 141652939393SOleksij Rempel 141752939393SOleksij Rempel return genphy_read_status(phydev); 141852939393SOleksij Rempel } 141952939393SOleksij Rempel 14202b2427d0SAndrew Lunn static int kszphy_get_sset_count(struct phy_device *phydev) 14212b2427d0SAndrew Lunn { 14222b2427d0SAndrew Lunn return ARRAY_SIZE(kszphy_hw_stats); 14232b2427d0SAndrew Lunn } 14242b2427d0SAndrew Lunn 14252b2427d0SAndrew Lunn static void kszphy_get_strings(struct phy_device *phydev, u8 *data) 14262b2427d0SAndrew Lunn { 14272b2427d0SAndrew Lunn int i; 14282b2427d0SAndrew Lunn 14292b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) { 143055f53567SFlorian Fainelli strlcpy(data + i * ETH_GSTRING_LEN, 14312b2427d0SAndrew Lunn kszphy_hw_stats[i].string, ETH_GSTRING_LEN); 14322b2427d0SAndrew Lunn } 14332b2427d0SAndrew Lunn } 14342b2427d0SAndrew Lunn 14352b2427d0SAndrew Lunn static u64 kszphy_get_stat(struct phy_device *phydev, int i) 14362b2427d0SAndrew Lunn { 14372b2427d0SAndrew Lunn struct kszphy_hw_stat stat = kszphy_hw_stats[i]; 14382b2427d0SAndrew Lunn struct kszphy_priv *priv = phydev->priv; 1439321b4d4bSAndrew Lunn int val; 1440321b4d4bSAndrew Lunn u64 ret; 14412b2427d0SAndrew Lunn 14422b2427d0SAndrew Lunn val = phy_read(phydev, stat.reg); 14432b2427d0SAndrew Lunn if (val < 0) { 14446c3442f5SJisheng Zhang ret = U64_MAX; 14452b2427d0SAndrew Lunn } else { 14462b2427d0SAndrew Lunn val = val & ((1 << stat.bits) - 1); 14472b2427d0SAndrew Lunn priv->stats[i] += val; 1448321b4d4bSAndrew Lunn ret = priv->stats[i]; 14492b2427d0SAndrew Lunn } 14502b2427d0SAndrew Lunn 1451321b4d4bSAndrew Lunn return ret; 14522b2427d0SAndrew Lunn } 14532b2427d0SAndrew Lunn 14542b2427d0SAndrew Lunn static void kszphy_get_stats(struct phy_device *phydev, 14552b2427d0SAndrew Lunn struct ethtool_stats *stats, u64 *data) 14562b2427d0SAndrew Lunn { 14572b2427d0SAndrew Lunn int i; 14582b2427d0SAndrew Lunn 14592b2427d0SAndrew Lunn for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) 14602b2427d0SAndrew Lunn data[i] = kszphy_get_stat(phydev, i); 14612b2427d0SAndrew Lunn } 14622b2427d0SAndrew Lunn 1463836384d2SWenyou Yang static int kszphy_suspend(struct phy_device *phydev) 1464836384d2SWenyou Yang { 1465836384d2SWenyou Yang /* Disable PHY Interrupts */ 1466836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1467836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_DISABLED; 1468836384d2SWenyou Yang if (phydev->drv->config_intr) 1469836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1470836384d2SWenyou Yang } 1471836384d2SWenyou Yang 1472836384d2SWenyou Yang return genphy_suspend(phydev); 1473836384d2SWenyou Yang } 1474836384d2SWenyou Yang 1475f5aba91dSAlexandre Belloni static int kszphy_resume(struct phy_device *phydev) 1476f5aba91dSAlexandre Belloni { 147779e498a9SLeonard Crestez int ret; 147879e498a9SLeonard Crestez 1479836384d2SWenyou Yang genphy_resume(phydev); 1480f5aba91dSAlexandre Belloni 14816110dff7SOleksij Rempel /* After switching from power-down to normal mode, an internal global 14826110dff7SOleksij Rempel * reset is automatically generated. Wait a minimum of 1 ms before 14836110dff7SOleksij Rempel * read/write access to the PHY registers. 14846110dff7SOleksij Rempel */ 14856110dff7SOleksij Rempel usleep_range(1000, 2000); 14866110dff7SOleksij Rempel 148779e498a9SLeonard Crestez ret = kszphy_config_reset(phydev); 148879e498a9SLeonard Crestez if (ret) 148979e498a9SLeonard Crestez return ret; 149079e498a9SLeonard Crestez 1491836384d2SWenyou Yang /* Enable PHY Interrupts */ 1492836384d2SWenyou Yang if (phy_interrupt_is_valid(phydev)) { 1493836384d2SWenyou Yang phydev->interrupts = PHY_INTERRUPT_ENABLED; 1494836384d2SWenyou Yang if (phydev->drv->config_intr) 1495836384d2SWenyou Yang phydev->drv->config_intr(phydev); 1496836384d2SWenyou Yang } 1497f5aba91dSAlexandre Belloni 1498f5aba91dSAlexandre Belloni return 0; 1499f5aba91dSAlexandre Belloni } 1500f5aba91dSAlexandre Belloni 1501e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 1502e6a423a8SJohan Hovold { 1503e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 1504e5a03bfdSAndrew Lunn const struct device_node *np = phydev->mdio.dev.of_node; 1505e6a423a8SJohan Hovold struct kszphy_priv *priv; 150663f44b2bSJohan Hovold struct clk *clk; 1507e7a792e9SJohan Hovold int ret; 1508e6a423a8SJohan Hovold 1509e5a03bfdSAndrew Lunn priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 1510e6a423a8SJohan Hovold if (!priv) 1511e6a423a8SJohan Hovold return -ENOMEM; 1512e6a423a8SJohan Hovold 1513e6a423a8SJohan Hovold phydev->priv = priv; 1514e6a423a8SJohan Hovold 1515e6a423a8SJohan Hovold priv->type = type; 1516e6a423a8SJohan Hovold 1517e7a792e9SJohan Hovold if (type->led_mode_reg) { 1518e7a792e9SJohan Hovold ret = of_property_read_u32(np, "micrel,led-mode", 1519e7a792e9SJohan Hovold &priv->led_mode); 1520e7a792e9SJohan Hovold if (ret) 1521e7a792e9SJohan Hovold priv->led_mode = -1; 1522e7a792e9SJohan Hovold 1523e7a792e9SJohan Hovold if (priv->led_mode > 3) { 152472ba48beSAndrew Lunn phydev_err(phydev, "invalid led mode: 0x%02x\n", 1525e7a792e9SJohan Hovold priv->led_mode); 1526e7a792e9SJohan Hovold priv->led_mode = -1; 1527e7a792e9SJohan Hovold } 1528e7a792e9SJohan Hovold } else { 1529e7a792e9SJohan Hovold priv->led_mode = -1; 1530e7a792e9SJohan Hovold } 1531e7a792e9SJohan Hovold 1532e5a03bfdSAndrew Lunn clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref"); 1533bced8701SNiklas Cassel /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */ 1534bced8701SNiklas Cassel if (!IS_ERR_OR_NULL(clk)) { 15351fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 153686dc1342SJohan Hovold bool rmii_ref_clk_sel_25_mhz; 15371fadee0cSSascha Hauer 153863f44b2bSJohan Hovold priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; 153986dc1342SJohan Hovold rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, 154086dc1342SJohan Hovold "micrel,rmii-reference-clock-select-25-mhz"); 154163f44b2bSJohan Hovold 15421fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 154386dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; 15441fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 154586dc1342SJohan Hovold priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; 15461fadee0cSSascha Hauer } else { 154772ba48beSAndrew Lunn phydev_err(phydev, "Clock rate out of range: %ld\n", 154872ba48beSAndrew Lunn rate); 15491fadee0cSSascha Hauer return -EINVAL; 15501fadee0cSSascha Hauer } 15511fadee0cSSascha Hauer } 15521fadee0cSSascha Hauer 15534217a64eSMichael Walle if (ksz8041_fiber_mode(phydev)) 15544217a64eSMichael Walle phydev->port = PORT_FIBRE; 15554217a64eSMichael Walle 155663f44b2bSJohan Hovold /* Support legacy board-file configuration */ 155763f44b2bSJohan Hovold if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { 155863f44b2bSJohan Hovold priv->rmii_ref_clk_sel = true; 155963f44b2bSJohan Hovold priv->rmii_ref_clk_sel_val = true; 156063f44b2bSJohan Hovold } 156163f44b2bSJohan Hovold 156263f44b2bSJohan Hovold return 0; 15631fadee0cSSascha Hauer } 15641fadee0cSSascha Hauer 156549011e0cSOleksij Rempel static int ksz886x_cable_test_start(struct phy_device *phydev) 156649011e0cSOleksij Rempel { 156749011e0cSOleksij Rempel if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA) 156849011e0cSOleksij Rempel return -EOPNOTSUPP; 156949011e0cSOleksij Rempel 157049011e0cSOleksij Rempel /* If autoneg is enabled, we won't be able to test cross pair 157149011e0cSOleksij Rempel * short. In this case, the PHY will "detect" a link and 157249011e0cSOleksij Rempel * confuse the internal state machine - disable auto neg here. 157349011e0cSOleksij Rempel * If autoneg is disabled, we should set the speed to 10mbit. 157449011e0cSOleksij Rempel */ 157549011e0cSOleksij Rempel return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100); 157649011e0cSOleksij Rempel } 157749011e0cSOleksij Rempel 157849011e0cSOleksij Rempel static int ksz886x_cable_test_result_trans(u16 status) 157949011e0cSOleksij Rempel { 158049011e0cSOleksij Rempel switch (FIELD_GET(KSZ8081_LMD_STAT_MASK, status)) { 158149011e0cSOleksij Rempel case KSZ8081_LMD_STAT_NORMAL: 158249011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_OK; 158349011e0cSOleksij Rempel case KSZ8081_LMD_STAT_SHORT: 158449011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT; 158549011e0cSOleksij Rempel case KSZ8081_LMD_STAT_OPEN: 158649011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_OPEN; 158749011e0cSOleksij Rempel case KSZ8081_LMD_STAT_FAIL: 158849011e0cSOleksij Rempel fallthrough; 158949011e0cSOleksij Rempel default: 159049011e0cSOleksij Rempel return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC; 159149011e0cSOleksij Rempel } 159249011e0cSOleksij Rempel } 159349011e0cSOleksij Rempel 159449011e0cSOleksij Rempel static bool ksz886x_cable_test_failed(u16 status) 159549011e0cSOleksij Rempel { 159649011e0cSOleksij Rempel return FIELD_GET(KSZ8081_LMD_STAT_MASK, status) == 159749011e0cSOleksij Rempel KSZ8081_LMD_STAT_FAIL; 159849011e0cSOleksij Rempel } 159949011e0cSOleksij Rempel 160049011e0cSOleksij Rempel static bool ksz886x_cable_test_fault_length_valid(u16 status) 160149011e0cSOleksij Rempel { 160249011e0cSOleksij Rempel switch (FIELD_GET(KSZ8081_LMD_STAT_MASK, status)) { 160349011e0cSOleksij Rempel case KSZ8081_LMD_STAT_OPEN: 160449011e0cSOleksij Rempel fallthrough; 160549011e0cSOleksij Rempel case KSZ8081_LMD_STAT_SHORT: 160649011e0cSOleksij Rempel return true; 160749011e0cSOleksij Rempel } 160849011e0cSOleksij Rempel return false; 160949011e0cSOleksij Rempel } 161049011e0cSOleksij Rempel 161149011e0cSOleksij Rempel static int ksz886x_cable_test_fault_length(u16 status) 161249011e0cSOleksij Rempel { 161349011e0cSOleksij Rempel int dt; 161449011e0cSOleksij Rempel 161549011e0cSOleksij Rempel /* According to the data sheet the distance to the fault is 161649011e0cSOleksij Rempel * DELTA_TIME * 0.4 meters. 161749011e0cSOleksij Rempel */ 161849011e0cSOleksij Rempel dt = FIELD_GET(KSZ8081_LMD_DELTA_TIME_MASK, status); 161949011e0cSOleksij Rempel 162049011e0cSOleksij Rempel return (dt * 400) / 10; 162149011e0cSOleksij Rempel } 162249011e0cSOleksij Rempel 162349011e0cSOleksij Rempel static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev) 162449011e0cSOleksij Rempel { 162549011e0cSOleksij Rempel int val, ret; 162649011e0cSOleksij Rempel 162749011e0cSOleksij Rempel ret = phy_read_poll_timeout(phydev, KSZ8081_LMD, val, 162849011e0cSOleksij Rempel !(val & KSZ8081_LMD_ENABLE_TEST), 162949011e0cSOleksij Rempel 30000, 100000, true); 163049011e0cSOleksij Rempel 163149011e0cSOleksij Rempel return ret < 0 ? ret : 0; 163249011e0cSOleksij Rempel } 163349011e0cSOleksij Rempel 163449011e0cSOleksij Rempel static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair) 163549011e0cSOleksij Rempel { 163649011e0cSOleksij Rempel static const int ethtool_pair[] = { 163749011e0cSOleksij Rempel ETHTOOL_A_CABLE_PAIR_A, 163849011e0cSOleksij Rempel ETHTOOL_A_CABLE_PAIR_B, 163949011e0cSOleksij Rempel }; 164049011e0cSOleksij Rempel int ret, val, mdix; 164149011e0cSOleksij Rempel 164249011e0cSOleksij Rempel /* There is no way to choice the pair, like we do one ksz9031. 164349011e0cSOleksij Rempel * We can workaround this limitation by using the MDI-X functionality. 164449011e0cSOleksij Rempel */ 164549011e0cSOleksij Rempel if (pair == 0) 164649011e0cSOleksij Rempel mdix = ETH_TP_MDI; 164749011e0cSOleksij Rempel else 164849011e0cSOleksij Rempel mdix = ETH_TP_MDI_X; 164949011e0cSOleksij Rempel 165049011e0cSOleksij Rempel switch (phydev->phy_id & MICREL_PHY_ID_MASK) { 165149011e0cSOleksij Rempel case PHY_ID_KSZ8081: 165249011e0cSOleksij Rempel ret = ksz8081_config_mdix(phydev, mdix); 165349011e0cSOleksij Rempel break; 165449011e0cSOleksij Rempel case PHY_ID_KSZ886X: 165549011e0cSOleksij Rempel ret = ksz886x_config_mdix(phydev, mdix); 165649011e0cSOleksij Rempel break; 165749011e0cSOleksij Rempel default: 165849011e0cSOleksij Rempel ret = -ENODEV; 165949011e0cSOleksij Rempel } 166049011e0cSOleksij Rempel 166149011e0cSOleksij Rempel if (ret) 166249011e0cSOleksij Rempel return ret; 166349011e0cSOleksij Rempel 166449011e0cSOleksij Rempel /* Now we are ready to fire. This command will send a 100ns pulse 166549011e0cSOleksij Rempel * to the pair. 166649011e0cSOleksij Rempel */ 166749011e0cSOleksij Rempel ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST); 166849011e0cSOleksij Rempel if (ret) 166949011e0cSOleksij Rempel return ret; 167049011e0cSOleksij Rempel 167149011e0cSOleksij Rempel ret = ksz886x_cable_test_wait_for_completion(phydev); 167249011e0cSOleksij Rempel if (ret) 167349011e0cSOleksij Rempel return ret; 167449011e0cSOleksij Rempel 167549011e0cSOleksij Rempel val = phy_read(phydev, KSZ8081_LMD); 167649011e0cSOleksij Rempel if (val < 0) 167749011e0cSOleksij Rempel return val; 167849011e0cSOleksij Rempel 167949011e0cSOleksij Rempel if (ksz886x_cable_test_failed(val)) 168049011e0cSOleksij Rempel return -EAGAIN; 168149011e0cSOleksij Rempel 168249011e0cSOleksij Rempel ret = ethnl_cable_test_result(phydev, ethtool_pair[pair], 168349011e0cSOleksij Rempel ksz886x_cable_test_result_trans(val)); 168449011e0cSOleksij Rempel if (ret) 168549011e0cSOleksij Rempel return ret; 168649011e0cSOleksij Rempel 168749011e0cSOleksij Rempel if (!ksz886x_cable_test_fault_length_valid(val)) 168849011e0cSOleksij Rempel return 0; 168949011e0cSOleksij Rempel 169049011e0cSOleksij Rempel return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], 169149011e0cSOleksij Rempel ksz886x_cable_test_fault_length(val)); 169249011e0cSOleksij Rempel } 169349011e0cSOleksij Rempel 169449011e0cSOleksij Rempel static int ksz886x_cable_test_get_status(struct phy_device *phydev, 169549011e0cSOleksij Rempel bool *finished) 169649011e0cSOleksij Rempel { 169749011e0cSOleksij Rempel unsigned long pair_mask = 0x3; 169849011e0cSOleksij Rempel int retries = 20; 169949011e0cSOleksij Rempel int pair, ret; 170049011e0cSOleksij Rempel 170149011e0cSOleksij Rempel *finished = false; 170249011e0cSOleksij Rempel 170349011e0cSOleksij Rempel /* Try harder if link partner is active */ 170449011e0cSOleksij Rempel while (pair_mask && retries--) { 170549011e0cSOleksij Rempel for_each_set_bit(pair, &pair_mask, 4) { 170649011e0cSOleksij Rempel ret = ksz886x_cable_test_one_pair(phydev, pair); 170749011e0cSOleksij Rempel if (ret == -EAGAIN) 170849011e0cSOleksij Rempel continue; 170949011e0cSOleksij Rempel if (ret < 0) 171049011e0cSOleksij Rempel return ret; 171149011e0cSOleksij Rempel clear_bit(pair, &pair_mask); 171249011e0cSOleksij Rempel } 171349011e0cSOleksij Rempel /* If link partner is in autonegotiation mode it will send 2ms 171449011e0cSOleksij Rempel * of FLPs with at least 6ms of silence. 171549011e0cSOleksij Rempel * Add 2ms sleep to have better chances to hit this silence. 171649011e0cSOleksij Rempel */ 171749011e0cSOleksij Rempel if (pair_mask) 171849011e0cSOleksij Rempel msleep(2); 171949011e0cSOleksij Rempel } 172049011e0cSOleksij Rempel 172149011e0cSOleksij Rempel *finished = true; 172249011e0cSOleksij Rempel 172349011e0cSOleksij Rempel return ret; 172449011e0cSOleksij Rempel } 172549011e0cSOleksij Rempel 17267c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CONTROL 0x16 17277c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA 0x17 17287c2dcfa2SHoratiu Vultur #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC 0x4000 17297c2dcfa2SHoratiu Vultur 17307467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET 0x43 17317467d716SHoratiu Vultur #define LAN8814_QSGMII_SOFT_RESET_BIT BIT(0) 17327467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG 0x13 17337467d716SHoratiu Vultur #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA BIT(3) 17347467d716SHoratiu Vultur #define LAN8814_ALIGN_SWAP 0x4a 17357467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP 0x1 17367467d716SHoratiu Vultur #define LAN8814_ALIGN_TX_A_B_SWAP_MASK GENMASK(2, 0) 17377467d716SHoratiu Vultur 17387c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_SWAP 0x4a 17397c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP 0x1 17407c2dcfa2SHoratiu Vultur #define LAN8804_ALIGN_TX_A_B_SWAP_MASK GENMASK(2, 0) 17417c2dcfa2SHoratiu Vultur #define LAN8814_CLOCK_MANAGEMENT 0xd 17427c2dcfa2SHoratiu Vultur #define LAN8814_LINK_QUALITY 0x8e 17437c2dcfa2SHoratiu Vultur 17447c2dcfa2SHoratiu Vultur static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr) 17457c2dcfa2SHoratiu Vultur { 17467c2dcfa2SHoratiu Vultur u32 data; 17477c2dcfa2SHoratiu Vultur 17484488f6b6SDivya Koppera phy_lock_mdio_bus(phydev); 17494488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page); 17504488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr); 17514488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, 17527c2dcfa2SHoratiu Vultur (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC)); 17534488f6b6SDivya Koppera data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA); 17544488f6b6SDivya Koppera phy_unlock_mdio_bus(phydev); 17557c2dcfa2SHoratiu Vultur 17567c2dcfa2SHoratiu Vultur return data; 17577c2dcfa2SHoratiu Vultur } 17587c2dcfa2SHoratiu Vultur 17597c2dcfa2SHoratiu Vultur static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr, 17607c2dcfa2SHoratiu Vultur u16 val) 17617c2dcfa2SHoratiu Vultur { 17624488f6b6SDivya Koppera phy_lock_mdio_bus(phydev); 17634488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page); 17644488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr); 17654488f6b6SDivya Koppera __phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, 17664488f6b6SDivya Koppera page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC); 17677c2dcfa2SHoratiu Vultur 17684488f6b6SDivya Koppera val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val); 17694488f6b6SDivya Koppera if (val != 0) 17707c2dcfa2SHoratiu Vultur phydev_err(phydev, "Error: phy_write has returned error %d\n", 17717c2dcfa2SHoratiu Vultur val); 17724488f6b6SDivya Koppera phy_unlock_mdio_bus(phydev); 17737c2dcfa2SHoratiu Vultur return val; 17747c2dcfa2SHoratiu Vultur } 17757c2dcfa2SHoratiu Vultur 1776ece19502SDivya Koppera static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable) 17777467d716SHoratiu Vultur { 1778ece19502SDivya Koppera u16 val = 0; 17797467d716SHoratiu Vultur 1780ece19502SDivya Koppera if (enable) 1781ece19502SDivya Koppera val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ | 1782ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ | 1783ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_RX_TS_EN_ | 1784ece19502SDivya Koppera PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_; 17857467d716SHoratiu Vultur 1786ece19502SDivya Koppera return lanphy_write_page_reg(phydev, 5, PTP_TSU_INT_EN, val); 1787ece19502SDivya Koppera } 17887467d716SHoratiu Vultur 1789ece19502SDivya Koppera static void lan8814_ptp_rx_ts_get(struct phy_device *phydev, 1790ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds, u16 *seq_id) 1791ece19502SDivya Koppera { 1792ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_HI); 1793ece19502SDivya Koppera *seconds = (*seconds << 16) | 1794ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_SEC_LO); 1795ece19502SDivya Koppera 1796ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_HI); 1797ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 1798ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_RX_INGRESS_NS_LO); 1799ece19502SDivya Koppera 1800ece19502SDivya Koppera *seq_id = lanphy_read_page_reg(phydev, 5, PTP_RX_MSG_HEADER2); 1801ece19502SDivya Koppera } 1802ece19502SDivya Koppera 1803ece19502SDivya Koppera static void lan8814_ptp_tx_ts_get(struct phy_device *phydev, 1804ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds, u16 *seq_id) 1805ece19502SDivya Koppera { 1806ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_HI); 1807ece19502SDivya Koppera *seconds = *seconds << 16 | 1808ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_SEC_LO); 1809ece19502SDivya Koppera 1810ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_HI); 1811ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 1812ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TX_EGRESS_NS_LO); 1813ece19502SDivya Koppera 1814ece19502SDivya Koppera *seq_id = lanphy_read_page_reg(phydev, 5, PTP_TX_MSG_HEADER2); 1815ece19502SDivya Koppera } 1816ece19502SDivya Koppera 1817ece19502SDivya Koppera static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct ethtool_ts_info *info) 1818ece19502SDivya Koppera { 1819ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 1820ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 1821ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 1822ece19502SDivya Koppera 1823ece19502SDivya Koppera info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE | 1824ece19502SDivya Koppera SOF_TIMESTAMPING_RX_HARDWARE | 1825ece19502SDivya Koppera SOF_TIMESTAMPING_RAW_HARDWARE; 1826ece19502SDivya Koppera 1827ece19502SDivya Koppera info->phc_index = ptp_clock_index(shared->ptp_clock); 1828ece19502SDivya Koppera 1829ece19502SDivya Koppera info->tx_types = 1830ece19502SDivya Koppera (1 << HWTSTAMP_TX_OFF) | 1831ece19502SDivya Koppera (1 << HWTSTAMP_TX_ON) | 1832ece19502SDivya Koppera (1 << HWTSTAMP_TX_ONESTEP_SYNC); 1833ece19502SDivya Koppera 1834ece19502SDivya Koppera info->rx_filters = 1835ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_NONE) | 1836ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) | 1837ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) | 1838ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 1839ece19502SDivya Koppera (1 << HWTSTAMP_FILTER_PTP_V2_EVENT); 18407467d716SHoratiu Vultur 18417467d716SHoratiu Vultur return 0; 18427467d716SHoratiu Vultur } 18437467d716SHoratiu Vultur 1844ece19502SDivya Koppera static void lan8814_flush_fifo(struct phy_device *phydev, bool egress) 1845ece19502SDivya Koppera { 1846ece19502SDivya Koppera int i; 1847ece19502SDivya Koppera 1848ece19502SDivya Koppera for (i = 0; i < FIFO_SIZE; ++i) 1849ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, 1850ece19502SDivya Koppera egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2); 1851ece19502SDivya Koppera 1852ece19502SDivya Koppera /* Read to clear overflow status bit */ 1853ece19502SDivya Koppera lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS); 1854ece19502SDivya Koppera } 1855ece19502SDivya Koppera 1856ece19502SDivya Koppera static int lan8814_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr) 1857ece19502SDivya Koppera { 1858ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = 1859ece19502SDivya Koppera container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 1860ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 1861ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 1862ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts, *tmp; 1863ece19502SDivya Koppera struct hwtstamp_config config; 1864ece19502SDivya Koppera int txcfg = 0, rxcfg = 0; 1865ece19502SDivya Koppera int pkt_ts_enable; 1866ece19502SDivya Koppera 1867ece19502SDivya Koppera if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1868ece19502SDivya Koppera return -EFAULT; 1869ece19502SDivya Koppera 1870ece19502SDivya Koppera ptp_priv->hwts_tx_type = config.tx_type; 1871ece19502SDivya Koppera ptp_priv->rx_filter = config.rx_filter; 1872ece19502SDivya Koppera 1873ece19502SDivya Koppera switch (config.rx_filter) { 1874ece19502SDivya Koppera case HWTSTAMP_FILTER_NONE: 1875ece19502SDivya Koppera ptp_priv->layer = 0; 1876ece19502SDivya Koppera ptp_priv->version = 0; 1877ece19502SDivya Koppera break; 1878ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 1879ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 1880ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 1881ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L4; 1882ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 1883ece19502SDivya Koppera break; 1884ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 1885ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 1886ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 1887ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L2; 1888ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 1889ece19502SDivya Koppera break; 1890ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_EVENT: 1891ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_SYNC: 1892ece19502SDivya Koppera case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 1893ece19502SDivya Koppera ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2; 1894ece19502SDivya Koppera ptp_priv->version = PTP_CLASS_V2; 1895ece19502SDivya Koppera break; 1896ece19502SDivya Koppera default: 1897ece19502SDivya Koppera return -ERANGE; 1898ece19502SDivya Koppera } 1899ece19502SDivya Koppera 1900ece19502SDivya Koppera if (ptp_priv->layer & PTP_CLASS_L2) { 1901ece19502SDivya Koppera rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_; 1902ece19502SDivya Koppera txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_; 1903ece19502SDivya Koppera } else if (ptp_priv->layer & PTP_CLASS_L4) { 1904ece19502SDivya Koppera rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_; 1905ece19502SDivya Koppera txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_; 1906ece19502SDivya Koppera } 1907ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_PARSE_CONFIG, rxcfg); 1908ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_PARSE_CONFIG, txcfg); 1909ece19502SDivya Koppera 1910ece19502SDivya Koppera pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ | 1911ece19502SDivya Koppera PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_; 1912ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_RX_TIMESTAMP_EN, pkt_ts_enable); 1913ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_TIMESTAMP_EN, pkt_ts_enable); 1914ece19502SDivya Koppera 1915ece19502SDivya Koppera if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC) 1916ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 5, PTP_TX_MOD, 1917ece19502SDivya Koppera PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_); 1918ece19502SDivya Koppera 1919ece19502SDivya Koppera if (config.rx_filter != HWTSTAMP_FILTER_NONE) 1920ece19502SDivya Koppera lan8814_config_ts_intr(ptp_priv->phydev, true); 1921ece19502SDivya Koppera else 1922ece19502SDivya Koppera lan8814_config_ts_intr(ptp_priv->phydev, false); 1923ece19502SDivya Koppera 1924ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 1925ece19502SDivya Koppera if (config.rx_filter != HWTSTAMP_FILTER_NONE) 1926ece19502SDivya Koppera shared->ref++; 1927ece19502SDivya Koppera else 1928ece19502SDivya Koppera shared->ref--; 1929ece19502SDivya Koppera 1930ece19502SDivya Koppera if (shared->ref) 1931ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL, 1932ece19502SDivya Koppera PTP_CMD_CTL_PTP_ENABLE_); 1933ece19502SDivya Koppera else 1934ece19502SDivya Koppera lanphy_write_page_reg(ptp_priv->phydev, 4, PTP_CMD_CTL, 1935ece19502SDivya Koppera PTP_CMD_CTL_PTP_DISABLE_); 1936ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 1937ece19502SDivya Koppera 1938ece19502SDivya Koppera /* In case of multiple starts and stops, these needs to be cleared */ 1939ece19502SDivya Koppera list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) { 1940ece19502SDivya Koppera list_del(&rx_ts->list); 1941ece19502SDivya Koppera kfree(rx_ts); 1942ece19502SDivya Koppera } 1943ece19502SDivya Koppera skb_queue_purge(&ptp_priv->rx_queue); 1944ece19502SDivya Koppera skb_queue_purge(&ptp_priv->tx_queue); 1945ece19502SDivya Koppera 1946ece19502SDivya Koppera lan8814_flush_fifo(ptp_priv->phydev, false); 1947ece19502SDivya Koppera lan8814_flush_fifo(ptp_priv->phydev, true); 1948ece19502SDivya Koppera 1949ece19502SDivya Koppera return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? -EFAULT : 0; 1950ece19502SDivya Koppera } 1951ece19502SDivya Koppera 1952ece19502SDivya Koppera static void lan8814_txtstamp(struct mii_timestamper *mii_ts, 1953ece19502SDivya Koppera struct sk_buff *skb, int type) 1954ece19502SDivya Koppera { 1955ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 1956ece19502SDivya Koppera 1957ece19502SDivya Koppera switch (ptp_priv->hwts_tx_type) { 1958ece19502SDivya Koppera case HWTSTAMP_TX_ONESTEP_SYNC: 19593914a9c0SKurt Kanzenbach if (ptp_msg_is_sync(skb, type)) { 1960ece19502SDivya Koppera kfree_skb(skb); 1961ece19502SDivya Koppera return; 1962ece19502SDivya Koppera } 1963ece19502SDivya Koppera fallthrough; 1964ece19502SDivya Koppera case HWTSTAMP_TX_ON: 1965ece19502SDivya Koppera skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 1966ece19502SDivya Koppera skb_queue_tail(&ptp_priv->tx_queue, skb); 1967ece19502SDivya Koppera break; 1968ece19502SDivya Koppera case HWTSTAMP_TX_OFF: 1969ece19502SDivya Koppera default: 1970ece19502SDivya Koppera kfree_skb(skb); 1971ece19502SDivya Koppera break; 1972ece19502SDivya Koppera } 1973ece19502SDivya Koppera } 1974ece19502SDivya Koppera 1975ece19502SDivya Koppera static void lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig) 1976ece19502SDivya Koppera { 1977ece19502SDivya Koppera struct ptp_header *ptp_header; 1978ece19502SDivya Koppera u32 type; 1979ece19502SDivya Koppera 1980ece19502SDivya Koppera skb_push(skb, ETH_HLEN); 1981ece19502SDivya Koppera type = ptp_classify_raw(skb); 1982ece19502SDivya Koppera ptp_header = ptp_parse_header(skb, type); 1983ece19502SDivya Koppera skb_pull_inline(skb, ETH_HLEN); 1984ece19502SDivya Koppera 1985ece19502SDivya Koppera *sig = (__force u16)(ntohs(ptp_header->sequence_id)); 1986ece19502SDivya Koppera } 1987ece19502SDivya Koppera 1988ece19502SDivya Koppera static bool lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv, 1989ece19502SDivya Koppera struct sk_buff *skb) 1990ece19502SDivya Koppera { 1991ece19502SDivya Koppera struct skb_shared_hwtstamps *shhwtstamps; 1992ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts, *tmp; 1993ece19502SDivya Koppera unsigned long flags; 1994ece19502SDivya Koppera bool ret = false; 1995ece19502SDivya Koppera u16 skb_sig; 1996ece19502SDivya Koppera 1997ece19502SDivya Koppera lan8814_get_sig_rx(skb, &skb_sig); 1998ece19502SDivya Koppera 1999ece19502SDivya Koppera /* Iterate over all RX timestamps and match it with the received skbs */ 2000ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags); 2001ece19502SDivya Koppera list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) { 2002ece19502SDivya Koppera /* Check if we found the signature we were looking for. */ 2003ece19502SDivya Koppera if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id))) 2004ece19502SDivya Koppera continue; 2005ece19502SDivya Koppera 2006ece19502SDivya Koppera shhwtstamps = skb_hwtstamps(skb); 2007ece19502SDivya Koppera memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2008ece19502SDivya Koppera shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, 2009ece19502SDivya Koppera rx_ts->nsec); 2010ece19502SDivya Koppera list_del(&rx_ts->list); 2011ece19502SDivya Koppera kfree(rx_ts); 2012ece19502SDivya Koppera 2013ece19502SDivya Koppera ret = true; 2014ece19502SDivya Koppera break; 2015ece19502SDivya Koppera } 2016ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags); 2017ece19502SDivya Koppera 201867dbd6c0SSebastian Andrzej Siewior if (ret) 201967dbd6c0SSebastian Andrzej Siewior netif_rx(skb); 2020ece19502SDivya Koppera return ret; 2021ece19502SDivya Koppera } 2022ece19502SDivya Koppera 2023ece19502SDivya Koppera static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type) 2024ece19502SDivya Koppera { 2025ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = 2026ece19502SDivya Koppera container_of(mii_ts, struct kszphy_ptp_priv, mii_ts); 2027ece19502SDivya Koppera 2028ece19502SDivya Koppera if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE || 2029ece19502SDivya Koppera type == PTP_CLASS_NONE) 2030ece19502SDivya Koppera return false; 2031ece19502SDivya Koppera 2032ece19502SDivya Koppera if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0) 2033ece19502SDivya Koppera return false; 2034ece19502SDivya Koppera 2035ece19502SDivya Koppera /* If we failed to match then add it to the queue for when the timestamp 2036ece19502SDivya Koppera * will come 2037ece19502SDivya Koppera */ 2038ece19502SDivya Koppera if (!lan8814_match_rx_ts(ptp_priv, skb)) 2039ece19502SDivya Koppera skb_queue_tail(&ptp_priv->rx_queue, skb); 2040ece19502SDivya Koppera 2041ece19502SDivya Koppera return true; 2042ece19502SDivya Koppera } 2043ece19502SDivya Koppera 2044ece19502SDivya Koppera static void lan8814_ptp_clock_set(struct phy_device *phydev, 2045ece19502SDivya Koppera u32 seconds, u32 nano_seconds) 2046ece19502SDivya Koppera { 2047ece19502SDivya Koppera u32 sec_low, sec_high, nsec_low, nsec_high; 2048ece19502SDivya Koppera 2049ece19502SDivya Koppera sec_low = seconds & 0xffff; 2050ece19502SDivya Koppera sec_high = (seconds >> 16) & 0xffff; 2051ece19502SDivya Koppera nsec_low = nano_seconds & 0xffff; 2052ece19502SDivya Koppera nsec_high = (nano_seconds >> 16) & 0x3fff; 2053ece19502SDivya Koppera 2054ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_LO, sec_low); 2055ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_SEC_MID, sec_high); 2056ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_LO, nsec_low); 2057ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_SET_NS_HI, nsec_high); 2058ece19502SDivya Koppera 2059ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_LOAD_); 2060ece19502SDivya Koppera } 2061ece19502SDivya Koppera 2062ece19502SDivya Koppera static void lan8814_ptp_clock_get(struct phy_device *phydev, 2063ece19502SDivya Koppera u32 *seconds, u32 *nano_seconds) 2064ece19502SDivya Koppera { 2065ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, PTP_CMD_CTL_PTP_CLOCK_READ_); 2066ece19502SDivya Koppera 2067ece19502SDivya Koppera *seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_MID); 2068ece19502SDivya Koppera *seconds = (*seconds << 16) | 2069ece19502SDivya Koppera lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_SEC_LO); 2070ece19502SDivya Koppera 2071ece19502SDivya Koppera *nano_seconds = lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_HI); 2072ece19502SDivya Koppera *nano_seconds = ((*nano_seconds & 0x3fff) << 16) | 2073ece19502SDivya Koppera lanphy_read_page_reg(phydev, 4, PTP_CLOCK_READ_NS_LO); 2074ece19502SDivya Koppera } 2075ece19502SDivya Koppera 2076ece19502SDivya Koppera static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci, 2077ece19502SDivya Koppera struct timespec64 *ts) 2078ece19502SDivya Koppera { 2079ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2080ece19502SDivya Koppera ptp_clock_info); 2081ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2082ece19502SDivya Koppera u32 nano_seconds; 2083ece19502SDivya Koppera u32 seconds; 2084ece19502SDivya Koppera 2085ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2086ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds); 2087ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2088ece19502SDivya Koppera ts->tv_sec = seconds; 2089ece19502SDivya Koppera ts->tv_nsec = nano_seconds; 2090ece19502SDivya Koppera 2091ece19502SDivya Koppera return 0; 2092ece19502SDivya Koppera } 2093ece19502SDivya Koppera 2094ece19502SDivya Koppera static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci, 2095ece19502SDivya Koppera const struct timespec64 *ts) 2096ece19502SDivya Koppera { 2097ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2098ece19502SDivya Koppera ptp_clock_info); 2099ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2100ece19502SDivya Koppera 2101ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2102ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec); 2103ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2104ece19502SDivya Koppera 2105ece19502SDivya Koppera return 0; 2106ece19502SDivya Koppera } 2107ece19502SDivya Koppera 2108ece19502SDivya Koppera static void lan8814_ptp_clock_step(struct phy_device *phydev, 2109ece19502SDivya Koppera s64 time_step_ns) 2110ece19502SDivya Koppera { 2111ece19502SDivya Koppera u32 nano_seconds_step; 2112ece19502SDivya Koppera u64 abs_time_step_ns; 2113ece19502SDivya Koppera u32 unsigned_seconds; 2114ece19502SDivya Koppera u32 nano_seconds; 2115ece19502SDivya Koppera u32 remainder; 2116ece19502SDivya Koppera s32 seconds; 2117ece19502SDivya Koppera 2118ece19502SDivya Koppera if (time_step_ns > 15000000000LL) { 2119ece19502SDivya Koppera /* convert to clock set */ 2120ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds); 2121ece19502SDivya Koppera unsigned_seconds += div_u64_rem(time_step_ns, 1000000000LL, 2122ece19502SDivya Koppera &remainder); 2123ece19502SDivya Koppera nano_seconds += remainder; 2124ece19502SDivya Koppera if (nano_seconds >= 1000000000) { 2125ece19502SDivya Koppera unsigned_seconds++; 2126ece19502SDivya Koppera nano_seconds -= 1000000000; 2127ece19502SDivya Koppera } 2128ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, unsigned_seconds, nano_seconds); 2129ece19502SDivya Koppera return; 2130ece19502SDivya Koppera } else if (time_step_ns < -15000000000LL) { 2131ece19502SDivya Koppera /* convert to clock set */ 2132ece19502SDivya Koppera time_step_ns = -time_step_ns; 2133ece19502SDivya Koppera 2134ece19502SDivya Koppera lan8814_ptp_clock_get(phydev, &unsigned_seconds, &nano_seconds); 2135ece19502SDivya Koppera unsigned_seconds -= div_u64_rem(time_step_ns, 1000000000LL, 2136ece19502SDivya Koppera &remainder); 2137ece19502SDivya Koppera nano_seconds_step = remainder; 2138ece19502SDivya Koppera if (nano_seconds < nano_seconds_step) { 2139ece19502SDivya Koppera unsigned_seconds--; 2140ece19502SDivya Koppera nano_seconds += 1000000000; 2141ece19502SDivya Koppera } 2142ece19502SDivya Koppera nano_seconds -= nano_seconds_step; 2143ece19502SDivya Koppera lan8814_ptp_clock_set(phydev, unsigned_seconds, 2144ece19502SDivya Koppera nano_seconds); 2145ece19502SDivya Koppera return; 2146ece19502SDivya Koppera } 2147ece19502SDivya Koppera 2148ece19502SDivya Koppera /* do clock step */ 2149ece19502SDivya Koppera if (time_step_ns >= 0) { 2150ece19502SDivya Koppera abs_time_step_ns = (u64)time_step_ns; 2151ece19502SDivya Koppera seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000, 2152ece19502SDivya Koppera &remainder); 2153ece19502SDivya Koppera nano_seconds = remainder; 2154ece19502SDivya Koppera } else { 2155ece19502SDivya Koppera abs_time_step_ns = (u64)(-time_step_ns); 2156ece19502SDivya Koppera seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000, 2157ece19502SDivya Koppera &remainder)); 2158ece19502SDivya Koppera nano_seconds = remainder; 2159ece19502SDivya Koppera if (nano_seconds > 0) { 2160ece19502SDivya Koppera /* subtracting nano seconds is not allowed 2161ece19502SDivya Koppera * convert to subtracting from seconds, 2162ece19502SDivya Koppera * and adding to nanoseconds 2163ece19502SDivya Koppera */ 2164ece19502SDivya Koppera seconds--; 2165ece19502SDivya Koppera nano_seconds = (1000000000 - nano_seconds); 2166ece19502SDivya Koppera } 2167ece19502SDivya Koppera } 2168ece19502SDivya Koppera 2169ece19502SDivya Koppera if (nano_seconds > 0) { 2170ece19502SDivya Koppera /* add 8 ns to cover the likely normal increment */ 2171ece19502SDivya Koppera nano_seconds += 8; 2172ece19502SDivya Koppera } 2173ece19502SDivya Koppera 2174ece19502SDivya Koppera if (nano_seconds >= 1000000000) { 2175ece19502SDivya Koppera /* carry into seconds */ 2176ece19502SDivya Koppera seconds++; 2177ece19502SDivya Koppera nano_seconds -= 1000000000; 2178ece19502SDivya Koppera } 2179ece19502SDivya Koppera 2180ece19502SDivya Koppera while (seconds) { 2181ece19502SDivya Koppera if (seconds > 0) { 2182ece19502SDivya Koppera u32 adjustment_value = (u32)seconds; 2183ece19502SDivya Koppera u16 adjustment_value_lo, adjustment_value_hi; 2184ece19502SDivya Koppera 2185ece19502SDivya Koppera if (adjustment_value > 0xF) 2186ece19502SDivya Koppera adjustment_value = 0xF; 2187ece19502SDivya Koppera 2188ece19502SDivya Koppera adjustment_value_lo = adjustment_value & 0xffff; 2189ece19502SDivya Koppera adjustment_value_hi = (adjustment_value >> 16) & 0x3fff; 2190ece19502SDivya Koppera 2191ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2192ece19502SDivya Koppera adjustment_value_lo); 2193ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2194ece19502SDivya Koppera PTP_LTC_STEP_ADJ_DIR_ | 2195ece19502SDivya Koppera adjustment_value_hi); 2196ece19502SDivya Koppera seconds -= ((s32)adjustment_value); 2197ece19502SDivya Koppera } else { 2198ece19502SDivya Koppera u32 adjustment_value = (u32)(-seconds); 2199ece19502SDivya Koppera u16 adjustment_value_lo, adjustment_value_hi; 2200ece19502SDivya Koppera 2201ece19502SDivya Koppera if (adjustment_value > 0xF) 2202ece19502SDivya Koppera adjustment_value = 0xF; 2203ece19502SDivya Koppera 2204ece19502SDivya Koppera adjustment_value_lo = adjustment_value & 0xffff; 2205ece19502SDivya Koppera adjustment_value_hi = (adjustment_value >> 16) & 0x3fff; 2206ece19502SDivya Koppera 2207ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2208ece19502SDivya Koppera adjustment_value_lo); 2209ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2210ece19502SDivya Koppera adjustment_value_hi); 2211ece19502SDivya Koppera seconds += ((s32)adjustment_value); 2212ece19502SDivya Koppera } 2213ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, 2214ece19502SDivya Koppera PTP_CMD_CTL_PTP_LTC_STEP_SEC_); 2215ece19502SDivya Koppera } 2216ece19502SDivya Koppera if (nano_seconds) { 2217ece19502SDivya Koppera u16 nano_seconds_lo; 2218ece19502SDivya Koppera u16 nano_seconds_hi; 2219ece19502SDivya Koppera 2220ece19502SDivya Koppera nano_seconds_lo = nano_seconds & 0xffff; 2221ece19502SDivya Koppera nano_seconds_hi = (nano_seconds >> 16) & 0x3fff; 2222ece19502SDivya Koppera 2223ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_LO, 2224ece19502SDivya Koppera nano_seconds_lo); 2225ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_LTC_STEP_ADJ_HI, 2226ece19502SDivya Koppera PTP_LTC_STEP_ADJ_DIR_ | 2227ece19502SDivya Koppera nano_seconds_hi); 2228ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CMD_CTL, 2229ece19502SDivya Koppera PTP_CMD_CTL_PTP_LTC_STEP_NSEC_); 2230ece19502SDivya Koppera } 2231ece19502SDivya Koppera } 2232ece19502SDivya Koppera 2233ece19502SDivya Koppera static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta) 2234ece19502SDivya Koppera { 2235ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2236ece19502SDivya Koppera ptp_clock_info); 2237ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2238ece19502SDivya Koppera 2239ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2240ece19502SDivya Koppera lan8814_ptp_clock_step(phydev, delta); 2241ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2242ece19502SDivya Koppera 2243ece19502SDivya Koppera return 0; 2244ece19502SDivya Koppera } 2245ece19502SDivya Koppera 2246ece19502SDivya Koppera static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm) 2247ece19502SDivya Koppera { 2248ece19502SDivya Koppera struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv, 2249ece19502SDivya Koppera ptp_clock_info); 2250ece19502SDivya Koppera struct phy_device *phydev = shared->phydev; 2251ece19502SDivya Koppera u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi; 2252ece19502SDivya Koppera bool positive = true; 2253ece19502SDivya Koppera u32 kszphy_rate_adj; 2254ece19502SDivya Koppera 2255ece19502SDivya Koppera if (scaled_ppm < 0) { 2256ece19502SDivya Koppera scaled_ppm = -scaled_ppm; 2257ece19502SDivya Koppera positive = false; 2258ece19502SDivya Koppera } 2259ece19502SDivya Koppera 2260ece19502SDivya Koppera kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16); 2261ece19502SDivya Koppera kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16; 2262ece19502SDivya Koppera 2263ece19502SDivya Koppera kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff; 2264ece19502SDivya Koppera kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff; 2265ece19502SDivya Koppera 2266ece19502SDivya Koppera if (positive) 2267ece19502SDivya Koppera kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_; 2268ece19502SDivya Koppera 2269ece19502SDivya Koppera mutex_lock(&shared->shared_lock); 2270ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_HI, kszphy_rate_adj_hi); 2271ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_CLOCK_RATE_ADJ_LO, kszphy_rate_adj_lo); 2272ece19502SDivya Koppera mutex_unlock(&shared->shared_lock); 2273ece19502SDivya Koppera 2274ece19502SDivya Koppera return 0; 2275ece19502SDivya Koppera } 2276ece19502SDivya Koppera 2277ece19502SDivya Koppera static void lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig) 2278ece19502SDivya Koppera { 2279ece19502SDivya Koppera struct ptp_header *ptp_header; 2280ece19502SDivya Koppera u32 type; 2281ece19502SDivya Koppera 2282ece19502SDivya Koppera type = ptp_classify_raw(skb); 2283ece19502SDivya Koppera ptp_header = ptp_parse_header(skb, type); 2284ece19502SDivya Koppera 2285ece19502SDivya Koppera *sig = (__force u16)(ntohs(ptp_header->sequence_id)); 2286ece19502SDivya Koppera } 2287ece19502SDivya Koppera 2288ece19502SDivya Koppera static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv) 2289ece19502SDivya Koppera { 2290ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2291ece19502SDivya Koppera struct skb_shared_hwtstamps shhwtstamps; 2292ece19502SDivya Koppera struct sk_buff *skb, *skb_tmp; 2293ece19502SDivya Koppera unsigned long flags; 2294ece19502SDivya Koppera u32 seconds, nsec; 2295ece19502SDivya Koppera bool ret = false; 2296ece19502SDivya Koppera u16 skb_sig; 2297ece19502SDivya Koppera u16 seq_id; 2298ece19502SDivya Koppera 2299ece19502SDivya Koppera lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id); 2300ece19502SDivya Koppera 2301ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags); 2302ece19502SDivya Koppera skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) { 2303ece19502SDivya Koppera lan8814_get_sig_tx(skb, &skb_sig); 2304ece19502SDivya Koppera 2305ece19502SDivya Koppera if (memcmp(&skb_sig, &seq_id, sizeof(seq_id))) 2306ece19502SDivya Koppera continue; 2307ece19502SDivya Koppera 2308ece19502SDivya Koppera __skb_unlink(skb, &ptp_priv->tx_queue); 2309ece19502SDivya Koppera ret = true; 2310ece19502SDivya Koppera break; 2311ece19502SDivya Koppera } 2312ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags); 2313ece19502SDivya Koppera 2314ece19502SDivya Koppera if (ret) { 2315ece19502SDivya Koppera memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2316ece19502SDivya Koppera shhwtstamps.hwtstamp = ktime_set(seconds, nsec); 2317ece19502SDivya Koppera skb_complete_tx_timestamp(skb, &shhwtstamps); 2318ece19502SDivya Koppera } 2319ece19502SDivya Koppera } 2320ece19502SDivya Koppera 2321ece19502SDivya Koppera static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv) 2322ece19502SDivya Koppera { 2323ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2324ece19502SDivya Koppera u32 reg; 2325ece19502SDivya Koppera 2326ece19502SDivya Koppera do { 2327ece19502SDivya Koppera lan8814_dequeue_tx_skb(ptp_priv); 2328ece19502SDivya Koppera 2329ece19502SDivya Koppera /* If other timestamps are available in the FIFO, 2330ece19502SDivya Koppera * process them. 2331ece19502SDivya Koppera */ 2332ece19502SDivya Koppera reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO); 2333ece19502SDivya Koppera } while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0); 2334ece19502SDivya Koppera } 2335ece19502SDivya Koppera 2336ece19502SDivya Koppera static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv, 2337ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts) 2338ece19502SDivya Koppera { 2339ece19502SDivya Koppera struct skb_shared_hwtstamps *shhwtstamps; 2340ece19502SDivya Koppera struct sk_buff *skb, *skb_tmp; 2341ece19502SDivya Koppera unsigned long flags; 2342ece19502SDivya Koppera bool ret = false; 2343ece19502SDivya Koppera u16 skb_sig; 2344ece19502SDivya Koppera 2345ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags); 2346ece19502SDivya Koppera skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) { 2347ece19502SDivya Koppera lan8814_get_sig_rx(skb, &skb_sig); 2348ece19502SDivya Koppera 2349ece19502SDivya Koppera if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id))) 2350ece19502SDivya Koppera continue; 2351ece19502SDivya Koppera 2352ece19502SDivya Koppera __skb_unlink(skb, &ptp_priv->rx_queue); 2353ece19502SDivya Koppera 2354ece19502SDivya Koppera ret = true; 2355ece19502SDivya Koppera break; 2356ece19502SDivya Koppera } 2357ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags); 2358ece19502SDivya Koppera 2359ece19502SDivya Koppera if (ret) { 2360ece19502SDivya Koppera shhwtstamps = skb_hwtstamps(skb); 2361ece19502SDivya Koppera memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2362ece19502SDivya Koppera shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec); 2363e1f9e434SSebastian Andrzej Siewior netif_rx(skb); 2364ece19502SDivya Koppera } 2365ece19502SDivya Koppera 2366ece19502SDivya Koppera return ret; 2367ece19502SDivya Koppera } 2368ece19502SDivya Koppera 2369ece19502SDivya Koppera static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv) 2370ece19502SDivya Koppera { 2371ece19502SDivya Koppera struct phy_device *phydev = ptp_priv->phydev; 2372ece19502SDivya Koppera struct lan8814_ptp_rx_ts *rx_ts; 2373ece19502SDivya Koppera unsigned long flags; 2374ece19502SDivya Koppera u32 reg; 2375ece19502SDivya Koppera 2376ece19502SDivya Koppera do { 2377ece19502SDivya Koppera rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL); 2378ece19502SDivya Koppera if (!rx_ts) 2379ece19502SDivya Koppera return; 2380ece19502SDivya Koppera 2381ece19502SDivya Koppera lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec, 2382ece19502SDivya Koppera &rx_ts->seq_id); 2383ece19502SDivya Koppera 2384ece19502SDivya Koppera /* If we failed to match the skb add it to the queue for when 2385ece19502SDivya Koppera * the frame will come 2386ece19502SDivya Koppera */ 2387ece19502SDivya Koppera if (!lan8814_match_skb(ptp_priv, rx_ts)) { 2388ece19502SDivya Koppera spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags); 2389ece19502SDivya Koppera list_add(&rx_ts->list, &ptp_priv->rx_ts_list); 2390ece19502SDivya Koppera spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags); 2391ece19502SDivya Koppera } else { 2392ece19502SDivya Koppera kfree(rx_ts); 2393ece19502SDivya Koppera } 2394ece19502SDivya Koppera 2395ece19502SDivya Koppera /* If other timestamps are available in the FIFO, 2396ece19502SDivya Koppera * process them. 2397ece19502SDivya Koppera */ 2398ece19502SDivya Koppera reg = lanphy_read_page_reg(phydev, 5, PTP_CAP_INFO); 2399ece19502SDivya Koppera } while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0); 2400ece19502SDivya Koppera } 2401ece19502SDivya Koppera 2402ece19502SDivya Koppera static void lan8814_handle_ptp_interrupt(struct phy_device *phydev) 2403ece19502SDivya Koppera { 2404ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2405ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv; 2406ece19502SDivya Koppera u16 status; 2407ece19502SDivya Koppera 2408ece19502SDivya Koppera status = lanphy_read_page_reg(phydev, 5, PTP_TSU_INT_STS); 2409ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_) 2410ece19502SDivya Koppera lan8814_get_tx_ts(ptp_priv); 2411ece19502SDivya Koppera 2412ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_) 2413ece19502SDivya Koppera lan8814_get_rx_ts(ptp_priv); 2414ece19502SDivya Koppera 2415ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) { 2416ece19502SDivya Koppera lan8814_flush_fifo(phydev, true); 2417ece19502SDivya Koppera skb_queue_purge(&ptp_priv->tx_queue); 2418ece19502SDivya Koppera } 2419ece19502SDivya Koppera 2420ece19502SDivya Koppera if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) { 2421ece19502SDivya Koppera lan8814_flush_fifo(phydev, false); 2422ece19502SDivya Koppera skb_queue_purge(&ptp_priv->rx_queue); 2423ece19502SDivya Koppera } 2424ece19502SDivya Koppera } 2425ece19502SDivya Koppera 24267c2dcfa2SHoratiu Vultur static int lan8804_config_init(struct phy_device *phydev) 24277c2dcfa2SHoratiu Vultur { 24287c2dcfa2SHoratiu Vultur int val; 24297c2dcfa2SHoratiu Vultur 24307c2dcfa2SHoratiu Vultur /* MDI-X setting for swap A,B transmit */ 24317c2dcfa2SHoratiu Vultur val = lanphy_read_page_reg(phydev, 2, LAN8804_ALIGN_SWAP); 24327c2dcfa2SHoratiu Vultur val &= ~LAN8804_ALIGN_TX_A_B_SWAP_MASK; 24337c2dcfa2SHoratiu Vultur val |= LAN8804_ALIGN_TX_A_B_SWAP; 24347c2dcfa2SHoratiu Vultur lanphy_write_page_reg(phydev, 2, LAN8804_ALIGN_SWAP, val); 24357c2dcfa2SHoratiu Vultur 24367c2dcfa2SHoratiu Vultur /* Make sure that the PHY will not stop generating the clock when the 24377c2dcfa2SHoratiu Vultur * link partner goes down 24387c2dcfa2SHoratiu Vultur */ 24397c2dcfa2SHoratiu Vultur lanphy_write_page_reg(phydev, 31, LAN8814_CLOCK_MANAGEMENT, 0x27e); 24407c2dcfa2SHoratiu Vultur lanphy_read_page_reg(phydev, 1, LAN8814_LINK_QUALITY); 24417c2dcfa2SHoratiu Vultur 24427c2dcfa2SHoratiu Vultur return 0; 24437c2dcfa2SHoratiu Vultur } 24447c2dcfa2SHoratiu Vultur 2445b3ec7248SDivya Koppera static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev) 2446b3ec7248SDivya Koppera { 2447ece19502SDivya Koppera u16 tsu_irq_status; 2448b3ec7248SDivya Koppera int irq_status; 2449b3ec7248SDivya Koppera 2450b3ec7248SDivya Koppera irq_status = phy_read(phydev, LAN8814_INTS); 2451ece19502SDivya Koppera if (irq_status > 0 && (irq_status & LAN8814_INT_LINK)) 2452b3ec7248SDivya Koppera phy_trigger_machine(phydev); 2453b3ec7248SDivya Koppera 2454ece19502SDivya Koppera if (irq_status < 0) { 2455ece19502SDivya Koppera phy_error(phydev); 2456ece19502SDivya Koppera return IRQ_NONE; 2457ece19502SDivya Koppera } 2458ece19502SDivya Koppera 2459ece19502SDivya Koppera while (1) { 2460ece19502SDivya Koppera tsu_irq_status = lanphy_read_page_reg(phydev, 4, 2461ece19502SDivya Koppera LAN8814_INTR_STS_REG); 2462ece19502SDivya Koppera 2463ece19502SDivya Koppera if (tsu_irq_status > 0 && 2464ece19502SDivya Koppera (tsu_irq_status & (LAN8814_INTR_STS_REG_1588_TSU0_ | 2465ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU1_ | 2466ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU2_ | 2467ece19502SDivya Koppera LAN8814_INTR_STS_REG_1588_TSU3_))) 2468ece19502SDivya Koppera lan8814_handle_ptp_interrupt(phydev); 2469ece19502SDivya Koppera else 2470ece19502SDivya Koppera break; 2471ece19502SDivya Koppera } 2472b3ec7248SDivya Koppera return IRQ_HANDLED; 2473b3ec7248SDivya Koppera } 2474b3ec7248SDivya Koppera 2475b3ec7248SDivya Koppera static int lan8814_ack_interrupt(struct phy_device *phydev) 2476b3ec7248SDivya Koppera { 2477b3ec7248SDivya Koppera /* bit[12..0] int status, which is a read and clear register. */ 2478b3ec7248SDivya Koppera int rc; 2479b3ec7248SDivya Koppera 2480b3ec7248SDivya Koppera rc = phy_read(phydev, LAN8814_INTS); 2481b3ec7248SDivya Koppera 2482b3ec7248SDivya Koppera return (rc < 0) ? rc : 0; 2483b3ec7248SDivya Koppera } 2484b3ec7248SDivya Koppera 2485b3ec7248SDivya Koppera static int lan8814_config_intr(struct phy_device *phydev) 2486b3ec7248SDivya Koppera { 2487b3ec7248SDivya Koppera int err; 2488b3ec7248SDivya Koppera 2489b3ec7248SDivya Koppera lanphy_write_page_reg(phydev, 4, LAN8814_INTR_CTRL_REG, 2490b3ec7248SDivya Koppera LAN8814_INTR_CTRL_REG_POLARITY | 2491b3ec7248SDivya Koppera LAN8814_INTR_CTRL_REG_INTR_ENABLE); 2492b3ec7248SDivya Koppera 2493b3ec7248SDivya Koppera /* enable / disable interrupts */ 2494b3ec7248SDivya Koppera if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 2495b3ec7248SDivya Koppera err = lan8814_ack_interrupt(phydev); 2496b3ec7248SDivya Koppera if (err) 2497b3ec7248SDivya Koppera return err; 2498b3ec7248SDivya Koppera 2499b3ec7248SDivya Koppera err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK); 2500b3ec7248SDivya Koppera } else { 2501b3ec7248SDivya Koppera err = phy_write(phydev, LAN8814_INTC, 0); 2502b3ec7248SDivya Koppera if (err) 2503b3ec7248SDivya Koppera return err; 2504b3ec7248SDivya Koppera 2505b3ec7248SDivya Koppera err = lan8814_ack_interrupt(phydev); 2506b3ec7248SDivya Koppera } 2507b3ec7248SDivya Koppera 2508b3ec7248SDivya Koppera return err; 2509b3ec7248SDivya Koppera } 2510b3ec7248SDivya Koppera 2511ece19502SDivya Koppera static void lan8814_ptp_init(struct phy_device *phydev) 2512ece19502SDivya Koppera { 2513ece19502SDivya Koppera struct kszphy_priv *priv = phydev->priv; 2514ece19502SDivya Koppera struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv; 2515ece19502SDivya Koppera u32 temp; 2516ece19502SDivya Koppera 2517ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, TSU_HARD_RESET, TSU_HARD_RESET_); 2518ece19502SDivya Koppera 2519ece19502SDivya Koppera temp = lanphy_read_page_reg(phydev, 5, PTP_TX_MOD); 2520ece19502SDivya Koppera temp |= PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_; 2521ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_MOD, temp); 2522ece19502SDivya Koppera 2523ece19502SDivya Koppera temp = lanphy_read_page_reg(phydev, 5, PTP_RX_MOD); 2524ece19502SDivya Koppera temp |= PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_; 2525ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_MOD, temp); 2526ece19502SDivya Koppera 2527ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_CONFIG, 0); 2528ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_CONFIG, 0); 2529ece19502SDivya Koppera 2530ece19502SDivya Koppera /* Removing default registers configs related to L2 and IP */ 2531ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_L2_ADDR_EN, 0); 2532ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_L2_ADDR_EN, 0); 2533ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_TX_PARSE_IP_ADDR_EN, 0); 2534ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, PTP_RX_PARSE_IP_ADDR_EN, 0); 2535ece19502SDivya Koppera 2536ece19502SDivya Koppera skb_queue_head_init(&ptp_priv->tx_queue); 2537ece19502SDivya Koppera skb_queue_head_init(&ptp_priv->rx_queue); 2538ece19502SDivya Koppera INIT_LIST_HEAD(&ptp_priv->rx_ts_list); 2539ece19502SDivya Koppera spin_lock_init(&ptp_priv->rx_ts_lock); 2540ece19502SDivya Koppera 2541ece19502SDivya Koppera ptp_priv->phydev = phydev; 2542ece19502SDivya Koppera 2543ece19502SDivya Koppera ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp; 2544ece19502SDivya Koppera ptp_priv->mii_ts.txtstamp = lan8814_txtstamp; 2545ece19502SDivya Koppera ptp_priv->mii_ts.hwtstamp = lan8814_hwtstamp; 2546ece19502SDivya Koppera ptp_priv->mii_ts.ts_info = lan8814_ts_info; 2547ece19502SDivya Koppera 2548ece19502SDivya Koppera phydev->mii_ts = &ptp_priv->mii_ts; 2549ece19502SDivya Koppera } 2550ece19502SDivya Koppera 2551ece19502SDivya Koppera static int lan8814_ptp_probe_once(struct phy_device *phydev) 2552ece19502SDivya Koppera { 2553ece19502SDivya Koppera struct lan8814_shared_priv *shared = phydev->shared->priv; 2554ece19502SDivya Koppera 2555ece19502SDivya Koppera /* Initialise shared lock for clock*/ 2556ece19502SDivya Koppera mutex_init(&shared->shared_lock); 2557ece19502SDivya Koppera 2558ece19502SDivya Koppera shared->ptp_clock_info.owner = THIS_MODULE; 2559ece19502SDivya Koppera snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name); 2560ece19502SDivya Koppera shared->ptp_clock_info.max_adj = 31249999; 2561ece19502SDivya Koppera shared->ptp_clock_info.n_alarm = 0; 2562ece19502SDivya Koppera shared->ptp_clock_info.n_ext_ts = 0; 2563ece19502SDivya Koppera shared->ptp_clock_info.n_pins = 0; 2564ece19502SDivya Koppera shared->ptp_clock_info.pps = 0; 2565ece19502SDivya Koppera shared->ptp_clock_info.pin_config = NULL; 2566ece19502SDivya Koppera shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine; 2567ece19502SDivya Koppera shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime; 2568ece19502SDivya Koppera shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64; 2569ece19502SDivya Koppera shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64; 2570ece19502SDivya Koppera shared->ptp_clock_info.getcrosststamp = NULL; 2571ece19502SDivya Koppera 2572ece19502SDivya Koppera shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info, 2573ece19502SDivya Koppera &phydev->mdio.dev); 2574ece19502SDivya Koppera if (IS_ERR_OR_NULL(shared->ptp_clock)) { 2575ece19502SDivya Koppera phydev_err(phydev, "ptp_clock_register failed %lu\n", 2576ece19502SDivya Koppera PTR_ERR(shared->ptp_clock)); 2577ece19502SDivya Koppera return -EINVAL; 2578ece19502SDivya Koppera } 2579ece19502SDivya Koppera 2580ece19502SDivya Koppera phydev_dbg(phydev, "successfully registered ptp clock\n"); 2581ece19502SDivya Koppera 2582ece19502SDivya Koppera shared->phydev = phydev; 2583ece19502SDivya Koppera 2584ece19502SDivya Koppera /* The EP.4 is shared between all the PHYs in the package and also it 2585ece19502SDivya Koppera * can be accessed by any of the PHYs 2586ece19502SDivya Koppera */ 2587ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, LTC_HARD_RESET, LTC_HARD_RESET_); 2588ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, PTP_OPERATING_MODE, 2589ece19502SDivya Koppera PTP_OPERATING_MODE_STANDALONE_); 2590ece19502SDivya Koppera 2591ece19502SDivya Koppera return 0; 2592ece19502SDivya Koppera } 2593ece19502SDivya Koppera 2594ece19502SDivya Koppera static int lan8814_config_init(struct phy_device *phydev) 2595ece19502SDivya Koppera { 2596ece19502SDivya Koppera int val; 2597ece19502SDivya Koppera 2598ece19502SDivya Koppera /* Reset the PHY */ 2599ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET); 2600ece19502SDivya Koppera val |= LAN8814_QSGMII_SOFT_RESET_BIT; 2601ece19502SDivya Koppera lanphy_write_page_reg(phydev, 4, LAN8814_QSGMII_SOFT_RESET, val); 2602ece19502SDivya Koppera 2603ece19502SDivya Koppera /* Disable ANEG with QSGMII PCS Host side */ 2604ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG); 2605ece19502SDivya Koppera val &= ~LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA; 2606ece19502SDivya Koppera lanphy_write_page_reg(phydev, 5, LAN8814_QSGMII_PCS1G_ANEG_CONFIG, val); 2607ece19502SDivya Koppera 2608ece19502SDivya Koppera /* MDI-X setting for swap A,B transmit */ 2609ece19502SDivya Koppera val = lanphy_read_page_reg(phydev, 2, LAN8814_ALIGN_SWAP); 2610ece19502SDivya Koppera val &= ~LAN8814_ALIGN_TX_A_B_SWAP_MASK; 2611ece19502SDivya Koppera val |= LAN8814_ALIGN_TX_A_B_SWAP; 2612ece19502SDivya Koppera lanphy_write_page_reg(phydev, 2, LAN8814_ALIGN_SWAP, val); 2613ece19502SDivya Koppera 2614ece19502SDivya Koppera return 0; 2615ece19502SDivya Koppera } 2616ece19502SDivya Koppera 2617ece19502SDivya Koppera static int lan8814_probe(struct phy_device *phydev) 2618ece19502SDivya Koppera { 2619ece19502SDivya Koppera struct kszphy_priv *priv; 2620ece19502SDivya Koppera u16 addr; 2621ece19502SDivya Koppera int err; 2622ece19502SDivya Koppera 2623ece19502SDivya Koppera priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); 2624ece19502SDivya Koppera if (!priv) 2625ece19502SDivya Koppera return -ENOMEM; 2626ece19502SDivya Koppera 2627ece19502SDivya Koppera priv->led_mode = -1; 2628ece19502SDivya Koppera 2629ece19502SDivya Koppera phydev->priv = priv; 2630ece19502SDivya Koppera 2631ece19502SDivya Koppera if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) || 263276e9ccd6SHoratiu Vultur !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING)) 2633ece19502SDivya Koppera return 0; 2634ece19502SDivya Koppera 2635ece19502SDivya Koppera /* Strap-in value for PHY address, below register read gives starting 2636ece19502SDivya Koppera * phy address value 2637ece19502SDivya Koppera */ 2638ece19502SDivya Koppera addr = lanphy_read_page_reg(phydev, 4, 0) & 0x1F; 2639ece19502SDivya Koppera devm_phy_package_join(&phydev->mdio.dev, phydev, 2640ece19502SDivya Koppera addr, sizeof(struct lan8814_shared_priv)); 2641ece19502SDivya Koppera 2642ece19502SDivya Koppera if (phy_package_init_once(phydev)) { 2643ece19502SDivya Koppera err = lan8814_ptp_probe_once(phydev); 2644ece19502SDivya Koppera if (err) 2645ece19502SDivya Koppera return err; 2646ece19502SDivya Koppera } 2647ece19502SDivya Koppera 2648ece19502SDivya Koppera lan8814_ptp_init(phydev); 2649ece19502SDivya Koppera 2650ece19502SDivya Koppera return 0; 2651ece19502SDivya Koppera } 2652ece19502SDivya Koppera 2653d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 2654d5bf9071SChristian Hohnstaedt { 265551f932c4SChoi, David .phy_id = PHY_ID_KS8737, 2656f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 265751f932c4SChoi, David .name = "Micrel KS8737", 2658dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2659c6f9575cSJohan Hovold .driver_data = &ks8737_type, 2660*15f03ffeSFabio Estevam .probe = kszphy_probe, 2661d0507009SDavid J. Choi .config_init = kszphy_config_init, 2662c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 266359ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 2664f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2665f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2666d5bf9071SChristian Hohnstaedt }, { 2667212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 2668212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 26697ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 2670dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2671e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 267263f44b2bSJohan Hovold .probe = kszphy_probe, 2673d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 2674212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 267559ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 26762b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 26772b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 26782b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2679f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2680f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2681212ea99aSMarek Vasut }, { 2682b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 2683b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 2684b818d1a7SHector Palacios .name = "Micrel KSZ8031", 2685dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2686e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 268763f44b2bSJohan Hovold .probe = kszphy_probe, 2688d0e1df9cSJohan Hovold .config_init = kszphy_config_init, 2689b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 269059ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 26912b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 26922b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 26932b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2694f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2695f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2696b818d1a7SHector Palacios }, { 2697510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 2698f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 2699510d573fSMarek Vasut .name = "Micrel KSZ8041", 2700dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2701e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 2702e6a423a8SJohan Hovold .probe = kszphy_probe, 270377501a79SPhilipp Zabel .config_init = ksz8041_config_init, 270477501a79SPhilipp Zabel .config_aneg = ksz8041_config_aneg, 270551f932c4SChoi, David .config_intr = kszphy_config_intr, 270659ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 27072b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 27082b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 27092b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 27102641b62dSStefan Agner /* No suspend/resume callbacks because of errata DS80000700A, 27112641b62dSStefan Agner * receiver error following software power down. 27122641b62dSStefan Agner */ 2713d5bf9071SChristian Hohnstaedt }, { 27144bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 2715f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 27164bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 2717dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2718e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 2719e6a423a8SJohan Hovold .probe = kszphy_probe, 2720e6a423a8SJohan Hovold .config_init = kszphy_config_init, 27214bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 272259ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 27232b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 27242b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 27252b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2726f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2727f1131b9cSClaudiu Beznea .resume = kszphy_resume, 27284bd7b512SSergei Shtylyov }, { 2729510d573fSMarek Vasut .name = "Micrel KSZ8051", 2730dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2731e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 2732e6a423a8SJohan Hovold .probe = kszphy_probe, 273363f44b2bSJohan Hovold .config_init = kszphy_config_init, 273451f932c4SChoi, David .config_intr = kszphy_config_intr, 273559ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 27362b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 27372b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 27382b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 27398b95599cSMarek Vasut .match_phy_device = ksz8051_match_phy_device, 2740f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2741f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2742d5bf9071SChristian Hohnstaedt }, { 2743510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 2744510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 2745ecd5a323SAlexander Stein .phy_id_mask = 0x00fffffc, 2746dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2747e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 2748e6a423a8SJohan Hovold .probe = kszphy_probe, 2749e6a423a8SJohan Hovold .config_init = kszphy_config_init, 275051f932c4SChoi, David .config_intr = kszphy_config_intr, 275159ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 27522b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 27532b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 27542b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2755f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2756f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2757d5bf9071SChristian Hohnstaedt }, { 27587ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 27597ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 2760f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 276149011e0cSOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 2762dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2763e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 2764e6a423a8SJohan Hovold .probe = kszphy_probe, 27657a1d8390SAntoine Tenart .config_init = ksz8081_config_init, 2766764d31caSChristian Melki .soft_reset = genphy_soft_reset, 2767f873f112SOleksij Rempel .config_aneg = ksz8081_config_aneg, 2768f873f112SOleksij Rempel .read_status = ksz8081_read_status, 27697ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 277059ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 27712b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 27722b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 27732b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2774836384d2SWenyou Yang .suspend = kszphy_suspend, 2775f5aba91dSAlexandre Belloni .resume = kszphy_resume, 277649011e0cSOleksij Rempel .cable_test_start = ksz886x_cable_test_start, 277749011e0cSOleksij Rempel .cable_test_get_status = ksz886x_cable_test_get_status, 27787ab59dc1SDavid J. Choi }, { 27797ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 27807ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 2781f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 2782dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 2783232ba3a5SRajasingh Thavamani .config_init = ksz8061_config_init, 27847ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 278559ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 2786e333eed6SFabio Estevam .suspend = genphy_suspend, 2787e333eed6SFabio Estevam .resume = genphy_resume, 27887ab59dc1SDavid J. Choi }, { 2789d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 279048d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 2791d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 2792dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 2793c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 2794bfe72442SGrygorii Strashko .probe = kszphy_probe, 2795407d8098SHans Andersson .get_features = ksz9031_get_features, 2796954c3967SSean Cross .config_init = ksz9021_config_init, 2797c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 279859ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 27992b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28002b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28012b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2802f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2803f1131b9cSClaudiu Beznea .resume = kszphy_resume, 2804c846a2b7SKevin Hao .read_mmd = genphy_read_mmd_unsupported, 2805c846a2b7SKevin Hao .write_mmd = genphy_write_mmd_unsupported, 280693272e07SJean-Christophe PLAGNIOL-VILLARD }, { 28077ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 2808f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 28097ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 2810c6f9575cSJohan Hovold .driver_data = &ksz9021_type, 2811bfe72442SGrygorii Strashko .probe = kszphy_probe, 28123aed3e2aSAntoine Tenart .get_features = ksz9031_get_features, 28136e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 28141d16073aSHeiner Kallweit .soft_reset = genphy_soft_reset, 2815d2fd719bSNathan Sullivan .read_status = ksz9031_read_status, 2816c6f9575cSJohan Hovold .config_intr = kszphy_config_intr, 281759ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 28182b2427d0SAndrew Lunn .get_sset_count = kszphy_get_sset_count, 28192b2427d0SAndrew Lunn .get_strings = kszphy_get_strings, 28202b2427d0SAndrew Lunn .get_stats = kszphy_get_stats, 2821f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2822f64f1482SXander Huff .resume = kszphy_resume, 28237ab59dc1SDavid J. Choi }, { 28241623ad8eSDivya Koppera .phy_id = PHY_ID_LAN8814, 28251623ad8eSDivya Koppera .phy_id_mask = MICREL_PHY_ID_MASK, 28261623ad8eSDivya Koppera .name = "Microchip INDY Gigabit Quad PHY", 28277467d716SHoratiu Vultur .config_init = lan8814_config_init, 2828ece19502SDivya Koppera .probe = lan8814_probe, 28291623ad8eSDivya Koppera .soft_reset = genphy_soft_reset, 2830b814403aSHoratiu Vultur .read_status = ksz9031_read_status, 28311623ad8eSDivya Koppera .get_sset_count = kszphy_get_sset_count, 28321623ad8eSDivya Koppera .get_strings = kszphy_get_strings, 28331623ad8eSDivya Koppera .get_stats = kszphy_get_stats, 28341623ad8eSDivya Koppera .suspend = genphy_suspend, 28351623ad8eSDivya Koppera .resume = kszphy_resume, 2836b3ec7248SDivya Koppera .config_intr = lan8814_config_intr, 2837b3ec7248SDivya Koppera .handle_interrupt = lan8814_handle_interrupt, 28381623ad8eSDivya Koppera }, { 28397c2dcfa2SHoratiu Vultur .phy_id = PHY_ID_LAN8804, 28407c2dcfa2SHoratiu Vultur .phy_id_mask = MICREL_PHY_ID_MASK, 28417c2dcfa2SHoratiu Vultur .name = "Microchip LAN966X Gigabit PHY", 28427c2dcfa2SHoratiu Vultur .config_init = lan8804_config_init, 28437c2dcfa2SHoratiu Vultur .driver_data = &ksz9021_type, 28447c2dcfa2SHoratiu Vultur .probe = kszphy_probe, 28457c2dcfa2SHoratiu Vultur .soft_reset = genphy_soft_reset, 28467c2dcfa2SHoratiu Vultur .read_status = ksz9031_read_status, 28477c2dcfa2SHoratiu Vultur .get_sset_count = kszphy_get_sset_count, 28487c2dcfa2SHoratiu Vultur .get_strings = kszphy_get_strings, 28497c2dcfa2SHoratiu Vultur .get_stats = kszphy_get_stats, 28507c2dcfa2SHoratiu Vultur .suspend = genphy_suspend, 28517c2dcfa2SHoratiu Vultur .resume = kszphy_resume, 28527c2dcfa2SHoratiu Vultur }, { 2853bff5b4b3SYuiko Oshino .phy_id = PHY_ID_KSZ9131, 2854bff5b4b3SYuiko Oshino .phy_id_mask = MICREL_PHY_ID_MASK, 2855bff5b4b3SYuiko Oshino .name = "Microchip KSZ9131 Gigabit PHY", 2856dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 2857bff5b4b3SYuiko Oshino .driver_data = &ksz9021_type, 2858bff5b4b3SYuiko Oshino .probe = kszphy_probe, 2859bff5b4b3SYuiko Oshino .config_init = ksz9131_config_init, 2860bff5b4b3SYuiko Oshino .config_intr = kszphy_config_intr, 286159ca4e58SIoana Ciornei .handle_interrupt = kszphy_handle_interrupt, 2862bff5b4b3SYuiko Oshino .get_sset_count = kszphy_get_sset_count, 2863bff5b4b3SYuiko Oshino .get_strings = kszphy_get_strings, 2864bff5b4b3SYuiko Oshino .get_stats = kszphy_get_stats, 2865f1131b9cSClaudiu Beznea .suspend = kszphy_suspend, 2866bff5b4b3SYuiko Oshino .resume = kszphy_resume, 2867bff5b4b3SYuiko Oshino }, { 286893272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 2869f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 287093272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 2871dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 287293272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 287393272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 287493272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 28751a5465f5SPatrice Vilchez .suspend = genphy_suspend, 28761a5465f5SPatrice Vilchez .resume = genphy_resume, 28777ab59dc1SDavid J. Choi }, { 28787ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 2879f893a99eSFabio Estevam .phy_id_mask = MICREL_PHY_ID_MASK, 2880ab36a3a2SMarek Vasut .name = "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch", 2881dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 288249011e0cSOleksij Rempel .flags = PHY_POLL_CABLE_TEST, 28837ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 288452939393SOleksij Rempel .config_aneg = ksz886x_config_aneg, 288552939393SOleksij Rempel .read_status = ksz886x_read_status, 28861a5465f5SPatrice Vilchez .suspend = genphy_suspend, 28871a5465f5SPatrice Vilchez .resume = genphy_resume, 288849011e0cSOleksij Rempel .cable_test_start = ksz886x_cable_test_start, 288949011e0cSOleksij Rempel .cable_test_get_status = ksz886x_cable_test_get_status, 28909d162ed6SSean Nyekjaer }, { 28911d951ba3SMarek Vasut .name = "Micrel KSZ87XX Switch", 2892dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ 28939d162ed6SSean Nyekjaer .config_init = kszphy_config_init, 28948b95599cSMarek Vasut .match_phy_device = ksz8795_match_phy_device, 28959d162ed6SSean Nyekjaer .suspend = genphy_suspend, 28969d162ed6SSean Nyekjaer .resume = genphy_resume, 2897fc3973a1SWoojung Huh }, { 2898fc3973a1SWoojung Huh .phy_id = PHY_ID_KSZ9477, 2899fc3973a1SWoojung Huh .phy_id_mask = MICREL_PHY_ID_MASK, 2900fc3973a1SWoojung Huh .name = "Microchip KSZ9477", 2901dcdecdcfSHeiner Kallweit /* PHY_GBIT_FEATURES */ 2902fc3973a1SWoojung Huh .config_init = kszphy_config_init, 2903fc3973a1SWoojung Huh .suspend = genphy_suspend, 2904fc3973a1SWoojung Huh .resume = genphy_resume, 2905d5bf9071SChristian Hohnstaedt } }; 2906d0507009SDavid J. Choi 290750fd7150SJohan Hovold module_phy_driver(ksphy_driver); 2908d0507009SDavid J. Choi 2909d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 2910d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 2911d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 291252a60ed2SDavid S. Miller 2913cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 291448d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 2915f893a99eSFabio Estevam { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK }, 2916bff5b4b3SYuiko Oshino { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK }, 2917ecd5a323SAlexander Stein { PHY_ID_KSZ8001, 0x00fffffc }, 2918f893a99eSFabio Estevam { PHY_ID_KS8737, MICREL_PHY_ID_MASK }, 2919212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 2920b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 2921f893a99eSFabio Estevam { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK }, 2922f893a99eSFabio Estevam { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK }, 2923f893a99eSFabio Estevam { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK }, 2924f893a99eSFabio Estevam { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK }, 2925f893a99eSFabio Estevam { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK }, 2926f893a99eSFabio Estevam { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK }, 29271623ad8eSDivya Koppera { PHY_ID_LAN8814, MICREL_PHY_ID_MASK }, 29287c2dcfa2SHoratiu Vultur { PHY_ID_LAN8804, MICREL_PHY_ID_MASK }, 292952a60ed2SDavid S. Miller { } 293052a60ed2SDavid S. Miller }; 293152a60ed2SDavid S. Miller 293252a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 2933