1d0507009SDavid J. Choi /* 2d0507009SDavid J. Choi * drivers/net/phy/micrel.c 3d0507009SDavid J. Choi * 4d0507009SDavid J. Choi * Driver for Micrel PHYs 5d0507009SDavid J. Choi * 6d0507009SDavid J. Choi * Author: David J. Choi 7d0507009SDavid J. Choi * 87ab59dc1SDavid J. Choi * Copyright (c) 2010-2013 Micrel, Inc. 9d0507009SDavid J. Choi * 10d0507009SDavid J. Choi * This program is free software; you can redistribute it and/or modify it 11d0507009SDavid J. Choi * under the terms of the GNU General Public License as published by the 12d0507009SDavid J. Choi * Free Software Foundation; either version 2 of the License, or (at your 13d0507009SDavid J. Choi * option) any later version. 14d0507009SDavid J. Choi * 157ab59dc1SDavid J. Choi * Support : Micrel Phys: 167ab59dc1SDavid J. Choi * Giga phys: ksz9021, ksz9031 177ab59dc1SDavid J. Choi * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 187ab59dc1SDavid J. Choi * ksz8021, ksz8031, ksz8051, 197ab59dc1SDavid J. Choi * ksz8081, ksz8091, 207ab59dc1SDavid J. Choi * ksz8061, 217ab59dc1SDavid J. Choi * Switch : ksz8873, ksz886x 22d0507009SDavid J. Choi */ 23d0507009SDavid J. Choi 24d0507009SDavid J. Choi #include <linux/kernel.h> 25d0507009SDavid J. Choi #include <linux/module.h> 26d0507009SDavid J. Choi #include <linux/phy.h> 27d606ef3fSBaruch Siach #include <linux/micrel_phy.h> 28954c3967SSean Cross #include <linux/of.h> 291fadee0cSSascha Hauer #include <linux/clk.h> 30d0507009SDavid J. Choi 31212ea99aSMarek Vasut /* Operation Mode Strap Override */ 32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO 0x16 3300aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF BIT(9) 3400aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) 3500aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) 36212ea99aSMarek Vasut 3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */ 3851f932c4SChoi, David #define MII_KSZPHY_INTCS 0x1B 3900aee095SJohan Hovold #define KSZPHY_INTCS_JABBER BIT(15) 4000aee095SJohan Hovold #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) 4100aee095SJohan Hovold #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) 4200aee095SJohan Hovold #define KSZPHY_INTCS_PARELLEL BIT(12) 4300aee095SJohan Hovold #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) 4400aee095SJohan Hovold #define KSZPHY_INTCS_LINK_DOWN BIT(10) 4500aee095SJohan Hovold #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) 4600aee095SJohan Hovold #define KSZPHY_INTCS_LINK_UP BIT(8) 4751f932c4SChoi, David #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ 4851f932c4SChoi, David KSZPHY_INTCS_LINK_DOWN) 4951f932c4SChoi, David 505a16778eSJohan Hovold /* PHY Control 1 */ 515a16778eSJohan Hovold #define MII_KSZPHY_CTRL_1 0x1e 525a16778eSJohan Hovold 535a16778eSJohan Hovold /* PHY Control 2 / PHY Control (if no PHY Control 1) */ 545a16778eSJohan Hovold #define MII_KSZPHY_CTRL_2 0x1f 555a16778eSJohan Hovold #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 5651f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */ 5700aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) 5800aee095SJohan Hovold #define KSZ9021_CTRL_INT_ACTIVE_HIGH BIT(14) 5900aee095SJohan Hovold #define KS8737_CTRL_INT_ACTIVE_HIGH BIT(14) 6000aee095SJohan Hovold #define KSZ8051_RMII_50MHZ_CLK BIT(7) 6151f932c4SChoi, David 62954c3967SSean Cross /* Write/read to/from extended registers */ 63954c3967SSean Cross #define MII_KSZPHY_EXTREG 0x0b 64954c3967SSean Cross #define KSZPHY_EXTREG_WRITE 0x8000 65954c3967SSean Cross 66954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE 0x0c 67954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ 0x0d 68954c3967SSean Cross 69954c3967SSean Cross /* Extended registers */ 70954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 71954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 72954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 73954c3967SSean Cross 74954c3967SSean Cross #define PS_TO_REG 200 75954c3967SSean Cross 76e6a423a8SJohan Hovold struct kszphy_type { 77e6a423a8SJohan Hovold u32 led_mode_reg; 78*0f95903eSJohan Hovold bool has_broadcast_disable; 79e6a423a8SJohan Hovold }; 80e6a423a8SJohan Hovold 81e6a423a8SJohan Hovold struct kszphy_priv { 82e6a423a8SJohan Hovold const struct kszphy_type *type; 83e7a792e9SJohan Hovold int led_mode; 84e6a423a8SJohan Hovold }; 85e6a423a8SJohan Hovold 86e6a423a8SJohan Hovold static const struct kszphy_type ksz8021_type = { 87e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 88e6a423a8SJohan Hovold }; 89e6a423a8SJohan Hovold 90e6a423a8SJohan Hovold static const struct kszphy_type ksz8041_type = { 91e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_1, 92e6a423a8SJohan Hovold }; 93e6a423a8SJohan Hovold 94e6a423a8SJohan Hovold static const struct kszphy_type ksz8051_type = { 95e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 96e6a423a8SJohan Hovold }; 97e6a423a8SJohan Hovold 98e6a423a8SJohan Hovold static const struct kszphy_type ksz8081_type = { 99e6a423a8SJohan Hovold .led_mode_reg = MII_KSZPHY_CTRL_2, 100*0f95903eSJohan Hovold .has_broadcast_disable = true, 101e6a423a8SJohan Hovold }; 102e6a423a8SJohan Hovold 103b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev) 104b6bb4dfcSHector Palacios { 105b6bb4dfcSHector Palacios int regval; 106b6bb4dfcSHector Palacios 1071fadee0cSSascha Hauer if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) { 108b6bb4dfcSHector Palacios regval = phy_read(phydev, MII_KSZPHY_CTRL); 1091fadee0cSSascha Hauer if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) 110b6bb4dfcSHector Palacios regval |= KSZ8051_RMII_50MHZ_CLK; 1111fadee0cSSascha Hauer else 1121fadee0cSSascha Hauer regval &= ~KSZ8051_RMII_50MHZ_CLK; 113b6bb4dfcSHector Palacios return phy_write(phydev, MII_KSZPHY_CTRL, regval); 114b6bb4dfcSHector Palacios } 115b6bb4dfcSHector Palacios return 0; 116b6bb4dfcSHector Palacios } 117b6bb4dfcSHector Palacios 118954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev, 119954c3967SSean Cross u32 regnum, u16 val) 120954c3967SSean Cross { 121954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); 122954c3967SSean Cross return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); 123954c3967SSean Cross } 124954c3967SSean Cross 125954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev, 126954c3967SSean Cross u32 regnum) 127954c3967SSean Cross { 128954c3967SSean Cross phy_write(phydev, MII_KSZPHY_EXTREG, regnum); 129954c3967SSean Cross return phy_read(phydev, MII_KSZPHY_EXTREG_READ); 130954c3967SSean Cross } 131954c3967SSean Cross 13251f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev) 13351f932c4SChoi, David { 13451f932c4SChoi, David /* bit[7..0] int status, which is a read and clear register. */ 13551f932c4SChoi, David int rc; 13651f932c4SChoi, David 13751f932c4SChoi, David rc = phy_read(phydev, MII_KSZPHY_INTCS); 13851f932c4SChoi, David 13951f932c4SChoi, David return (rc < 0) ? rc : 0; 14051f932c4SChoi, David } 14151f932c4SChoi, David 14251f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev) 14351f932c4SChoi, David { 14451f932c4SChoi, David int temp; 14551f932c4SChoi, David temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ? 14651f932c4SChoi, David KSZPHY_INTCS_ALL : 0; 14751f932c4SChoi, David return phy_write(phydev, MII_KSZPHY_INTCS, temp); 14851f932c4SChoi, David } 14951f932c4SChoi, David 15051f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev) 15151f932c4SChoi, David { 15251f932c4SChoi, David int temp, rc; 15351f932c4SChoi, David 15451f932c4SChoi, David /* set the interrupt pin active low */ 15551f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1565bb8fc0dSJohan Hovold if (temp < 0) 1575bb8fc0dSJohan Hovold return temp; 15851f932c4SChoi, David temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH; 15951f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 16051f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 16151f932c4SChoi, David return rc < 0 ? rc : 0; 16251f932c4SChoi, David } 16351f932c4SChoi, David 16451f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev) 16551f932c4SChoi, David { 16651f932c4SChoi, David int temp, rc; 16751f932c4SChoi, David 16851f932c4SChoi, David /* set the interrupt pin active low */ 16951f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1705bb8fc0dSJohan Hovold if (temp < 0) 1715bb8fc0dSJohan Hovold return temp; 17251f932c4SChoi, David temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH; 17351f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 17451f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 17551f932c4SChoi, David return rc < 0 ? rc : 0; 17651f932c4SChoi, David } 17751f932c4SChoi, David 17851f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev) 17951f932c4SChoi, David { 18051f932c4SChoi, David int temp, rc; 18151f932c4SChoi, David 18251f932c4SChoi, David /* set the interrupt pin active low */ 18351f932c4SChoi, David temp = phy_read(phydev, MII_KSZPHY_CTRL); 1845bb8fc0dSJohan Hovold if (temp < 0) 1855bb8fc0dSJohan Hovold return temp; 18651f932c4SChoi, David temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH; 18751f932c4SChoi, David phy_write(phydev, MII_KSZPHY_CTRL, temp); 18851f932c4SChoi, David rc = kszphy_set_interrupt(phydev); 18951f932c4SChoi, David return rc < 0 ? rc : 0; 19051f932c4SChoi, David } 191d0507009SDavid J. Choi 192e7a792e9SJohan Hovold static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) 19320d8435aSBen Dooks { 1945a16778eSJohan Hovold int rc, temp, shift; 1958620546cSJohan Hovold 1965a16778eSJohan Hovold switch (reg) { 1975a16778eSJohan Hovold case MII_KSZPHY_CTRL_1: 1985a16778eSJohan Hovold shift = 14; 1995a16778eSJohan Hovold break; 2005a16778eSJohan Hovold case MII_KSZPHY_CTRL_2: 2015a16778eSJohan Hovold shift = 4; 2025a16778eSJohan Hovold break; 2035a16778eSJohan Hovold default: 2045a16778eSJohan Hovold return -EINVAL; 2055a16778eSJohan Hovold } 2065a16778eSJohan Hovold 20720d8435aSBen Dooks temp = phy_read(phydev, reg); 208b7035860SJohan Hovold if (temp < 0) { 209b7035860SJohan Hovold rc = temp; 210b7035860SJohan Hovold goto out; 211b7035860SJohan Hovold } 21220d8435aSBen Dooks 21328bdc499SSergei Shtylyov temp &= ~(3 << shift); 21420d8435aSBen Dooks temp |= val << shift; 21520d8435aSBen Dooks rc = phy_write(phydev, reg, temp); 216b7035860SJohan Hovold out: 217b7035860SJohan Hovold if (rc < 0) 218b7035860SJohan Hovold dev_err(&phydev->dev, "failed to set led mode\n"); 21920d8435aSBen Dooks 220b7035860SJohan Hovold return rc; 22120d8435aSBen Dooks } 22220d8435aSBen Dooks 223bde15129SJohan Hovold /* Disable PHY address 0 as the broadcast address, so that it can be used as a 224bde15129SJohan Hovold * unique (non-broadcast) address on a shared bus. 225bde15129SJohan Hovold */ 226bde15129SJohan Hovold static int kszphy_broadcast_disable(struct phy_device *phydev) 227bde15129SJohan Hovold { 228bde15129SJohan Hovold int ret; 229bde15129SJohan Hovold 230bde15129SJohan Hovold ret = phy_read(phydev, MII_KSZPHY_OMSO); 231bde15129SJohan Hovold if (ret < 0) 232bde15129SJohan Hovold goto out; 233bde15129SJohan Hovold 234bde15129SJohan Hovold ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); 235bde15129SJohan Hovold out: 236bde15129SJohan Hovold if (ret) 237bde15129SJohan Hovold dev_err(&phydev->dev, "failed to disable broadcast address\n"); 238bde15129SJohan Hovold 239bde15129SJohan Hovold return ret; 240bde15129SJohan Hovold } 241bde15129SJohan Hovold 242d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev) 243d0507009SDavid J. Choi { 244e6a423a8SJohan Hovold struct kszphy_priv *priv = phydev->priv; 245e6a423a8SJohan Hovold const struct kszphy_type *type; 246d0507009SDavid J. Choi 247e6a423a8SJohan Hovold if (!priv) 248e6a423a8SJohan Hovold return 0; 249e6a423a8SJohan Hovold 250e6a423a8SJohan Hovold type = priv->type; 251e6a423a8SJohan Hovold 252*0f95903eSJohan Hovold if (type->has_broadcast_disable) 253*0f95903eSJohan Hovold kszphy_broadcast_disable(phydev); 254*0f95903eSJohan Hovold 255e7a792e9SJohan Hovold if (priv->led_mode >= 0) 256e7a792e9SJohan Hovold kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode); 257e6a423a8SJohan Hovold 258e6a423a8SJohan Hovold return 0; 25920d8435aSBen Dooks } 26020d8435aSBen Dooks 261212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev) 262212ea99aSMarek Vasut { 26320d8435aSBen Dooks int rc; 26420d8435aSBen Dooks 265e6a423a8SJohan Hovold kszphy_config_init(phydev); 26620d8435aSBen Dooks 267b6bb4dfcSHector Palacios rc = ksz_config_flags(phydev); 268b838b4acSBruno Thomsen if (rc < 0) 269b838b4acSBruno Thomsen return rc; 270bde15129SJohan Hovold 271bde15129SJohan Hovold rc = kszphy_broadcast_disable(phydev); 272bde15129SJohan Hovold 273b6bb4dfcSHector Palacios return rc < 0 ? rc : 0; 274212ea99aSMarek Vasut } 275212ea99aSMarek Vasut 276d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev) 277d606ef3fSBaruch Siach { 278b6bb4dfcSHector Palacios int rc; 279d606ef3fSBaruch Siach 280e6a423a8SJohan Hovold kszphy_config_init(phydev); 28120d8435aSBen Dooks 282b6bb4dfcSHector Palacios rc = ksz_config_flags(phydev); 283b6bb4dfcSHector Palacios return rc < 0 ? rc : 0; 284d606ef3fSBaruch Siach } 285d606ef3fSBaruch Siach 286954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev, 287954c3967SSean Cross struct device_node *of_node, u16 reg, 288954c3967SSean Cross char *field1, char *field2, 289954c3967SSean Cross char *field3, char *field4) 290954c3967SSean Cross { 291954c3967SSean Cross int val1 = -1; 292954c3967SSean Cross int val2 = -2; 293954c3967SSean Cross int val3 = -3; 294954c3967SSean Cross int val4 = -4; 295954c3967SSean Cross int newval; 296954c3967SSean Cross int matches = 0; 297954c3967SSean Cross 298954c3967SSean Cross if (!of_property_read_u32(of_node, field1, &val1)) 299954c3967SSean Cross matches++; 300954c3967SSean Cross 301954c3967SSean Cross if (!of_property_read_u32(of_node, field2, &val2)) 302954c3967SSean Cross matches++; 303954c3967SSean Cross 304954c3967SSean Cross if (!of_property_read_u32(of_node, field3, &val3)) 305954c3967SSean Cross matches++; 306954c3967SSean Cross 307954c3967SSean Cross if (!of_property_read_u32(of_node, field4, &val4)) 308954c3967SSean Cross matches++; 309954c3967SSean Cross 310954c3967SSean Cross if (!matches) 311954c3967SSean Cross return 0; 312954c3967SSean Cross 313954c3967SSean Cross if (matches < 4) 314954c3967SSean Cross newval = kszphy_extended_read(phydev, reg); 315954c3967SSean Cross else 316954c3967SSean Cross newval = 0; 317954c3967SSean Cross 318954c3967SSean Cross if (val1 != -1) 319954c3967SSean Cross newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); 320954c3967SSean Cross 3216a119745SHubert Chaumette if (val2 != -2) 322954c3967SSean Cross newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); 323954c3967SSean Cross 3246a119745SHubert Chaumette if (val3 != -3) 325954c3967SSean Cross newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); 326954c3967SSean Cross 3276a119745SHubert Chaumette if (val4 != -4) 328954c3967SSean Cross newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); 329954c3967SSean Cross 330954c3967SSean Cross return kszphy_extended_write(phydev, reg, newval); 331954c3967SSean Cross } 332954c3967SSean Cross 333954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev) 334954c3967SSean Cross { 335954c3967SSean Cross struct device *dev = &phydev->dev; 336954c3967SSean Cross struct device_node *of_node = dev->of_node; 337954c3967SSean Cross 338954c3967SSean Cross if (!of_node && dev->parent->of_node) 339954c3967SSean Cross of_node = dev->parent->of_node; 340954c3967SSean Cross 341954c3967SSean Cross if (of_node) { 342954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 343954c3967SSean Cross MII_KSZPHY_CLK_CONTROL_PAD_SKEW, 344954c3967SSean Cross "txen-skew-ps", "txc-skew-ps", 345954c3967SSean Cross "rxdv-skew-ps", "rxc-skew-ps"); 346954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 347954c3967SSean Cross MII_KSZPHY_RX_DATA_PAD_SKEW, 348954c3967SSean Cross "rxd0-skew-ps", "rxd1-skew-ps", 349954c3967SSean Cross "rxd2-skew-ps", "rxd3-skew-ps"); 350954c3967SSean Cross ksz9021_load_values_from_of(phydev, of_node, 351954c3967SSean Cross MII_KSZPHY_TX_DATA_PAD_SKEW, 352954c3967SSean Cross "txd0-skew-ps", "txd1-skew-ps", 353954c3967SSean Cross "txd2-skew-ps", "txd3-skew-ps"); 354954c3967SSean Cross } 355954c3967SSean Cross return 0; 356954c3967SSean Cross } 357954c3967SSean Cross 3586e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d 3596e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e 3606e4b8273SHubert Chaumette #define OP_DATA 1 3616e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG 60 3626e4b8273SHubert Chaumette 3636e4b8273SHubert Chaumette /* Extended registers */ 3646e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 3656e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 3666e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 3676e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW 8 3686e4b8273SHubert Chaumette 3696e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev, 3706e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum, u16 val) 3716e4b8273SHubert Chaumette { 3726e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3736e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3746e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3756e4b8273SHubert Chaumette return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val); 3766e4b8273SHubert Chaumette } 3776e4b8273SHubert Chaumette 3786e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev, 3796e4b8273SHubert Chaumette u8 mode, u32 dev_addr, u32 regnum) 3806e4b8273SHubert Chaumette { 3816e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); 3826e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); 3836e4b8273SHubert Chaumette phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); 3846e4b8273SHubert Chaumette return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG); 3856e4b8273SHubert Chaumette } 3866e4b8273SHubert Chaumette 3876e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev, 3886e4b8273SHubert Chaumette struct device_node *of_node, 3896e4b8273SHubert Chaumette u16 reg, size_t field_sz, 3906e4b8273SHubert Chaumette char *field[], u8 numfields) 3916e4b8273SHubert Chaumette { 3926e4b8273SHubert Chaumette int val[4] = {-1, -2, -3, -4}; 3936e4b8273SHubert Chaumette int matches = 0; 3946e4b8273SHubert Chaumette u16 mask; 3956e4b8273SHubert Chaumette u16 maxval; 3966e4b8273SHubert Chaumette u16 newval; 3976e4b8273SHubert Chaumette int i; 3986e4b8273SHubert Chaumette 3996e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 4006e4b8273SHubert Chaumette if (!of_property_read_u32(of_node, field[i], val + i)) 4016e4b8273SHubert Chaumette matches++; 4026e4b8273SHubert Chaumette 4036e4b8273SHubert Chaumette if (!matches) 4046e4b8273SHubert Chaumette return 0; 4056e4b8273SHubert Chaumette 4066e4b8273SHubert Chaumette if (matches < numfields) 4076e4b8273SHubert Chaumette newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg); 4086e4b8273SHubert Chaumette else 4096e4b8273SHubert Chaumette newval = 0; 4106e4b8273SHubert Chaumette 4116e4b8273SHubert Chaumette maxval = (field_sz == 4) ? 0xf : 0x1f; 4126e4b8273SHubert Chaumette for (i = 0; i < numfields; i++) 4136e4b8273SHubert Chaumette if (val[i] != -(i + 1)) { 4146e4b8273SHubert Chaumette mask = 0xffff; 4156e4b8273SHubert Chaumette mask ^= maxval << (field_sz * i); 4166e4b8273SHubert Chaumette newval = (newval & mask) | 4176e4b8273SHubert Chaumette (((val[i] / KSZ9031_PS_TO_REG) & maxval) 4186e4b8273SHubert Chaumette << (field_sz * i)); 4196e4b8273SHubert Chaumette } 4206e4b8273SHubert Chaumette 4216e4b8273SHubert Chaumette return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval); 4226e4b8273SHubert Chaumette } 4236e4b8273SHubert Chaumette 4246e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev) 4256e4b8273SHubert Chaumette { 4266e4b8273SHubert Chaumette struct device *dev = &phydev->dev; 4276e4b8273SHubert Chaumette struct device_node *of_node = dev->of_node; 4286e4b8273SHubert Chaumette char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; 4296e4b8273SHubert Chaumette char *rx_data_skews[4] = { 4306e4b8273SHubert Chaumette "rxd0-skew-ps", "rxd1-skew-ps", 4316e4b8273SHubert Chaumette "rxd2-skew-ps", "rxd3-skew-ps" 4326e4b8273SHubert Chaumette }; 4336e4b8273SHubert Chaumette char *tx_data_skews[4] = { 4346e4b8273SHubert Chaumette "txd0-skew-ps", "txd1-skew-ps", 4356e4b8273SHubert Chaumette "txd2-skew-ps", "txd3-skew-ps" 4366e4b8273SHubert Chaumette }; 4376e4b8273SHubert Chaumette char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; 4386e4b8273SHubert Chaumette 4396e4b8273SHubert Chaumette if (!of_node && dev->parent->of_node) 4406e4b8273SHubert Chaumette of_node = dev->parent->of_node; 4416e4b8273SHubert Chaumette 4426e4b8273SHubert Chaumette if (of_node) { 4436e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4446e4b8273SHubert Chaumette MII_KSZ9031RN_CLK_PAD_SKEW, 5, 4456e4b8273SHubert Chaumette clk_skews, 2); 4466e4b8273SHubert Chaumette 4476e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4486e4b8273SHubert Chaumette MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, 4496e4b8273SHubert Chaumette control_skews, 2); 4506e4b8273SHubert Chaumette 4516e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4526e4b8273SHubert Chaumette MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, 4536e4b8273SHubert Chaumette rx_data_skews, 4); 4546e4b8273SHubert Chaumette 4556e4b8273SHubert Chaumette ksz9031_of_load_skew_values(phydev, of_node, 4566e4b8273SHubert Chaumette MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, 4576e4b8273SHubert Chaumette tx_data_skews, 4); 4586e4b8273SHubert Chaumette } 4596e4b8273SHubert Chaumette return 0; 4606e4b8273SHubert Chaumette } 4616e4b8273SHubert Chaumette 46293272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 46300aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) 46400aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) 46532d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev) 46693272e07SJean-Christophe PLAGNIOL-VILLARD { 46793272e07SJean-Christophe PLAGNIOL-VILLARD int regval; 46893272e07SJean-Christophe PLAGNIOL-VILLARD 46993272e07SJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 47093272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 47193272e07SJean-Christophe PLAGNIOL-VILLARD 47293272e07SJean-Christophe PLAGNIOL-VILLARD regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); 47393272e07SJean-Christophe PLAGNIOL-VILLARD 47493272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) 47593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_HALF; 47693272e07SJean-Christophe PLAGNIOL-VILLARD else 47793272e07SJean-Christophe PLAGNIOL-VILLARD phydev->duplex = DUPLEX_FULL; 47893272e07SJean-Christophe PLAGNIOL-VILLARD 47993272e07SJean-Christophe PLAGNIOL-VILLARD if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) 48093272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_10; 48193272e07SJean-Christophe PLAGNIOL-VILLARD else 48293272e07SJean-Christophe PLAGNIOL-VILLARD phydev->speed = SPEED_100; 48393272e07SJean-Christophe PLAGNIOL-VILLARD 48493272e07SJean-Christophe PLAGNIOL-VILLARD phydev->link = 1; 48593272e07SJean-Christophe PLAGNIOL-VILLARD phydev->pause = phydev->asym_pause = 0; 48693272e07SJean-Christophe PLAGNIOL-VILLARD 48793272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 48893272e07SJean-Christophe PLAGNIOL-VILLARD } 48993272e07SJean-Christophe PLAGNIOL-VILLARD 49093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev) 49193272e07SJean-Christophe PLAGNIOL-VILLARD { 49293272e07SJean-Christophe PLAGNIOL-VILLARD return 0; 49393272e07SJean-Christophe PLAGNIOL-VILLARD } 49493272e07SJean-Christophe PLAGNIOL-VILLARD 49519936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the 49619936942SVince Bridgers * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE 49719936942SVince Bridgers * MMD extended PHY registers. 49819936942SVince Bridgers */ 49919936942SVince Bridgers static int 50019936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 50119936942SVince Bridgers int regnum) 50219936942SVince Bridgers { 50319936942SVince Bridgers return -1; 50419936942SVince Bridgers } 50519936942SVince Bridgers 50619936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support 50719936942SVince Bridgers * standard IEEE MMD extended PHY registers. 50819936942SVince Bridgers */ 50919936942SVince Bridgers static void 51019936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum, 51119936942SVince Bridgers int regnum, u32 val) 51219936942SVince Bridgers { 51319936942SVince Bridgers } 51419936942SVince Bridgers 515e6a423a8SJohan Hovold static int kszphy_probe(struct phy_device *phydev) 516e6a423a8SJohan Hovold { 517e6a423a8SJohan Hovold const struct kszphy_type *type = phydev->drv->driver_data; 518e7a792e9SJohan Hovold struct device_node *np = phydev->dev.of_node; 519e6a423a8SJohan Hovold struct kszphy_priv *priv; 520e7a792e9SJohan Hovold int ret; 521e6a423a8SJohan Hovold 522e6a423a8SJohan Hovold priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL); 523e6a423a8SJohan Hovold if (!priv) 524e6a423a8SJohan Hovold return -ENOMEM; 525e6a423a8SJohan Hovold 526e6a423a8SJohan Hovold phydev->priv = priv; 527e6a423a8SJohan Hovold 528e6a423a8SJohan Hovold priv->type = type; 529e6a423a8SJohan Hovold 530e7a792e9SJohan Hovold if (type->led_mode_reg) { 531e7a792e9SJohan Hovold ret = of_property_read_u32(np, "micrel,led-mode", 532e7a792e9SJohan Hovold &priv->led_mode); 533e7a792e9SJohan Hovold if (ret) 534e7a792e9SJohan Hovold priv->led_mode = -1; 535e7a792e9SJohan Hovold 536e7a792e9SJohan Hovold if (priv->led_mode > 3) { 537e7a792e9SJohan Hovold dev_err(&phydev->dev, "invalid led mode: 0x%02x\n", 538e7a792e9SJohan Hovold priv->led_mode); 539e7a792e9SJohan Hovold priv->led_mode = -1; 540e7a792e9SJohan Hovold } 541e7a792e9SJohan Hovold } else { 542e7a792e9SJohan Hovold priv->led_mode = -1; 543e7a792e9SJohan Hovold } 544e7a792e9SJohan Hovold 545e6a423a8SJohan Hovold return 0; 546e6a423a8SJohan Hovold } 547e6a423a8SJohan Hovold 5481fadee0cSSascha Hauer static int ksz8021_probe(struct phy_device *phydev) 5491fadee0cSSascha Hauer { 5501fadee0cSSascha Hauer struct clk *clk; 5511fadee0cSSascha Hauer 5521fadee0cSSascha Hauer clk = devm_clk_get(&phydev->dev, "rmii-ref"); 5531fadee0cSSascha Hauer if (!IS_ERR(clk)) { 5541fadee0cSSascha Hauer unsigned long rate = clk_get_rate(clk); 5551fadee0cSSascha Hauer 5561fadee0cSSascha Hauer if (rate > 24500000 && rate < 25500000) { 5571fadee0cSSascha Hauer phydev->dev_flags |= MICREL_PHY_25MHZ_CLK; 5581fadee0cSSascha Hauer } else if (rate > 49500000 && rate < 50500000) { 5591fadee0cSSascha Hauer phydev->dev_flags |= MICREL_PHY_50MHZ_CLK; 5601fadee0cSSascha Hauer } else { 5611fadee0cSSascha Hauer dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate); 5621fadee0cSSascha Hauer return -EINVAL; 5631fadee0cSSascha Hauer } 5641fadee0cSSascha Hauer } 5651fadee0cSSascha Hauer 566e6a423a8SJohan Hovold return kszphy_probe(phydev); 5671fadee0cSSascha Hauer } 5681fadee0cSSascha Hauer 569d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = { 570d5bf9071SChristian Hohnstaedt { 57151f932c4SChoi, David .phy_id = PHY_ID_KS8737, 572d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 57351f932c4SChoi, David .name = "Micrel KS8737", 57451f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 57551f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 576d0507009SDavid J. Choi .config_init = kszphy_config_init, 577d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 578d0507009SDavid J. Choi .read_status = genphy_read_status, 57951f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 58051f932c4SChoi, David .config_intr = ks8737_config_intr, 5811a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5821a5465f5SPatrice Vilchez .resume = genphy_resume, 583d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 584d5bf9071SChristian Hohnstaedt }, { 585212ea99aSMarek Vasut .phy_id = PHY_ID_KSZ8021, 586212ea99aSMarek Vasut .phy_id_mask = 0x00ffffff, 5877ab59dc1SDavid J. Choi .name = "Micrel KSZ8021 or KSZ8031", 588212ea99aSMarek Vasut .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 589212ea99aSMarek Vasut SUPPORTED_Asym_Pause), 590212ea99aSMarek Vasut .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 591e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 5921fadee0cSSascha Hauer .probe = ksz8021_probe, 593212ea99aSMarek Vasut .config_init = ksz8021_config_init, 594212ea99aSMarek Vasut .config_aneg = genphy_config_aneg, 595212ea99aSMarek Vasut .read_status = genphy_read_status, 596212ea99aSMarek Vasut .ack_interrupt = kszphy_ack_interrupt, 597212ea99aSMarek Vasut .config_intr = kszphy_config_intr, 5981a5465f5SPatrice Vilchez .suspend = genphy_suspend, 5991a5465f5SPatrice Vilchez .resume = genphy_resume, 600212ea99aSMarek Vasut .driver = { .owner = THIS_MODULE,}, 601212ea99aSMarek Vasut }, { 602b818d1a7SHector Palacios .phy_id = PHY_ID_KSZ8031, 603b818d1a7SHector Palacios .phy_id_mask = 0x00ffffff, 604b818d1a7SHector Palacios .name = "Micrel KSZ8031", 605b818d1a7SHector Palacios .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause | 606b818d1a7SHector Palacios SUPPORTED_Asym_Pause), 607b818d1a7SHector Palacios .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 608e6a423a8SJohan Hovold .driver_data = &ksz8021_type, 6091fadee0cSSascha Hauer .probe = ksz8021_probe, 610b818d1a7SHector Palacios .config_init = ksz8021_config_init, 611b818d1a7SHector Palacios .config_aneg = genphy_config_aneg, 612b818d1a7SHector Palacios .read_status = genphy_read_status, 613b818d1a7SHector Palacios .ack_interrupt = kszphy_ack_interrupt, 614b818d1a7SHector Palacios .config_intr = kszphy_config_intr, 6151a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6161a5465f5SPatrice Vilchez .resume = genphy_resume, 617b818d1a7SHector Palacios .driver = { .owner = THIS_MODULE,}, 618b818d1a7SHector Palacios }, { 619510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8041, 620d0507009SDavid J. Choi .phy_id_mask = 0x00fffff0, 621510d573fSMarek Vasut .name = "Micrel KSZ8041", 62251f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 62351f932c4SChoi, David | SUPPORTED_Asym_Pause), 62451f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 625e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 626e6a423a8SJohan Hovold .probe = kszphy_probe, 627e6a423a8SJohan Hovold .config_init = kszphy_config_init, 628d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 629d0507009SDavid J. Choi .read_status = genphy_read_status, 63051f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 63151f932c4SChoi, David .config_intr = kszphy_config_intr, 6321a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6331a5465f5SPatrice Vilchez .resume = genphy_resume, 63451f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 635d5bf9071SChristian Hohnstaedt }, { 6364bd7b512SSergei Shtylyov .phy_id = PHY_ID_KSZ8041RNLI, 6374bd7b512SSergei Shtylyov .phy_id_mask = 0x00fffff0, 6384bd7b512SSergei Shtylyov .name = "Micrel KSZ8041RNLI", 6394bd7b512SSergei Shtylyov .features = PHY_BASIC_FEATURES | 6404bd7b512SSergei Shtylyov SUPPORTED_Pause | SUPPORTED_Asym_Pause, 6414bd7b512SSergei Shtylyov .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 642e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 643e6a423a8SJohan Hovold .probe = kszphy_probe, 644e6a423a8SJohan Hovold .config_init = kszphy_config_init, 6454bd7b512SSergei Shtylyov .config_aneg = genphy_config_aneg, 6464bd7b512SSergei Shtylyov .read_status = genphy_read_status, 6474bd7b512SSergei Shtylyov .ack_interrupt = kszphy_ack_interrupt, 6484bd7b512SSergei Shtylyov .config_intr = kszphy_config_intr, 6494bd7b512SSergei Shtylyov .suspend = genphy_suspend, 6504bd7b512SSergei Shtylyov .resume = genphy_resume, 6514bd7b512SSergei Shtylyov .driver = { .owner = THIS_MODULE,}, 6524bd7b512SSergei Shtylyov }, { 653510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8051, 65451f932c4SChoi, David .phy_id_mask = 0x00fffff0, 655510d573fSMarek Vasut .name = "Micrel KSZ8051", 65651f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause 65751f932c4SChoi, David | SUPPORTED_Asym_Pause), 65851f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 659e6a423a8SJohan Hovold .driver_data = &ksz8051_type, 660e6a423a8SJohan Hovold .probe = kszphy_probe, 661d606ef3fSBaruch Siach .config_init = ks8051_config_init, 66251f932c4SChoi, David .config_aneg = genphy_config_aneg, 66351f932c4SChoi, David .read_status = genphy_read_status, 66451f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 66551f932c4SChoi, David .config_intr = kszphy_config_intr, 6661a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6671a5465f5SPatrice Vilchez .resume = genphy_resume, 66851f932c4SChoi, David .driver = { .owner = THIS_MODULE,}, 669d5bf9071SChristian Hohnstaedt }, { 670510d573fSMarek Vasut .phy_id = PHY_ID_KSZ8001, 671510d573fSMarek Vasut .name = "Micrel KSZ8001 or KS8721", 67248d7d0adSJason Wang .phy_id_mask = 0x00ffffff, 67351f932c4SChoi, David .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 67451f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 675e6a423a8SJohan Hovold .driver_data = &ksz8041_type, 676e6a423a8SJohan Hovold .probe = kszphy_probe, 677e6a423a8SJohan Hovold .config_init = kszphy_config_init, 67851f932c4SChoi, David .config_aneg = genphy_config_aneg, 67951f932c4SChoi, David .read_status = genphy_read_status, 68051f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 68151f932c4SChoi, David .config_intr = kszphy_config_intr, 6821a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6831a5465f5SPatrice Vilchez .resume = genphy_resume, 684d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 685d5bf9071SChristian Hohnstaedt }, { 6867ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8081, 6877ab59dc1SDavid J. Choi .name = "Micrel KSZ8081 or KSZ8091", 6887ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 6897ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 6907ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 691e6a423a8SJohan Hovold .driver_data = &ksz8081_type, 692e6a423a8SJohan Hovold .probe = kszphy_probe, 693*0f95903eSJohan Hovold .config_init = kszphy_config_init, 6947ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 6957ab59dc1SDavid J. Choi .read_status = genphy_read_status, 6967ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 6977ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 6981a5465f5SPatrice Vilchez .suspend = genphy_suspend, 6991a5465f5SPatrice Vilchez .resume = genphy_resume, 7007ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 7017ab59dc1SDavid J. Choi }, { 7027ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ8061, 7037ab59dc1SDavid J. Choi .name = "Micrel KSZ8061", 7047ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 7057ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 7067ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 7077ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 7087ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 7097ab59dc1SDavid J. Choi .read_status = genphy_read_status, 7107ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 7117ab59dc1SDavid J. Choi .config_intr = kszphy_config_intr, 7121a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7131a5465f5SPatrice Vilchez .resume = genphy_resume, 7147ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE,}, 7157ab59dc1SDavid J. Choi }, { 716d0507009SDavid J. Choi .phy_id = PHY_ID_KSZ9021, 71748d7d0adSJason Wang .phy_id_mask = 0x000ffffe, 718d0507009SDavid J. Choi .name = "Micrel KSZ9021 Gigabit PHY", 71932fcafbcSVlastimil Kosar .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 72051f932c4SChoi, David .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 721954c3967SSean Cross .config_init = ksz9021_config_init, 722d0507009SDavid J. Choi .config_aneg = genphy_config_aneg, 723d0507009SDavid J. Choi .read_status = genphy_read_status, 72451f932c4SChoi, David .ack_interrupt = kszphy_ack_interrupt, 72551f932c4SChoi, David .config_intr = ksz9021_config_intr, 7261a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7271a5465f5SPatrice Vilchez .resume = genphy_resume, 72819936942SVince Bridgers .read_mmd_indirect = ksz9021_rd_mmd_phyreg, 72919936942SVince Bridgers .write_mmd_indirect = ksz9021_wr_mmd_phyreg, 730d0507009SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 73193272e07SJean-Christophe PLAGNIOL-VILLARD }, { 7327ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ9031, 7337ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 7347ab59dc1SDavid J. Choi .name = "Micrel KSZ9031 Gigabit PHY", 73595e8b103SMike Looijmans .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause), 7367ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 7376e4b8273SHubert Chaumette .config_init = ksz9031_config_init, 7387ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 7397ab59dc1SDavid J. Choi .read_status = genphy_read_status, 7407ab59dc1SDavid J. Choi .ack_interrupt = kszphy_ack_interrupt, 7417ab59dc1SDavid J. Choi .config_intr = ksz9021_config_intr, 7421a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7431a5465f5SPatrice Vilchez .resume = genphy_resume, 7447ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 7457ab59dc1SDavid J. Choi }, { 74693272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id = PHY_ID_KSZ8873MLL, 74793272e07SJean-Christophe PLAGNIOL-VILLARD .phy_id_mask = 0x00fffff0, 74893272e07SJean-Christophe PLAGNIOL-VILLARD .name = "Micrel KSZ8873MLL Switch", 74993272e07SJean-Christophe PLAGNIOL-VILLARD .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause), 75093272e07SJean-Christophe PLAGNIOL-VILLARD .flags = PHY_HAS_MAGICANEG, 75193272e07SJean-Christophe PLAGNIOL-VILLARD .config_init = kszphy_config_init, 75293272e07SJean-Christophe PLAGNIOL-VILLARD .config_aneg = ksz8873mll_config_aneg, 75393272e07SJean-Christophe PLAGNIOL-VILLARD .read_status = ksz8873mll_read_status, 7541a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7551a5465f5SPatrice Vilchez .resume = genphy_resume, 75693272e07SJean-Christophe PLAGNIOL-VILLARD .driver = { .owner = THIS_MODULE, }, 7577ab59dc1SDavid J. Choi }, { 7587ab59dc1SDavid J. Choi .phy_id = PHY_ID_KSZ886X, 7597ab59dc1SDavid J. Choi .phy_id_mask = 0x00fffff0, 7607ab59dc1SDavid J. Choi .name = "Micrel KSZ886X Switch", 7617ab59dc1SDavid J. Choi .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause), 7627ab59dc1SDavid J. Choi .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, 7637ab59dc1SDavid J. Choi .config_init = kszphy_config_init, 7647ab59dc1SDavid J. Choi .config_aneg = genphy_config_aneg, 7657ab59dc1SDavid J. Choi .read_status = genphy_read_status, 7661a5465f5SPatrice Vilchez .suspend = genphy_suspend, 7671a5465f5SPatrice Vilchez .resume = genphy_resume, 7687ab59dc1SDavid J. Choi .driver = { .owner = THIS_MODULE, }, 769d5bf9071SChristian Hohnstaedt } }; 770d0507009SDavid J. Choi 77150fd7150SJohan Hovold module_phy_driver(ksphy_driver); 772d0507009SDavid J. Choi 773d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver"); 774d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi"); 775d0507009SDavid J. Choi MODULE_LICENSE("GPL"); 77652a60ed2SDavid S. Miller 777cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = { 77848d7d0adSJason Wang { PHY_ID_KSZ9021, 0x000ffffe }, 7797ab59dc1SDavid J. Choi { PHY_ID_KSZ9031, 0x00fffff0 }, 780510d573fSMarek Vasut { PHY_ID_KSZ8001, 0x00ffffff }, 78151f932c4SChoi, David { PHY_ID_KS8737, 0x00fffff0 }, 782212ea99aSMarek Vasut { PHY_ID_KSZ8021, 0x00ffffff }, 783b818d1a7SHector Palacios { PHY_ID_KSZ8031, 0x00ffffff }, 784510d573fSMarek Vasut { PHY_ID_KSZ8041, 0x00fffff0 }, 785510d573fSMarek Vasut { PHY_ID_KSZ8051, 0x00fffff0 }, 7867ab59dc1SDavid J. Choi { PHY_ID_KSZ8061, 0x00fffff0 }, 7877ab59dc1SDavid J. Choi { PHY_ID_KSZ8081, 0x00fffff0 }, 78893272e07SJean-Christophe PLAGNIOL-VILLARD { PHY_ID_KSZ8873MLL, 0x00fffff0 }, 7897ab59dc1SDavid J. Choi { PHY_ID_KSZ886X, 0x00fffff0 }, 79052a60ed2SDavid S. Miller { } 79152a60ed2SDavid S. Miller }; 79252a60ed2SDavid S. Miller 79352a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl); 794