xref: /openbmc/linux/drivers/net/phy/micrel.c (revision 00aee095000c064cd77556050d08ed3f49f2af59)
1d0507009SDavid J. Choi /*
2d0507009SDavid J. Choi  * drivers/net/phy/micrel.c
3d0507009SDavid J. Choi  *
4d0507009SDavid J. Choi  * Driver for Micrel PHYs
5d0507009SDavid J. Choi  *
6d0507009SDavid J. Choi  * Author: David J. Choi
7d0507009SDavid J. Choi  *
87ab59dc1SDavid J. Choi  * Copyright (c) 2010-2013 Micrel, Inc.
9d0507009SDavid J. Choi  *
10d0507009SDavid J. Choi  * This program is free software; you can redistribute  it and/or modify it
11d0507009SDavid J. Choi  * under  the terms of  the GNU General  Public License as published by the
12d0507009SDavid J. Choi  * Free Software Foundation;  either version 2 of the  License, or (at your
13d0507009SDavid J. Choi  * option) any later version.
14d0507009SDavid J. Choi  *
157ab59dc1SDavid J. Choi  * Support : Micrel Phys:
167ab59dc1SDavid J. Choi  *		Giga phys: ksz9021, ksz9031
177ab59dc1SDavid J. Choi  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
187ab59dc1SDavid J. Choi  *			   ksz8021, ksz8031, ksz8051,
197ab59dc1SDavid J. Choi  *			   ksz8081, ksz8091,
207ab59dc1SDavid J. Choi  *			   ksz8061,
217ab59dc1SDavid J. Choi  *		Switch : ksz8873, ksz886x
22d0507009SDavid J. Choi  */
23d0507009SDavid J. Choi 
24d0507009SDavid J. Choi #include <linux/kernel.h>
25d0507009SDavid J. Choi #include <linux/module.h>
26d0507009SDavid J. Choi #include <linux/phy.h>
27d606ef3fSBaruch Siach #include <linux/micrel_phy.h>
28954c3967SSean Cross #include <linux/of.h>
291fadee0cSSascha Hauer #include <linux/clk.h>
30d0507009SDavid J. Choi 
31212ea99aSMarek Vasut /* Operation Mode Strap Override */
32212ea99aSMarek Vasut #define MII_KSZPHY_OMSO				0x16
33*00aee095SJohan Hovold #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
34*00aee095SJohan Hovold #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
35*00aee095SJohan Hovold #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
36212ea99aSMarek Vasut 
3751f932c4SChoi, David /* general Interrupt control/status reg in vendor specific block. */
3851f932c4SChoi, David #define MII_KSZPHY_INTCS			0x1B
39*00aee095SJohan Hovold #define	KSZPHY_INTCS_JABBER			BIT(15)
40*00aee095SJohan Hovold #define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
41*00aee095SJohan Hovold #define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
42*00aee095SJohan Hovold #define	KSZPHY_INTCS_PARELLEL			BIT(12)
43*00aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
44*00aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
45*00aee095SJohan Hovold #define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
46*00aee095SJohan Hovold #define	KSZPHY_INTCS_LINK_UP			BIT(8)
4751f932c4SChoi, David #define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
4851f932c4SChoi, David 						KSZPHY_INTCS_LINK_DOWN)
4951f932c4SChoi, David 
5051f932c4SChoi, David /* general PHY control reg in vendor specific block. */
5151f932c4SChoi, David #define	MII_KSZPHY_CTRL			0x1F
5251f932c4SChoi, David /* bitmap of PHY register to set interrupt mode */
53*00aee095SJohan Hovold #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
54*00aee095SJohan Hovold #define KSZ9021_CTRL_INT_ACTIVE_HIGH		BIT(14)
55*00aee095SJohan Hovold #define KS8737_CTRL_INT_ACTIVE_HIGH		BIT(14)
56*00aee095SJohan Hovold #define KSZ8051_RMII_50MHZ_CLK			BIT(7)
5751f932c4SChoi, David 
58954c3967SSean Cross /* Write/read to/from extended registers */
59954c3967SSean Cross #define MII_KSZPHY_EXTREG                       0x0b
60954c3967SSean Cross #define KSZPHY_EXTREG_WRITE                     0x8000
61954c3967SSean Cross 
62954c3967SSean Cross #define MII_KSZPHY_EXTREG_WRITE                 0x0c
63954c3967SSean Cross #define MII_KSZPHY_EXTREG_READ                  0x0d
64954c3967SSean Cross 
65954c3967SSean Cross /* Extended registers */
66954c3967SSean Cross #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
67954c3967SSean Cross #define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
68954c3967SSean Cross #define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106
69954c3967SSean Cross 
70954c3967SSean Cross #define PS_TO_REG				200
71954c3967SSean Cross 
72b6bb4dfcSHector Palacios static int ksz_config_flags(struct phy_device *phydev)
73b6bb4dfcSHector Palacios {
74b6bb4dfcSHector Palacios 	int regval;
75b6bb4dfcSHector Palacios 
761fadee0cSSascha Hauer 	if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) {
77b6bb4dfcSHector Palacios 		regval = phy_read(phydev, MII_KSZPHY_CTRL);
781fadee0cSSascha Hauer 		if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK)
79b6bb4dfcSHector Palacios 			regval |= KSZ8051_RMII_50MHZ_CLK;
801fadee0cSSascha Hauer 		else
811fadee0cSSascha Hauer 			regval &= ~KSZ8051_RMII_50MHZ_CLK;
82b6bb4dfcSHector Palacios 		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
83b6bb4dfcSHector Palacios 	}
84b6bb4dfcSHector Palacios 	return 0;
85b6bb4dfcSHector Palacios }
86b6bb4dfcSHector Palacios 
87954c3967SSean Cross static int kszphy_extended_write(struct phy_device *phydev,
88954c3967SSean Cross 				u32 regnum, u16 val)
89954c3967SSean Cross {
90954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
91954c3967SSean Cross 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
92954c3967SSean Cross }
93954c3967SSean Cross 
94954c3967SSean Cross static int kszphy_extended_read(struct phy_device *phydev,
95954c3967SSean Cross 				u32 regnum)
96954c3967SSean Cross {
97954c3967SSean Cross 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
98954c3967SSean Cross 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
99954c3967SSean Cross }
100954c3967SSean Cross 
10151f932c4SChoi, David static int kszphy_ack_interrupt(struct phy_device *phydev)
10251f932c4SChoi, David {
10351f932c4SChoi, David 	/* bit[7..0] int status, which is a read and clear register. */
10451f932c4SChoi, David 	int rc;
10551f932c4SChoi, David 
10651f932c4SChoi, David 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
10751f932c4SChoi, David 
10851f932c4SChoi, David 	return (rc < 0) ? rc : 0;
10951f932c4SChoi, David }
11051f932c4SChoi, David 
11151f932c4SChoi, David static int kszphy_set_interrupt(struct phy_device *phydev)
11251f932c4SChoi, David {
11351f932c4SChoi, David 	int temp;
11451f932c4SChoi, David 	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
11551f932c4SChoi, David 		KSZPHY_INTCS_ALL : 0;
11651f932c4SChoi, David 	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
11751f932c4SChoi, David }
11851f932c4SChoi, David 
11951f932c4SChoi, David static int kszphy_config_intr(struct phy_device *phydev)
12051f932c4SChoi, David {
12151f932c4SChoi, David 	int temp, rc;
12251f932c4SChoi, David 
12351f932c4SChoi, David 	/* set the interrupt pin active low */
12451f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1255bb8fc0dSJohan Hovold 	if (temp < 0)
1265bb8fc0dSJohan Hovold 		return temp;
12751f932c4SChoi, David 	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
12851f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
12951f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
13051f932c4SChoi, David 	return rc < 0 ? rc : 0;
13151f932c4SChoi, David }
13251f932c4SChoi, David 
13351f932c4SChoi, David static int ksz9021_config_intr(struct phy_device *phydev)
13451f932c4SChoi, David {
13551f932c4SChoi, David 	int temp, rc;
13651f932c4SChoi, David 
13751f932c4SChoi, David 	/* set the interrupt pin active low */
13851f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1395bb8fc0dSJohan Hovold 	if (temp < 0)
1405bb8fc0dSJohan Hovold 		return temp;
14151f932c4SChoi, David 	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
14251f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
14351f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
14451f932c4SChoi, David 	return rc < 0 ? rc : 0;
14551f932c4SChoi, David }
14651f932c4SChoi, David 
14751f932c4SChoi, David static int ks8737_config_intr(struct phy_device *phydev)
14851f932c4SChoi, David {
14951f932c4SChoi, David 	int temp, rc;
15051f932c4SChoi, David 
15151f932c4SChoi, David 	/* set the interrupt pin active low */
15251f932c4SChoi, David 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
1535bb8fc0dSJohan Hovold 	if (temp < 0)
1545bb8fc0dSJohan Hovold 		return temp;
15551f932c4SChoi, David 	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
15651f932c4SChoi, David 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
15751f932c4SChoi, David 	rc = kszphy_set_interrupt(phydev);
15851f932c4SChoi, David 	return rc < 0 ? rc : 0;
15951f932c4SChoi, David }
160d0507009SDavid J. Choi 
16120d8435aSBen Dooks static int kszphy_setup_led(struct phy_device *phydev,
16220d8435aSBen Dooks 			    unsigned int reg, unsigned int shift)
16320d8435aSBen Dooks {
16420d8435aSBen Dooks 
16520d8435aSBen Dooks 	struct device *dev = &phydev->dev;
16620d8435aSBen Dooks 	struct device_node *of_node = dev->of_node;
16720d8435aSBen Dooks 	int rc, temp;
16820d8435aSBen Dooks 	u32 val;
16920d8435aSBen Dooks 
17020d8435aSBen Dooks 	if (!of_node && dev->parent->of_node)
17120d8435aSBen Dooks 		of_node = dev->parent->of_node;
17220d8435aSBen Dooks 
17320d8435aSBen Dooks 	if (of_property_read_u32(of_node, "micrel,led-mode", &val))
17420d8435aSBen Dooks 		return 0;
17520d8435aSBen Dooks 
17620d8435aSBen Dooks 	temp = phy_read(phydev, reg);
17720d8435aSBen Dooks 	if (temp < 0)
17820d8435aSBen Dooks 		return temp;
17920d8435aSBen Dooks 
18028bdc499SSergei Shtylyov 	temp &= ~(3 << shift);
18120d8435aSBen Dooks 	temp |= val << shift;
18220d8435aSBen Dooks 	rc = phy_write(phydev, reg, temp);
18320d8435aSBen Dooks 
18420d8435aSBen Dooks 	return rc < 0 ? rc : 0;
18520d8435aSBen Dooks }
18620d8435aSBen Dooks 
187d0507009SDavid J. Choi static int kszphy_config_init(struct phy_device *phydev)
188d0507009SDavid J. Choi {
189d0507009SDavid J. Choi 	return 0;
190d0507009SDavid J. Choi }
191d0507009SDavid J. Choi 
19220d8435aSBen Dooks static int kszphy_config_init_led8041(struct phy_device *phydev)
19320d8435aSBen Dooks {
19420d8435aSBen Dooks 	/* single led control, register 0x1e bits 15..14 */
19520d8435aSBen Dooks 	return kszphy_setup_led(phydev, 0x1e, 14);
19620d8435aSBen Dooks }
19720d8435aSBen Dooks 
198212ea99aSMarek Vasut static int ksz8021_config_init(struct phy_device *phydev)
199212ea99aSMarek Vasut {
200212ea99aSMarek Vasut 	const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
20120d8435aSBen Dooks 	int rc;
20220d8435aSBen Dooks 
20320d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
20420d8435aSBen Dooks 	if (rc)
20520d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
20620d8435aSBen Dooks 
207b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
208b838b4acSBruno Thomsen 	if (rc < 0)
209b838b4acSBruno Thomsen 		return rc;
210b838b4acSBruno Thomsen 	rc = phy_write(phydev, MII_KSZPHY_OMSO, val);
211b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
212212ea99aSMarek Vasut }
213212ea99aSMarek Vasut 
214d606ef3fSBaruch Siach static int ks8051_config_init(struct phy_device *phydev)
215d606ef3fSBaruch Siach {
216b6bb4dfcSHector Palacios 	int rc;
217d606ef3fSBaruch Siach 
21820d8435aSBen Dooks 	rc = kszphy_setup_led(phydev, 0x1f, 4);
21920d8435aSBen Dooks 	if (rc)
22020d8435aSBen Dooks 		dev_err(&phydev->dev, "failed to set led mode\n");
22120d8435aSBen Dooks 
222b6bb4dfcSHector Palacios 	rc = ksz_config_flags(phydev);
223b6bb4dfcSHector Palacios 	return rc < 0 ? rc : 0;
224d606ef3fSBaruch Siach }
225d606ef3fSBaruch Siach 
226954c3967SSean Cross static int ksz9021_load_values_from_of(struct phy_device *phydev,
227954c3967SSean Cross 				       struct device_node *of_node, u16 reg,
228954c3967SSean Cross 				       char *field1, char *field2,
229954c3967SSean Cross 				       char *field3, char *field4)
230954c3967SSean Cross {
231954c3967SSean Cross 	int val1 = -1;
232954c3967SSean Cross 	int val2 = -2;
233954c3967SSean Cross 	int val3 = -3;
234954c3967SSean Cross 	int val4 = -4;
235954c3967SSean Cross 	int newval;
236954c3967SSean Cross 	int matches = 0;
237954c3967SSean Cross 
238954c3967SSean Cross 	if (!of_property_read_u32(of_node, field1, &val1))
239954c3967SSean Cross 		matches++;
240954c3967SSean Cross 
241954c3967SSean Cross 	if (!of_property_read_u32(of_node, field2, &val2))
242954c3967SSean Cross 		matches++;
243954c3967SSean Cross 
244954c3967SSean Cross 	if (!of_property_read_u32(of_node, field3, &val3))
245954c3967SSean Cross 		matches++;
246954c3967SSean Cross 
247954c3967SSean Cross 	if (!of_property_read_u32(of_node, field4, &val4))
248954c3967SSean Cross 		matches++;
249954c3967SSean Cross 
250954c3967SSean Cross 	if (!matches)
251954c3967SSean Cross 		return 0;
252954c3967SSean Cross 
253954c3967SSean Cross 	if (matches < 4)
254954c3967SSean Cross 		newval = kszphy_extended_read(phydev, reg);
255954c3967SSean Cross 	else
256954c3967SSean Cross 		newval = 0;
257954c3967SSean Cross 
258954c3967SSean Cross 	if (val1 != -1)
259954c3967SSean Cross 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
260954c3967SSean Cross 
2616a119745SHubert Chaumette 	if (val2 != -2)
262954c3967SSean Cross 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
263954c3967SSean Cross 
2646a119745SHubert Chaumette 	if (val3 != -3)
265954c3967SSean Cross 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
266954c3967SSean Cross 
2676a119745SHubert Chaumette 	if (val4 != -4)
268954c3967SSean Cross 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
269954c3967SSean Cross 
270954c3967SSean Cross 	return kszphy_extended_write(phydev, reg, newval);
271954c3967SSean Cross }
272954c3967SSean Cross 
273954c3967SSean Cross static int ksz9021_config_init(struct phy_device *phydev)
274954c3967SSean Cross {
275954c3967SSean Cross 	struct device *dev = &phydev->dev;
276954c3967SSean Cross 	struct device_node *of_node = dev->of_node;
277954c3967SSean Cross 
278954c3967SSean Cross 	if (!of_node && dev->parent->of_node)
279954c3967SSean Cross 		of_node = dev->parent->of_node;
280954c3967SSean Cross 
281954c3967SSean Cross 	if (of_node) {
282954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
283954c3967SSean Cross 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
284954c3967SSean Cross 				    "txen-skew-ps", "txc-skew-ps",
285954c3967SSean Cross 				    "rxdv-skew-ps", "rxc-skew-ps");
286954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
287954c3967SSean Cross 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
288954c3967SSean Cross 				    "rxd0-skew-ps", "rxd1-skew-ps",
289954c3967SSean Cross 				    "rxd2-skew-ps", "rxd3-skew-ps");
290954c3967SSean Cross 		ksz9021_load_values_from_of(phydev, of_node,
291954c3967SSean Cross 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
292954c3967SSean Cross 				    "txd0-skew-ps", "txd1-skew-ps",
293954c3967SSean Cross 				    "txd2-skew-ps", "txd3-skew-ps");
294954c3967SSean Cross 	}
295954c3967SSean Cross 	return 0;
296954c3967SSean Cross }
297954c3967SSean Cross 
2986e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
2996e4b8273SHubert Chaumette #define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
3006e4b8273SHubert Chaumette #define OP_DATA				1
3016e4b8273SHubert Chaumette #define KSZ9031_PS_TO_REG		60
3026e4b8273SHubert Chaumette 
3036e4b8273SHubert Chaumette /* Extended registers */
3046e4b8273SHubert Chaumette #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
3056e4b8273SHubert Chaumette #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
3066e4b8273SHubert Chaumette #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
3076e4b8273SHubert Chaumette #define MII_KSZ9031RN_CLK_PAD_SKEW	8
3086e4b8273SHubert Chaumette 
3096e4b8273SHubert Chaumette static int ksz9031_extended_write(struct phy_device *phydev,
3106e4b8273SHubert Chaumette 				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
3116e4b8273SHubert Chaumette {
3126e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3136e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3146e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3156e4b8273SHubert Chaumette 	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
3166e4b8273SHubert Chaumette }
3176e4b8273SHubert Chaumette 
3186e4b8273SHubert Chaumette static int ksz9031_extended_read(struct phy_device *phydev,
3196e4b8273SHubert Chaumette 				 u8 mode, u32 dev_addr, u32 regnum)
3206e4b8273SHubert Chaumette {
3216e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
3226e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
3236e4b8273SHubert Chaumette 	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
3246e4b8273SHubert Chaumette 	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
3256e4b8273SHubert Chaumette }
3266e4b8273SHubert Chaumette 
3276e4b8273SHubert Chaumette static int ksz9031_of_load_skew_values(struct phy_device *phydev,
3286e4b8273SHubert Chaumette 				       struct device_node *of_node,
3296e4b8273SHubert Chaumette 				       u16 reg, size_t field_sz,
3306e4b8273SHubert Chaumette 				       char *field[], u8 numfields)
3316e4b8273SHubert Chaumette {
3326e4b8273SHubert Chaumette 	int val[4] = {-1, -2, -3, -4};
3336e4b8273SHubert Chaumette 	int matches = 0;
3346e4b8273SHubert Chaumette 	u16 mask;
3356e4b8273SHubert Chaumette 	u16 maxval;
3366e4b8273SHubert Chaumette 	u16 newval;
3376e4b8273SHubert Chaumette 	int i;
3386e4b8273SHubert Chaumette 
3396e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3406e4b8273SHubert Chaumette 		if (!of_property_read_u32(of_node, field[i], val + i))
3416e4b8273SHubert Chaumette 			matches++;
3426e4b8273SHubert Chaumette 
3436e4b8273SHubert Chaumette 	if (!matches)
3446e4b8273SHubert Chaumette 		return 0;
3456e4b8273SHubert Chaumette 
3466e4b8273SHubert Chaumette 	if (matches < numfields)
3476e4b8273SHubert Chaumette 		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
3486e4b8273SHubert Chaumette 	else
3496e4b8273SHubert Chaumette 		newval = 0;
3506e4b8273SHubert Chaumette 
3516e4b8273SHubert Chaumette 	maxval = (field_sz == 4) ? 0xf : 0x1f;
3526e4b8273SHubert Chaumette 	for (i = 0; i < numfields; i++)
3536e4b8273SHubert Chaumette 		if (val[i] != -(i + 1)) {
3546e4b8273SHubert Chaumette 			mask = 0xffff;
3556e4b8273SHubert Chaumette 			mask ^= maxval << (field_sz * i);
3566e4b8273SHubert Chaumette 			newval = (newval & mask) |
3576e4b8273SHubert Chaumette 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
3586e4b8273SHubert Chaumette 					<< (field_sz * i));
3596e4b8273SHubert Chaumette 		}
3606e4b8273SHubert Chaumette 
3616e4b8273SHubert Chaumette 	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
3626e4b8273SHubert Chaumette }
3636e4b8273SHubert Chaumette 
3646e4b8273SHubert Chaumette static int ksz9031_config_init(struct phy_device *phydev)
3656e4b8273SHubert Chaumette {
3666e4b8273SHubert Chaumette 	struct device *dev = &phydev->dev;
3676e4b8273SHubert Chaumette 	struct device_node *of_node = dev->of_node;
3686e4b8273SHubert Chaumette 	char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
3696e4b8273SHubert Chaumette 	char *rx_data_skews[4] = {
3706e4b8273SHubert Chaumette 		"rxd0-skew-ps", "rxd1-skew-ps",
3716e4b8273SHubert Chaumette 		"rxd2-skew-ps", "rxd3-skew-ps"
3726e4b8273SHubert Chaumette 	};
3736e4b8273SHubert Chaumette 	char *tx_data_skews[4] = {
3746e4b8273SHubert Chaumette 		"txd0-skew-ps", "txd1-skew-ps",
3756e4b8273SHubert Chaumette 		"txd2-skew-ps", "txd3-skew-ps"
3766e4b8273SHubert Chaumette 	};
3776e4b8273SHubert Chaumette 	char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
3786e4b8273SHubert Chaumette 
3796e4b8273SHubert Chaumette 	if (!of_node && dev->parent->of_node)
3806e4b8273SHubert Chaumette 		of_node = dev->parent->of_node;
3816e4b8273SHubert Chaumette 
3826e4b8273SHubert Chaumette 	if (of_node) {
3836e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3846e4b8273SHubert Chaumette 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
3856e4b8273SHubert Chaumette 				clk_skews, 2);
3866e4b8273SHubert Chaumette 
3876e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3886e4b8273SHubert Chaumette 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
3896e4b8273SHubert Chaumette 				control_skews, 2);
3906e4b8273SHubert Chaumette 
3916e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3926e4b8273SHubert Chaumette 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
3936e4b8273SHubert Chaumette 				rx_data_skews, 4);
3946e4b8273SHubert Chaumette 
3956e4b8273SHubert Chaumette 		ksz9031_of_load_skew_values(phydev, of_node,
3966e4b8273SHubert Chaumette 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
3976e4b8273SHubert Chaumette 				tx_data_skews, 4);
3986e4b8273SHubert Chaumette 	}
3996e4b8273SHubert Chaumette 	return 0;
4006e4b8273SHubert Chaumette }
4016e4b8273SHubert Chaumette 
40293272e07SJean-Christophe PLAGNIOL-VILLARD #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
403*00aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
404*00aee095SJohan Hovold #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
40532d73b14SJingoo Han static int ksz8873mll_read_status(struct phy_device *phydev)
40693272e07SJean-Christophe PLAGNIOL-VILLARD {
40793272e07SJean-Christophe PLAGNIOL-VILLARD 	int regval;
40893272e07SJean-Christophe PLAGNIOL-VILLARD 
40993272e07SJean-Christophe PLAGNIOL-VILLARD 	/* dummy read */
41093272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
41193272e07SJean-Christophe PLAGNIOL-VILLARD 
41293272e07SJean-Christophe PLAGNIOL-VILLARD 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
41393272e07SJean-Christophe PLAGNIOL-VILLARD 
41493272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
41593272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_HALF;
41693272e07SJean-Christophe PLAGNIOL-VILLARD 	else
41793272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->duplex = DUPLEX_FULL;
41893272e07SJean-Christophe PLAGNIOL-VILLARD 
41993272e07SJean-Christophe PLAGNIOL-VILLARD 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
42093272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_10;
42193272e07SJean-Christophe PLAGNIOL-VILLARD 	else
42293272e07SJean-Christophe PLAGNIOL-VILLARD 		phydev->speed = SPEED_100;
42393272e07SJean-Christophe PLAGNIOL-VILLARD 
42493272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->link = 1;
42593272e07SJean-Christophe PLAGNIOL-VILLARD 	phydev->pause = phydev->asym_pause = 0;
42693272e07SJean-Christophe PLAGNIOL-VILLARD 
42793272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
42893272e07SJean-Christophe PLAGNIOL-VILLARD }
42993272e07SJean-Christophe PLAGNIOL-VILLARD 
43093272e07SJean-Christophe PLAGNIOL-VILLARD static int ksz8873mll_config_aneg(struct phy_device *phydev)
43193272e07SJean-Christophe PLAGNIOL-VILLARD {
43293272e07SJean-Christophe PLAGNIOL-VILLARD 	return 0;
43393272e07SJean-Christophe PLAGNIOL-VILLARD }
43493272e07SJean-Christophe PLAGNIOL-VILLARD 
43519936942SVince Bridgers /* This routine returns -1 as an indication to the caller that the
43619936942SVince Bridgers  * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
43719936942SVince Bridgers  * MMD extended PHY registers.
43819936942SVince Bridgers  */
43919936942SVince Bridgers static int
44019936942SVince Bridgers ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
44119936942SVince Bridgers 		      int regnum)
44219936942SVince Bridgers {
44319936942SVince Bridgers 	return -1;
44419936942SVince Bridgers }
44519936942SVince Bridgers 
44619936942SVince Bridgers /* This routine does nothing since the Micrel ksz9021 does not support
44719936942SVince Bridgers  * standard IEEE MMD extended PHY registers.
44819936942SVince Bridgers  */
44919936942SVince Bridgers static void
45019936942SVince Bridgers ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
45119936942SVince Bridgers 		      int regnum, u32 val)
45219936942SVince Bridgers {
45319936942SVince Bridgers }
45419936942SVince Bridgers 
4551fadee0cSSascha Hauer static int ksz8021_probe(struct phy_device *phydev)
4561fadee0cSSascha Hauer {
4571fadee0cSSascha Hauer 	struct clk *clk;
4581fadee0cSSascha Hauer 
4591fadee0cSSascha Hauer 	clk = devm_clk_get(&phydev->dev, "rmii-ref");
4601fadee0cSSascha Hauer 	if (!IS_ERR(clk)) {
4611fadee0cSSascha Hauer 		unsigned long rate = clk_get_rate(clk);
4621fadee0cSSascha Hauer 
4631fadee0cSSascha Hauer 		if (rate > 24500000 && rate < 25500000) {
4641fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_25MHZ_CLK;
4651fadee0cSSascha Hauer 		} else if (rate > 49500000 && rate < 50500000) {
4661fadee0cSSascha Hauer 			phydev->dev_flags |= MICREL_PHY_50MHZ_CLK;
4671fadee0cSSascha Hauer 		} else {
4681fadee0cSSascha Hauer 			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
4691fadee0cSSascha Hauer 			return -EINVAL;
4701fadee0cSSascha Hauer 		}
4711fadee0cSSascha Hauer 	}
4721fadee0cSSascha Hauer 
4731fadee0cSSascha Hauer 	return 0;
4741fadee0cSSascha Hauer }
4751fadee0cSSascha Hauer 
476d5bf9071SChristian Hohnstaedt static struct phy_driver ksphy_driver[] = {
477d5bf9071SChristian Hohnstaedt {
47851f932c4SChoi, David 	.phy_id		= PHY_ID_KS8737,
479d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
48051f932c4SChoi, David 	.name		= "Micrel KS8737",
48151f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
48251f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
483d0507009SDavid J. Choi 	.config_init	= kszphy_config_init,
484d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
485d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
48651f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
48751f932c4SChoi, David 	.config_intr	= ks8737_config_intr,
4881a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
4891a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
490d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
491d5bf9071SChristian Hohnstaedt }, {
492212ea99aSMarek Vasut 	.phy_id		= PHY_ID_KSZ8021,
493212ea99aSMarek Vasut 	.phy_id_mask	= 0x00ffffff,
4947ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8021 or KSZ8031",
495212ea99aSMarek Vasut 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
496212ea99aSMarek Vasut 			   SUPPORTED_Asym_Pause),
497212ea99aSMarek Vasut 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
4981fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
499212ea99aSMarek Vasut 	.config_init	= ksz8021_config_init,
500212ea99aSMarek Vasut 	.config_aneg	= genphy_config_aneg,
501212ea99aSMarek Vasut 	.read_status	= genphy_read_status,
502212ea99aSMarek Vasut 	.ack_interrupt	= kszphy_ack_interrupt,
503212ea99aSMarek Vasut 	.config_intr	= kszphy_config_intr,
5041a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5051a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
506212ea99aSMarek Vasut 	.driver		= { .owner = THIS_MODULE,},
507212ea99aSMarek Vasut }, {
508b818d1a7SHector Palacios 	.phy_id		= PHY_ID_KSZ8031,
509b818d1a7SHector Palacios 	.phy_id_mask	= 0x00ffffff,
510b818d1a7SHector Palacios 	.name		= "Micrel KSZ8031",
511b818d1a7SHector Palacios 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
512b818d1a7SHector Palacios 			   SUPPORTED_Asym_Pause),
513b818d1a7SHector Palacios 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5141fadee0cSSascha Hauer 	.probe		= ksz8021_probe,
515b818d1a7SHector Palacios 	.config_init	= ksz8021_config_init,
516b818d1a7SHector Palacios 	.config_aneg	= genphy_config_aneg,
517b818d1a7SHector Palacios 	.read_status	= genphy_read_status,
518b818d1a7SHector Palacios 	.ack_interrupt	= kszphy_ack_interrupt,
519b818d1a7SHector Palacios 	.config_intr	= kszphy_config_intr,
5201a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5211a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
522b818d1a7SHector Palacios 	.driver		= { .owner = THIS_MODULE,},
523b818d1a7SHector Palacios }, {
524510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8041,
525d0507009SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
526510d573fSMarek Vasut 	.name		= "Micrel KSZ8041",
52751f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
52851f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
52951f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
53020d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
531d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
532d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
53351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
53451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5351a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5361a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
53751f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
538d5bf9071SChristian Hohnstaedt }, {
5394bd7b512SSergei Shtylyov 	.phy_id		= PHY_ID_KSZ8041RNLI,
5404bd7b512SSergei Shtylyov 	.phy_id_mask	= 0x00fffff0,
5414bd7b512SSergei Shtylyov 	.name		= "Micrel KSZ8041RNLI",
5424bd7b512SSergei Shtylyov 	.features	= PHY_BASIC_FEATURES |
5434bd7b512SSergei Shtylyov 			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
5444bd7b512SSergei Shtylyov 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
54520d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
5464bd7b512SSergei Shtylyov 	.config_aneg	= genphy_config_aneg,
5474bd7b512SSergei Shtylyov 	.read_status	= genphy_read_status,
5484bd7b512SSergei Shtylyov 	.ack_interrupt	= kszphy_ack_interrupt,
5494bd7b512SSergei Shtylyov 	.config_intr	= kszphy_config_intr,
5504bd7b512SSergei Shtylyov 	.suspend	= genphy_suspend,
5514bd7b512SSergei Shtylyov 	.resume		= genphy_resume,
5524bd7b512SSergei Shtylyov 	.driver		= { .owner = THIS_MODULE,},
5534bd7b512SSergei Shtylyov }, {
554510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8051,
55551f932c4SChoi, David 	.phy_id_mask	= 0x00fffff0,
556510d573fSMarek Vasut 	.name		= "Micrel KSZ8051",
55751f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
55851f932c4SChoi, David 				| SUPPORTED_Asym_Pause),
55951f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
560d606ef3fSBaruch Siach 	.config_init	= ks8051_config_init,
56151f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
56251f932c4SChoi, David 	.read_status	= genphy_read_status,
56351f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
56451f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5651a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5661a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
56751f932c4SChoi, David 	.driver		= { .owner = THIS_MODULE,},
568d5bf9071SChristian Hohnstaedt }, {
569510d573fSMarek Vasut 	.phy_id		= PHY_ID_KSZ8001,
570510d573fSMarek Vasut 	.name		= "Micrel KSZ8001 or KS8721",
57148d7d0adSJason Wang 	.phy_id_mask	= 0x00ffffff,
57251f932c4SChoi, David 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
57351f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
57420d8435aSBen Dooks 	.config_init	= kszphy_config_init_led8041,
57551f932c4SChoi, David 	.config_aneg	= genphy_config_aneg,
57651f932c4SChoi, David 	.read_status	= genphy_read_status,
57751f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
57851f932c4SChoi, David 	.config_intr	= kszphy_config_intr,
5791a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5801a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
581d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
582d5bf9071SChristian Hohnstaedt }, {
5837ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8081,
5847ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8081 or KSZ8091",
5857ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
5867ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
5877ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
5887ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
5897ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
5907ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
5917ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
5927ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
5931a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
5941a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
5957ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
5967ab59dc1SDavid J. Choi }, {
5977ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ8061,
5987ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ8061",
5997ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6007ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6017ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6027ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
6037ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6047ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6057ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6067ab59dc1SDavid J. Choi 	.config_intr	= kszphy_config_intr,
6071a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6081a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6097ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE,},
6107ab59dc1SDavid J. Choi }, {
611d0507009SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9021,
61248d7d0adSJason Wang 	.phy_id_mask	= 0x000ffffe,
613d0507009SDavid J. Choi 	.name		= "Micrel KSZ9021 Gigabit PHY",
61432fcafbcSVlastimil Kosar 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
61551f932c4SChoi, David 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
616954c3967SSean Cross 	.config_init	= ksz9021_config_init,
617d0507009SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
618d0507009SDavid J. Choi 	.read_status	= genphy_read_status,
61951f932c4SChoi, David 	.ack_interrupt	= kszphy_ack_interrupt,
62051f932c4SChoi, David 	.config_intr	= ksz9021_config_intr,
6211a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6221a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
62319936942SVince Bridgers 	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
62419936942SVince Bridgers 	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
625d0507009SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
62693272e07SJean-Christophe PLAGNIOL-VILLARD }, {
6277ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ9031,
6287ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6297ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ9031 Gigabit PHY",
63095e8b103SMike Looijmans 	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
6317ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6326e4b8273SHubert Chaumette 	.config_init	= ksz9031_config_init,
6337ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6347ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6357ab59dc1SDavid J. Choi 	.ack_interrupt	= kszphy_ack_interrupt,
6367ab59dc1SDavid J. Choi 	.config_intr	= ksz9021_config_intr,
6371a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6381a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6397ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
6407ab59dc1SDavid J. Choi }, {
64193272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id		= PHY_ID_KSZ8873MLL,
64293272e07SJean-Christophe PLAGNIOL-VILLARD 	.phy_id_mask	= 0x00fffff0,
64393272e07SJean-Christophe PLAGNIOL-VILLARD 	.name		= "Micrel KSZ8873MLL Switch",
64493272e07SJean-Christophe PLAGNIOL-VILLARD 	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
64593272e07SJean-Christophe PLAGNIOL-VILLARD 	.flags		= PHY_HAS_MAGICANEG,
64693272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_init	= kszphy_config_init,
64793272e07SJean-Christophe PLAGNIOL-VILLARD 	.config_aneg	= ksz8873mll_config_aneg,
64893272e07SJean-Christophe PLAGNIOL-VILLARD 	.read_status	= ksz8873mll_read_status,
6491a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6501a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
65193272e07SJean-Christophe PLAGNIOL-VILLARD 	.driver		= { .owner = THIS_MODULE, },
6527ab59dc1SDavid J. Choi }, {
6537ab59dc1SDavid J. Choi 	.phy_id		= PHY_ID_KSZ886X,
6547ab59dc1SDavid J. Choi 	.phy_id_mask	= 0x00fffff0,
6557ab59dc1SDavid J. Choi 	.name		= "Micrel KSZ886X Switch",
6567ab59dc1SDavid J. Choi 	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
6577ab59dc1SDavid J. Choi 	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
6587ab59dc1SDavid J. Choi 	.config_init	= kszphy_config_init,
6597ab59dc1SDavid J. Choi 	.config_aneg	= genphy_config_aneg,
6607ab59dc1SDavid J. Choi 	.read_status	= genphy_read_status,
6611a5465f5SPatrice Vilchez 	.suspend	= genphy_suspend,
6621a5465f5SPatrice Vilchez 	.resume		= genphy_resume,
6637ab59dc1SDavid J. Choi 	.driver		= { .owner = THIS_MODULE, },
664d5bf9071SChristian Hohnstaedt } };
665d0507009SDavid J. Choi 
66650fd7150SJohan Hovold module_phy_driver(ksphy_driver);
667d0507009SDavid J. Choi 
668d0507009SDavid J. Choi MODULE_DESCRIPTION("Micrel PHY driver");
669d0507009SDavid J. Choi MODULE_AUTHOR("David J. Choi");
670d0507009SDavid J. Choi MODULE_LICENSE("GPL");
67152a60ed2SDavid S. Miller 
672cf93c945SUwe Kleine-König static struct mdio_device_id __maybe_unused micrel_tbl[] = {
67348d7d0adSJason Wang 	{ PHY_ID_KSZ9021, 0x000ffffe },
6747ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ9031, 0x00fffff0 },
675510d573fSMarek Vasut 	{ PHY_ID_KSZ8001, 0x00ffffff },
67651f932c4SChoi, David 	{ PHY_ID_KS8737, 0x00fffff0 },
677212ea99aSMarek Vasut 	{ PHY_ID_KSZ8021, 0x00ffffff },
678b818d1a7SHector Palacios 	{ PHY_ID_KSZ8031, 0x00ffffff },
679510d573fSMarek Vasut 	{ PHY_ID_KSZ8041, 0x00fffff0 },
680510d573fSMarek Vasut 	{ PHY_ID_KSZ8051, 0x00fffff0 },
6817ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8061, 0x00fffff0 },
6827ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ8081, 0x00fffff0 },
68393272e07SJean-Christophe PLAGNIOL-VILLARD 	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
6847ab59dc1SDavid J. Choi 	{ PHY_ID_KSZ886X, 0x00fffff0 },
68552a60ed2SDavid S. Miller 	{ }
68652a60ed2SDavid S. Miller };
68752a60ed2SDavid S. Miller 
68852a60ed2SDavid S. Miller MODULE_DEVICE_TABLE(mdio, micrel_tbl);
689