15f857575SAndrew Lunn // SPDX-License-Identifier: GPL-2.0 22ace13e1SDan Murphy /* Driver for the Texas Instruments DP83822, DP83825 and DP83826 PHYs. 387461f7aSDan Murphy * 487461f7aSDan Murphy * Copyright (C) 2017 Texas Instruments Inc. 587461f7aSDan Murphy */ 687461f7aSDan Murphy 787461f7aSDan Murphy #include <linux/ethtool.h> 887461f7aSDan Murphy #include <linux/etherdevice.h> 987461f7aSDan Murphy #include <linux/kernel.h> 1087461f7aSDan Murphy #include <linux/mii.h> 1187461f7aSDan Murphy #include <linux/module.h> 1287461f7aSDan Murphy #include <linux/of.h> 1387461f7aSDan Murphy #include <linux/phy.h> 1487461f7aSDan Murphy #include <linux/netdevice.h> 1587461f7aSDan Murphy 1687461f7aSDan Murphy #define DP83822_PHY_ID 0x2000a240 172ace13e1SDan Murphy #define DP83825S_PHY_ID 0x2000a140 1806acc17aSDan Murphy #define DP83825I_PHY_ID 0x2000a150 192ace13e1SDan Murphy #define DP83825CM_PHY_ID 0x2000a160 202ace13e1SDan Murphy #define DP83825CS_PHY_ID 0x2000a170 21783da36bSDan Murphy #define DP83826C_PHY_ID 0x2000a130 22783da36bSDan Murphy #define DP83826NC_PHY_ID 0x2000a110 2306acc17aSDan Murphy 2487461f7aSDan Murphy #define DP83822_DEVADDR 0x1f 2587461f7aSDan Murphy 265dc39fd5SDan Murphy #define MII_DP83822_CTRL_2 0x0a 275dc39fd5SDan Murphy #define MII_DP83822_PHYSTS 0x10 2887461f7aSDan Murphy #define MII_DP83822_PHYSCR 0x11 2987461f7aSDan Murphy #define MII_DP83822_MISR1 0x12 3087461f7aSDan Murphy #define MII_DP83822_MISR2 0x13 315dc39fd5SDan Murphy #define MII_DP83822_FCSCR 0x14 3280952952SDan Murphy #define MII_DP83822_RCSR 0x17 3387461f7aSDan Murphy #define MII_DP83822_RESET_CTRL 0x1f 3480952952SDan Murphy #define MII_DP83822_GENCFG 0x465 355dc39fd5SDan Murphy #define MII_DP83822_SOR1 0x467 365dc39fd5SDan Murphy 375dc39fd5SDan Murphy /* GENCFG */ 385dc39fd5SDan Murphy #define DP83822_SIG_DET_LOW BIT(0) 395dc39fd5SDan Murphy 405dc39fd5SDan Murphy /* Control Register 2 bits */ 415dc39fd5SDan Murphy #define DP83822_FX_ENABLE BIT(14) 4287461f7aSDan Murphy 4387461f7aSDan Murphy #define DP83822_HW_RESET BIT(15) 4487461f7aSDan Murphy #define DP83822_SW_RESET BIT(14) 4587461f7aSDan Murphy 465dc39fd5SDan Murphy /* PHY STS bits */ 475dc39fd5SDan Murphy #define DP83822_PHYSTS_DUPLEX BIT(2) 485dc39fd5SDan Murphy #define DP83822_PHYSTS_10 BIT(1) 495dc39fd5SDan Murphy #define DP83822_PHYSTS_LINK BIT(0) 505dc39fd5SDan Murphy 5187461f7aSDan Murphy /* PHYSCR Register Fields */ 5287461f7aSDan Murphy #define DP83822_PHYSCR_INT_OE BIT(0) /* Interrupt Output Enable */ 5387461f7aSDan Murphy #define DP83822_PHYSCR_INTEN BIT(1) /* Interrupt Enable */ 5487461f7aSDan Murphy 5587461f7aSDan Murphy /* MISR1 bits */ 5687461f7aSDan Murphy #define DP83822_RX_ERR_HF_INT_EN BIT(0) 5787461f7aSDan Murphy #define DP83822_FALSE_CARRIER_HF_INT_EN BIT(1) 5887461f7aSDan Murphy #define DP83822_ANEG_COMPLETE_INT_EN BIT(2) 5987461f7aSDan Murphy #define DP83822_DUP_MODE_CHANGE_INT_EN BIT(3) 6087461f7aSDan Murphy #define DP83822_SPEED_CHANGED_INT_EN BIT(4) 6187461f7aSDan Murphy #define DP83822_LINK_STAT_INT_EN BIT(5) 6287461f7aSDan Murphy #define DP83822_ENERGY_DET_INT_EN BIT(6) 6387461f7aSDan Murphy #define DP83822_LINK_QUAL_INT_EN BIT(7) 6487461f7aSDan Murphy 6587461f7aSDan Murphy /* MISR2 bits */ 6687461f7aSDan Murphy #define DP83822_JABBER_DET_INT_EN BIT(0) 6787461f7aSDan Murphy #define DP83822_WOL_PKT_INT_EN BIT(1) 6887461f7aSDan Murphy #define DP83822_SLEEP_MODE_INT_EN BIT(2) 6987461f7aSDan Murphy #define DP83822_MDI_XOVER_INT_EN BIT(3) 7087461f7aSDan Murphy #define DP83822_LB_FIFO_INT_EN BIT(4) 7187461f7aSDan Murphy #define DP83822_PAGE_RX_INT_EN BIT(5) 7287461f7aSDan Murphy #define DP83822_ANEG_ERR_INT_EN BIT(6) 7387461f7aSDan Murphy #define DP83822_EEE_ERROR_CHANGE_INT_EN BIT(7) 7487461f7aSDan Murphy 7587461f7aSDan Murphy /* INT_STAT1 bits */ 7687461f7aSDan Murphy #define DP83822_WOL_INT_EN BIT(4) 7787461f7aSDan Murphy #define DP83822_WOL_INT_STAT BIT(12) 7887461f7aSDan Murphy 7987461f7aSDan Murphy #define MII_DP83822_RXSOP1 0x04a5 8087461f7aSDan Murphy #define MII_DP83822_RXSOP2 0x04a6 8187461f7aSDan Murphy #define MII_DP83822_RXSOP3 0x04a7 8287461f7aSDan Murphy 8387461f7aSDan Murphy /* WoL Registers */ 8487461f7aSDan Murphy #define MII_DP83822_WOL_CFG 0x04a0 8587461f7aSDan Murphy #define MII_DP83822_WOL_STAT 0x04a1 8687461f7aSDan Murphy #define MII_DP83822_WOL_DA1 0x04a2 8787461f7aSDan Murphy #define MII_DP83822_WOL_DA2 0x04a3 8887461f7aSDan Murphy #define MII_DP83822_WOL_DA3 0x04a4 8987461f7aSDan Murphy 9087461f7aSDan Murphy /* WoL bits */ 9187461f7aSDan Murphy #define DP83822_WOL_MAGIC_EN BIT(0) 9287461f7aSDan Murphy #define DP83822_WOL_SECURE_ON BIT(5) 9387461f7aSDan Murphy #define DP83822_WOL_EN BIT(7) 9487461f7aSDan Murphy #define DP83822_WOL_INDICATION_SEL BIT(8) 9587461f7aSDan Murphy #define DP83822_WOL_CLR_INDICATION BIT(11) 9687461f7aSDan Murphy 9780952952SDan Murphy /* RSCR bits */ 9880952952SDan Murphy #define DP83822_RX_CLK_SHIFT BIT(12) 9980952952SDan Murphy #define DP83822_TX_CLK_SHIFT BIT(11) 10080952952SDan Murphy 1015dc39fd5SDan Murphy /* SOR1 mode */ 1025dc39fd5SDan Murphy #define DP83822_STRAP_MODE1 0 1035dc39fd5SDan Murphy #define DP83822_STRAP_MODE2 BIT(0) 1045dc39fd5SDan Murphy #define DP83822_STRAP_MODE3 BIT(1) 1055dc39fd5SDan Murphy #define DP83822_STRAP_MODE4 GENMASK(1, 0) 1065dc39fd5SDan Murphy 1075dc39fd5SDan Murphy #define DP83822_COL_STRAP_MASK GENMASK(11, 10) 1085dc39fd5SDan Murphy #define DP83822_COL_SHIFT 10 1095dc39fd5SDan Murphy #define DP83822_RX_ER_STR_MASK GENMASK(9, 8) 1105dc39fd5SDan Murphy #define DP83822_RX_ER_SHIFT 8 1115dc39fd5SDan Murphy 1125dc39fd5SDan Murphy #define MII_DP83822_FIBER_ADVERTISE (ADVERTISED_TP | ADVERTISED_MII | \ 113*9ef7e18bSDan Murphy ADVERTISED_FIBRE | \ 114*9ef7e18bSDan Murphy ADVERTISED_Pause | ADVERTISED_Asym_Pause) 1155dc39fd5SDan Murphy 1165dc39fd5SDan Murphy struct dp83822_private { 1175dc39fd5SDan Murphy bool fx_signal_det_low; 1185dc39fd5SDan Murphy int fx_enabled; 1195dc39fd5SDan Murphy u16 fx_sd_enable; 1205dc39fd5SDan Murphy }; 1215dc39fd5SDan Murphy 12287461f7aSDan Murphy static int dp83822_ack_interrupt(struct phy_device *phydev) 12387461f7aSDan Murphy { 12487461f7aSDan Murphy int err; 12587461f7aSDan Murphy 12687461f7aSDan Murphy err = phy_read(phydev, MII_DP83822_MISR1); 12787461f7aSDan Murphy if (err < 0) 12887461f7aSDan Murphy return err; 12987461f7aSDan Murphy 13087461f7aSDan Murphy err = phy_read(phydev, MII_DP83822_MISR2); 13187461f7aSDan Murphy if (err < 0) 13287461f7aSDan Murphy return err; 13387461f7aSDan Murphy 13487461f7aSDan Murphy return 0; 13587461f7aSDan Murphy } 13687461f7aSDan Murphy 13787461f7aSDan Murphy static int dp83822_set_wol(struct phy_device *phydev, 13887461f7aSDan Murphy struct ethtool_wolinfo *wol) 13987461f7aSDan Murphy { 14087461f7aSDan Murphy struct net_device *ndev = phydev->attached_dev; 14187461f7aSDan Murphy u16 value; 14287461f7aSDan Murphy const u8 *mac; 14387461f7aSDan Murphy 14487461f7aSDan Murphy if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) { 14587461f7aSDan Murphy mac = (const u8 *)ndev->dev_addr; 14687461f7aSDan Murphy 14787461f7aSDan Murphy if (!is_valid_ether_addr(mac)) 14887461f7aSDan Murphy return -EINVAL; 14987461f7aSDan Murphy 15087461f7aSDan Murphy /* MAC addresses start with byte 5, but stored in mac[0]. 15187461f7aSDan Murphy * 822 PHYs store bytes 4|5, 2|3, 0|1 15287461f7aSDan Murphy */ 15387461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA1, 15487461f7aSDan Murphy (mac[1] << 8) | mac[0]); 15587461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA2, 15687461f7aSDan Murphy (mac[3] << 8) | mac[2]); 15787461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA3, 15887461f7aSDan Murphy (mac[5] << 8) | mac[4]); 15987461f7aSDan Murphy 16087461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, 16187461f7aSDan Murphy MII_DP83822_WOL_CFG); 16287461f7aSDan Murphy if (wol->wolopts & WAKE_MAGIC) 16387461f7aSDan Murphy value |= DP83822_WOL_MAGIC_EN; 16487461f7aSDan Murphy else 16587461f7aSDan Murphy value &= ~DP83822_WOL_MAGIC_EN; 16687461f7aSDan Murphy 16787461f7aSDan Murphy if (wol->wolopts & WAKE_MAGICSECURE) { 16887461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, 16987461f7aSDan Murphy MII_DP83822_RXSOP1, 17087461f7aSDan Murphy (wol->sopass[1] << 8) | wol->sopass[0]); 17187461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, 17287461f7aSDan Murphy MII_DP83822_RXSOP2, 17387461f7aSDan Murphy (wol->sopass[3] << 8) | wol->sopass[2]); 17487461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, 17587461f7aSDan Murphy MII_DP83822_RXSOP3, 17687461f7aSDan Murphy (wol->sopass[5] << 8) | wol->sopass[4]); 17787461f7aSDan Murphy value |= DP83822_WOL_SECURE_ON; 17887461f7aSDan Murphy } else { 17987461f7aSDan Murphy value &= ~DP83822_WOL_SECURE_ON; 18087461f7aSDan Murphy } 18187461f7aSDan Murphy 182600ac36bSDan Murphy /* Clear any pending WoL interrupt */ 183600ac36bSDan Murphy phy_read(phydev, MII_DP83822_MISR2); 18487461f7aSDan Murphy 185600ac36bSDan Murphy value |= DP83822_WOL_EN | DP83822_WOL_INDICATION_SEL | 186600ac36bSDan Murphy DP83822_WOL_CLR_INDICATION; 187600ac36bSDan Murphy 188600ac36bSDan Murphy return phy_write_mmd(phydev, DP83822_DEVADDR, 189600ac36bSDan Murphy MII_DP83822_WOL_CFG, value); 190600ac36bSDan Murphy } else { 191600ac36bSDan Murphy return phy_clear_bits_mmd(phydev, DP83822_DEVADDR, 192600ac36bSDan Murphy MII_DP83822_WOL_CFG, DP83822_WOL_EN); 193600ac36bSDan Murphy } 19487461f7aSDan Murphy } 19587461f7aSDan Murphy 19687461f7aSDan Murphy static void dp83822_get_wol(struct phy_device *phydev, 19787461f7aSDan Murphy struct ethtool_wolinfo *wol) 19887461f7aSDan Murphy { 19987461f7aSDan Murphy int value; 20087461f7aSDan Murphy u16 sopass_val; 20187461f7aSDan Murphy 20287461f7aSDan Murphy wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE); 20387461f7aSDan Murphy wol->wolopts = 0; 20487461f7aSDan Murphy 20587461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG); 20687461f7aSDan Murphy 20787461f7aSDan Murphy if (value & DP83822_WOL_MAGIC_EN) 20887461f7aSDan Murphy wol->wolopts |= WAKE_MAGIC; 20987461f7aSDan Murphy 21087461f7aSDan Murphy if (value & DP83822_WOL_SECURE_ON) { 21187461f7aSDan Murphy sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR, 21287461f7aSDan Murphy MII_DP83822_RXSOP1); 21387461f7aSDan Murphy wol->sopass[0] = (sopass_val & 0xff); 21487461f7aSDan Murphy wol->sopass[1] = (sopass_val >> 8); 21587461f7aSDan Murphy 21687461f7aSDan Murphy sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR, 21787461f7aSDan Murphy MII_DP83822_RXSOP2); 21887461f7aSDan Murphy wol->sopass[2] = (sopass_val & 0xff); 21987461f7aSDan Murphy wol->sopass[3] = (sopass_val >> 8); 22087461f7aSDan Murphy 22187461f7aSDan Murphy sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR, 22287461f7aSDan Murphy MII_DP83822_RXSOP3); 22387461f7aSDan Murphy wol->sopass[4] = (sopass_val & 0xff); 22487461f7aSDan Murphy wol->sopass[5] = (sopass_val >> 8); 22587461f7aSDan Murphy 22687461f7aSDan Murphy wol->wolopts |= WAKE_MAGICSECURE; 22787461f7aSDan Murphy } 22887461f7aSDan Murphy 22987461f7aSDan Murphy /* WoL is not enabled so set wolopts to 0 */ 23087461f7aSDan Murphy if (!(value & DP83822_WOL_EN)) 23187461f7aSDan Murphy wol->wolopts = 0; 23287461f7aSDan Murphy } 23387461f7aSDan Murphy 23487461f7aSDan Murphy static int dp83822_config_intr(struct phy_device *phydev) 23587461f7aSDan Murphy { 2365dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 23787461f7aSDan Murphy int misr_status; 23887461f7aSDan Murphy int physcr_status; 23987461f7aSDan Murphy int err; 24087461f7aSDan Murphy 24187461f7aSDan Murphy if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 24287461f7aSDan Murphy misr_status = phy_read(phydev, MII_DP83822_MISR1); 24387461f7aSDan Murphy if (misr_status < 0) 24487461f7aSDan Murphy return misr_status; 24587461f7aSDan Murphy 24687461f7aSDan Murphy misr_status |= (DP83822_RX_ERR_HF_INT_EN | 24787461f7aSDan Murphy DP83822_FALSE_CARRIER_HF_INT_EN | 24887461f7aSDan Murphy DP83822_LINK_STAT_INT_EN | 24987461f7aSDan Murphy DP83822_ENERGY_DET_INT_EN | 25087461f7aSDan Murphy DP83822_LINK_QUAL_INT_EN); 25187461f7aSDan Murphy 2525dc39fd5SDan Murphy if (!dp83822->fx_enabled) 2535dc39fd5SDan Murphy misr_status |= DP83822_ANEG_COMPLETE_INT_EN | 2545dc39fd5SDan Murphy DP83822_DUP_MODE_CHANGE_INT_EN | 2555dc39fd5SDan Murphy DP83822_SPEED_CHANGED_INT_EN; 2565dc39fd5SDan Murphy 2575dc39fd5SDan Murphy 25887461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR1, misr_status); 25987461f7aSDan Murphy if (err < 0) 26087461f7aSDan Murphy return err; 26187461f7aSDan Murphy 26287461f7aSDan Murphy misr_status = phy_read(phydev, MII_DP83822_MISR2); 26387461f7aSDan Murphy if (misr_status < 0) 26487461f7aSDan Murphy return misr_status; 26587461f7aSDan Murphy 26687461f7aSDan Murphy misr_status |= (DP83822_JABBER_DET_INT_EN | 26787461f7aSDan Murphy DP83822_SLEEP_MODE_INT_EN | 26887461f7aSDan Murphy DP83822_LB_FIFO_INT_EN | 26987461f7aSDan Murphy DP83822_PAGE_RX_INT_EN | 27087461f7aSDan Murphy DP83822_EEE_ERROR_CHANGE_INT_EN); 27187461f7aSDan Murphy 2725dc39fd5SDan Murphy if (!dp83822->fx_enabled) 2735dc39fd5SDan Murphy misr_status |= DP83822_MDI_XOVER_INT_EN | 2745dc39fd5SDan Murphy DP83822_ANEG_ERR_INT_EN | 2755dc39fd5SDan Murphy DP83822_WOL_PKT_INT_EN; 2765dc39fd5SDan Murphy 27787461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR2, misr_status); 27887461f7aSDan Murphy if (err < 0) 27987461f7aSDan Murphy return err; 28087461f7aSDan Murphy 28187461f7aSDan Murphy physcr_status = phy_read(phydev, MII_DP83822_PHYSCR); 28287461f7aSDan Murphy if (physcr_status < 0) 28387461f7aSDan Murphy return physcr_status; 28487461f7aSDan Murphy 28587461f7aSDan Murphy physcr_status |= DP83822_PHYSCR_INT_OE | DP83822_PHYSCR_INTEN; 28687461f7aSDan Murphy 28787461f7aSDan Murphy } else { 28887461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR1, 0); 28987461f7aSDan Murphy if (err < 0) 29087461f7aSDan Murphy return err; 29187461f7aSDan Murphy 29287461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR1, 0); 29387461f7aSDan Murphy if (err < 0) 29487461f7aSDan Murphy return err; 29587461f7aSDan Murphy 29687461f7aSDan Murphy physcr_status = phy_read(phydev, MII_DP83822_PHYSCR); 29787461f7aSDan Murphy if (physcr_status < 0) 29887461f7aSDan Murphy return physcr_status; 29987461f7aSDan Murphy 30087461f7aSDan Murphy physcr_status &= ~DP83822_PHYSCR_INTEN; 30187461f7aSDan Murphy } 30287461f7aSDan Murphy 30387461f7aSDan Murphy return phy_write(phydev, MII_DP83822_PHYSCR, physcr_status); 30487461f7aSDan Murphy } 30587461f7aSDan Murphy 30680952952SDan Murphy static int dp8382x_disable_wol(struct phy_device *phydev) 30787461f7aSDan Murphy { 308600ac36bSDan Murphy int value = DP83822_WOL_EN | DP83822_WOL_MAGIC_EN | 309600ac36bSDan Murphy DP83822_WOL_SECURE_ON; 31087461f7aSDan Murphy 311600ac36bSDan Murphy return phy_clear_bits_mmd(phydev, DP83822_DEVADDR, 312600ac36bSDan Murphy MII_DP83822_WOL_CFG, value); 31387461f7aSDan Murphy } 31487461f7aSDan Murphy 3155dc39fd5SDan Murphy static int dp83822_read_status(struct phy_device *phydev) 3165dc39fd5SDan Murphy { 3175dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 3185dc39fd5SDan Murphy int status = phy_read(phydev, MII_DP83822_PHYSTS); 3195dc39fd5SDan Murphy int ctrl2; 3205dc39fd5SDan Murphy int ret; 3215dc39fd5SDan Murphy 3225dc39fd5SDan Murphy if (dp83822->fx_enabled) { 3235dc39fd5SDan Murphy if (status & DP83822_PHYSTS_LINK) { 3245dc39fd5SDan Murphy phydev->speed = SPEED_UNKNOWN; 3255dc39fd5SDan Murphy phydev->duplex = DUPLEX_UNKNOWN; 3265dc39fd5SDan Murphy } else { 3275dc39fd5SDan Murphy ctrl2 = phy_read(phydev, MII_DP83822_CTRL_2); 3285dc39fd5SDan Murphy if (ctrl2 < 0) 3295dc39fd5SDan Murphy return ctrl2; 3305dc39fd5SDan Murphy 3315dc39fd5SDan Murphy if (!(ctrl2 & DP83822_FX_ENABLE)) { 3325dc39fd5SDan Murphy ret = phy_write(phydev, MII_DP83822_CTRL_2, 3335dc39fd5SDan Murphy DP83822_FX_ENABLE | ctrl2); 3345dc39fd5SDan Murphy if (ret < 0) 3355dc39fd5SDan Murphy return ret; 3365dc39fd5SDan Murphy } 3375dc39fd5SDan Murphy } 3385dc39fd5SDan Murphy } 3395dc39fd5SDan Murphy 3405dc39fd5SDan Murphy ret = genphy_read_status(phydev); 3415dc39fd5SDan Murphy if (ret) 3425dc39fd5SDan Murphy return ret; 3435dc39fd5SDan Murphy 3445dc39fd5SDan Murphy if (status < 0) 3455dc39fd5SDan Murphy return status; 3465dc39fd5SDan Murphy 3475dc39fd5SDan Murphy if (status & DP83822_PHYSTS_DUPLEX) 3485dc39fd5SDan Murphy phydev->duplex = DUPLEX_FULL; 3495dc39fd5SDan Murphy else 3505dc39fd5SDan Murphy phydev->duplex = DUPLEX_HALF; 3515dc39fd5SDan Murphy 3525dc39fd5SDan Murphy if (status & DP83822_PHYSTS_10) 3535dc39fd5SDan Murphy phydev->speed = SPEED_10; 3545dc39fd5SDan Murphy else 3555dc39fd5SDan Murphy phydev->speed = SPEED_100; 3565dc39fd5SDan Murphy 3575dc39fd5SDan Murphy return 0; 3585dc39fd5SDan Murphy } 3595dc39fd5SDan Murphy 36080952952SDan Murphy static int dp83822_config_init(struct phy_device *phydev) 36180952952SDan Murphy { 3625dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 36380952952SDan Murphy struct device *dev = &phydev->mdio.dev; 36480952952SDan Murphy int rgmii_delay; 36580952952SDan Murphy s32 rx_int_delay; 36680952952SDan Murphy s32 tx_int_delay; 36780952952SDan Murphy int err = 0; 3685dc39fd5SDan Murphy int bmcr; 36980952952SDan Murphy 37080952952SDan Murphy if (phy_interface_is_rgmii(phydev)) { 37180952952SDan Murphy rx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0, 37280952952SDan Murphy true); 37380952952SDan Murphy 37480952952SDan Murphy if (rx_int_delay <= 0) 37580952952SDan Murphy rgmii_delay = 0; 37680952952SDan Murphy else 37780952952SDan Murphy rgmii_delay = DP83822_RX_CLK_SHIFT; 37880952952SDan Murphy 37980952952SDan Murphy tx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0, 38080952952SDan Murphy false); 38180952952SDan Murphy if (tx_int_delay <= 0) 38280952952SDan Murphy rgmii_delay &= ~DP83822_TX_CLK_SHIFT; 38380952952SDan Murphy else 38480952952SDan Murphy rgmii_delay |= DP83822_TX_CLK_SHIFT; 38580952952SDan Murphy 38680952952SDan Murphy if (rgmii_delay) { 38780952952SDan Murphy err = phy_set_bits_mmd(phydev, DP83822_DEVADDR, 38880952952SDan Murphy MII_DP83822_RCSR, rgmii_delay); 38980952952SDan Murphy if (err) 39080952952SDan Murphy return err; 39180952952SDan Murphy } 39280952952SDan Murphy } 39380952952SDan Murphy 3945dc39fd5SDan Murphy if (dp83822->fx_enabled) { 3955dc39fd5SDan Murphy err = phy_modify(phydev, MII_DP83822_CTRL_2, 3965dc39fd5SDan Murphy DP83822_FX_ENABLE, 1); 3975dc39fd5SDan Murphy if (err < 0) 3985dc39fd5SDan Murphy return err; 3995dc39fd5SDan Murphy 4005dc39fd5SDan Murphy /* Only allow advertising what this PHY supports */ 4015dc39fd5SDan Murphy linkmode_and(phydev->advertising, phydev->advertising, 4025dc39fd5SDan Murphy phydev->supported); 4035dc39fd5SDan Murphy 4045dc39fd5SDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 4055dc39fd5SDan Murphy phydev->supported); 4065dc39fd5SDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 4075dc39fd5SDan Murphy phydev->advertising); 408*9ef7e18bSDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT, 409*9ef7e18bSDan Murphy phydev->supported); 410*9ef7e18bSDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT, 411*9ef7e18bSDan Murphy phydev->supported); 412*9ef7e18bSDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT, 413*9ef7e18bSDan Murphy phydev->advertising); 414*9ef7e18bSDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT, 415*9ef7e18bSDan Murphy phydev->advertising); 4165dc39fd5SDan Murphy 4175dc39fd5SDan Murphy /* Auto neg is not supported in fiber mode */ 4185dc39fd5SDan Murphy bmcr = phy_read(phydev, MII_BMCR); 4195dc39fd5SDan Murphy if (bmcr < 0) 4205dc39fd5SDan Murphy return bmcr; 4215dc39fd5SDan Murphy 4225dc39fd5SDan Murphy if (bmcr & BMCR_ANENABLE) { 4235dc39fd5SDan Murphy err = phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0); 4245dc39fd5SDan Murphy if (err < 0) 4255dc39fd5SDan Murphy return err; 4265dc39fd5SDan Murphy } 4275dc39fd5SDan Murphy phydev->autoneg = AUTONEG_DISABLE; 4285dc39fd5SDan Murphy linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, 4295dc39fd5SDan Murphy phydev->supported); 4305dc39fd5SDan Murphy linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, 4315dc39fd5SDan Murphy phydev->advertising); 4325dc39fd5SDan Murphy 4335dc39fd5SDan Murphy /* Setup fiber advertisement */ 4345dc39fd5SDan Murphy err = phy_modify_changed(phydev, MII_ADVERTISE, 4355dc39fd5SDan Murphy MII_DP83822_FIBER_ADVERTISE, 4365dc39fd5SDan Murphy MII_DP83822_FIBER_ADVERTISE); 4375dc39fd5SDan Murphy 4385dc39fd5SDan Murphy if (err < 0) 4395dc39fd5SDan Murphy return err; 4405dc39fd5SDan Murphy 4415dc39fd5SDan Murphy if (dp83822->fx_signal_det_low) { 4425dc39fd5SDan Murphy err = phy_set_bits_mmd(phydev, DP83822_DEVADDR, 4435dc39fd5SDan Murphy MII_DP83822_GENCFG, 4445dc39fd5SDan Murphy DP83822_SIG_DET_LOW); 4455dc39fd5SDan Murphy if (err) 4465dc39fd5SDan Murphy return err; 4475dc39fd5SDan Murphy } 4485dc39fd5SDan Murphy } 44980952952SDan Murphy return dp8382x_disable_wol(phydev); 45080952952SDan Murphy } 45180952952SDan Murphy 45280952952SDan Murphy static int dp8382x_config_init(struct phy_device *phydev) 45380952952SDan Murphy { 45480952952SDan Murphy return dp8382x_disable_wol(phydev); 45580952952SDan Murphy } 45680952952SDan Murphy 45787461f7aSDan Murphy static int dp83822_phy_reset(struct phy_device *phydev) 45887461f7aSDan Murphy { 45987461f7aSDan Murphy int err; 46087461f7aSDan Murphy 4615dc39fd5SDan Murphy err = phy_write(phydev, MII_DP83822_RESET_CTRL, DP83822_SW_RESET); 46287461f7aSDan Murphy if (err < 0) 46387461f7aSDan Murphy return err; 46487461f7aSDan Murphy 46580952952SDan Murphy return phydev->drv->config_init(phydev); 46687461f7aSDan Murphy } 46787461f7aSDan Murphy 4685dc39fd5SDan Murphy #ifdef CONFIG_OF_MDIO 4695dc39fd5SDan Murphy static int dp83822_of_init(struct phy_device *phydev) 4705dc39fd5SDan Murphy { 4715dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 4725dc39fd5SDan Murphy struct device *dev = &phydev->mdio.dev; 4735dc39fd5SDan Murphy 4745dc39fd5SDan Murphy /* Signal detection for the PHY is only enabled if the FX_EN and the 4755dc39fd5SDan Murphy * SD_EN pins are strapped. Signal detection can only enabled if FX_EN 4765dc39fd5SDan Murphy * is strapped otherwise signal detection is disabled for the PHY. 4775dc39fd5SDan Murphy */ 4785dc39fd5SDan Murphy if (dp83822->fx_enabled && dp83822->fx_sd_enable) 4795dc39fd5SDan Murphy dp83822->fx_signal_det_low = device_property_present(dev, 4805dc39fd5SDan Murphy "ti,link-loss-low"); 4815dc39fd5SDan Murphy if (!dp83822->fx_enabled) 4825dc39fd5SDan Murphy dp83822->fx_enabled = device_property_present(dev, 4835dc39fd5SDan Murphy "ti,fiber-mode"); 4845dc39fd5SDan Murphy 4855dc39fd5SDan Murphy return 0; 4865dc39fd5SDan Murphy } 4875dc39fd5SDan Murphy #else 4885dc39fd5SDan Murphy static int dp83822_of_init(struct phy_device *phydev) 4895dc39fd5SDan Murphy { 4905dc39fd5SDan Murphy return 0; 4915dc39fd5SDan Murphy } 4925dc39fd5SDan Murphy #endif /* CONFIG_OF_MDIO */ 4935dc39fd5SDan Murphy 4945dc39fd5SDan Murphy static int dp83822_read_straps(struct phy_device *phydev) 4955dc39fd5SDan Murphy { 4965dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 4975dc39fd5SDan Murphy int fx_enabled, fx_sd_enable; 4985dc39fd5SDan Murphy int val; 4995dc39fd5SDan Murphy 5005dc39fd5SDan Murphy val = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_SOR1); 5015dc39fd5SDan Murphy if (val < 0) 5025dc39fd5SDan Murphy return val; 5035dc39fd5SDan Murphy 5045dc39fd5SDan Murphy fx_enabled = (val & DP83822_COL_STRAP_MASK) >> DP83822_COL_SHIFT; 5055dc39fd5SDan Murphy if (fx_enabled == DP83822_STRAP_MODE2 || 5065dc39fd5SDan Murphy fx_enabled == DP83822_STRAP_MODE3) 5075dc39fd5SDan Murphy dp83822->fx_enabled = 1; 5085dc39fd5SDan Murphy 5095dc39fd5SDan Murphy if (dp83822->fx_enabled) { 5105dc39fd5SDan Murphy fx_sd_enable = (val & DP83822_RX_ER_STR_MASK) >> DP83822_RX_ER_SHIFT; 5115dc39fd5SDan Murphy if (fx_sd_enable == DP83822_STRAP_MODE3 || 5125dc39fd5SDan Murphy fx_sd_enable == DP83822_STRAP_MODE4) 5135dc39fd5SDan Murphy dp83822->fx_sd_enable = 1; 5145dc39fd5SDan Murphy } 5155dc39fd5SDan Murphy 5165dc39fd5SDan Murphy return 0; 5175dc39fd5SDan Murphy } 5185dc39fd5SDan Murphy 5195dc39fd5SDan Murphy static int dp83822_probe(struct phy_device *phydev) 5205dc39fd5SDan Murphy { 5215dc39fd5SDan Murphy struct dp83822_private *dp83822; 5225dc39fd5SDan Murphy int ret; 5235dc39fd5SDan Murphy 5245dc39fd5SDan Murphy dp83822 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83822), 5255dc39fd5SDan Murphy GFP_KERNEL); 5265dc39fd5SDan Murphy if (!dp83822) 5275dc39fd5SDan Murphy return -ENOMEM; 5285dc39fd5SDan Murphy 5295dc39fd5SDan Murphy phydev->priv = dp83822; 5305dc39fd5SDan Murphy 5315dc39fd5SDan Murphy ret = dp83822_read_straps(phydev); 5325dc39fd5SDan Murphy if (ret) 5335dc39fd5SDan Murphy return ret; 5345dc39fd5SDan Murphy 5355dc39fd5SDan Murphy dp83822_of_init(phydev); 5365dc39fd5SDan Murphy 5375dc39fd5SDan Murphy return 0; 5385dc39fd5SDan Murphy } 5395dc39fd5SDan Murphy 54087461f7aSDan Murphy static int dp83822_suspend(struct phy_device *phydev) 54187461f7aSDan Murphy { 54287461f7aSDan Murphy int value; 54387461f7aSDan Murphy 54487461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG); 54587461f7aSDan Murphy 54687461f7aSDan Murphy if (!(value & DP83822_WOL_EN)) 54787461f7aSDan Murphy genphy_suspend(phydev); 54887461f7aSDan Murphy 54987461f7aSDan Murphy return 0; 55087461f7aSDan Murphy } 55187461f7aSDan Murphy 55287461f7aSDan Murphy static int dp83822_resume(struct phy_device *phydev) 55387461f7aSDan Murphy { 55487461f7aSDan Murphy int value; 55587461f7aSDan Murphy 55687461f7aSDan Murphy genphy_resume(phydev); 55787461f7aSDan Murphy 55887461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG); 55987461f7aSDan Murphy 56087461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG, value | 56187461f7aSDan Murphy DP83822_WOL_CLR_INDICATION); 56287461f7aSDan Murphy 56387461f7aSDan Murphy return 0; 56487461f7aSDan Murphy } 56587461f7aSDan Murphy 56606acc17aSDan Murphy #define DP83822_PHY_DRIVER(_id, _name) \ 56706acc17aSDan Murphy { \ 56806acc17aSDan Murphy PHY_ID_MATCH_MODEL(_id), \ 56906acc17aSDan Murphy .name = (_name), \ 570dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ \ 5715dc39fd5SDan Murphy .probe = dp83822_probe, \ 57206acc17aSDan Murphy .soft_reset = dp83822_phy_reset, \ 57306acc17aSDan Murphy .config_init = dp83822_config_init, \ 5745dc39fd5SDan Murphy .read_status = dp83822_read_status, \ 57506acc17aSDan Murphy .get_wol = dp83822_get_wol, \ 57606acc17aSDan Murphy .set_wol = dp83822_set_wol, \ 57706acc17aSDan Murphy .ack_interrupt = dp83822_ack_interrupt, \ 57806acc17aSDan Murphy .config_intr = dp83822_config_intr, \ 57906acc17aSDan Murphy .suspend = dp83822_suspend, \ 58006acc17aSDan Murphy .resume = dp83822_resume, \ 58106acc17aSDan Murphy } 58206acc17aSDan Murphy 58380952952SDan Murphy #define DP8382X_PHY_DRIVER(_id, _name) \ 58480952952SDan Murphy { \ 58580952952SDan Murphy PHY_ID_MATCH_MODEL(_id), \ 58680952952SDan Murphy .name = (_name), \ 58780952952SDan Murphy /* PHY_BASIC_FEATURES */ \ 58880952952SDan Murphy .soft_reset = dp83822_phy_reset, \ 58980952952SDan Murphy .config_init = dp8382x_config_init, \ 59080952952SDan Murphy .get_wol = dp83822_get_wol, \ 59180952952SDan Murphy .set_wol = dp83822_set_wol, \ 59280952952SDan Murphy .ack_interrupt = dp83822_ack_interrupt, \ 59380952952SDan Murphy .config_intr = dp83822_config_intr, \ 59480952952SDan Murphy .suspend = dp83822_suspend, \ 59580952952SDan Murphy .resume = dp83822_resume, \ 59680952952SDan Murphy } 59780952952SDan Murphy 59887461f7aSDan Murphy static struct phy_driver dp83822_driver[] = { 59906acc17aSDan Murphy DP83822_PHY_DRIVER(DP83822_PHY_ID, "TI DP83822"), 60080952952SDan Murphy DP8382X_PHY_DRIVER(DP83825I_PHY_ID, "TI DP83825I"), 60180952952SDan Murphy DP8382X_PHY_DRIVER(DP83826C_PHY_ID, "TI DP83826C"), 60280952952SDan Murphy DP8382X_PHY_DRIVER(DP83826NC_PHY_ID, "TI DP83826NC"), 60380952952SDan Murphy DP8382X_PHY_DRIVER(DP83825S_PHY_ID, "TI DP83825S"), 60480952952SDan Murphy DP8382X_PHY_DRIVER(DP83825CM_PHY_ID, "TI DP83825M"), 60580952952SDan Murphy DP8382X_PHY_DRIVER(DP83825CS_PHY_ID, "TI DP83825CS"), 60687461f7aSDan Murphy }; 60787461f7aSDan Murphy module_phy_driver(dp83822_driver); 60887461f7aSDan Murphy 60987461f7aSDan Murphy static struct mdio_device_id __maybe_unused dp83822_tbl[] = { 61087461f7aSDan Murphy { DP83822_PHY_ID, 0xfffffff0 }, 61106acc17aSDan Murphy { DP83825I_PHY_ID, 0xfffffff0 }, 612783da36bSDan Murphy { DP83826C_PHY_ID, 0xfffffff0 }, 613783da36bSDan Murphy { DP83826NC_PHY_ID, 0xfffffff0 }, 6142ace13e1SDan Murphy { DP83825S_PHY_ID, 0xfffffff0 }, 6152ace13e1SDan Murphy { DP83825CM_PHY_ID, 0xfffffff0 }, 6162ace13e1SDan Murphy { DP83825CS_PHY_ID, 0xfffffff0 }, 61787461f7aSDan Murphy { }, 61887461f7aSDan Murphy }; 61987461f7aSDan Murphy MODULE_DEVICE_TABLE(mdio, dp83822_tbl); 62087461f7aSDan Murphy 62187461f7aSDan Murphy MODULE_DESCRIPTION("Texas Instruments DP83822 PHY driver"); 62287461f7aSDan Murphy MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com"); 6235f857575SAndrew Lunn MODULE_LICENSE("GPL v2"); 624